io_apic.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. #ifndef _ASM_X86_IO_APIC_H
  2. #define _ASM_X86_IO_APIC_H
  3. #include <linux/types.h>
  4. #include <asm/mpspec.h>
  5. #include <asm/apicdef.h>
  6. #include <asm/irq_vectors.h>
  7. #include <asm/x86_init.h>
  8. /*
  9. * Intel IO-APIC support for SMP and UP systems.
  10. *
  11. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
  12. */
  13. /* I/O Unit Redirection Table */
  14. #define IO_APIC_REDIR_VECTOR_MASK 0x000FF
  15. #define IO_APIC_REDIR_DEST_LOGICAL 0x00800
  16. #define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
  17. #define IO_APIC_REDIR_SEND_PENDING (1 << 12)
  18. #define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
  19. #define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
  20. #define IO_APIC_REDIR_MASKED (1 << 16)
  21. /*
  22. * The structure of the IO-APIC:
  23. */
  24. union IO_APIC_reg_00 {
  25. u32 raw;
  26. struct {
  27. u32 __reserved_2 : 14,
  28. LTS : 1,
  29. delivery_type : 1,
  30. __reserved_1 : 8,
  31. ID : 8;
  32. } __attribute__ ((packed)) bits;
  33. };
  34. union IO_APIC_reg_01 {
  35. u32 raw;
  36. struct {
  37. u32 version : 8,
  38. __reserved_2 : 7,
  39. PRQ : 1,
  40. entries : 8,
  41. __reserved_1 : 8;
  42. } __attribute__ ((packed)) bits;
  43. };
  44. union IO_APIC_reg_02 {
  45. u32 raw;
  46. struct {
  47. u32 __reserved_2 : 24,
  48. arbitration : 4,
  49. __reserved_1 : 4;
  50. } __attribute__ ((packed)) bits;
  51. };
  52. union IO_APIC_reg_03 {
  53. u32 raw;
  54. struct {
  55. u32 boot_DT : 1,
  56. __reserved_1 : 31;
  57. } __attribute__ ((packed)) bits;
  58. };
  59. struct IO_APIC_route_entry {
  60. __u32 vector : 8,
  61. delivery_mode : 3, /* 000: FIXED
  62. * 001: lowest prio
  63. * 111: ExtINT
  64. */
  65. dest_mode : 1, /* 0: physical, 1: logical */
  66. delivery_status : 1,
  67. polarity : 1,
  68. irr : 1,
  69. trigger : 1, /* 0: edge, 1: level */
  70. mask : 1, /* 0: enabled, 1: disabled */
  71. __reserved_2 : 15;
  72. __u32 __reserved_3 : 24,
  73. dest : 8;
  74. } __attribute__ ((packed));
  75. struct IR_IO_APIC_route_entry {
  76. __u64 vector : 8,
  77. zero : 3,
  78. index2 : 1,
  79. delivery_status : 1,
  80. polarity : 1,
  81. irr : 1,
  82. trigger : 1,
  83. mask : 1,
  84. reserved : 31,
  85. format : 1,
  86. index : 15;
  87. } __attribute__ ((packed));
  88. #define IOAPIC_AUTO -1
  89. #define IOAPIC_EDGE 0
  90. #define IOAPIC_LEVEL 1
  91. #define IOAPIC_MAP_ALLOC 0x1
  92. #define IOAPIC_MAP_CHECK 0x2
  93. #ifdef CONFIG_X86_IO_APIC
  94. /*
  95. * # of IO-APICs and # of IRQ routing registers
  96. */
  97. extern int nr_ioapics;
  98. extern int mpc_ioapic_id(int ioapic);
  99. extern unsigned int mpc_ioapic_addr(int ioapic);
  100. extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
  101. #define MP_MAX_IOAPIC_PIN 127
  102. /* # of MP IRQ source entries */
  103. extern int mp_irq_entries;
  104. /* MP IRQ source entries */
  105. extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  106. /* Older SiS APIC requires we rewrite the index register */
  107. extern int sis_apic_bug;
  108. /* 1 if "noapic" boot option passed */
  109. extern int skip_ioapic_setup;
  110. /* 1 if "noapic" boot option passed */
  111. extern int noioapicquirk;
  112. /* -1 if "noapic" boot option passed */
  113. extern int noioapicreroute;
  114. /*
  115. * If we use the IO-APIC for IRQ routing, disable automatic
  116. * assignment of PCI IRQ's.
  117. */
  118. #define io_apic_assign_pci_irqs \
  119. (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
  120. struct io_apic_irq_attr;
  121. struct irq_cfg;
  122. extern void ioapic_insert_resources(void);
  123. extern int native_setup_ioapic_entry(int, struct IO_APIC_route_entry *,
  124. unsigned int, int,
  125. struct io_apic_irq_attr *);
  126. extern void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg);
  127. extern void native_compose_msi_msg(struct pci_dev *pdev,
  128. unsigned int irq, unsigned int dest,
  129. struct msi_msg *msg, u8 hpet_id);
  130. extern void native_eoi_ioapic_pin(int apic, int pin, int vector);
  131. extern int save_ioapic_entries(void);
  132. extern void mask_ioapic_entries(void);
  133. extern int restore_ioapic_entries(void);
  134. extern void setup_ioapic_ids_from_mpc(void);
  135. extern void setup_ioapic_ids_from_mpc_nocheck(void);
  136. enum ioapic_domain_type {
  137. IOAPIC_DOMAIN_INVALID,
  138. IOAPIC_DOMAIN_LEGACY,
  139. IOAPIC_DOMAIN_STRICT,
  140. IOAPIC_DOMAIN_DYNAMIC,
  141. };
  142. struct device_node;
  143. struct irq_domain;
  144. struct irq_domain_ops;
  145. struct ioapic_domain_cfg {
  146. enum ioapic_domain_type type;
  147. const struct irq_domain_ops *ops;
  148. struct device_node *dev;
  149. };
  150. struct mp_ioapic_gsi{
  151. u32 gsi_base;
  152. u32 gsi_end;
  153. };
  154. extern u32 gsi_top;
  155. extern int mp_find_ioapic(u32 gsi);
  156. extern int mp_find_ioapic_pin(int ioapic, u32 gsi);
  157. extern u32 mp_pin_to_gsi(int ioapic, int pin);
  158. extern int mp_map_gsi_to_irq(u32 gsi, unsigned int flags);
  159. extern void mp_unmap_irq(int irq);
  160. extern void __init mp_register_ioapic(int id, u32 address, u32 gsi_base,
  161. struct ioapic_domain_cfg *cfg);
  162. extern int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
  163. irq_hw_number_t hwirq);
  164. extern void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq);
  165. extern int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node);
  166. extern void __init pre_init_apic_IRQ0(void);
  167. extern void mp_save_irq(struct mpc_intsrc *m);
  168. extern void disable_ioapic_support(void);
  169. extern void __init native_io_apic_init_mappings(void);
  170. extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
  171. extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
  172. extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
  173. extern void native_disable_io_apic(void);
  174. extern void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
  175. extern void intel_ir_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
  176. extern int native_ioapic_set_affinity(struct irq_data *,
  177. const struct cpumask *,
  178. bool);
  179. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  180. {
  181. return x86_io_apic_ops.read(apic, reg);
  182. }
  183. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  184. {
  185. x86_io_apic_ops.write(apic, reg, value);
  186. }
  187. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  188. {
  189. x86_io_apic_ops.modify(apic, reg, value);
  190. }
  191. extern void io_apic_eoi(unsigned int apic, unsigned int vector);
  192. extern bool mp_should_keep_irq(struct device *dev);
  193. #else /* !CONFIG_X86_IO_APIC */
  194. #define io_apic_assign_pci_irqs 0
  195. #define setup_ioapic_ids_from_mpc x86_init_noop
  196. static inline void ioapic_insert_resources(void) { }
  197. #define gsi_top (NR_IRQS_LEGACY)
  198. static inline int mp_find_ioapic(u32 gsi) { return 0; }
  199. static inline u32 mp_pin_to_gsi(int ioapic, int pin) { return UINT_MAX; }
  200. static inline int mp_map_gsi_to_irq(u32 gsi, unsigned int flags) { return gsi; }
  201. static inline void mp_unmap_irq(int irq) { }
  202. static inline bool mp_should_keep_irq(struct device *dev) { return 1; }
  203. static inline int save_ioapic_entries(void)
  204. {
  205. return -ENOMEM;
  206. }
  207. static inline void mask_ioapic_entries(void) { }
  208. static inline int restore_ioapic_entries(void)
  209. {
  210. return -ENOMEM;
  211. }
  212. static inline void mp_save_irq(struct mpc_intsrc *m) { };
  213. static inline void disable_ioapic_support(void) { }
  214. #define native_io_apic_init_mappings NULL
  215. #define native_io_apic_read NULL
  216. #define native_io_apic_write NULL
  217. #define native_io_apic_modify NULL
  218. #define native_disable_io_apic NULL
  219. #define native_io_apic_print_entries NULL
  220. #define native_ioapic_set_affinity NULL
  221. #define native_setup_ioapic_entry NULL
  222. #define native_compose_msi_msg NULL
  223. #define native_eoi_ioapic_pin NULL
  224. #endif
  225. #endif /* _ASM_X86_IO_APIC_H */