iosf_mbi.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * iosf_mbi.h: Intel OnChip System Fabric MailBox access support
  3. */
  4. #ifndef IOSF_MBI_SYMS_H
  5. #define IOSF_MBI_SYMS_H
  6. #define MBI_MCR_OFFSET 0xD0
  7. #define MBI_MDR_OFFSET 0xD4
  8. #define MBI_MCRX_OFFSET 0xD8
  9. #define MBI_RD_MASK 0xFEFFFFFF
  10. #define MBI_WR_MASK 0X01000000
  11. #define MBI_MASK_HI 0xFFFFFF00
  12. #define MBI_MASK_LO 0x000000FF
  13. #define MBI_ENABLE 0xF0
  14. /* Baytrail available units */
  15. #define BT_MBI_UNIT_AUNIT 0x00
  16. #define BT_MBI_UNIT_SMC 0x01
  17. #define BT_MBI_UNIT_CPU 0x02
  18. #define BT_MBI_UNIT_BUNIT 0x03
  19. #define BT_MBI_UNIT_PMC 0x04
  20. #define BT_MBI_UNIT_GFX 0x06
  21. #define BT_MBI_UNIT_SMI 0x0C
  22. #define BT_MBI_UNIT_USB 0x43
  23. #define BT_MBI_UNIT_SATA 0xA3
  24. #define BT_MBI_UNIT_PCIE 0xA6
  25. /* Baytrail read/write opcodes */
  26. #define BT_MBI_AUNIT_READ 0x10
  27. #define BT_MBI_AUNIT_WRITE 0x11
  28. #define BT_MBI_SMC_READ 0x10
  29. #define BT_MBI_SMC_WRITE 0x11
  30. #define BT_MBI_CPU_READ 0x10
  31. #define BT_MBI_CPU_WRITE 0x11
  32. #define BT_MBI_BUNIT_READ 0x10
  33. #define BT_MBI_BUNIT_WRITE 0x11
  34. #define BT_MBI_PMC_READ 0x06
  35. #define BT_MBI_PMC_WRITE 0x07
  36. #define BT_MBI_GFX_READ 0x00
  37. #define BT_MBI_GFX_WRITE 0x01
  38. #define BT_MBI_SMIO_READ 0x06
  39. #define BT_MBI_SMIO_WRITE 0x07
  40. #define BT_MBI_USB_READ 0x06
  41. #define BT_MBI_USB_WRITE 0x07
  42. #define BT_MBI_SATA_READ 0x00
  43. #define BT_MBI_SATA_WRITE 0x01
  44. #define BT_MBI_PCIE_READ 0x00
  45. #define BT_MBI_PCIE_WRITE 0x01
  46. /* Quark available units */
  47. #define QRK_MBI_UNIT_HBA 0x00
  48. #define QRK_MBI_UNIT_HB 0x03
  49. #define QRK_MBI_UNIT_RMU 0x04
  50. #define QRK_MBI_UNIT_MM 0x05
  51. #define QRK_MBI_UNIT_MMESRAM 0x05
  52. #define QRK_MBI_UNIT_SOC 0x31
  53. /* Quark read/write opcodes */
  54. #define QRK_MBI_HBA_READ 0x10
  55. #define QRK_MBI_HBA_WRITE 0x11
  56. #define QRK_MBI_HB_READ 0x10
  57. #define QRK_MBI_HB_WRITE 0x11
  58. #define QRK_MBI_RMU_READ 0x10
  59. #define QRK_MBI_RMU_WRITE 0x11
  60. #define QRK_MBI_MM_READ 0x10
  61. #define QRK_MBI_MM_WRITE 0x11
  62. #define QRK_MBI_MMESRAM_READ 0x12
  63. #define QRK_MBI_MMESRAM_WRITE 0x13
  64. #define QRK_MBI_SOC_READ 0x06
  65. #define QRK_MBI_SOC_WRITE 0x07
  66. #if IS_ENABLED(CONFIG_IOSF_MBI)
  67. bool iosf_mbi_available(void);
  68. /**
  69. * iosf_mbi_read() - MailBox Interface read command
  70. * @port: port indicating subunit being accessed
  71. * @opcode: port specific read or write opcode
  72. * @offset: register address offset
  73. * @mdr: register data to be read
  74. *
  75. * Locking is handled by spinlock - cannot sleep.
  76. * Return: Nonzero on error
  77. */
  78. int iosf_mbi_read(u8 port, u8 opcode, u32 offset, u32 *mdr);
  79. /**
  80. * iosf_mbi_write() - MailBox unmasked write command
  81. * @port: port indicating subunit being accessed
  82. * @opcode: port specific read or write opcode
  83. * @offset: register address offset
  84. * @mdr: register data to be written
  85. *
  86. * Locking is handled by spinlock - cannot sleep.
  87. * Return: Nonzero on error
  88. */
  89. int iosf_mbi_write(u8 port, u8 opcode, u32 offset, u32 mdr);
  90. /**
  91. * iosf_mbi_modify() - MailBox masked write command
  92. * @port: port indicating subunit being accessed
  93. * @opcode: port specific read or write opcode
  94. * @offset: register address offset
  95. * @mdr: register data being modified
  96. * @mask: mask indicating bits in mdr to be modified
  97. *
  98. * Locking is handled by spinlock - cannot sleep.
  99. * Return: Nonzero on error
  100. */
  101. int iosf_mbi_modify(u8 port, u8 opcode, u32 offset, u32 mdr, u32 mask);
  102. #else /* CONFIG_IOSF_MBI is not enabled */
  103. static inline
  104. bool iosf_mbi_available(void)
  105. {
  106. return false;
  107. }
  108. static inline
  109. int iosf_mbi_read(u8 port, u8 opcode, u32 offset, u32 *mdr)
  110. {
  111. WARN(1, "IOSF_MBI driver not available");
  112. return -EPERM;
  113. }
  114. static inline
  115. int iosf_mbi_write(u8 port, u8 opcode, u32 offset, u32 mdr)
  116. {
  117. WARN(1, "IOSF_MBI driver not available");
  118. return -EPERM;
  119. }
  120. static inline
  121. int iosf_mbi_modify(u8 port, u8 opcode, u32 offset, u32 mdr, u32 mask)
  122. {
  123. WARN(1, "IOSF_MBI driver not available");
  124. return -EPERM;
  125. }
  126. #endif /* CONFIG_IOSF_MBI */
  127. #endif /* IOSF_MBI_SYMS_H */