mce.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #include <uapi/asm/mce.h>
  4. /*
  5. * Machine Check support for x86
  6. */
  7. /* MCG_CAP register defines */
  8. #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
  9. #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
  10. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  11. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  12. #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
  13. #define MCG_EXT_CNT_SHIFT 16
  14. #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
  15. #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
  16. #define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
  17. /* MCG_STATUS register defines */
  18. #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
  19. #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
  20. #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
  21. /* MCi_STATUS register defines */
  22. #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
  23. #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
  24. #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
  25. #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
  26. #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
  27. #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
  28. #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
  29. #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
  30. #define MCI_STATUS_AR (1ULL<<55) /* Action required */
  31. /* AMD-specific bits */
  32. #define MCI_STATUS_DEFERRED (1ULL<<44) /* declare an uncorrected error */
  33. #define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
  34. /*
  35. * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
  36. * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
  37. * errors to indicate that errors are being filtered by hardware.
  38. * We should mask out bit 12 when looking for specific signatures
  39. * of uncorrected errors - so the F bit is deliberately skipped
  40. * in this #define.
  41. */
  42. #define MCACOD 0xefff /* MCA Error Code */
  43. /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
  44. #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
  45. #define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
  46. #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
  47. #define MCACOD_DATA 0x0134 /* Data Load */
  48. #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
  49. /* MCi_MISC register defines */
  50. #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
  51. #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
  52. #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
  53. #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
  54. #define MCI_MISC_ADDR_PHYS 2 /* physical address */
  55. #define MCI_MISC_ADDR_MEM 3 /* memory address */
  56. #define MCI_MISC_ADDR_GENERIC 7 /* generic */
  57. /* CTL2 register defines */
  58. #define MCI_CTL2_CMCI_EN (1ULL << 30)
  59. #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
  60. #define MCJ_CTX_MASK 3
  61. #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
  62. #define MCJ_CTX_RANDOM 0 /* inject context: random */
  63. #define MCJ_CTX_PROCESS 0x1 /* inject context: process */
  64. #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
  65. #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
  66. #define MCJ_EXCEPTION 0x8 /* raise as exception */
  67. #define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
  68. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  69. /* Software defined banks */
  70. #define MCE_EXTENDED_BANK 128
  71. #define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
  72. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
  73. #define MCE_LOG_LEN 32
  74. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  75. /*
  76. * This structure contains all data related to the MCE log. Also
  77. * carries a signature to make it easier to find from external
  78. * debugging tools. Each entry is only valid when its finished flag
  79. * is set.
  80. */
  81. struct mce_log {
  82. char signature[12]; /* "MACHINECHECK" */
  83. unsigned len; /* = MCE_LOG_LEN */
  84. unsigned next;
  85. unsigned flags;
  86. unsigned recordlen; /* length of struct mce */
  87. struct mce entry[MCE_LOG_LEN];
  88. };
  89. struct mca_config {
  90. bool dont_log_ce;
  91. bool cmci_disabled;
  92. bool ignore_ce;
  93. bool disabled;
  94. bool ser;
  95. bool bios_cmci_threshold;
  96. u8 banks;
  97. s8 bootlog;
  98. int tolerant;
  99. int monarch_timeout;
  100. int panic_timeout;
  101. u32 rip_msr;
  102. };
  103. extern struct mca_config mca_cfg;
  104. extern void mce_register_decode_chain(struct notifier_block *nb);
  105. extern void mce_unregister_decode_chain(struct notifier_block *nb);
  106. #include <linux/percpu.h>
  107. #include <linux/atomic.h>
  108. extern int mce_p5_enabled;
  109. #ifdef CONFIG_X86_MCE
  110. int mcheck_init(void);
  111. void mcheck_cpu_init(struct cpuinfo_x86 *c);
  112. #else
  113. static inline int mcheck_init(void) { return 0; }
  114. static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
  115. #endif
  116. #ifdef CONFIG_X86_ANCIENT_MCE
  117. void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
  118. void winchip_mcheck_init(struct cpuinfo_x86 *c);
  119. static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
  120. #else
  121. static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
  122. static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
  123. static inline void enable_p5_mce(void) {}
  124. #endif
  125. void mce_setup(struct mce *m);
  126. void mce_log(struct mce *m);
  127. DECLARE_PER_CPU(struct device *, mce_device);
  128. /*
  129. * Maximum banks number.
  130. * This is the limit of the current register layout on
  131. * Intel CPUs.
  132. */
  133. #define MAX_NR_BANKS 32
  134. #ifdef CONFIG_X86_MCE_INTEL
  135. void mce_intel_feature_init(struct cpuinfo_x86 *c);
  136. void cmci_clear(void);
  137. void cmci_reenable(void);
  138. void cmci_rediscover(void);
  139. void cmci_recheck(void);
  140. #else
  141. static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
  142. static inline void cmci_clear(void) {}
  143. static inline void cmci_reenable(void) {}
  144. static inline void cmci_rediscover(void) {}
  145. static inline void cmci_recheck(void) {}
  146. #endif
  147. #ifdef CONFIG_X86_MCE_AMD
  148. void mce_amd_feature_init(struct cpuinfo_x86 *c);
  149. #else
  150. static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
  151. #endif
  152. int mce_available(struct cpuinfo_x86 *c);
  153. DECLARE_PER_CPU(unsigned, mce_exception_count);
  154. DECLARE_PER_CPU(unsigned, mce_poll_count);
  155. typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
  156. DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
  157. enum mcp_flags {
  158. MCP_TIMESTAMP = (1 << 0), /* log time stamp */
  159. MCP_UC = (1 << 1), /* log uncorrected errors */
  160. MCP_DONTLOG = (1 << 2), /* only clear, don't log */
  161. };
  162. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
  163. int mce_notify_irq(void);
  164. void mce_notify_process(void);
  165. DECLARE_PER_CPU(struct mce, injectm);
  166. extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
  167. const char __user *ubuf,
  168. size_t usize, loff_t *off));
  169. /* Disable CMCI/polling for MCA bank claimed by firmware */
  170. extern void mce_disable_bank(int bank);
  171. /*
  172. * Exception handler
  173. */
  174. /* Call the installed machine check handler for this CPU setup. */
  175. extern void (*machine_check_vector)(struct pt_regs *, long error_code);
  176. void do_machine_check(struct pt_regs *, long);
  177. /*
  178. * Threshold handler
  179. */
  180. extern void (*mce_threshold_vector)(void);
  181. extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  182. /*
  183. * Thermal handler
  184. */
  185. void intel_init_thermal(struct cpuinfo_x86 *c);
  186. void mce_log_therm_throt_event(__u64 status);
  187. /* Interrupt Handler for core thermal thresholds */
  188. extern int (*platform_thermal_notify)(__u64 msr_val);
  189. /* Interrupt Handler for package thermal thresholds */
  190. extern int (*platform_thermal_package_notify)(__u64 msr_val);
  191. /* Callback support of rate control, return true, if
  192. * callback has rate control */
  193. extern bool (*platform_thermal_package_rate_control)(void);
  194. #ifdef CONFIG_X86_THERMAL_VECTOR
  195. extern void mcheck_intel_therm_init(void);
  196. #else
  197. static inline void mcheck_intel_therm_init(void) { }
  198. #endif
  199. /*
  200. * Used by APEI to report memory error via /dev/mcelog
  201. */
  202. struct cper_sec_mem_err;
  203. extern void apei_mce_report_mem_error(int corrected,
  204. struct cper_sec_mem_err *mem_err);
  205. #endif /* _ASM_X86_MCE_H */