emulate.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  159. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  160. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  161. #define NoBigReal ((u64)1 << 50) /* No big real mode */
  162. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  163. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  164. #define X2(x...) x, x
  165. #define X3(x...) X2(x), x
  166. #define X4(x...) X2(x), X2(x)
  167. #define X5(x...) X4(x), x
  168. #define X6(x...) X4(x), X2(x)
  169. #define X7(x...) X4(x), X3(x)
  170. #define X8(x...) X4(x), X4(x)
  171. #define X16(x...) X8(x), X8(x)
  172. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  173. #define FASTOP_SIZE 8
  174. /*
  175. * fastop functions have a special calling convention:
  176. *
  177. * dst: rax (in/out)
  178. * src: rdx (in/out)
  179. * src2: rcx (in)
  180. * flags: rflags (in/out)
  181. * ex: rsi (in:fastop pointer, out:zero if exception)
  182. *
  183. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  184. * different operand sizes can be reached by calculation, rather than a jump
  185. * table (which would be bigger than the code).
  186. *
  187. * fastop functions are declared as taking a never-defined fastop parameter,
  188. * so they can't be called from C directly.
  189. */
  190. struct fastop;
  191. struct opcode {
  192. u64 flags : 56;
  193. u64 intercept : 8;
  194. union {
  195. int (*execute)(struct x86_emulate_ctxt *ctxt);
  196. const struct opcode *group;
  197. const struct group_dual *gdual;
  198. const struct gprefix *gprefix;
  199. const struct escape *esc;
  200. void (*fastop)(struct fastop *fake);
  201. } u;
  202. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  203. };
  204. struct group_dual {
  205. struct opcode mod012[8];
  206. struct opcode mod3[8];
  207. };
  208. struct gprefix {
  209. struct opcode pfx_no;
  210. struct opcode pfx_66;
  211. struct opcode pfx_f2;
  212. struct opcode pfx_f3;
  213. };
  214. struct escape {
  215. struct opcode op[8];
  216. struct opcode high[64];
  217. };
  218. /* EFLAGS bit definitions. */
  219. #define EFLG_ID (1<<21)
  220. #define EFLG_VIP (1<<20)
  221. #define EFLG_VIF (1<<19)
  222. #define EFLG_AC (1<<18)
  223. #define EFLG_VM (1<<17)
  224. #define EFLG_RF (1<<16)
  225. #define EFLG_IOPL (3<<12)
  226. #define EFLG_NT (1<<14)
  227. #define EFLG_OF (1<<11)
  228. #define EFLG_DF (1<<10)
  229. #define EFLG_IF (1<<9)
  230. #define EFLG_TF (1<<8)
  231. #define EFLG_SF (1<<7)
  232. #define EFLG_ZF (1<<6)
  233. #define EFLG_AF (1<<4)
  234. #define EFLG_PF (1<<2)
  235. #define EFLG_CF (1<<0)
  236. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  237. #define EFLG_RESERVED_ONE_MASK 2
  238. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  239. {
  240. if (!(ctxt->regs_valid & (1 << nr))) {
  241. ctxt->regs_valid |= 1 << nr;
  242. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  243. }
  244. return ctxt->_regs[nr];
  245. }
  246. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  247. {
  248. ctxt->regs_valid |= 1 << nr;
  249. ctxt->regs_dirty |= 1 << nr;
  250. return &ctxt->_regs[nr];
  251. }
  252. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  253. {
  254. reg_read(ctxt, nr);
  255. return reg_write(ctxt, nr);
  256. }
  257. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  258. {
  259. unsigned reg;
  260. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  261. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  262. }
  263. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  264. {
  265. ctxt->regs_dirty = 0;
  266. ctxt->regs_valid = 0;
  267. }
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. #ifdef CONFIG_X86_64
  274. #define ON64(x) x
  275. #else
  276. #define ON64(x)
  277. #endif
  278. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  279. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  280. #define FOP_RET "ret \n\t"
  281. #define FOP_START(op) \
  282. extern void em_##op(struct fastop *fake); \
  283. asm(".pushsection .text, \"ax\" \n\t" \
  284. ".global em_" #op " \n\t" \
  285. FOP_ALIGN \
  286. "em_" #op ": \n\t"
  287. #define FOP_END \
  288. ".popsection")
  289. #define FOPNOP() FOP_ALIGN FOP_RET
  290. #define FOP1E(op, dst) \
  291. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  292. #define FOP1EEX(op, dst) \
  293. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  294. #define FASTOP1(op) \
  295. FOP_START(op) \
  296. FOP1E(op##b, al) \
  297. FOP1E(op##w, ax) \
  298. FOP1E(op##l, eax) \
  299. ON64(FOP1E(op##q, rax)) \
  300. FOP_END
  301. /* 1-operand, using src2 (for MUL/DIV r/m) */
  302. #define FASTOP1SRC2(op, name) \
  303. FOP_START(name) \
  304. FOP1E(op, cl) \
  305. FOP1E(op, cx) \
  306. FOP1E(op, ecx) \
  307. ON64(FOP1E(op, rcx)) \
  308. FOP_END
  309. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  310. #define FASTOP1SRC2EX(op, name) \
  311. FOP_START(name) \
  312. FOP1EEX(op, cl) \
  313. FOP1EEX(op, cx) \
  314. FOP1EEX(op, ecx) \
  315. ON64(FOP1EEX(op, rcx)) \
  316. FOP_END
  317. #define FOP2E(op, dst, src) \
  318. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  319. #define FASTOP2(op) \
  320. FOP_START(op) \
  321. FOP2E(op##b, al, dl) \
  322. FOP2E(op##w, ax, dx) \
  323. FOP2E(op##l, eax, edx) \
  324. ON64(FOP2E(op##q, rax, rdx)) \
  325. FOP_END
  326. /* 2 operand, word only */
  327. #define FASTOP2W(op) \
  328. FOP_START(op) \
  329. FOPNOP() \
  330. FOP2E(op##w, ax, dx) \
  331. FOP2E(op##l, eax, edx) \
  332. ON64(FOP2E(op##q, rax, rdx)) \
  333. FOP_END
  334. /* 2 operand, src is CL */
  335. #define FASTOP2CL(op) \
  336. FOP_START(op) \
  337. FOP2E(op##b, al, cl) \
  338. FOP2E(op##w, ax, cl) \
  339. FOP2E(op##l, eax, cl) \
  340. ON64(FOP2E(op##q, rax, cl)) \
  341. FOP_END
  342. #define FOP3E(op, dst, src, src2) \
  343. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  344. /* 3-operand, word-only, src2=cl */
  345. #define FASTOP3WCL(op) \
  346. FOP_START(op) \
  347. FOPNOP() \
  348. FOP3E(op##w, ax, dx, cl) \
  349. FOP3E(op##l, eax, edx, cl) \
  350. ON64(FOP3E(op##q, rax, rdx, cl)) \
  351. FOP_END
  352. /* Special case for SETcc - 1 instruction per cc */
  353. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  354. asm(".global kvm_fastop_exception \n"
  355. "kvm_fastop_exception: xor %esi, %esi; ret");
  356. FOP_START(setcc)
  357. FOP_SETCC(seto)
  358. FOP_SETCC(setno)
  359. FOP_SETCC(setc)
  360. FOP_SETCC(setnc)
  361. FOP_SETCC(setz)
  362. FOP_SETCC(setnz)
  363. FOP_SETCC(setbe)
  364. FOP_SETCC(setnbe)
  365. FOP_SETCC(sets)
  366. FOP_SETCC(setns)
  367. FOP_SETCC(setp)
  368. FOP_SETCC(setnp)
  369. FOP_SETCC(setl)
  370. FOP_SETCC(setnl)
  371. FOP_SETCC(setle)
  372. FOP_SETCC(setnle)
  373. FOP_END;
  374. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  375. FOP_END;
  376. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  377. enum x86_intercept intercept,
  378. enum x86_intercept_stage stage)
  379. {
  380. struct x86_instruction_info info = {
  381. .intercept = intercept,
  382. .rep_prefix = ctxt->rep_prefix,
  383. .modrm_mod = ctxt->modrm_mod,
  384. .modrm_reg = ctxt->modrm_reg,
  385. .modrm_rm = ctxt->modrm_rm,
  386. .src_val = ctxt->src.val64,
  387. .dst_val = ctxt->dst.val64,
  388. .src_bytes = ctxt->src.bytes,
  389. .dst_bytes = ctxt->dst.bytes,
  390. .ad_bytes = ctxt->ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt, &info, stage);
  394. }
  395. static void assign_masked(ulong *dest, ulong src, ulong mask)
  396. {
  397. *dest = (*dest & ~mask) | (src & mask);
  398. }
  399. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  400. {
  401. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  402. }
  403. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  404. {
  405. u16 sel;
  406. struct desc_struct ss;
  407. if (ctxt->mode == X86EMUL_MODE_PROT64)
  408. return ~0UL;
  409. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  410. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  411. }
  412. static int stack_size(struct x86_emulate_ctxt *ctxt)
  413. {
  414. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  415. }
  416. /* Access/update address held in a register, based on addressing mode. */
  417. static inline unsigned long
  418. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  419. {
  420. if (ctxt->ad_bytes == sizeof(unsigned long))
  421. return reg;
  422. else
  423. return reg & ad_mask(ctxt);
  424. }
  425. static inline unsigned long
  426. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  427. {
  428. return address_mask(ctxt, reg);
  429. }
  430. static void masked_increment(ulong *reg, ulong mask, int inc)
  431. {
  432. assign_masked(reg, *reg + inc, mask);
  433. }
  434. static inline void
  435. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  436. {
  437. ulong mask;
  438. if (ctxt->ad_bytes == sizeof(unsigned long))
  439. mask = ~0UL;
  440. else
  441. mask = ad_mask(ctxt);
  442. masked_increment(reg, mask, inc);
  443. }
  444. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  445. {
  446. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  447. }
  448. static u32 desc_limit_scaled(struct desc_struct *desc)
  449. {
  450. u32 limit = get_desc_limit(desc);
  451. return desc->g ? (limit << 12) | 0xfff : limit;
  452. }
  453. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  454. {
  455. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  456. return 0;
  457. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  458. }
  459. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  460. u32 error, bool valid)
  461. {
  462. WARN_ON(vec > 0x1f);
  463. ctxt->exception.vector = vec;
  464. ctxt->exception.error_code = error;
  465. ctxt->exception.error_code_valid = valid;
  466. return X86EMUL_PROPAGATE_FAULT;
  467. }
  468. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  469. {
  470. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  471. }
  472. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  473. {
  474. return emulate_exception(ctxt, GP_VECTOR, err, true);
  475. }
  476. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  477. {
  478. return emulate_exception(ctxt, SS_VECTOR, err, true);
  479. }
  480. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  481. {
  482. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  483. }
  484. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  485. {
  486. return emulate_exception(ctxt, TS_VECTOR, err, true);
  487. }
  488. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  489. {
  490. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  491. }
  492. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  493. {
  494. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  495. }
  496. static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  497. int cs_l)
  498. {
  499. switch (ctxt->op_bytes) {
  500. case 2:
  501. ctxt->_eip = (u16)dst;
  502. break;
  503. case 4:
  504. ctxt->_eip = (u32)dst;
  505. break;
  506. #ifdef CONFIG_X86_64
  507. case 8:
  508. if ((cs_l && is_noncanonical_address(dst)) ||
  509. (!cs_l && (dst >> 32) != 0))
  510. return emulate_gp(ctxt, 0);
  511. ctxt->_eip = dst;
  512. break;
  513. #endif
  514. default:
  515. WARN(1, "unsupported eip assignment size\n");
  516. }
  517. return X86EMUL_CONTINUE;
  518. }
  519. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  520. {
  521. return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
  522. }
  523. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  524. {
  525. return assign_eip_near(ctxt, ctxt->_eip + rel);
  526. }
  527. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  528. {
  529. u16 selector;
  530. struct desc_struct desc;
  531. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  532. return selector;
  533. }
  534. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  535. unsigned seg)
  536. {
  537. u16 dummy;
  538. u32 base3;
  539. struct desc_struct desc;
  540. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  541. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  542. }
  543. /*
  544. * x86 defines three classes of vector instructions: explicitly
  545. * aligned, explicitly unaligned, and the rest, which change behaviour
  546. * depending on whether they're AVX encoded or not.
  547. *
  548. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  549. * subject to the same check.
  550. */
  551. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  552. {
  553. if (likely(size < 16))
  554. return false;
  555. if (ctxt->d & Aligned)
  556. return true;
  557. else if (ctxt->d & Unaligned)
  558. return false;
  559. else if (ctxt->d & Avx)
  560. return false;
  561. else
  562. return true;
  563. }
  564. static int __linearize(struct x86_emulate_ctxt *ctxt,
  565. struct segmented_address addr,
  566. unsigned *max_size, unsigned size,
  567. bool write, bool fetch,
  568. ulong *linear)
  569. {
  570. struct desc_struct desc;
  571. bool usable;
  572. ulong la;
  573. u32 lim;
  574. u16 sel;
  575. unsigned cpl;
  576. la = seg_base(ctxt, addr.seg) + addr.ea;
  577. *max_size = 0;
  578. switch (ctxt->mode) {
  579. case X86EMUL_MODE_PROT64:
  580. if (((signed long)la << 16) >> 16 != la)
  581. return emulate_gp(ctxt, 0);
  582. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  583. if (size > *max_size)
  584. goto bad;
  585. break;
  586. default:
  587. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  588. addr.seg);
  589. if (!usable)
  590. goto bad;
  591. /* code segment in protected mode or read-only data segment */
  592. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  593. || !(desc.type & 2)) && write)
  594. goto bad;
  595. /* unreadable code segment */
  596. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  597. goto bad;
  598. lim = desc_limit_scaled(&desc);
  599. if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
  600. (ctxt->d & NoBigReal)) {
  601. /* la is between zero and 0xffff */
  602. if (la > 0xffff)
  603. goto bad;
  604. *max_size = 0x10000 - la;
  605. } else if ((desc.type & 8) || !(desc.type & 4)) {
  606. /* expand-up segment */
  607. if (addr.ea > lim)
  608. goto bad;
  609. *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
  610. } else {
  611. /* expand-down segment */
  612. if (addr.ea <= lim)
  613. goto bad;
  614. lim = desc.d ? 0xffffffff : 0xffff;
  615. if (addr.ea > lim)
  616. goto bad;
  617. *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
  618. }
  619. if (size > *max_size)
  620. goto bad;
  621. cpl = ctxt->ops->cpl(ctxt);
  622. if (!(desc.type & 8)) {
  623. /* data segment */
  624. if (cpl > desc.dpl)
  625. goto bad;
  626. } else if ((desc.type & 8) && !(desc.type & 4)) {
  627. /* nonconforming code segment */
  628. if (cpl != desc.dpl)
  629. goto bad;
  630. } else if ((desc.type & 8) && (desc.type & 4)) {
  631. /* conforming code segment */
  632. if (cpl < desc.dpl)
  633. goto bad;
  634. }
  635. break;
  636. }
  637. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  638. la &= (u32)-1;
  639. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  640. return emulate_gp(ctxt, 0);
  641. *linear = la;
  642. return X86EMUL_CONTINUE;
  643. bad:
  644. if (addr.seg == VCPU_SREG_SS)
  645. return emulate_ss(ctxt, 0);
  646. else
  647. return emulate_gp(ctxt, 0);
  648. }
  649. static int linearize(struct x86_emulate_ctxt *ctxt,
  650. struct segmented_address addr,
  651. unsigned size, bool write,
  652. ulong *linear)
  653. {
  654. unsigned max_size;
  655. return __linearize(ctxt, addr, &max_size, size, write, false, linear);
  656. }
  657. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  658. struct segmented_address addr,
  659. void *data,
  660. unsigned size)
  661. {
  662. int rc;
  663. ulong linear;
  664. rc = linearize(ctxt, addr, size, false, &linear);
  665. if (rc != X86EMUL_CONTINUE)
  666. return rc;
  667. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  668. }
  669. /*
  670. * Prefetch the remaining bytes of the instruction without crossing page
  671. * boundary if they are not in fetch_cache yet.
  672. */
  673. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  674. {
  675. int rc;
  676. unsigned size, max_size;
  677. unsigned long linear;
  678. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  679. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  680. .ea = ctxt->eip + cur_size };
  681. /*
  682. * We do not know exactly how many bytes will be needed, and
  683. * __linearize is expensive, so fetch as much as possible. We
  684. * just have to avoid going beyond the 15 byte limit, the end
  685. * of the segment, or the end of the page.
  686. *
  687. * __linearize is called with size 0 so that it does not do any
  688. * boundary check itself. Instead, we use max_size to check
  689. * against op_size.
  690. */
  691. rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
  692. if (unlikely(rc != X86EMUL_CONTINUE))
  693. return rc;
  694. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  695. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  696. /*
  697. * One instruction can only straddle two pages,
  698. * and one has been loaded at the beginning of
  699. * x86_decode_insn. So, if not enough bytes
  700. * still, we must have hit the 15-byte boundary.
  701. */
  702. if (unlikely(size < op_size))
  703. return emulate_gp(ctxt, 0);
  704. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  705. size, &ctxt->exception);
  706. if (unlikely(rc != X86EMUL_CONTINUE))
  707. return rc;
  708. ctxt->fetch.end += size;
  709. return X86EMUL_CONTINUE;
  710. }
  711. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  712. unsigned size)
  713. {
  714. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  715. if (unlikely(done_size < size))
  716. return __do_insn_fetch_bytes(ctxt, size - done_size);
  717. else
  718. return X86EMUL_CONTINUE;
  719. }
  720. /* Fetch next part of the instruction being emulated. */
  721. #define insn_fetch(_type, _ctxt) \
  722. ({ _type _x; \
  723. \
  724. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  725. if (rc != X86EMUL_CONTINUE) \
  726. goto done; \
  727. ctxt->_eip += sizeof(_type); \
  728. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  729. ctxt->fetch.ptr += sizeof(_type); \
  730. _x; \
  731. })
  732. #define insn_fetch_arr(_arr, _size, _ctxt) \
  733. ({ \
  734. rc = do_insn_fetch_bytes(_ctxt, _size); \
  735. if (rc != X86EMUL_CONTINUE) \
  736. goto done; \
  737. ctxt->_eip += (_size); \
  738. memcpy(_arr, ctxt->fetch.ptr, _size); \
  739. ctxt->fetch.ptr += (_size); \
  740. })
  741. /*
  742. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  743. * pointer into the block that addresses the relevant register.
  744. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  745. */
  746. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  747. int byteop)
  748. {
  749. void *p;
  750. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  751. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  752. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  753. else
  754. p = reg_rmw(ctxt, modrm_reg);
  755. return p;
  756. }
  757. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  758. struct segmented_address addr,
  759. u16 *size, unsigned long *address, int op_bytes)
  760. {
  761. int rc;
  762. if (op_bytes == 2)
  763. op_bytes = 3;
  764. *address = 0;
  765. rc = segmented_read_std(ctxt, addr, size, 2);
  766. if (rc != X86EMUL_CONTINUE)
  767. return rc;
  768. addr.ea += 2;
  769. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  770. return rc;
  771. }
  772. FASTOP2(add);
  773. FASTOP2(or);
  774. FASTOP2(adc);
  775. FASTOP2(sbb);
  776. FASTOP2(and);
  777. FASTOP2(sub);
  778. FASTOP2(xor);
  779. FASTOP2(cmp);
  780. FASTOP2(test);
  781. FASTOP1SRC2(mul, mul_ex);
  782. FASTOP1SRC2(imul, imul_ex);
  783. FASTOP1SRC2EX(div, div_ex);
  784. FASTOP1SRC2EX(idiv, idiv_ex);
  785. FASTOP3WCL(shld);
  786. FASTOP3WCL(shrd);
  787. FASTOP2W(imul);
  788. FASTOP1(not);
  789. FASTOP1(neg);
  790. FASTOP1(inc);
  791. FASTOP1(dec);
  792. FASTOP2CL(rol);
  793. FASTOP2CL(ror);
  794. FASTOP2CL(rcl);
  795. FASTOP2CL(rcr);
  796. FASTOP2CL(shl);
  797. FASTOP2CL(shr);
  798. FASTOP2CL(sar);
  799. FASTOP2W(bsf);
  800. FASTOP2W(bsr);
  801. FASTOP2W(bt);
  802. FASTOP2W(bts);
  803. FASTOP2W(btr);
  804. FASTOP2W(btc);
  805. FASTOP2(xadd);
  806. static u8 test_cc(unsigned int condition, unsigned long flags)
  807. {
  808. u8 rc;
  809. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  810. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  811. asm("push %[flags]; popf; call *%[fastop]"
  812. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  813. return rc;
  814. }
  815. static void fetch_register_operand(struct operand *op)
  816. {
  817. switch (op->bytes) {
  818. case 1:
  819. op->val = *(u8 *)op->addr.reg;
  820. break;
  821. case 2:
  822. op->val = *(u16 *)op->addr.reg;
  823. break;
  824. case 4:
  825. op->val = *(u32 *)op->addr.reg;
  826. break;
  827. case 8:
  828. op->val = *(u64 *)op->addr.reg;
  829. break;
  830. }
  831. }
  832. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  833. {
  834. ctxt->ops->get_fpu(ctxt);
  835. switch (reg) {
  836. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  837. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  838. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  839. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  840. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  841. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  842. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  843. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  844. #ifdef CONFIG_X86_64
  845. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  846. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  847. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  848. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  849. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  850. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  851. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  852. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  853. #endif
  854. default: BUG();
  855. }
  856. ctxt->ops->put_fpu(ctxt);
  857. }
  858. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  859. int reg)
  860. {
  861. ctxt->ops->get_fpu(ctxt);
  862. switch (reg) {
  863. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  864. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  865. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  866. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  867. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  868. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  869. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  870. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  871. #ifdef CONFIG_X86_64
  872. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  873. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  874. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  875. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  876. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  877. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  878. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  879. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  880. #endif
  881. default: BUG();
  882. }
  883. ctxt->ops->put_fpu(ctxt);
  884. }
  885. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  886. {
  887. ctxt->ops->get_fpu(ctxt);
  888. switch (reg) {
  889. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  890. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  891. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  892. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  893. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  894. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  895. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  896. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  897. default: BUG();
  898. }
  899. ctxt->ops->put_fpu(ctxt);
  900. }
  901. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  902. {
  903. ctxt->ops->get_fpu(ctxt);
  904. switch (reg) {
  905. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  906. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  907. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  908. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  909. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  910. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  911. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  912. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  913. default: BUG();
  914. }
  915. ctxt->ops->put_fpu(ctxt);
  916. }
  917. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  918. {
  919. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  920. return emulate_nm(ctxt);
  921. ctxt->ops->get_fpu(ctxt);
  922. asm volatile("fninit");
  923. ctxt->ops->put_fpu(ctxt);
  924. return X86EMUL_CONTINUE;
  925. }
  926. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  927. {
  928. u16 fcw;
  929. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  930. return emulate_nm(ctxt);
  931. ctxt->ops->get_fpu(ctxt);
  932. asm volatile("fnstcw %0": "+m"(fcw));
  933. ctxt->ops->put_fpu(ctxt);
  934. /* force 2 byte destination */
  935. ctxt->dst.bytes = 2;
  936. ctxt->dst.val = fcw;
  937. return X86EMUL_CONTINUE;
  938. }
  939. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  940. {
  941. u16 fsw;
  942. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  943. return emulate_nm(ctxt);
  944. ctxt->ops->get_fpu(ctxt);
  945. asm volatile("fnstsw %0": "+m"(fsw));
  946. ctxt->ops->put_fpu(ctxt);
  947. /* force 2 byte destination */
  948. ctxt->dst.bytes = 2;
  949. ctxt->dst.val = fsw;
  950. return X86EMUL_CONTINUE;
  951. }
  952. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  953. struct operand *op)
  954. {
  955. unsigned reg = ctxt->modrm_reg;
  956. if (!(ctxt->d & ModRM))
  957. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  958. if (ctxt->d & Sse) {
  959. op->type = OP_XMM;
  960. op->bytes = 16;
  961. op->addr.xmm = reg;
  962. read_sse_reg(ctxt, &op->vec_val, reg);
  963. return;
  964. }
  965. if (ctxt->d & Mmx) {
  966. reg &= 7;
  967. op->type = OP_MM;
  968. op->bytes = 8;
  969. op->addr.mm = reg;
  970. return;
  971. }
  972. op->type = OP_REG;
  973. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  974. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  975. fetch_register_operand(op);
  976. op->orig_val = op->val;
  977. }
  978. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  979. {
  980. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  981. ctxt->modrm_seg = VCPU_SREG_SS;
  982. }
  983. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  984. struct operand *op)
  985. {
  986. u8 sib;
  987. int index_reg, base_reg, scale;
  988. int rc = X86EMUL_CONTINUE;
  989. ulong modrm_ea = 0;
  990. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  991. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  992. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  993. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  994. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  995. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  996. ctxt->modrm_seg = VCPU_SREG_DS;
  997. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  998. op->type = OP_REG;
  999. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1000. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1001. ctxt->d & ByteOp);
  1002. if (ctxt->d & Sse) {
  1003. op->type = OP_XMM;
  1004. op->bytes = 16;
  1005. op->addr.xmm = ctxt->modrm_rm;
  1006. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1007. return rc;
  1008. }
  1009. if (ctxt->d & Mmx) {
  1010. op->type = OP_MM;
  1011. op->bytes = 8;
  1012. op->addr.mm = ctxt->modrm_rm & 7;
  1013. return rc;
  1014. }
  1015. fetch_register_operand(op);
  1016. return rc;
  1017. }
  1018. op->type = OP_MEM;
  1019. if (ctxt->ad_bytes == 2) {
  1020. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1021. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1022. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1023. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1024. /* 16-bit ModR/M decode. */
  1025. switch (ctxt->modrm_mod) {
  1026. case 0:
  1027. if (ctxt->modrm_rm == 6)
  1028. modrm_ea += insn_fetch(u16, ctxt);
  1029. break;
  1030. case 1:
  1031. modrm_ea += insn_fetch(s8, ctxt);
  1032. break;
  1033. case 2:
  1034. modrm_ea += insn_fetch(u16, ctxt);
  1035. break;
  1036. }
  1037. switch (ctxt->modrm_rm) {
  1038. case 0:
  1039. modrm_ea += bx + si;
  1040. break;
  1041. case 1:
  1042. modrm_ea += bx + di;
  1043. break;
  1044. case 2:
  1045. modrm_ea += bp + si;
  1046. break;
  1047. case 3:
  1048. modrm_ea += bp + di;
  1049. break;
  1050. case 4:
  1051. modrm_ea += si;
  1052. break;
  1053. case 5:
  1054. modrm_ea += di;
  1055. break;
  1056. case 6:
  1057. if (ctxt->modrm_mod != 0)
  1058. modrm_ea += bp;
  1059. break;
  1060. case 7:
  1061. modrm_ea += bx;
  1062. break;
  1063. }
  1064. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1065. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1066. ctxt->modrm_seg = VCPU_SREG_SS;
  1067. modrm_ea = (u16)modrm_ea;
  1068. } else {
  1069. /* 32/64-bit ModR/M decode. */
  1070. if ((ctxt->modrm_rm & 7) == 4) {
  1071. sib = insn_fetch(u8, ctxt);
  1072. index_reg |= (sib >> 3) & 7;
  1073. base_reg |= sib & 7;
  1074. scale = sib >> 6;
  1075. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1076. modrm_ea += insn_fetch(s32, ctxt);
  1077. else {
  1078. modrm_ea += reg_read(ctxt, base_reg);
  1079. adjust_modrm_seg(ctxt, base_reg);
  1080. }
  1081. if (index_reg != 4)
  1082. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1083. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1084. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1085. ctxt->rip_relative = 1;
  1086. } else {
  1087. base_reg = ctxt->modrm_rm;
  1088. modrm_ea += reg_read(ctxt, base_reg);
  1089. adjust_modrm_seg(ctxt, base_reg);
  1090. }
  1091. switch (ctxt->modrm_mod) {
  1092. case 0:
  1093. if (ctxt->modrm_rm == 5)
  1094. modrm_ea += insn_fetch(s32, ctxt);
  1095. break;
  1096. case 1:
  1097. modrm_ea += insn_fetch(s8, ctxt);
  1098. break;
  1099. case 2:
  1100. modrm_ea += insn_fetch(s32, ctxt);
  1101. break;
  1102. }
  1103. }
  1104. op->addr.mem.ea = modrm_ea;
  1105. if (ctxt->ad_bytes != 8)
  1106. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1107. done:
  1108. return rc;
  1109. }
  1110. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1111. struct operand *op)
  1112. {
  1113. int rc = X86EMUL_CONTINUE;
  1114. op->type = OP_MEM;
  1115. switch (ctxt->ad_bytes) {
  1116. case 2:
  1117. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1118. break;
  1119. case 4:
  1120. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1121. break;
  1122. case 8:
  1123. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1124. break;
  1125. }
  1126. done:
  1127. return rc;
  1128. }
  1129. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1130. {
  1131. long sv = 0, mask;
  1132. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1133. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1134. if (ctxt->src.bytes == 2)
  1135. sv = (s16)ctxt->src.val & (s16)mask;
  1136. else if (ctxt->src.bytes == 4)
  1137. sv = (s32)ctxt->src.val & (s32)mask;
  1138. else
  1139. sv = (s64)ctxt->src.val & (s64)mask;
  1140. ctxt->dst.addr.mem.ea += (sv >> 3);
  1141. }
  1142. /* only subword offset */
  1143. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1144. }
  1145. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1146. unsigned long addr, void *dest, unsigned size)
  1147. {
  1148. int rc;
  1149. struct read_cache *mc = &ctxt->mem_read;
  1150. if (mc->pos < mc->end)
  1151. goto read_cached;
  1152. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1153. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1154. &ctxt->exception);
  1155. if (rc != X86EMUL_CONTINUE)
  1156. return rc;
  1157. mc->end += size;
  1158. read_cached:
  1159. memcpy(dest, mc->data + mc->pos, size);
  1160. mc->pos += size;
  1161. return X86EMUL_CONTINUE;
  1162. }
  1163. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1164. struct segmented_address addr,
  1165. void *data,
  1166. unsigned size)
  1167. {
  1168. int rc;
  1169. ulong linear;
  1170. rc = linearize(ctxt, addr, size, false, &linear);
  1171. if (rc != X86EMUL_CONTINUE)
  1172. return rc;
  1173. return read_emulated(ctxt, linear, data, size);
  1174. }
  1175. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1176. struct segmented_address addr,
  1177. const void *data,
  1178. unsigned size)
  1179. {
  1180. int rc;
  1181. ulong linear;
  1182. rc = linearize(ctxt, addr, size, true, &linear);
  1183. if (rc != X86EMUL_CONTINUE)
  1184. return rc;
  1185. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1186. &ctxt->exception);
  1187. }
  1188. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1189. struct segmented_address addr,
  1190. const void *orig_data, const void *data,
  1191. unsigned size)
  1192. {
  1193. int rc;
  1194. ulong linear;
  1195. rc = linearize(ctxt, addr, size, true, &linear);
  1196. if (rc != X86EMUL_CONTINUE)
  1197. return rc;
  1198. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1199. size, &ctxt->exception);
  1200. }
  1201. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1202. unsigned int size, unsigned short port,
  1203. void *dest)
  1204. {
  1205. struct read_cache *rc = &ctxt->io_read;
  1206. if (rc->pos == rc->end) { /* refill pio read ahead */
  1207. unsigned int in_page, n;
  1208. unsigned int count = ctxt->rep_prefix ?
  1209. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1210. in_page = (ctxt->eflags & EFLG_DF) ?
  1211. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1212. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1213. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1214. if (n == 0)
  1215. n = 1;
  1216. rc->pos = rc->end = 0;
  1217. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1218. return 0;
  1219. rc->end = n * size;
  1220. }
  1221. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1222. !(ctxt->eflags & EFLG_DF)) {
  1223. ctxt->dst.data = rc->data + rc->pos;
  1224. ctxt->dst.type = OP_MEM_STR;
  1225. ctxt->dst.count = (rc->end - rc->pos) / size;
  1226. rc->pos = rc->end;
  1227. } else {
  1228. memcpy(dest, rc->data + rc->pos, size);
  1229. rc->pos += size;
  1230. }
  1231. return 1;
  1232. }
  1233. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1234. u16 index, struct desc_struct *desc)
  1235. {
  1236. struct desc_ptr dt;
  1237. ulong addr;
  1238. ctxt->ops->get_idt(ctxt, &dt);
  1239. if (dt.size < index * 8 + 7)
  1240. return emulate_gp(ctxt, index << 3 | 0x2);
  1241. addr = dt.address + index * 8;
  1242. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1243. &ctxt->exception);
  1244. }
  1245. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1246. u16 selector, struct desc_ptr *dt)
  1247. {
  1248. const struct x86_emulate_ops *ops = ctxt->ops;
  1249. u32 base3 = 0;
  1250. if (selector & 1 << 2) {
  1251. struct desc_struct desc;
  1252. u16 sel;
  1253. memset (dt, 0, sizeof *dt);
  1254. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1255. VCPU_SREG_LDTR))
  1256. return;
  1257. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1258. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1259. } else
  1260. ops->get_gdt(ctxt, dt);
  1261. }
  1262. /* allowed just for 8 bytes segments */
  1263. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1264. u16 selector, struct desc_struct *desc,
  1265. ulong *desc_addr_p)
  1266. {
  1267. struct desc_ptr dt;
  1268. u16 index = selector >> 3;
  1269. ulong addr;
  1270. get_descriptor_table_ptr(ctxt, selector, &dt);
  1271. if (dt.size < index * 8 + 7)
  1272. return emulate_gp(ctxt, selector & 0xfffc);
  1273. *desc_addr_p = addr = dt.address + index * 8;
  1274. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1275. &ctxt->exception);
  1276. }
  1277. /* allowed just for 8 bytes segments */
  1278. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1279. u16 selector, struct desc_struct *desc)
  1280. {
  1281. struct desc_ptr dt;
  1282. u16 index = selector >> 3;
  1283. ulong addr;
  1284. get_descriptor_table_ptr(ctxt, selector, &dt);
  1285. if (dt.size < index * 8 + 7)
  1286. return emulate_gp(ctxt, selector & 0xfffc);
  1287. addr = dt.address + index * 8;
  1288. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1289. &ctxt->exception);
  1290. }
  1291. /* Does not support long mode */
  1292. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1293. u16 selector, int seg, u8 cpl,
  1294. bool in_task_switch,
  1295. struct desc_struct *desc)
  1296. {
  1297. struct desc_struct seg_desc, old_desc;
  1298. u8 dpl, rpl;
  1299. unsigned err_vec = GP_VECTOR;
  1300. u32 err_code = 0;
  1301. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1302. ulong desc_addr;
  1303. int ret;
  1304. u16 dummy;
  1305. u32 base3 = 0;
  1306. memset(&seg_desc, 0, sizeof seg_desc);
  1307. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1308. /* set real mode segment descriptor (keep limit etc. for
  1309. * unreal mode) */
  1310. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1311. set_desc_base(&seg_desc, selector << 4);
  1312. goto load;
  1313. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1314. /* VM86 needs a clean new segment descriptor */
  1315. set_desc_base(&seg_desc, selector << 4);
  1316. set_desc_limit(&seg_desc, 0xffff);
  1317. seg_desc.type = 3;
  1318. seg_desc.p = 1;
  1319. seg_desc.s = 1;
  1320. seg_desc.dpl = 3;
  1321. goto load;
  1322. }
  1323. rpl = selector & 3;
  1324. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1325. if ((seg == VCPU_SREG_CS
  1326. || (seg == VCPU_SREG_SS
  1327. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1328. || seg == VCPU_SREG_TR)
  1329. && null_selector)
  1330. goto exception;
  1331. /* TR should be in GDT only */
  1332. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1333. goto exception;
  1334. if (null_selector) /* for NULL selector skip all following checks */
  1335. goto load;
  1336. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1337. if (ret != X86EMUL_CONTINUE)
  1338. return ret;
  1339. err_code = selector & 0xfffc;
  1340. err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
  1341. /* can't load system descriptor into segment selector */
  1342. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1343. goto exception;
  1344. if (!seg_desc.p) {
  1345. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1346. goto exception;
  1347. }
  1348. dpl = seg_desc.dpl;
  1349. switch (seg) {
  1350. case VCPU_SREG_SS:
  1351. /*
  1352. * segment is not a writable data segment or segment
  1353. * selector's RPL != CPL or segment selector's RPL != CPL
  1354. */
  1355. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1356. goto exception;
  1357. break;
  1358. case VCPU_SREG_CS:
  1359. if (!(seg_desc.type & 8))
  1360. goto exception;
  1361. if (seg_desc.type & 4) {
  1362. /* conforming */
  1363. if (dpl > cpl)
  1364. goto exception;
  1365. } else {
  1366. /* nonconforming */
  1367. if (rpl > cpl || dpl != cpl)
  1368. goto exception;
  1369. }
  1370. /* in long-mode d/b must be clear if l is set */
  1371. if (seg_desc.d && seg_desc.l) {
  1372. u64 efer = 0;
  1373. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1374. if (efer & EFER_LMA)
  1375. goto exception;
  1376. }
  1377. /* CS(RPL) <- CPL */
  1378. selector = (selector & 0xfffc) | cpl;
  1379. break;
  1380. case VCPU_SREG_TR:
  1381. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1382. goto exception;
  1383. old_desc = seg_desc;
  1384. seg_desc.type |= 2; /* busy */
  1385. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1386. sizeof(seg_desc), &ctxt->exception);
  1387. if (ret != X86EMUL_CONTINUE)
  1388. return ret;
  1389. break;
  1390. case VCPU_SREG_LDTR:
  1391. if (seg_desc.s || seg_desc.type != 2)
  1392. goto exception;
  1393. break;
  1394. default: /* DS, ES, FS, or GS */
  1395. /*
  1396. * segment is not a data or readable code segment or
  1397. * ((segment is a data or nonconforming code segment)
  1398. * and (both RPL and CPL > DPL))
  1399. */
  1400. if ((seg_desc.type & 0xa) == 0x8 ||
  1401. (((seg_desc.type & 0xc) != 0xc) &&
  1402. (rpl > dpl && cpl > dpl)))
  1403. goto exception;
  1404. break;
  1405. }
  1406. if (seg_desc.s) {
  1407. /* mark segment as accessed */
  1408. seg_desc.type |= 1;
  1409. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1410. if (ret != X86EMUL_CONTINUE)
  1411. return ret;
  1412. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1413. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1414. sizeof(base3), &ctxt->exception);
  1415. if (ret != X86EMUL_CONTINUE)
  1416. return ret;
  1417. }
  1418. load:
  1419. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1420. if (desc)
  1421. *desc = seg_desc;
  1422. return X86EMUL_CONTINUE;
  1423. exception:
  1424. return emulate_exception(ctxt, err_vec, err_code, true);
  1425. }
  1426. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1427. u16 selector, int seg)
  1428. {
  1429. u8 cpl = ctxt->ops->cpl(ctxt);
  1430. return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
  1431. }
  1432. static void write_register_operand(struct operand *op)
  1433. {
  1434. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1435. switch (op->bytes) {
  1436. case 1:
  1437. *(u8 *)op->addr.reg = (u8)op->val;
  1438. break;
  1439. case 2:
  1440. *(u16 *)op->addr.reg = (u16)op->val;
  1441. break;
  1442. case 4:
  1443. *op->addr.reg = (u32)op->val;
  1444. break; /* 64b: zero-extend */
  1445. case 8:
  1446. *op->addr.reg = op->val;
  1447. break;
  1448. }
  1449. }
  1450. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1451. {
  1452. switch (op->type) {
  1453. case OP_REG:
  1454. write_register_operand(op);
  1455. break;
  1456. case OP_MEM:
  1457. if (ctxt->lock_prefix)
  1458. return segmented_cmpxchg(ctxt,
  1459. op->addr.mem,
  1460. &op->orig_val,
  1461. &op->val,
  1462. op->bytes);
  1463. else
  1464. return segmented_write(ctxt,
  1465. op->addr.mem,
  1466. &op->val,
  1467. op->bytes);
  1468. break;
  1469. case OP_MEM_STR:
  1470. return segmented_write(ctxt,
  1471. op->addr.mem,
  1472. op->data,
  1473. op->bytes * op->count);
  1474. break;
  1475. case OP_XMM:
  1476. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1477. break;
  1478. case OP_MM:
  1479. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1480. break;
  1481. case OP_NONE:
  1482. /* no writeback */
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1490. {
  1491. struct segmented_address addr;
  1492. rsp_increment(ctxt, -bytes);
  1493. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1494. addr.seg = VCPU_SREG_SS;
  1495. return segmented_write(ctxt, addr, data, bytes);
  1496. }
  1497. static int em_push(struct x86_emulate_ctxt *ctxt)
  1498. {
  1499. /* Disable writeback. */
  1500. ctxt->dst.type = OP_NONE;
  1501. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1502. }
  1503. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1504. void *dest, int len)
  1505. {
  1506. int rc;
  1507. struct segmented_address addr;
  1508. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1509. addr.seg = VCPU_SREG_SS;
  1510. rc = segmented_read(ctxt, addr, dest, len);
  1511. if (rc != X86EMUL_CONTINUE)
  1512. return rc;
  1513. rsp_increment(ctxt, len);
  1514. return rc;
  1515. }
  1516. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1517. {
  1518. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1519. }
  1520. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1521. void *dest, int len)
  1522. {
  1523. int rc;
  1524. unsigned long val, change_mask;
  1525. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1526. int cpl = ctxt->ops->cpl(ctxt);
  1527. rc = emulate_pop(ctxt, &val, len);
  1528. if (rc != X86EMUL_CONTINUE)
  1529. return rc;
  1530. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1531. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
  1532. switch(ctxt->mode) {
  1533. case X86EMUL_MODE_PROT64:
  1534. case X86EMUL_MODE_PROT32:
  1535. case X86EMUL_MODE_PROT16:
  1536. if (cpl == 0)
  1537. change_mask |= EFLG_IOPL;
  1538. if (cpl <= iopl)
  1539. change_mask |= EFLG_IF;
  1540. break;
  1541. case X86EMUL_MODE_VM86:
  1542. if (iopl < 3)
  1543. return emulate_gp(ctxt, 0);
  1544. change_mask |= EFLG_IF;
  1545. break;
  1546. default: /* real mode */
  1547. change_mask |= (EFLG_IOPL | EFLG_IF);
  1548. break;
  1549. }
  1550. *(unsigned long *)dest =
  1551. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1552. return rc;
  1553. }
  1554. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1555. {
  1556. ctxt->dst.type = OP_REG;
  1557. ctxt->dst.addr.reg = &ctxt->eflags;
  1558. ctxt->dst.bytes = ctxt->op_bytes;
  1559. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1560. }
  1561. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1562. {
  1563. int rc;
  1564. unsigned frame_size = ctxt->src.val;
  1565. unsigned nesting_level = ctxt->src2.val & 31;
  1566. ulong rbp;
  1567. if (nesting_level)
  1568. return X86EMUL_UNHANDLEABLE;
  1569. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1570. rc = push(ctxt, &rbp, stack_size(ctxt));
  1571. if (rc != X86EMUL_CONTINUE)
  1572. return rc;
  1573. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1574. stack_mask(ctxt));
  1575. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1576. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1577. stack_mask(ctxt));
  1578. return X86EMUL_CONTINUE;
  1579. }
  1580. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1581. {
  1582. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1583. stack_mask(ctxt));
  1584. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1585. }
  1586. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1587. {
  1588. int seg = ctxt->src2.val;
  1589. ctxt->src.val = get_segment_selector(ctxt, seg);
  1590. return em_push(ctxt);
  1591. }
  1592. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1593. {
  1594. int seg = ctxt->src2.val;
  1595. unsigned long selector;
  1596. int rc;
  1597. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1601. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1602. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1603. return rc;
  1604. }
  1605. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1606. {
  1607. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1608. int rc = X86EMUL_CONTINUE;
  1609. int reg = VCPU_REGS_RAX;
  1610. while (reg <= VCPU_REGS_RDI) {
  1611. (reg == VCPU_REGS_RSP) ?
  1612. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1613. rc = em_push(ctxt);
  1614. if (rc != X86EMUL_CONTINUE)
  1615. return rc;
  1616. ++reg;
  1617. }
  1618. return rc;
  1619. }
  1620. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1621. {
  1622. ctxt->src.val = (unsigned long)ctxt->eflags;
  1623. return em_push(ctxt);
  1624. }
  1625. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1626. {
  1627. int rc = X86EMUL_CONTINUE;
  1628. int reg = VCPU_REGS_RDI;
  1629. while (reg >= VCPU_REGS_RAX) {
  1630. if (reg == VCPU_REGS_RSP) {
  1631. rsp_increment(ctxt, ctxt->op_bytes);
  1632. --reg;
  1633. }
  1634. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1635. if (rc != X86EMUL_CONTINUE)
  1636. break;
  1637. --reg;
  1638. }
  1639. return rc;
  1640. }
  1641. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1642. {
  1643. const struct x86_emulate_ops *ops = ctxt->ops;
  1644. int rc;
  1645. struct desc_ptr dt;
  1646. gva_t cs_addr;
  1647. gva_t eip_addr;
  1648. u16 cs, eip;
  1649. /* TODO: Add limit checks */
  1650. ctxt->src.val = ctxt->eflags;
  1651. rc = em_push(ctxt);
  1652. if (rc != X86EMUL_CONTINUE)
  1653. return rc;
  1654. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1655. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1656. rc = em_push(ctxt);
  1657. if (rc != X86EMUL_CONTINUE)
  1658. return rc;
  1659. ctxt->src.val = ctxt->_eip;
  1660. rc = em_push(ctxt);
  1661. if (rc != X86EMUL_CONTINUE)
  1662. return rc;
  1663. ops->get_idt(ctxt, &dt);
  1664. eip_addr = dt.address + (irq << 2);
  1665. cs_addr = dt.address + (irq << 2) + 2;
  1666. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1667. if (rc != X86EMUL_CONTINUE)
  1668. return rc;
  1669. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1670. if (rc != X86EMUL_CONTINUE)
  1671. return rc;
  1672. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1673. if (rc != X86EMUL_CONTINUE)
  1674. return rc;
  1675. ctxt->_eip = eip;
  1676. return rc;
  1677. }
  1678. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1679. {
  1680. int rc;
  1681. invalidate_registers(ctxt);
  1682. rc = __emulate_int_real(ctxt, irq);
  1683. if (rc == X86EMUL_CONTINUE)
  1684. writeback_registers(ctxt);
  1685. return rc;
  1686. }
  1687. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1688. {
  1689. switch(ctxt->mode) {
  1690. case X86EMUL_MODE_REAL:
  1691. return __emulate_int_real(ctxt, irq);
  1692. case X86EMUL_MODE_VM86:
  1693. case X86EMUL_MODE_PROT16:
  1694. case X86EMUL_MODE_PROT32:
  1695. case X86EMUL_MODE_PROT64:
  1696. default:
  1697. /* Protected mode interrupts unimplemented yet */
  1698. return X86EMUL_UNHANDLEABLE;
  1699. }
  1700. }
  1701. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1702. {
  1703. int rc = X86EMUL_CONTINUE;
  1704. unsigned long temp_eip = 0;
  1705. unsigned long temp_eflags = 0;
  1706. unsigned long cs = 0;
  1707. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1708. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1709. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1710. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1711. /* TODO: Add stack limit check */
  1712. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. if (temp_eip & ~0xffff)
  1716. return emulate_gp(ctxt, 0);
  1717. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1718. if (rc != X86EMUL_CONTINUE)
  1719. return rc;
  1720. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1721. if (rc != X86EMUL_CONTINUE)
  1722. return rc;
  1723. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1724. if (rc != X86EMUL_CONTINUE)
  1725. return rc;
  1726. ctxt->_eip = temp_eip;
  1727. if (ctxt->op_bytes == 4)
  1728. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1729. else if (ctxt->op_bytes == 2) {
  1730. ctxt->eflags &= ~0xffff;
  1731. ctxt->eflags |= temp_eflags;
  1732. }
  1733. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1734. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1735. return rc;
  1736. }
  1737. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1738. {
  1739. switch(ctxt->mode) {
  1740. case X86EMUL_MODE_REAL:
  1741. return emulate_iret_real(ctxt);
  1742. case X86EMUL_MODE_VM86:
  1743. case X86EMUL_MODE_PROT16:
  1744. case X86EMUL_MODE_PROT32:
  1745. case X86EMUL_MODE_PROT64:
  1746. default:
  1747. /* iret from protected mode unimplemented yet */
  1748. return X86EMUL_UNHANDLEABLE;
  1749. }
  1750. }
  1751. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. int rc;
  1754. unsigned short sel, old_sel;
  1755. struct desc_struct old_desc, new_desc;
  1756. const struct x86_emulate_ops *ops = ctxt->ops;
  1757. u8 cpl = ctxt->ops->cpl(ctxt);
  1758. /* Assignment of RIP may only fail in 64-bit mode */
  1759. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1760. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1761. VCPU_SREG_CS);
  1762. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1763. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
  1764. &new_desc);
  1765. if (rc != X86EMUL_CONTINUE)
  1766. return rc;
  1767. rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
  1768. if (rc != X86EMUL_CONTINUE) {
  1769. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1770. /* assigning eip failed; restore the old cs */
  1771. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1772. return rc;
  1773. }
  1774. return rc;
  1775. }
  1776. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1777. {
  1778. int rc = X86EMUL_CONTINUE;
  1779. switch (ctxt->modrm_reg) {
  1780. case 2: /* call near abs */ {
  1781. long int old_eip;
  1782. old_eip = ctxt->_eip;
  1783. rc = assign_eip_near(ctxt, ctxt->src.val);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. break;
  1786. ctxt->src.val = old_eip;
  1787. rc = em_push(ctxt);
  1788. break;
  1789. }
  1790. case 4: /* jmp abs */
  1791. rc = assign_eip_near(ctxt, ctxt->src.val);
  1792. break;
  1793. case 5: /* jmp far */
  1794. rc = em_jmp_far(ctxt);
  1795. break;
  1796. case 6: /* push */
  1797. rc = em_push(ctxt);
  1798. break;
  1799. }
  1800. return rc;
  1801. }
  1802. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1803. {
  1804. u64 old = ctxt->dst.orig_val64;
  1805. if (ctxt->dst.bytes == 16)
  1806. return X86EMUL_UNHANDLEABLE;
  1807. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1808. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1809. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1810. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1811. ctxt->eflags &= ~EFLG_ZF;
  1812. } else {
  1813. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1814. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1815. ctxt->eflags |= EFLG_ZF;
  1816. }
  1817. return X86EMUL_CONTINUE;
  1818. }
  1819. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1820. {
  1821. int rc;
  1822. unsigned long eip;
  1823. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1824. if (rc != X86EMUL_CONTINUE)
  1825. return rc;
  1826. return assign_eip_near(ctxt, eip);
  1827. }
  1828. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1829. {
  1830. int rc;
  1831. unsigned long eip, cs;
  1832. u16 old_cs;
  1833. int cpl = ctxt->ops->cpl(ctxt);
  1834. struct desc_struct old_desc, new_desc;
  1835. const struct x86_emulate_ops *ops = ctxt->ops;
  1836. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1837. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1838. VCPU_SREG_CS);
  1839. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1840. if (rc != X86EMUL_CONTINUE)
  1841. return rc;
  1842. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1843. if (rc != X86EMUL_CONTINUE)
  1844. return rc;
  1845. /* Outer-privilege level return is not implemented */
  1846. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1847. return X86EMUL_UNHANDLEABLE;
  1848. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl, false,
  1849. &new_desc);
  1850. if (rc != X86EMUL_CONTINUE)
  1851. return rc;
  1852. rc = assign_eip_far(ctxt, eip, new_desc.l);
  1853. if (rc != X86EMUL_CONTINUE) {
  1854. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1855. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1856. }
  1857. return rc;
  1858. }
  1859. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1860. {
  1861. int rc;
  1862. rc = em_ret_far(ctxt);
  1863. if (rc != X86EMUL_CONTINUE)
  1864. return rc;
  1865. rsp_increment(ctxt, ctxt->src.val);
  1866. return X86EMUL_CONTINUE;
  1867. }
  1868. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1869. {
  1870. /* Save real source value, then compare EAX against destination. */
  1871. ctxt->dst.orig_val = ctxt->dst.val;
  1872. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1873. ctxt->src.orig_val = ctxt->src.val;
  1874. ctxt->src.val = ctxt->dst.orig_val;
  1875. fastop(ctxt, em_cmp);
  1876. if (ctxt->eflags & EFLG_ZF) {
  1877. /* Success: write back to memory. */
  1878. ctxt->dst.val = ctxt->src.orig_val;
  1879. } else {
  1880. /* Failure: write the value we saw to EAX. */
  1881. ctxt->dst.type = OP_REG;
  1882. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1883. ctxt->dst.val = ctxt->dst.orig_val;
  1884. }
  1885. return X86EMUL_CONTINUE;
  1886. }
  1887. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1888. {
  1889. int seg = ctxt->src2.val;
  1890. unsigned short sel;
  1891. int rc;
  1892. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1893. rc = load_segment_descriptor(ctxt, sel, seg);
  1894. if (rc != X86EMUL_CONTINUE)
  1895. return rc;
  1896. ctxt->dst.val = ctxt->src.val;
  1897. return rc;
  1898. }
  1899. static void
  1900. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1901. struct desc_struct *cs, struct desc_struct *ss)
  1902. {
  1903. cs->l = 0; /* will be adjusted later */
  1904. set_desc_base(cs, 0); /* flat segment */
  1905. cs->g = 1; /* 4kb granularity */
  1906. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1907. cs->type = 0x0b; /* Read, Execute, Accessed */
  1908. cs->s = 1;
  1909. cs->dpl = 0; /* will be adjusted later */
  1910. cs->p = 1;
  1911. cs->d = 1;
  1912. cs->avl = 0;
  1913. set_desc_base(ss, 0); /* flat segment */
  1914. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1915. ss->g = 1; /* 4kb granularity */
  1916. ss->s = 1;
  1917. ss->type = 0x03; /* Read/Write, Accessed */
  1918. ss->d = 1; /* 32bit stack segment */
  1919. ss->dpl = 0;
  1920. ss->p = 1;
  1921. ss->l = 0;
  1922. ss->avl = 0;
  1923. }
  1924. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1925. {
  1926. u32 eax, ebx, ecx, edx;
  1927. eax = ecx = 0;
  1928. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1929. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1930. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1931. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1932. }
  1933. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1934. {
  1935. const struct x86_emulate_ops *ops = ctxt->ops;
  1936. u32 eax, ebx, ecx, edx;
  1937. /*
  1938. * syscall should always be enabled in longmode - so only become
  1939. * vendor specific (cpuid) if other modes are active...
  1940. */
  1941. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1942. return true;
  1943. eax = 0x00000000;
  1944. ecx = 0x00000000;
  1945. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1946. /*
  1947. * Intel ("GenuineIntel")
  1948. * remark: Intel CPUs only support "syscall" in 64bit
  1949. * longmode. Also an 64bit guest with a
  1950. * 32bit compat-app running will #UD !! While this
  1951. * behaviour can be fixed (by emulating) into AMD
  1952. * response - CPUs of AMD can't behave like Intel.
  1953. */
  1954. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1955. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1956. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1957. return false;
  1958. /* AMD ("AuthenticAMD") */
  1959. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1960. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1961. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1962. return true;
  1963. /* AMD ("AMDisbetter!") */
  1964. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1965. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1966. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1967. return true;
  1968. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1969. return false;
  1970. }
  1971. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1972. {
  1973. const struct x86_emulate_ops *ops = ctxt->ops;
  1974. struct desc_struct cs, ss;
  1975. u64 msr_data;
  1976. u16 cs_sel, ss_sel;
  1977. u64 efer = 0;
  1978. /* syscall is not available in real mode */
  1979. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1980. ctxt->mode == X86EMUL_MODE_VM86)
  1981. return emulate_ud(ctxt);
  1982. if (!(em_syscall_is_enabled(ctxt)))
  1983. return emulate_ud(ctxt);
  1984. ops->get_msr(ctxt, MSR_EFER, &efer);
  1985. setup_syscalls_segments(ctxt, &cs, &ss);
  1986. if (!(efer & EFER_SCE))
  1987. return emulate_ud(ctxt);
  1988. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1989. msr_data >>= 32;
  1990. cs_sel = (u16)(msr_data & 0xfffc);
  1991. ss_sel = (u16)(msr_data + 8);
  1992. if (efer & EFER_LMA) {
  1993. cs.d = 0;
  1994. cs.l = 1;
  1995. }
  1996. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1997. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1998. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1999. if (efer & EFER_LMA) {
  2000. #ifdef CONFIG_X86_64
  2001. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2002. ops->get_msr(ctxt,
  2003. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2004. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2005. ctxt->_eip = msr_data;
  2006. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2007. ctxt->eflags &= ~msr_data;
  2008. #endif
  2009. } else {
  2010. /* legacy mode */
  2011. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2012. ctxt->_eip = (u32)msr_data;
  2013. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  2014. }
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2018. {
  2019. const struct x86_emulate_ops *ops = ctxt->ops;
  2020. struct desc_struct cs, ss;
  2021. u64 msr_data;
  2022. u16 cs_sel, ss_sel;
  2023. u64 efer = 0;
  2024. ops->get_msr(ctxt, MSR_EFER, &efer);
  2025. /* inject #GP if in real mode */
  2026. if (ctxt->mode == X86EMUL_MODE_REAL)
  2027. return emulate_gp(ctxt, 0);
  2028. /*
  2029. * Not recognized on AMD in compat mode (but is recognized in legacy
  2030. * mode).
  2031. */
  2032. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2033. && !vendor_intel(ctxt))
  2034. return emulate_ud(ctxt);
  2035. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2036. * Therefore, we inject an #UD.
  2037. */
  2038. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2039. return emulate_ud(ctxt);
  2040. setup_syscalls_segments(ctxt, &cs, &ss);
  2041. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2042. if ((msr_data & 0xfffc) == 0x0)
  2043. return emulate_gp(ctxt, 0);
  2044. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  2045. cs_sel = (u16)msr_data & ~SELECTOR_RPL_MASK;
  2046. ss_sel = cs_sel + 8;
  2047. if (efer & EFER_LMA) {
  2048. cs.d = 0;
  2049. cs.l = 1;
  2050. }
  2051. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2052. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2053. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2054. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2055. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2056. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2057. (u32)msr_data;
  2058. return X86EMUL_CONTINUE;
  2059. }
  2060. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2061. {
  2062. const struct x86_emulate_ops *ops = ctxt->ops;
  2063. struct desc_struct cs, ss;
  2064. u64 msr_data, rcx, rdx;
  2065. int usermode;
  2066. u16 cs_sel = 0, ss_sel = 0;
  2067. /* inject #GP if in real mode or Virtual 8086 mode */
  2068. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2069. ctxt->mode == X86EMUL_MODE_VM86)
  2070. return emulate_gp(ctxt, 0);
  2071. setup_syscalls_segments(ctxt, &cs, &ss);
  2072. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2073. usermode = X86EMUL_MODE_PROT64;
  2074. else
  2075. usermode = X86EMUL_MODE_PROT32;
  2076. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2077. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2078. cs.dpl = 3;
  2079. ss.dpl = 3;
  2080. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2081. switch (usermode) {
  2082. case X86EMUL_MODE_PROT32:
  2083. cs_sel = (u16)(msr_data + 16);
  2084. if ((msr_data & 0xfffc) == 0x0)
  2085. return emulate_gp(ctxt, 0);
  2086. ss_sel = (u16)(msr_data + 24);
  2087. break;
  2088. case X86EMUL_MODE_PROT64:
  2089. cs_sel = (u16)(msr_data + 32);
  2090. if (msr_data == 0x0)
  2091. return emulate_gp(ctxt, 0);
  2092. ss_sel = cs_sel + 8;
  2093. cs.d = 0;
  2094. cs.l = 1;
  2095. if (is_noncanonical_address(rcx) ||
  2096. is_noncanonical_address(rdx))
  2097. return emulate_gp(ctxt, 0);
  2098. break;
  2099. }
  2100. cs_sel |= SELECTOR_RPL_MASK;
  2101. ss_sel |= SELECTOR_RPL_MASK;
  2102. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2103. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2104. ctxt->_eip = rdx;
  2105. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2106. return X86EMUL_CONTINUE;
  2107. }
  2108. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2109. {
  2110. int iopl;
  2111. if (ctxt->mode == X86EMUL_MODE_REAL)
  2112. return false;
  2113. if (ctxt->mode == X86EMUL_MODE_VM86)
  2114. return true;
  2115. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2116. return ctxt->ops->cpl(ctxt) > iopl;
  2117. }
  2118. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2119. u16 port, u16 len)
  2120. {
  2121. const struct x86_emulate_ops *ops = ctxt->ops;
  2122. struct desc_struct tr_seg;
  2123. u32 base3;
  2124. int r;
  2125. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2126. unsigned mask = (1 << len) - 1;
  2127. unsigned long base;
  2128. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2129. if (!tr_seg.p)
  2130. return false;
  2131. if (desc_limit_scaled(&tr_seg) < 103)
  2132. return false;
  2133. base = get_desc_base(&tr_seg);
  2134. #ifdef CONFIG_X86_64
  2135. base |= ((u64)base3) << 32;
  2136. #endif
  2137. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2138. if (r != X86EMUL_CONTINUE)
  2139. return false;
  2140. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2141. return false;
  2142. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2143. if (r != X86EMUL_CONTINUE)
  2144. return false;
  2145. if ((perm >> bit_idx) & mask)
  2146. return false;
  2147. return true;
  2148. }
  2149. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2150. u16 port, u16 len)
  2151. {
  2152. if (ctxt->perm_ok)
  2153. return true;
  2154. if (emulator_bad_iopl(ctxt))
  2155. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2156. return false;
  2157. ctxt->perm_ok = true;
  2158. return true;
  2159. }
  2160. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2161. struct tss_segment_16 *tss)
  2162. {
  2163. tss->ip = ctxt->_eip;
  2164. tss->flag = ctxt->eflags;
  2165. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2166. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2167. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2168. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2169. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2170. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2171. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2172. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2173. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2174. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2175. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2176. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2177. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2178. }
  2179. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2180. struct tss_segment_16 *tss)
  2181. {
  2182. int ret;
  2183. u8 cpl;
  2184. ctxt->_eip = tss->ip;
  2185. ctxt->eflags = tss->flag | 2;
  2186. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2187. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2188. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2189. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2190. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2191. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2192. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2193. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2194. /*
  2195. * SDM says that segment selectors are loaded before segment
  2196. * descriptors
  2197. */
  2198. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2199. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2200. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2201. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2202. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2203. cpl = tss->cs & 3;
  2204. /*
  2205. * Now load segment descriptors. If fault happens at this stage
  2206. * it is handled in a context of new task
  2207. */
  2208. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2209. true, NULL);
  2210. if (ret != X86EMUL_CONTINUE)
  2211. return ret;
  2212. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2213. true, NULL);
  2214. if (ret != X86EMUL_CONTINUE)
  2215. return ret;
  2216. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2217. true, NULL);
  2218. if (ret != X86EMUL_CONTINUE)
  2219. return ret;
  2220. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2221. true, NULL);
  2222. if (ret != X86EMUL_CONTINUE)
  2223. return ret;
  2224. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2225. true, NULL);
  2226. if (ret != X86EMUL_CONTINUE)
  2227. return ret;
  2228. return X86EMUL_CONTINUE;
  2229. }
  2230. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2231. u16 tss_selector, u16 old_tss_sel,
  2232. ulong old_tss_base, struct desc_struct *new_desc)
  2233. {
  2234. const struct x86_emulate_ops *ops = ctxt->ops;
  2235. struct tss_segment_16 tss_seg;
  2236. int ret;
  2237. u32 new_tss_base = get_desc_base(new_desc);
  2238. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2239. &ctxt->exception);
  2240. if (ret != X86EMUL_CONTINUE)
  2241. /* FIXME: need to provide precise fault address */
  2242. return ret;
  2243. save_state_to_tss16(ctxt, &tss_seg);
  2244. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2245. &ctxt->exception);
  2246. if (ret != X86EMUL_CONTINUE)
  2247. /* FIXME: need to provide precise fault address */
  2248. return ret;
  2249. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2250. &ctxt->exception);
  2251. if (ret != X86EMUL_CONTINUE)
  2252. /* FIXME: need to provide precise fault address */
  2253. return ret;
  2254. if (old_tss_sel != 0xffff) {
  2255. tss_seg.prev_task_link = old_tss_sel;
  2256. ret = ops->write_std(ctxt, new_tss_base,
  2257. &tss_seg.prev_task_link,
  2258. sizeof tss_seg.prev_task_link,
  2259. &ctxt->exception);
  2260. if (ret != X86EMUL_CONTINUE)
  2261. /* FIXME: need to provide precise fault address */
  2262. return ret;
  2263. }
  2264. return load_state_from_tss16(ctxt, &tss_seg);
  2265. }
  2266. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2267. struct tss_segment_32 *tss)
  2268. {
  2269. /* CR3 and ldt selector are not saved intentionally */
  2270. tss->eip = ctxt->_eip;
  2271. tss->eflags = ctxt->eflags;
  2272. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2273. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2274. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2275. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2276. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2277. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2278. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2279. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2280. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2281. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2282. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2283. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2284. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2285. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2286. }
  2287. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2288. struct tss_segment_32 *tss)
  2289. {
  2290. int ret;
  2291. u8 cpl;
  2292. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2293. return emulate_gp(ctxt, 0);
  2294. ctxt->_eip = tss->eip;
  2295. ctxt->eflags = tss->eflags | 2;
  2296. /* General purpose registers */
  2297. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2298. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2299. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2300. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2301. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2302. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2303. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2304. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2305. /*
  2306. * SDM says that segment selectors are loaded before segment
  2307. * descriptors. This is important because CPL checks will
  2308. * use CS.RPL.
  2309. */
  2310. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2311. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2312. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2313. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2314. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2315. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2316. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2317. /*
  2318. * If we're switching between Protected Mode and VM86, we need to make
  2319. * sure to update the mode before loading the segment descriptors so
  2320. * that the selectors are interpreted correctly.
  2321. */
  2322. if (ctxt->eflags & X86_EFLAGS_VM) {
  2323. ctxt->mode = X86EMUL_MODE_VM86;
  2324. cpl = 3;
  2325. } else {
  2326. ctxt->mode = X86EMUL_MODE_PROT32;
  2327. cpl = tss->cs & 3;
  2328. }
  2329. /*
  2330. * Now load segment descriptors. If fault happenes at this stage
  2331. * it is handled in a context of new task
  2332. */
  2333. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2334. cpl, true, NULL);
  2335. if (ret != X86EMUL_CONTINUE)
  2336. return ret;
  2337. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2338. true, NULL);
  2339. if (ret != X86EMUL_CONTINUE)
  2340. return ret;
  2341. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2342. true, NULL);
  2343. if (ret != X86EMUL_CONTINUE)
  2344. return ret;
  2345. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2346. true, NULL);
  2347. if (ret != X86EMUL_CONTINUE)
  2348. return ret;
  2349. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2350. true, NULL);
  2351. if (ret != X86EMUL_CONTINUE)
  2352. return ret;
  2353. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2354. true, NULL);
  2355. if (ret != X86EMUL_CONTINUE)
  2356. return ret;
  2357. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2358. true, NULL);
  2359. if (ret != X86EMUL_CONTINUE)
  2360. return ret;
  2361. return X86EMUL_CONTINUE;
  2362. }
  2363. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2364. u16 tss_selector, u16 old_tss_sel,
  2365. ulong old_tss_base, struct desc_struct *new_desc)
  2366. {
  2367. const struct x86_emulate_ops *ops = ctxt->ops;
  2368. struct tss_segment_32 tss_seg;
  2369. int ret;
  2370. u32 new_tss_base = get_desc_base(new_desc);
  2371. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2372. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2373. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2374. &ctxt->exception);
  2375. if (ret != X86EMUL_CONTINUE)
  2376. /* FIXME: need to provide precise fault address */
  2377. return ret;
  2378. save_state_to_tss32(ctxt, &tss_seg);
  2379. /* Only GP registers and segment selectors are saved */
  2380. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2381. ldt_sel_offset - eip_offset, &ctxt->exception);
  2382. if (ret != X86EMUL_CONTINUE)
  2383. /* FIXME: need to provide precise fault address */
  2384. return ret;
  2385. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2386. &ctxt->exception);
  2387. if (ret != X86EMUL_CONTINUE)
  2388. /* FIXME: need to provide precise fault address */
  2389. return ret;
  2390. if (old_tss_sel != 0xffff) {
  2391. tss_seg.prev_task_link = old_tss_sel;
  2392. ret = ops->write_std(ctxt, new_tss_base,
  2393. &tss_seg.prev_task_link,
  2394. sizeof tss_seg.prev_task_link,
  2395. &ctxt->exception);
  2396. if (ret != X86EMUL_CONTINUE)
  2397. /* FIXME: need to provide precise fault address */
  2398. return ret;
  2399. }
  2400. return load_state_from_tss32(ctxt, &tss_seg);
  2401. }
  2402. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2403. u16 tss_selector, int idt_index, int reason,
  2404. bool has_error_code, u32 error_code)
  2405. {
  2406. const struct x86_emulate_ops *ops = ctxt->ops;
  2407. struct desc_struct curr_tss_desc, next_tss_desc;
  2408. int ret;
  2409. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2410. ulong old_tss_base =
  2411. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2412. u32 desc_limit;
  2413. ulong desc_addr;
  2414. /* FIXME: old_tss_base == ~0 ? */
  2415. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2416. if (ret != X86EMUL_CONTINUE)
  2417. return ret;
  2418. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2419. if (ret != X86EMUL_CONTINUE)
  2420. return ret;
  2421. /* FIXME: check that next_tss_desc is tss */
  2422. /*
  2423. * Check privileges. The three cases are task switch caused by...
  2424. *
  2425. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2426. * 2. Exception/IRQ/iret: No check is performed
  2427. * 3. jmp/call to TSS: Check against DPL of the TSS
  2428. */
  2429. if (reason == TASK_SWITCH_GATE) {
  2430. if (idt_index != -1) {
  2431. /* Software interrupts */
  2432. struct desc_struct task_gate_desc;
  2433. int dpl;
  2434. ret = read_interrupt_descriptor(ctxt, idt_index,
  2435. &task_gate_desc);
  2436. if (ret != X86EMUL_CONTINUE)
  2437. return ret;
  2438. dpl = task_gate_desc.dpl;
  2439. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2440. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2441. }
  2442. } else if (reason != TASK_SWITCH_IRET) {
  2443. int dpl = next_tss_desc.dpl;
  2444. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2445. return emulate_gp(ctxt, tss_selector);
  2446. }
  2447. desc_limit = desc_limit_scaled(&next_tss_desc);
  2448. if (!next_tss_desc.p ||
  2449. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2450. desc_limit < 0x2b)) {
  2451. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2452. }
  2453. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2454. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2455. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2456. }
  2457. if (reason == TASK_SWITCH_IRET)
  2458. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2459. /* set back link to prev task only if NT bit is set in eflags
  2460. note that old_tss_sel is not used after this point */
  2461. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2462. old_tss_sel = 0xffff;
  2463. if (next_tss_desc.type & 8)
  2464. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2465. old_tss_base, &next_tss_desc);
  2466. else
  2467. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2468. old_tss_base, &next_tss_desc);
  2469. if (ret != X86EMUL_CONTINUE)
  2470. return ret;
  2471. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2472. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2473. if (reason != TASK_SWITCH_IRET) {
  2474. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2475. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2476. }
  2477. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2478. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2479. if (has_error_code) {
  2480. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2481. ctxt->lock_prefix = 0;
  2482. ctxt->src.val = (unsigned long) error_code;
  2483. ret = em_push(ctxt);
  2484. }
  2485. return ret;
  2486. }
  2487. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2488. u16 tss_selector, int idt_index, int reason,
  2489. bool has_error_code, u32 error_code)
  2490. {
  2491. int rc;
  2492. invalidate_registers(ctxt);
  2493. ctxt->_eip = ctxt->eip;
  2494. ctxt->dst.type = OP_NONE;
  2495. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2496. has_error_code, error_code);
  2497. if (rc == X86EMUL_CONTINUE) {
  2498. ctxt->eip = ctxt->_eip;
  2499. writeback_registers(ctxt);
  2500. }
  2501. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2502. }
  2503. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2504. struct operand *op)
  2505. {
  2506. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2507. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2508. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2509. }
  2510. static int em_das(struct x86_emulate_ctxt *ctxt)
  2511. {
  2512. u8 al, old_al;
  2513. bool af, cf, old_cf;
  2514. cf = ctxt->eflags & X86_EFLAGS_CF;
  2515. al = ctxt->dst.val;
  2516. old_al = al;
  2517. old_cf = cf;
  2518. cf = false;
  2519. af = ctxt->eflags & X86_EFLAGS_AF;
  2520. if ((al & 0x0f) > 9 || af) {
  2521. al -= 6;
  2522. cf = old_cf | (al >= 250);
  2523. af = true;
  2524. } else {
  2525. af = false;
  2526. }
  2527. if (old_al > 0x99 || old_cf) {
  2528. al -= 0x60;
  2529. cf = true;
  2530. }
  2531. ctxt->dst.val = al;
  2532. /* Set PF, ZF, SF */
  2533. ctxt->src.type = OP_IMM;
  2534. ctxt->src.val = 0;
  2535. ctxt->src.bytes = 1;
  2536. fastop(ctxt, em_or);
  2537. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2538. if (cf)
  2539. ctxt->eflags |= X86_EFLAGS_CF;
  2540. if (af)
  2541. ctxt->eflags |= X86_EFLAGS_AF;
  2542. return X86EMUL_CONTINUE;
  2543. }
  2544. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2545. {
  2546. u8 al, ah;
  2547. if (ctxt->src.val == 0)
  2548. return emulate_de(ctxt);
  2549. al = ctxt->dst.val & 0xff;
  2550. ah = al / ctxt->src.val;
  2551. al %= ctxt->src.val;
  2552. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2553. /* Set PF, ZF, SF */
  2554. ctxt->src.type = OP_IMM;
  2555. ctxt->src.val = 0;
  2556. ctxt->src.bytes = 1;
  2557. fastop(ctxt, em_or);
  2558. return X86EMUL_CONTINUE;
  2559. }
  2560. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2561. {
  2562. u8 al = ctxt->dst.val & 0xff;
  2563. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2564. al = (al + (ah * ctxt->src.val)) & 0xff;
  2565. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2566. /* Set PF, ZF, SF */
  2567. ctxt->src.type = OP_IMM;
  2568. ctxt->src.val = 0;
  2569. ctxt->src.bytes = 1;
  2570. fastop(ctxt, em_or);
  2571. return X86EMUL_CONTINUE;
  2572. }
  2573. static int em_call(struct x86_emulate_ctxt *ctxt)
  2574. {
  2575. int rc;
  2576. long rel = ctxt->src.val;
  2577. ctxt->src.val = (unsigned long)ctxt->_eip;
  2578. rc = jmp_rel(ctxt, rel);
  2579. if (rc != X86EMUL_CONTINUE)
  2580. return rc;
  2581. return em_push(ctxt);
  2582. }
  2583. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2584. {
  2585. u16 sel, old_cs;
  2586. ulong old_eip;
  2587. int rc;
  2588. struct desc_struct old_desc, new_desc;
  2589. const struct x86_emulate_ops *ops = ctxt->ops;
  2590. int cpl = ctxt->ops->cpl(ctxt);
  2591. old_eip = ctxt->_eip;
  2592. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2593. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2594. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
  2595. &new_desc);
  2596. if (rc != X86EMUL_CONTINUE)
  2597. return X86EMUL_CONTINUE;
  2598. rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
  2599. if (rc != X86EMUL_CONTINUE)
  2600. goto fail;
  2601. ctxt->src.val = old_cs;
  2602. rc = em_push(ctxt);
  2603. if (rc != X86EMUL_CONTINUE)
  2604. goto fail;
  2605. ctxt->src.val = old_eip;
  2606. rc = em_push(ctxt);
  2607. /* If we failed, we tainted the memory, but the very least we should
  2608. restore cs */
  2609. if (rc != X86EMUL_CONTINUE)
  2610. goto fail;
  2611. return rc;
  2612. fail:
  2613. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2614. return rc;
  2615. }
  2616. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2617. {
  2618. int rc;
  2619. unsigned long eip;
  2620. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2621. if (rc != X86EMUL_CONTINUE)
  2622. return rc;
  2623. rc = assign_eip_near(ctxt, eip);
  2624. if (rc != X86EMUL_CONTINUE)
  2625. return rc;
  2626. rsp_increment(ctxt, ctxt->src.val);
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. /* Write back the register source. */
  2632. ctxt->src.val = ctxt->dst.val;
  2633. write_register_operand(&ctxt->src);
  2634. /* Write back the memory destination with implicit LOCK prefix. */
  2635. ctxt->dst.val = ctxt->src.orig_val;
  2636. ctxt->lock_prefix = 1;
  2637. return X86EMUL_CONTINUE;
  2638. }
  2639. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2640. {
  2641. ctxt->dst.val = ctxt->src2.val;
  2642. return fastop(ctxt, em_imul);
  2643. }
  2644. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2645. {
  2646. ctxt->dst.type = OP_REG;
  2647. ctxt->dst.bytes = ctxt->src.bytes;
  2648. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2649. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2650. return X86EMUL_CONTINUE;
  2651. }
  2652. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2653. {
  2654. u64 tsc = 0;
  2655. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2656. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2657. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2658. return X86EMUL_CONTINUE;
  2659. }
  2660. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2661. {
  2662. u64 pmc;
  2663. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2664. return emulate_gp(ctxt, 0);
  2665. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2666. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2667. return X86EMUL_CONTINUE;
  2668. }
  2669. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2670. {
  2671. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2672. return X86EMUL_CONTINUE;
  2673. }
  2674. #define FFL(x) bit(X86_FEATURE_##x)
  2675. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2676. {
  2677. u32 ebx, ecx, edx, eax = 1;
  2678. u16 tmp;
  2679. /*
  2680. * Check MOVBE is set in the guest-visible CPUID leaf.
  2681. */
  2682. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2683. if (!(ecx & FFL(MOVBE)))
  2684. return emulate_ud(ctxt);
  2685. switch (ctxt->op_bytes) {
  2686. case 2:
  2687. /*
  2688. * From MOVBE definition: "...When the operand size is 16 bits,
  2689. * the upper word of the destination register remains unchanged
  2690. * ..."
  2691. *
  2692. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2693. * rules so we have to do the operation almost per hand.
  2694. */
  2695. tmp = (u16)ctxt->src.val;
  2696. ctxt->dst.val &= ~0xffffUL;
  2697. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2698. break;
  2699. case 4:
  2700. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2701. break;
  2702. case 8:
  2703. ctxt->dst.val = swab64(ctxt->src.val);
  2704. break;
  2705. default:
  2706. BUG();
  2707. }
  2708. return X86EMUL_CONTINUE;
  2709. }
  2710. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2711. {
  2712. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2713. return emulate_gp(ctxt, 0);
  2714. /* Disable writeback. */
  2715. ctxt->dst.type = OP_NONE;
  2716. return X86EMUL_CONTINUE;
  2717. }
  2718. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2719. {
  2720. unsigned long val;
  2721. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2722. val = ctxt->src.val & ~0ULL;
  2723. else
  2724. val = ctxt->src.val & ~0U;
  2725. /* #UD condition is already handled. */
  2726. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2727. return emulate_gp(ctxt, 0);
  2728. /* Disable writeback. */
  2729. ctxt->dst.type = OP_NONE;
  2730. return X86EMUL_CONTINUE;
  2731. }
  2732. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2733. {
  2734. u64 msr_data;
  2735. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2736. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2737. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2738. return emulate_gp(ctxt, 0);
  2739. return X86EMUL_CONTINUE;
  2740. }
  2741. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2742. {
  2743. u64 msr_data;
  2744. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2745. return emulate_gp(ctxt, 0);
  2746. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2747. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2748. return X86EMUL_CONTINUE;
  2749. }
  2750. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2751. {
  2752. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2753. return emulate_ud(ctxt);
  2754. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2755. return X86EMUL_CONTINUE;
  2756. }
  2757. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2758. {
  2759. u16 sel = ctxt->src.val;
  2760. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2761. return emulate_ud(ctxt);
  2762. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2763. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2764. /* Disable writeback. */
  2765. ctxt->dst.type = OP_NONE;
  2766. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2767. }
  2768. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2769. {
  2770. u16 sel = ctxt->src.val;
  2771. /* Disable writeback. */
  2772. ctxt->dst.type = OP_NONE;
  2773. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2774. }
  2775. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2776. {
  2777. u16 sel = ctxt->src.val;
  2778. /* Disable writeback. */
  2779. ctxt->dst.type = OP_NONE;
  2780. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2781. }
  2782. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. int rc;
  2785. ulong linear;
  2786. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2787. if (rc == X86EMUL_CONTINUE)
  2788. ctxt->ops->invlpg(ctxt, linear);
  2789. /* Disable writeback. */
  2790. ctxt->dst.type = OP_NONE;
  2791. return X86EMUL_CONTINUE;
  2792. }
  2793. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2794. {
  2795. ulong cr0;
  2796. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2797. cr0 &= ~X86_CR0_TS;
  2798. ctxt->ops->set_cr(ctxt, 0, cr0);
  2799. return X86EMUL_CONTINUE;
  2800. }
  2801. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. int rc = ctxt->ops->fix_hypercall(ctxt);
  2804. if (rc != X86EMUL_CONTINUE)
  2805. return rc;
  2806. /* Let the processor re-execute the fixed hypercall */
  2807. ctxt->_eip = ctxt->eip;
  2808. /* Disable writeback. */
  2809. ctxt->dst.type = OP_NONE;
  2810. return X86EMUL_CONTINUE;
  2811. }
  2812. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2813. void (*get)(struct x86_emulate_ctxt *ctxt,
  2814. struct desc_ptr *ptr))
  2815. {
  2816. struct desc_ptr desc_ptr;
  2817. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2818. ctxt->op_bytes = 8;
  2819. get(ctxt, &desc_ptr);
  2820. if (ctxt->op_bytes == 2) {
  2821. ctxt->op_bytes = 4;
  2822. desc_ptr.address &= 0x00ffffff;
  2823. }
  2824. /* Disable writeback. */
  2825. ctxt->dst.type = OP_NONE;
  2826. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2827. &desc_ptr, 2 + ctxt->op_bytes);
  2828. }
  2829. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2830. {
  2831. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2832. }
  2833. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2834. {
  2835. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2836. }
  2837. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2838. {
  2839. struct desc_ptr desc_ptr;
  2840. int rc;
  2841. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2842. ctxt->op_bytes = 8;
  2843. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2844. &desc_ptr.size, &desc_ptr.address,
  2845. ctxt->op_bytes);
  2846. if (rc != X86EMUL_CONTINUE)
  2847. return rc;
  2848. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2849. /* Disable writeback. */
  2850. ctxt->dst.type = OP_NONE;
  2851. return X86EMUL_CONTINUE;
  2852. }
  2853. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2854. {
  2855. int rc;
  2856. rc = ctxt->ops->fix_hypercall(ctxt);
  2857. /* Disable writeback. */
  2858. ctxt->dst.type = OP_NONE;
  2859. return rc;
  2860. }
  2861. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2862. {
  2863. struct desc_ptr desc_ptr;
  2864. int rc;
  2865. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2866. ctxt->op_bytes = 8;
  2867. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2868. &desc_ptr.size, &desc_ptr.address,
  2869. ctxt->op_bytes);
  2870. if (rc != X86EMUL_CONTINUE)
  2871. return rc;
  2872. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2873. /* Disable writeback. */
  2874. ctxt->dst.type = OP_NONE;
  2875. return X86EMUL_CONTINUE;
  2876. }
  2877. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2878. {
  2879. if (ctxt->dst.type == OP_MEM)
  2880. ctxt->dst.bytes = 2;
  2881. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2882. return X86EMUL_CONTINUE;
  2883. }
  2884. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2885. {
  2886. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2887. | (ctxt->src.val & 0x0f));
  2888. ctxt->dst.type = OP_NONE;
  2889. return X86EMUL_CONTINUE;
  2890. }
  2891. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2892. {
  2893. int rc = X86EMUL_CONTINUE;
  2894. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2895. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2896. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2897. rc = jmp_rel(ctxt, ctxt->src.val);
  2898. return rc;
  2899. }
  2900. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2901. {
  2902. int rc = X86EMUL_CONTINUE;
  2903. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2904. rc = jmp_rel(ctxt, ctxt->src.val);
  2905. return rc;
  2906. }
  2907. static int em_in(struct x86_emulate_ctxt *ctxt)
  2908. {
  2909. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2910. &ctxt->dst.val))
  2911. return X86EMUL_IO_NEEDED;
  2912. return X86EMUL_CONTINUE;
  2913. }
  2914. static int em_out(struct x86_emulate_ctxt *ctxt)
  2915. {
  2916. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2917. &ctxt->src.val, 1);
  2918. /* Disable writeback. */
  2919. ctxt->dst.type = OP_NONE;
  2920. return X86EMUL_CONTINUE;
  2921. }
  2922. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. if (emulator_bad_iopl(ctxt))
  2925. return emulate_gp(ctxt, 0);
  2926. ctxt->eflags &= ~X86_EFLAGS_IF;
  2927. return X86EMUL_CONTINUE;
  2928. }
  2929. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2930. {
  2931. if (emulator_bad_iopl(ctxt))
  2932. return emulate_gp(ctxt, 0);
  2933. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2934. ctxt->eflags |= X86_EFLAGS_IF;
  2935. return X86EMUL_CONTINUE;
  2936. }
  2937. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2938. {
  2939. u32 eax, ebx, ecx, edx;
  2940. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2941. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2942. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2943. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2944. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2945. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2946. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2947. return X86EMUL_CONTINUE;
  2948. }
  2949. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2950. {
  2951. u32 flags;
  2952. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2953. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2954. ctxt->eflags &= ~0xffUL;
  2955. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2956. return X86EMUL_CONTINUE;
  2957. }
  2958. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2959. {
  2960. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2961. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2962. return X86EMUL_CONTINUE;
  2963. }
  2964. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2965. {
  2966. switch (ctxt->op_bytes) {
  2967. #ifdef CONFIG_X86_64
  2968. case 8:
  2969. asm("bswap %0" : "+r"(ctxt->dst.val));
  2970. break;
  2971. #endif
  2972. default:
  2973. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2974. break;
  2975. }
  2976. return X86EMUL_CONTINUE;
  2977. }
  2978. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  2979. {
  2980. /* emulating clflush regardless of cpuid */
  2981. return X86EMUL_CONTINUE;
  2982. }
  2983. static bool valid_cr(int nr)
  2984. {
  2985. switch (nr) {
  2986. case 0:
  2987. case 2 ... 4:
  2988. case 8:
  2989. return true;
  2990. default:
  2991. return false;
  2992. }
  2993. }
  2994. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2995. {
  2996. if (!valid_cr(ctxt->modrm_reg))
  2997. return emulate_ud(ctxt);
  2998. return X86EMUL_CONTINUE;
  2999. }
  3000. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3001. {
  3002. u64 new_val = ctxt->src.val64;
  3003. int cr = ctxt->modrm_reg;
  3004. u64 efer = 0;
  3005. static u64 cr_reserved_bits[] = {
  3006. 0xffffffff00000000ULL,
  3007. 0, 0, 0, /* CR3 checked later */
  3008. CR4_RESERVED_BITS,
  3009. 0, 0, 0,
  3010. CR8_RESERVED_BITS,
  3011. };
  3012. if (!valid_cr(cr))
  3013. return emulate_ud(ctxt);
  3014. if (new_val & cr_reserved_bits[cr])
  3015. return emulate_gp(ctxt, 0);
  3016. switch (cr) {
  3017. case 0: {
  3018. u64 cr4;
  3019. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3020. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3021. return emulate_gp(ctxt, 0);
  3022. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3023. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3024. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3025. !(cr4 & X86_CR4_PAE))
  3026. return emulate_gp(ctxt, 0);
  3027. break;
  3028. }
  3029. case 3: {
  3030. u64 rsvd = 0;
  3031. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3032. if (efer & EFER_LMA)
  3033. rsvd = CR3_L_MODE_RESERVED_BITS;
  3034. if (new_val & rsvd)
  3035. return emulate_gp(ctxt, 0);
  3036. break;
  3037. }
  3038. case 4: {
  3039. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3040. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3041. return emulate_gp(ctxt, 0);
  3042. break;
  3043. }
  3044. }
  3045. return X86EMUL_CONTINUE;
  3046. }
  3047. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3048. {
  3049. unsigned long dr7;
  3050. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3051. /* Check if DR7.Global_Enable is set */
  3052. return dr7 & (1 << 13);
  3053. }
  3054. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3055. {
  3056. int dr = ctxt->modrm_reg;
  3057. u64 cr4;
  3058. if (dr > 7)
  3059. return emulate_ud(ctxt);
  3060. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3061. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3062. return emulate_ud(ctxt);
  3063. if (check_dr7_gd(ctxt))
  3064. return emulate_db(ctxt);
  3065. return X86EMUL_CONTINUE;
  3066. }
  3067. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3068. {
  3069. u64 new_val = ctxt->src.val64;
  3070. int dr = ctxt->modrm_reg;
  3071. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3072. return emulate_gp(ctxt, 0);
  3073. return check_dr_read(ctxt);
  3074. }
  3075. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3076. {
  3077. u64 efer;
  3078. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3079. if (!(efer & EFER_SVME))
  3080. return emulate_ud(ctxt);
  3081. return X86EMUL_CONTINUE;
  3082. }
  3083. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3084. {
  3085. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3086. /* Valid physical address? */
  3087. if (rax & 0xffff000000000000ULL)
  3088. return emulate_gp(ctxt, 0);
  3089. return check_svme(ctxt);
  3090. }
  3091. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3092. {
  3093. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3094. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3095. return emulate_ud(ctxt);
  3096. return X86EMUL_CONTINUE;
  3097. }
  3098. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3099. {
  3100. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3101. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3102. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3103. ctxt->ops->check_pmc(ctxt, rcx))
  3104. return emulate_gp(ctxt, 0);
  3105. return X86EMUL_CONTINUE;
  3106. }
  3107. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3108. {
  3109. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3110. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3111. return emulate_gp(ctxt, 0);
  3112. return X86EMUL_CONTINUE;
  3113. }
  3114. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3115. {
  3116. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3117. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3118. return emulate_gp(ctxt, 0);
  3119. return X86EMUL_CONTINUE;
  3120. }
  3121. #define D(_y) { .flags = (_y) }
  3122. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3123. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3124. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3125. #define N D(NotImpl)
  3126. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3127. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3128. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3129. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3130. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3131. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3132. #define II(_f, _e, _i) \
  3133. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3134. #define IIP(_f, _e, _i, _p) \
  3135. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3136. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3137. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3138. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3139. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3140. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3141. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3142. #define I2bvIP(_f, _e, _i, _p) \
  3143. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3144. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3145. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3146. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3147. static const struct opcode group7_rm0[] = {
  3148. N,
  3149. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3150. N, N, N, N, N, N,
  3151. };
  3152. static const struct opcode group7_rm1[] = {
  3153. DI(SrcNone | Priv, monitor),
  3154. DI(SrcNone | Priv, mwait),
  3155. N, N, N, N, N, N,
  3156. };
  3157. static const struct opcode group7_rm3[] = {
  3158. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3159. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3160. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3161. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3162. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3163. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3164. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3165. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3166. };
  3167. static const struct opcode group7_rm7[] = {
  3168. N,
  3169. DIP(SrcNone, rdtscp, check_rdtsc),
  3170. N, N, N, N, N, N,
  3171. };
  3172. static const struct opcode group1[] = {
  3173. F(Lock, em_add),
  3174. F(Lock | PageTable, em_or),
  3175. F(Lock, em_adc),
  3176. F(Lock, em_sbb),
  3177. F(Lock | PageTable, em_and),
  3178. F(Lock, em_sub),
  3179. F(Lock, em_xor),
  3180. F(NoWrite, em_cmp),
  3181. };
  3182. static const struct opcode group1A[] = {
  3183. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3184. };
  3185. static const struct opcode group2[] = {
  3186. F(DstMem | ModRM, em_rol),
  3187. F(DstMem | ModRM, em_ror),
  3188. F(DstMem | ModRM, em_rcl),
  3189. F(DstMem | ModRM, em_rcr),
  3190. F(DstMem | ModRM, em_shl),
  3191. F(DstMem | ModRM, em_shr),
  3192. F(DstMem | ModRM, em_shl),
  3193. F(DstMem | ModRM, em_sar),
  3194. };
  3195. static const struct opcode group3[] = {
  3196. F(DstMem | SrcImm | NoWrite, em_test),
  3197. F(DstMem | SrcImm | NoWrite, em_test),
  3198. F(DstMem | SrcNone | Lock, em_not),
  3199. F(DstMem | SrcNone | Lock, em_neg),
  3200. F(DstXacc | Src2Mem, em_mul_ex),
  3201. F(DstXacc | Src2Mem, em_imul_ex),
  3202. F(DstXacc | Src2Mem, em_div_ex),
  3203. F(DstXacc | Src2Mem, em_idiv_ex),
  3204. };
  3205. static const struct opcode group4[] = {
  3206. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3207. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3208. N, N, N, N, N, N,
  3209. };
  3210. static const struct opcode group5[] = {
  3211. F(DstMem | SrcNone | Lock, em_inc),
  3212. F(DstMem | SrcNone | Lock, em_dec),
  3213. I(SrcMem | Stack, em_grp45),
  3214. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3215. I(SrcMem | Stack, em_grp45),
  3216. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3217. I(SrcMem | Stack, em_grp45), D(Undefined),
  3218. };
  3219. static const struct opcode group6[] = {
  3220. DI(Prot | DstMem, sldt),
  3221. DI(Prot | DstMem, str),
  3222. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3223. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3224. N, N, N, N,
  3225. };
  3226. static const struct group_dual group7 = { {
  3227. II(Mov | DstMem, em_sgdt, sgdt),
  3228. II(Mov | DstMem, em_sidt, sidt),
  3229. II(SrcMem | Priv, em_lgdt, lgdt),
  3230. II(SrcMem | Priv, em_lidt, lidt),
  3231. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3232. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3233. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3234. }, {
  3235. EXT(0, group7_rm0),
  3236. EXT(0, group7_rm1),
  3237. N, EXT(0, group7_rm3),
  3238. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3239. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3240. EXT(0, group7_rm7),
  3241. } };
  3242. static const struct opcode group8[] = {
  3243. N, N, N, N,
  3244. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3245. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3246. F(DstMem | SrcImmByte | Lock, em_btr),
  3247. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3248. };
  3249. static const struct group_dual group9 = { {
  3250. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3251. }, {
  3252. N, N, N, N, N, N, N, N,
  3253. } };
  3254. static const struct opcode group11[] = {
  3255. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3256. X7(D(Undefined)),
  3257. };
  3258. static const struct gprefix pfx_0f_ae_7 = {
  3259. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3260. };
  3261. static const struct group_dual group15 = { {
  3262. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3263. }, {
  3264. N, N, N, N, N, N, N, N,
  3265. } };
  3266. static const struct gprefix pfx_0f_6f_0f_7f = {
  3267. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3268. };
  3269. static const struct gprefix pfx_0f_2b = {
  3270. I(0, em_mov), I(0, em_mov), N, N,
  3271. };
  3272. static const struct gprefix pfx_0f_28_0f_29 = {
  3273. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3274. };
  3275. static const struct gprefix pfx_0f_e7 = {
  3276. N, I(Sse, em_mov), N, N,
  3277. };
  3278. static const struct escape escape_d9 = { {
  3279. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3280. }, {
  3281. /* 0xC0 - 0xC7 */
  3282. N, N, N, N, N, N, N, N,
  3283. /* 0xC8 - 0xCF */
  3284. N, N, N, N, N, N, N, N,
  3285. /* 0xD0 - 0xC7 */
  3286. N, N, N, N, N, N, N, N,
  3287. /* 0xD8 - 0xDF */
  3288. N, N, N, N, N, N, N, N,
  3289. /* 0xE0 - 0xE7 */
  3290. N, N, N, N, N, N, N, N,
  3291. /* 0xE8 - 0xEF */
  3292. N, N, N, N, N, N, N, N,
  3293. /* 0xF0 - 0xF7 */
  3294. N, N, N, N, N, N, N, N,
  3295. /* 0xF8 - 0xFF */
  3296. N, N, N, N, N, N, N, N,
  3297. } };
  3298. static const struct escape escape_db = { {
  3299. N, N, N, N, N, N, N, N,
  3300. }, {
  3301. /* 0xC0 - 0xC7 */
  3302. N, N, N, N, N, N, N, N,
  3303. /* 0xC8 - 0xCF */
  3304. N, N, N, N, N, N, N, N,
  3305. /* 0xD0 - 0xC7 */
  3306. N, N, N, N, N, N, N, N,
  3307. /* 0xD8 - 0xDF */
  3308. N, N, N, N, N, N, N, N,
  3309. /* 0xE0 - 0xE7 */
  3310. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3311. /* 0xE8 - 0xEF */
  3312. N, N, N, N, N, N, N, N,
  3313. /* 0xF0 - 0xF7 */
  3314. N, N, N, N, N, N, N, N,
  3315. /* 0xF8 - 0xFF */
  3316. N, N, N, N, N, N, N, N,
  3317. } };
  3318. static const struct escape escape_dd = { {
  3319. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3320. }, {
  3321. /* 0xC0 - 0xC7 */
  3322. N, N, N, N, N, N, N, N,
  3323. /* 0xC8 - 0xCF */
  3324. N, N, N, N, N, N, N, N,
  3325. /* 0xD0 - 0xC7 */
  3326. N, N, N, N, N, N, N, N,
  3327. /* 0xD8 - 0xDF */
  3328. N, N, N, N, N, N, N, N,
  3329. /* 0xE0 - 0xE7 */
  3330. N, N, N, N, N, N, N, N,
  3331. /* 0xE8 - 0xEF */
  3332. N, N, N, N, N, N, N, N,
  3333. /* 0xF0 - 0xF7 */
  3334. N, N, N, N, N, N, N, N,
  3335. /* 0xF8 - 0xFF */
  3336. N, N, N, N, N, N, N, N,
  3337. } };
  3338. static const struct opcode opcode_table[256] = {
  3339. /* 0x00 - 0x07 */
  3340. F6ALU(Lock, em_add),
  3341. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3342. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3343. /* 0x08 - 0x0F */
  3344. F6ALU(Lock | PageTable, em_or),
  3345. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3346. N,
  3347. /* 0x10 - 0x17 */
  3348. F6ALU(Lock, em_adc),
  3349. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3350. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3351. /* 0x18 - 0x1F */
  3352. F6ALU(Lock, em_sbb),
  3353. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3354. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3355. /* 0x20 - 0x27 */
  3356. F6ALU(Lock | PageTable, em_and), N, N,
  3357. /* 0x28 - 0x2F */
  3358. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3359. /* 0x30 - 0x37 */
  3360. F6ALU(Lock, em_xor), N, N,
  3361. /* 0x38 - 0x3F */
  3362. F6ALU(NoWrite, em_cmp), N, N,
  3363. /* 0x40 - 0x4F */
  3364. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3365. /* 0x50 - 0x57 */
  3366. X8(I(SrcReg | Stack, em_push)),
  3367. /* 0x58 - 0x5F */
  3368. X8(I(DstReg | Stack, em_pop)),
  3369. /* 0x60 - 0x67 */
  3370. I(ImplicitOps | Stack | No64, em_pusha),
  3371. I(ImplicitOps | Stack | No64, em_popa),
  3372. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3373. N, N, N, N,
  3374. /* 0x68 - 0x6F */
  3375. I(SrcImm | Mov | Stack, em_push),
  3376. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3377. I(SrcImmByte | Mov | Stack, em_push),
  3378. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3379. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3380. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3381. /* 0x70 - 0x7F */
  3382. X16(D(SrcImmByte)),
  3383. /* 0x80 - 0x87 */
  3384. G(ByteOp | DstMem | SrcImm, group1),
  3385. G(DstMem | SrcImm, group1),
  3386. G(ByteOp | DstMem | SrcImm | No64, group1),
  3387. G(DstMem | SrcImmByte, group1),
  3388. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3389. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3390. /* 0x88 - 0x8F */
  3391. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3392. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3393. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3394. D(ModRM | SrcMem | NoAccess | DstReg),
  3395. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3396. G(0, group1A),
  3397. /* 0x90 - 0x97 */
  3398. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3399. /* 0x98 - 0x9F */
  3400. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3401. I(SrcImmFAddr | No64, em_call_far), N,
  3402. II(ImplicitOps | Stack, em_pushf, pushf),
  3403. II(ImplicitOps | Stack, em_popf, popf),
  3404. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3405. /* 0xA0 - 0xA7 */
  3406. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3407. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3408. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3409. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3410. /* 0xA8 - 0xAF */
  3411. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3412. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3413. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3414. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3415. /* 0xB0 - 0xB7 */
  3416. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3417. /* 0xB8 - 0xBF */
  3418. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3419. /* 0xC0 - 0xC7 */
  3420. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3421. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3422. I(ImplicitOps | Stack, em_ret),
  3423. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3424. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3425. G(ByteOp, group11), G(0, group11),
  3426. /* 0xC8 - 0xCF */
  3427. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3428. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3429. I(ImplicitOps | Stack, em_ret_far),
  3430. D(ImplicitOps), DI(SrcImmByte, intn),
  3431. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3432. /* 0xD0 - 0xD7 */
  3433. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3434. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3435. I(DstAcc | SrcImmUByte | No64, em_aam),
  3436. I(DstAcc | SrcImmUByte | No64, em_aad),
  3437. F(DstAcc | ByteOp | No64, em_salc),
  3438. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3439. /* 0xD8 - 0xDF */
  3440. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3441. /* 0xE0 - 0xE7 */
  3442. X3(I(SrcImmByte, em_loop)),
  3443. I(SrcImmByte, em_jcxz),
  3444. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3445. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3446. /* 0xE8 - 0xEF */
  3447. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3448. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3449. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3450. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3451. /* 0xF0 - 0xF7 */
  3452. N, DI(ImplicitOps, icebp), N, N,
  3453. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3454. G(ByteOp, group3), G(0, group3),
  3455. /* 0xF8 - 0xFF */
  3456. D(ImplicitOps), D(ImplicitOps),
  3457. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3458. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3459. };
  3460. static const struct opcode twobyte_table[256] = {
  3461. /* 0x00 - 0x0F */
  3462. G(0, group6), GD(0, &group7), N, N,
  3463. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3464. II(ImplicitOps | Priv, em_clts, clts), N,
  3465. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3466. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3467. /* 0x10 - 0x1F */
  3468. N, N, N, N, N, N, N, N,
  3469. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3470. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3471. /* 0x20 - 0x2F */
  3472. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3473. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3474. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3475. check_cr_write),
  3476. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3477. check_dr_write),
  3478. N, N, N, N,
  3479. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3480. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3481. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3482. N, N, N, N,
  3483. /* 0x30 - 0x3F */
  3484. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3485. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3486. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3487. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3488. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3489. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3490. N, N,
  3491. N, N, N, N, N, N, N, N,
  3492. /* 0x40 - 0x4F */
  3493. X16(D(DstReg | SrcMem | ModRM)),
  3494. /* 0x50 - 0x5F */
  3495. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3496. /* 0x60 - 0x6F */
  3497. N, N, N, N,
  3498. N, N, N, N,
  3499. N, N, N, N,
  3500. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3501. /* 0x70 - 0x7F */
  3502. N, N, N, N,
  3503. N, N, N, N,
  3504. N, N, N, N,
  3505. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3506. /* 0x80 - 0x8F */
  3507. X16(D(SrcImm)),
  3508. /* 0x90 - 0x9F */
  3509. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3510. /* 0xA0 - 0xA7 */
  3511. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3512. II(ImplicitOps, em_cpuid, cpuid),
  3513. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3514. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3515. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3516. /* 0xA8 - 0xAF */
  3517. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3518. DI(ImplicitOps, rsm),
  3519. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3520. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3521. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3522. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3523. /* 0xB0 - 0xB7 */
  3524. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3525. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3526. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3527. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3528. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3529. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3530. /* 0xB8 - 0xBF */
  3531. N, N,
  3532. G(BitOp, group8),
  3533. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3534. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3535. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3536. /* 0xC0 - 0xC7 */
  3537. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3538. N, D(DstMem | SrcReg | ModRM | Mov),
  3539. N, N, N, GD(0, &group9),
  3540. /* 0xC8 - 0xCF */
  3541. X8(I(DstReg, em_bswap)),
  3542. /* 0xD0 - 0xDF */
  3543. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3544. /* 0xE0 - 0xEF */
  3545. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3546. N, N, N, N, N, N, N, N,
  3547. /* 0xF0 - 0xFF */
  3548. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3549. };
  3550. static const struct gprefix three_byte_0f_38_f0 = {
  3551. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3552. };
  3553. static const struct gprefix three_byte_0f_38_f1 = {
  3554. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3555. };
  3556. /*
  3557. * Insns below are selected by the prefix which indexed by the third opcode
  3558. * byte.
  3559. */
  3560. static const struct opcode opcode_map_0f_38[256] = {
  3561. /* 0x00 - 0x7f */
  3562. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3563. /* 0x80 - 0xef */
  3564. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3565. /* 0xf0 - 0xf1 */
  3566. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3567. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3568. /* 0xf2 - 0xff */
  3569. N, N, X4(N), X8(N)
  3570. };
  3571. #undef D
  3572. #undef N
  3573. #undef G
  3574. #undef GD
  3575. #undef I
  3576. #undef GP
  3577. #undef EXT
  3578. #undef D2bv
  3579. #undef D2bvIP
  3580. #undef I2bv
  3581. #undef I2bvIP
  3582. #undef I6ALU
  3583. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3584. {
  3585. unsigned size;
  3586. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3587. if (size == 8)
  3588. size = 4;
  3589. return size;
  3590. }
  3591. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3592. unsigned size, bool sign_extension)
  3593. {
  3594. int rc = X86EMUL_CONTINUE;
  3595. op->type = OP_IMM;
  3596. op->bytes = size;
  3597. op->addr.mem.ea = ctxt->_eip;
  3598. /* NB. Immediates are sign-extended as necessary. */
  3599. switch (op->bytes) {
  3600. case 1:
  3601. op->val = insn_fetch(s8, ctxt);
  3602. break;
  3603. case 2:
  3604. op->val = insn_fetch(s16, ctxt);
  3605. break;
  3606. case 4:
  3607. op->val = insn_fetch(s32, ctxt);
  3608. break;
  3609. case 8:
  3610. op->val = insn_fetch(s64, ctxt);
  3611. break;
  3612. }
  3613. if (!sign_extension) {
  3614. switch (op->bytes) {
  3615. case 1:
  3616. op->val &= 0xff;
  3617. break;
  3618. case 2:
  3619. op->val &= 0xffff;
  3620. break;
  3621. case 4:
  3622. op->val &= 0xffffffff;
  3623. break;
  3624. }
  3625. }
  3626. done:
  3627. return rc;
  3628. }
  3629. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3630. unsigned d)
  3631. {
  3632. int rc = X86EMUL_CONTINUE;
  3633. switch (d) {
  3634. case OpReg:
  3635. decode_register_operand(ctxt, op);
  3636. break;
  3637. case OpImmUByte:
  3638. rc = decode_imm(ctxt, op, 1, false);
  3639. break;
  3640. case OpMem:
  3641. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3642. mem_common:
  3643. *op = ctxt->memop;
  3644. ctxt->memopp = op;
  3645. if (ctxt->d & BitOp)
  3646. fetch_bit_operand(ctxt);
  3647. op->orig_val = op->val;
  3648. break;
  3649. case OpMem64:
  3650. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3651. goto mem_common;
  3652. case OpAcc:
  3653. op->type = OP_REG;
  3654. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3655. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3656. fetch_register_operand(op);
  3657. op->orig_val = op->val;
  3658. break;
  3659. case OpAccLo:
  3660. op->type = OP_REG;
  3661. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3662. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3663. fetch_register_operand(op);
  3664. op->orig_val = op->val;
  3665. break;
  3666. case OpAccHi:
  3667. if (ctxt->d & ByteOp) {
  3668. op->type = OP_NONE;
  3669. break;
  3670. }
  3671. op->type = OP_REG;
  3672. op->bytes = ctxt->op_bytes;
  3673. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3674. fetch_register_operand(op);
  3675. op->orig_val = op->val;
  3676. break;
  3677. case OpDI:
  3678. op->type = OP_MEM;
  3679. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3680. op->addr.mem.ea =
  3681. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3682. op->addr.mem.seg = VCPU_SREG_ES;
  3683. op->val = 0;
  3684. op->count = 1;
  3685. break;
  3686. case OpDX:
  3687. op->type = OP_REG;
  3688. op->bytes = 2;
  3689. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3690. fetch_register_operand(op);
  3691. break;
  3692. case OpCL:
  3693. op->type = OP_IMM;
  3694. op->bytes = 1;
  3695. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3696. break;
  3697. case OpImmByte:
  3698. rc = decode_imm(ctxt, op, 1, true);
  3699. break;
  3700. case OpOne:
  3701. op->type = OP_IMM;
  3702. op->bytes = 1;
  3703. op->val = 1;
  3704. break;
  3705. case OpImm:
  3706. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3707. break;
  3708. case OpImm64:
  3709. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3710. break;
  3711. case OpMem8:
  3712. ctxt->memop.bytes = 1;
  3713. if (ctxt->memop.type == OP_REG) {
  3714. ctxt->memop.addr.reg = decode_register(ctxt,
  3715. ctxt->modrm_rm, true);
  3716. fetch_register_operand(&ctxt->memop);
  3717. }
  3718. goto mem_common;
  3719. case OpMem16:
  3720. ctxt->memop.bytes = 2;
  3721. goto mem_common;
  3722. case OpMem32:
  3723. ctxt->memop.bytes = 4;
  3724. goto mem_common;
  3725. case OpImmU16:
  3726. rc = decode_imm(ctxt, op, 2, false);
  3727. break;
  3728. case OpImmU:
  3729. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3730. break;
  3731. case OpSI:
  3732. op->type = OP_MEM;
  3733. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3734. op->addr.mem.ea =
  3735. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3736. op->addr.mem.seg = ctxt->seg_override;
  3737. op->val = 0;
  3738. op->count = 1;
  3739. break;
  3740. case OpXLat:
  3741. op->type = OP_MEM;
  3742. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3743. op->addr.mem.ea =
  3744. register_address(ctxt,
  3745. reg_read(ctxt, VCPU_REGS_RBX) +
  3746. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3747. op->addr.mem.seg = ctxt->seg_override;
  3748. op->val = 0;
  3749. break;
  3750. case OpImmFAddr:
  3751. op->type = OP_IMM;
  3752. op->addr.mem.ea = ctxt->_eip;
  3753. op->bytes = ctxt->op_bytes + 2;
  3754. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3755. break;
  3756. case OpMemFAddr:
  3757. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3758. goto mem_common;
  3759. case OpES:
  3760. op->type = OP_IMM;
  3761. op->val = VCPU_SREG_ES;
  3762. break;
  3763. case OpCS:
  3764. op->type = OP_IMM;
  3765. op->val = VCPU_SREG_CS;
  3766. break;
  3767. case OpSS:
  3768. op->type = OP_IMM;
  3769. op->val = VCPU_SREG_SS;
  3770. break;
  3771. case OpDS:
  3772. op->type = OP_IMM;
  3773. op->val = VCPU_SREG_DS;
  3774. break;
  3775. case OpFS:
  3776. op->type = OP_IMM;
  3777. op->val = VCPU_SREG_FS;
  3778. break;
  3779. case OpGS:
  3780. op->type = OP_IMM;
  3781. op->val = VCPU_SREG_GS;
  3782. break;
  3783. case OpImplicit:
  3784. /* Special instructions do their own operand decoding. */
  3785. default:
  3786. op->type = OP_NONE; /* Disable writeback. */
  3787. break;
  3788. }
  3789. done:
  3790. return rc;
  3791. }
  3792. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3793. {
  3794. int rc = X86EMUL_CONTINUE;
  3795. int mode = ctxt->mode;
  3796. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3797. bool op_prefix = false;
  3798. bool has_seg_override = false;
  3799. struct opcode opcode;
  3800. ctxt->memop.type = OP_NONE;
  3801. ctxt->memopp = NULL;
  3802. ctxt->_eip = ctxt->eip;
  3803. ctxt->fetch.ptr = ctxt->fetch.data;
  3804. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  3805. ctxt->opcode_len = 1;
  3806. if (insn_len > 0)
  3807. memcpy(ctxt->fetch.data, insn, insn_len);
  3808. else {
  3809. rc = __do_insn_fetch_bytes(ctxt, 1);
  3810. if (rc != X86EMUL_CONTINUE)
  3811. return rc;
  3812. }
  3813. switch (mode) {
  3814. case X86EMUL_MODE_REAL:
  3815. case X86EMUL_MODE_VM86:
  3816. case X86EMUL_MODE_PROT16:
  3817. def_op_bytes = def_ad_bytes = 2;
  3818. break;
  3819. case X86EMUL_MODE_PROT32:
  3820. def_op_bytes = def_ad_bytes = 4;
  3821. break;
  3822. #ifdef CONFIG_X86_64
  3823. case X86EMUL_MODE_PROT64:
  3824. def_op_bytes = 4;
  3825. def_ad_bytes = 8;
  3826. break;
  3827. #endif
  3828. default:
  3829. return EMULATION_FAILED;
  3830. }
  3831. ctxt->op_bytes = def_op_bytes;
  3832. ctxt->ad_bytes = def_ad_bytes;
  3833. /* Legacy prefixes. */
  3834. for (;;) {
  3835. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3836. case 0x66: /* operand-size override */
  3837. op_prefix = true;
  3838. /* switch between 2/4 bytes */
  3839. ctxt->op_bytes = def_op_bytes ^ 6;
  3840. break;
  3841. case 0x67: /* address-size override */
  3842. if (mode == X86EMUL_MODE_PROT64)
  3843. /* switch between 4/8 bytes */
  3844. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3845. else
  3846. /* switch between 2/4 bytes */
  3847. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3848. break;
  3849. case 0x26: /* ES override */
  3850. case 0x2e: /* CS override */
  3851. case 0x36: /* SS override */
  3852. case 0x3e: /* DS override */
  3853. has_seg_override = true;
  3854. ctxt->seg_override = (ctxt->b >> 3) & 3;
  3855. break;
  3856. case 0x64: /* FS override */
  3857. case 0x65: /* GS override */
  3858. has_seg_override = true;
  3859. ctxt->seg_override = ctxt->b & 7;
  3860. break;
  3861. case 0x40 ... 0x4f: /* REX */
  3862. if (mode != X86EMUL_MODE_PROT64)
  3863. goto done_prefixes;
  3864. ctxt->rex_prefix = ctxt->b;
  3865. continue;
  3866. case 0xf0: /* LOCK */
  3867. ctxt->lock_prefix = 1;
  3868. break;
  3869. case 0xf2: /* REPNE/REPNZ */
  3870. case 0xf3: /* REP/REPE/REPZ */
  3871. ctxt->rep_prefix = ctxt->b;
  3872. break;
  3873. default:
  3874. goto done_prefixes;
  3875. }
  3876. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3877. ctxt->rex_prefix = 0;
  3878. }
  3879. done_prefixes:
  3880. /* REX prefix. */
  3881. if (ctxt->rex_prefix & 8)
  3882. ctxt->op_bytes = 8; /* REX.W */
  3883. /* Opcode byte(s). */
  3884. opcode = opcode_table[ctxt->b];
  3885. /* Two-byte opcode? */
  3886. if (ctxt->b == 0x0f) {
  3887. ctxt->opcode_len = 2;
  3888. ctxt->b = insn_fetch(u8, ctxt);
  3889. opcode = twobyte_table[ctxt->b];
  3890. /* 0F_38 opcode map */
  3891. if (ctxt->b == 0x38) {
  3892. ctxt->opcode_len = 3;
  3893. ctxt->b = insn_fetch(u8, ctxt);
  3894. opcode = opcode_map_0f_38[ctxt->b];
  3895. }
  3896. }
  3897. ctxt->d = opcode.flags;
  3898. if (ctxt->d & ModRM)
  3899. ctxt->modrm = insn_fetch(u8, ctxt);
  3900. /* vex-prefix instructions are not implemented */
  3901. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  3902. (mode == X86EMUL_MODE_PROT64 ||
  3903. (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
  3904. ctxt->d = NotImpl;
  3905. }
  3906. while (ctxt->d & GroupMask) {
  3907. switch (ctxt->d & GroupMask) {
  3908. case Group:
  3909. goffset = (ctxt->modrm >> 3) & 7;
  3910. opcode = opcode.u.group[goffset];
  3911. break;
  3912. case GroupDual:
  3913. goffset = (ctxt->modrm >> 3) & 7;
  3914. if ((ctxt->modrm >> 6) == 3)
  3915. opcode = opcode.u.gdual->mod3[goffset];
  3916. else
  3917. opcode = opcode.u.gdual->mod012[goffset];
  3918. break;
  3919. case RMExt:
  3920. goffset = ctxt->modrm & 7;
  3921. opcode = opcode.u.group[goffset];
  3922. break;
  3923. case Prefix:
  3924. if (ctxt->rep_prefix && op_prefix)
  3925. return EMULATION_FAILED;
  3926. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3927. switch (simd_prefix) {
  3928. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3929. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3930. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3931. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3932. }
  3933. break;
  3934. case Escape:
  3935. if (ctxt->modrm > 0xbf)
  3936. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3937. else
  3938. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3939. break;
  3940. default:
  3941. return EMULATION_FAILED;
  3942. }
  3943. ctxt->d &= ~(u64)GroupMask;
  3944. ctxt->d |= opcode.flags;
  3945. }
  3946. /* Unrecognised? */
  3947. if (ctxt->d == 0)
  3948. return EMULATION_FAILED;
  3949. ctxt->execute = opcode.u.execute;
  3950. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  3951. return EMULATION_FAILED;
  3952. if (unlikely(ctxt->d &
  3953. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
  3954. /*
  3955. * These are copied unconditionally here, and checked unconditionally
  3956. * in x86_emulate_insn.
  3957. */
  3958. ctxt->check_perm = opcode.check_perm;
  3959. ctxt->intercept = opcode.intercept;
  3960. if (ctxt->d & NotImpl)
  3961. return EMULATION_FAILED;
  3962. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3963. ctxt->op_bytes = 8;
  3964. if (ctxt->d & Op3264) {
  3965. if (mode == X86EMUL_MODE_PROT64)
  3966. ctxt->op_bytes = 8;
  3967. else
  3968. ctxt->op_bytes = 4;
  3969. }
  3970. if (ctxt->d & Sse)
  3971. ctxt->op_bytes = 16;
  3972. else if (ctxt->d & Mmx)
  3973. ctxt->op_bytes = 8;
  3974. }
  3975. /* ModRM and SIB bytes. */
  3976. if (ctxt->d & ModRM) {
  3977. rc = decode_modrm(ctxt, &ctxt->memop);
  3978. if (!has_seg_override) {
  3979. has_seg_override = true;
  3980. ctxt->seg_override = ctxt->modrm_seg;
  3981. }
  3982. } else if (ctxt->d & MemAbs)
  3983. rc = decode_abs(ctxt, &ctxt->memop);
  3984. if (rc != X86EMUL_CONTINUE)
  3985. goto done;
  3986. if (!has_seg_override)
  3987. ctxt->seg_override = VCPU_SREG_DS;
  3988. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  3989. /*
  3990. * Decode and fetch the source operand: register, memory
  3991. * or immediate.
  3992. */
  3993. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3994. if (rc != X86EMUL_CONTINUE)
  3995. goto done;
  3996. /*
  3997. * Decode and fetch the second source operand: register, memory
  3998. * or immediate.
  3999. */
  4000. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4001. if (rc != X86EMUL_CONTINUE)
  4002. goto done;
  4003. /* Decode and fetch the destination operand: register or memory. */
  4004. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4005. if (ctxt->rip_relative)
  4006. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  4007. done:
  4008. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4009. }
  4010. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4011. {
  4012. return ctxt->d & PageTable;
  4013. }
  4014. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4015. {
  4016. /* The second termination condition only applies for REPE
  4017. * and REPNE. Test if the repeat string operation prefix is
  4018. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4019. * corresponding termination condition according to:
  4020. * - if REPE/REPZ and ZF = 0 then done
  4021. * - if REPNE/REPNZ and ZF = 1 then done
  4022. */
  4023. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4024. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4025. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4026. ((ctxt->eflags & EFLG_ZF) == 0))
  4027. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4028. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  4029. return true;
  4030. return false;
  4031. }
  4032. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4033. {
  4034. bool fault = false;
  4035. ctxt->ops->get_fpu(ctxt);
  4036. asm volatile("1: fwait \n\t"
  4037. "2: \n\t"
  4038. ".pushsection .fixup,\"ax\" \n\t"
  4039. "3: \n\t"
  4040. "movb $1, %[fault] \n\t"
  4041. "jmp 2b \n\t"
  4042. ".popsection \n\t"
  4043. _ASM_EXTABLE(1b, 3b)
  4044. : [fault]"+qm"(fault));
  4045. ctxt->ops->put_fpu(ctxt);
  4046. if (unlikely(fault))
  4047. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4048. return X86EMUL_CONTINUE;
  4049. }
  4050. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4051. struct operand *op)
  4052. {
  4053. if (op->type == OP_MM)
  4054. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4055. }
  4056. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4057. {
  4058. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4059. if (!(ctxt->d & ByteOp))
  4060. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4061. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4062. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4063. [fastop]"+S"(fop)
  4064. : "c"(ctxt->src2.val));
  4065. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4066. if (!fop) /* exception is returned in fop variable */
  4067. return emulate_de(ctxt);
  4068. return X86EMUL_CONTINUE;
  4069. }
  4070. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4071. {
  4072. memset(&ctxt->rip_relative, 0,
  4073. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4074. ctxt->io_read.pos = 0;
  4075. ctxt->io_read.end = 0;
  4076. ctxt->mem_read.end = 0;
  4077. }
  4078. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4079. {
  4080. const struct x86_emulate_ops *ops = ctxt->ops;
  4081. int rc = X86EMUL_CONTINUE;
  4082. int saved_dst_type = ctxt->dst.type;
  4083. ctxt->mem_read.pos = 0;
  4084. /* LOCK prefix is allowed only with some instructions */
  4085. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4086. rc = emulate_ud(ctxt);
  4087. goto done;
  4088. }
  4089. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4090. rc = emulate_ud(ctxt);
  4091. goto done;
  4092. }
  4093. if (unlikely(ctxt->d &
  4094. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4095. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4096. (ctxt->d & Undefined)) {
  4097. rc = emulate_ud(ctxt);
  4098. goto done;
  4099. }
  4100. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4101. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4102. rc = emulate_ud(ctxt);
  4103. goto done;
  4104. }
  4105. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4106. rc = emulate_nm(ctxt);
  4107. goto done;
  4108. }
  4109. if (ctxt->d & Mmx) {
  4110. rc = flush_pending_x87_faults(ctxt);
  4111. if (rc != X86EMUL_CONTINUE)
  4112. goto done;
  4113. /*
  4114. * Now that we know the fpu is exception safe, we can fetch
  4115. * operands from it.
  4116. */
  4117. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4118. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4119. if (!(ctxt->d & Mov))
  4120. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4121. }
  4122. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4123. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4124. X86_ICPT_PRE_EXCEPT);
  4125. if (rc != X86EMUL_CONTINUE)
  4126. goto done;
  4127. }
  4128. /* Privileged instruction can be executed only in CPL=0 */
  4129. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4130. if (ctxt->d & PrivUD)
  4131. rc = emulate_ud(ctxt);
  4132. else
  4133. rc = emulate_gp(ctxt, 0);
  4134. goto done;
  4135. }
  4136. /* Instruction can only be executed in protected mode */
  4137. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4138. rc = emulate_ud(ctxt);
  4139. goto done;
  4140. }
  4141. /* Do instruction specific permission checks */
  4142. if (ctxt->d & CheckPerm) {
  4143. rc = ctxt->check_perm(ctxt);
  4144. if (rc != X86EMUL_CONTINUE)
  4145. goto done;
  4146. }
  4147. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4148. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4149. X86_ICPT_POST_EXCEPT);
  4150. if (rc != X86EMUL_CONTINUE)
  4151. goto done;
  4152. }
  4153. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4154. /* All REP prefixes have the same first termination condition */
  4155. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4156. ctxt->eip = ctxt->_eip;
  4157. ctxt->eflags &= ~EFLG_RF;
  4158. goto done;
  4159. }
  4160. }
  4161. }
  4162. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4163. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4164. ctxt->src.valptr, ctxt->src.bytes);
  4165. if (rc != X86EMUL_CONTINUE)
  4166. goto done;
  4167. ctxt->src.orig_val64 = ctxt->src.val64;
  4168. }
  4169. if (ctxt->src2.type == OP_MEM) {
  4170. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4171. &ctxt->src2.val, ctxt->src2.bytes);
  4172. if (rc != X86EMUL_CONTINUE)
  4173. goto done;
  4174. }
  4175. if ((ctxt->d & DstMask) == ImplicitOps)
  4176. goto special_insn;
  4177. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4178. /* optimisation - avoid slow emulated read if Mov */
  4179. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4180. &ctxt->dst.val, ctxt->dst.bytes);
  4181. if (rc != X86EMUL_CONTINUE)
  4182. goto done;
  4183. }
  4184. /* Copy full 64-bit value for CMPXCHG8B. */
  4185. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4186. special_insn:
  4187. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4188. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4189. X86_ICPT_POST_MEMACCESS);
  4190. if (rc != X86EMUL_CONTINUE)
  4191. goto done;
  4192. }
  4193. if (ctxt->rep_prefix && (ctxt->d & String))
  4194. ctxt->eflags |= EFLG_RF;
  4195. else
  4196. ctxt->eflags &= ~EFLG_RF;
  4197. if (ctxt->execute) {
  4198. if (ctxt->d & Fastop) {
  4199. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4200. rc = fastop(ctxt, fop);
  4201. if (rc != X86EMUL_CONTINUE)
  4202. goto done;
  4203. goto writeback;
  4204. }
  4205. rc = ctxt->execute(ctxt);
  4206. if (rc != X86EMUL_CONTINUE)
  4207. goto done;
  4208. goto writeback;
  4209. }
  4210. if (ctxt->opcode_len == 2)
  4211. goto twobyte_insn;
  4212. else if (ctxt->opcode_len == 3)
  4213. goto threebyte_insn;
  4214. switch (ctxt->b) {
  4215. case 0x63: /* movsxd */
  4216. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4217. goto cannot_emulate;
  4218. ctxt->dst.val = (s32) ctxt->src.val;
  4219. break;
  4220. case 0x70 ... 0x7f: /* jcc (short) */
  4221. if (test_cc(ctxt->b, ctxt->eflags))
  4222. rc = jmp_rel(ctxt, ctxt->src.val);
  4223. break;
  4224. case 0x8d: /* lea r16/r32, m */
  4225. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4226. break;
  4227. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4228. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4229. ctxt->dst.type = OP_NONE;
  4230. else
  4231. rc = em_xchg(ctxt);
  4232. break;
  4233. case 0x98: /* cbw/cwde/cdqe */
  4234. switch (ctxt->op_bytes) {
  4235. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4236. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4237. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4238. }
  4239. break;
  4240. case 0xcc: /* int3 */
  4241. rc = emulate_int(ctxt, 3);
  4242. break;
  4243. case 0xcd: /* int n */
  4244. rc = emulate_int(ctxt, ctxt->src.val);
  4245. break;
  4246. case 0xce: /* into */
  4247. if (ctxt->eflags & EFLG_OF)
  4248. rc = emulate_int(ctxt, 4);
  4249. break;
  4250. case 0xe9: /* jmp rel */
  4251. case 0xeb: /* jmp rel short */
  4252. rc = jmp_rel(ctxt, ctxt->src.val);
  4253. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4254. break;
  4255. case 0xf4: /* hlt */
  4256. ctxt->ops->halt(ctxt);
  4257. break;
  4258. case 0xf5: /* cmc */
  4259. /* complement carry flag from eflags reg */
  4260. ctxt->eflags ^= EFLG_CF;
  4261. break;
  4262. case 0xf8: /* clc */
  4263. ctxt->eflags &= ~EFLG_CF;
  4264. break;
  4265. case 0xf9: /* stc */
  4266. ctxt->eflags |= EFLG_CF;
  4267. break;
  4268. case 0xfc: /* cld */
  4269. ctxt->eflags &= ~EFLG_DF;
  4270. break;
  4271. case 0xfd: /* std */
  4272. ctxt->eflags |= EFLG_DF;
  4273. break;
  4274. default:
  4275. goto cannot_emulate;
  4276. }
  4277. if (rc != X86EMUL_CONTINUE)
  4278. goto done;
  4279. writeback:
  4280. if (ctxt->d & SrcWrite) {
  4281. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4282. rc = writeback(ctxt, &ctxt->src);
  4283. if (rc != X86EMUL_CONTINUE)
  4284. goto done;
  4285. }
  4286. if (!(ctxt->d & NoWrite)) {
  4287. rc = writeback(ctxt, &ctxt->dst);
  4288. if (rc != X86EMUL_CONTINUE)
  4289. goto done;
  4290. }
  4291. /*
  4292. * restore dst type in case the decoding will be reused
  4293. * (happens for string instruction )
  4294. */
  4295. ctxt->dst.type = saved_dst_type;
  4296. if ((ctxt->d & SrcMask) == SrcSI)
  4297. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4298. if ((ctxt->d & DstMask) == DstDI)
  4299. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4300. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4301. unsigned int count;
  4302. struct read_cache *r = &ctxt->io_read;
  4303. if ((ctxt->d & SrcMask) == SrcSI)
  4304. count = ctxt->src.count;
  4305. else
  4306. count = ctxt->dst.count;
  4307. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4308. -count);
  4309. if (!string_insn_completed(ctxt)) {
  4310. /*
  4311. * Re-enter guest when pio read ahead buffer is empty
  4312. * or, if it is not used, after each 1024 iteration.
  4313. */
  4314. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4315. (r->end == 0 || r->end != r->pos)) {
  4316. /*
  4317. * Reset read cache. Usually happens before
  4318. * decode, but since instruction is restarted
  4319. * we have to do it here.
  4320. */
  4321. ctxt->mem_read.end = 0;
  4322. writeback_registers(ctxt);
  4323. return EMULATION_RESTART;
  4324. }
  4325. goto done; /* skip rip writeback */
  4326. }
  4327. ctxt->eflags &= ~EFLG_RF;
  4328. }
  4329. ctxt->eip = ctxt->_eip;
  4330. done:
  4331. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4332. WARN_ON(ctxt->exception.vector > 0x1f);
  4333. ctxt->have_exception = true;
  4334. }
  4335. if (rc == X86EMUL_INTERCEPTED)
  4336. return EMULATION_INTERCEPTED;
  4337. if (rc == X86EMUL_CONTINUE)
  4338. writeback_registers(ctxt);
  4339. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4340. twobyte_insn:
  4341. switch (ctxt->b) {
  4342. case 0x09: /* wbinvd */
  4343. (ctxt->ops->wbinvd)(ctxt);
  4344. break;
  4345. case 0x08: /* invd */
  4346. case 0x0d: /* GrpP (prefetch) */
  4347. case 0x18: /* Grp16 (prefetch/nop) */
  4348. case 0x1f: /* nop */
  4349. break;
  4350. case 0x20: /* mov cr, reg */
  4351. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4352. break;
  4353. case 0x21: /* mov from dr to reg */
  4354. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4355. break;
  4356. case 0x40 ... 0x4f: /* cmov */
  4357. if (test_cc(ctxt->b, ctxt->eflags))
  4358. ctxt->dst.val = ctxt->src.val;
  4359. else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
  4360. ctxt->op_bytes != 4)
  4361. ctxt->dst.type = OP_NONE; /* no writeback */
  4362. break;
  4363. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4364. if (test_cc(ctxt->b, ctxt->eflags))
  4365. rc = jmp_rel(ctxt, ctxt->src.val);
  4366. break;
  4367. case 0x90 ... 0x9f: /* setcc r/m8 */
  4368. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4369. break;
  4370. case 0xb6 ... 0xb7: /* movzx */
  4371. ctxt->dst.bytes = ctxt->op_bytes;
  4372. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4373. : (u16) ctxt->src.val;
  4374. break;
  4375. case 0xbe ... 0xbf: /* movsx */
  4376. ctxt->dst.bytes = ctxt->op_bytes;
  4377. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4378. (s16) ctxt->src.val;
  4379. break;
  4380. case 0xc3: /* movnti */
  4381. ctxt->dst.bytes = ctxt->op_bytes;
  4382. ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
  4383. (u32) ctxt->src.val;
  4384. break;
  4385. default:
  4386. goto cannot_emulate;
  4387. }
  4388. threebyte_insn:
  4389. if (rc != X86EMUL_CONTINUE)
  4390. goto done;
  4391. goto writeback;
  4392. cannot_emulate:
  4393. return EMULATION_FAILED;
  4394. }
  4395. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4396. {
  4397. invalidate_registers(ctxt);
  4398. }
  4399. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4400. {
  4401. writeback_registers(ctxt);
  4402. }