mtip32xx.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * mtip32xx.h - Header file for the P320 SSD Block Driver
  3. * Copyright (C) 2011 Micron Technology, Inc.
  4. *
  5. * Portions of this code were derived from works subjected to the
  6. * following copyright:
  7. * Copyright (C) 2009 Integrated Device Technology, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. */
  20. #ifndef __MTIP32XX_H__
  21. #define __MTIP32XX_H__
  22. #include <linux/spinlock.h>
  23. #include <linux/rwsem.h>
  24. #include <linux/ata.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/genhd.h>
  27. /* Offset of Subsystem Device ID in pci confoguration space */
  28. #define PCI_SUBSYSTEM_DEVICEID 0x2E
  29. /* offset of Device Control register in PCIe extended capabilites space */
  30. #define PCIE_CONFIG_EXT_DEVICE_CONTROL_OFFSET 0x48
  31. /* check for erase mode support during secure erase */
  32. #define MTIP_SEC_ERASE_MODE 0x2
  33. /* # of times to retry timed out/failed IOs */
  34. #define MTIP_MAX_RETRIES 2
  35. /* Various timeout values in ms */
  36. #define MTIP_NCQ_CMD_TIMEOUT_MS 15000
  37. #define MTIP_IOCTL_CMD_TIMEOUT_MS 5000
  38. #define MTIP_INT_CMD_TIMEOUT_MS 5000
  39. #define MTIP_QUIESCE_IO_TIMEOUT_MS (MTIP_NCQ_CMD_TIMEOUT_MS * \
  40. (MTIP_MAX_RETRIES + 1))
  41. /* check for timeouts every 500ms */
  42. #define MTIP_TIMEOUT_CHECK_PERIOD 500
  43. /* ftl rebuild */
  44. #define MTIP_FTL_REBUILD_OFFSET 142
  45. #define MTIP_FTL_REBUILD_MAGIC 0xED51
  46. #define MTIP_FTL_REBUILD_TIMEOUT_MS 2400000
  47. /* unaligned IO handling */
  48. #define MTIP_MAX_UNALIGNED_SLOTS 2
  49. /* Macro to extract the tag bit number from a tag value. */
  50. #define MTIP_TAG_BIT(tag) (tag & 0x1F)
  51. /*
  52. * Macro to extract the tag index from a tag value. The index
  53. * is used to access the correct s_active/Command Issue register based
  54. * on the tag value.
  55. */
  56. #define MTIP_TAG_INDEX(tag) (tag >> 5)
  57. /*
  58. * Maximum number of scatter gather entries
  59. * a single command may have.
  60. */
  61. #define MTIP_MAX_SG 504
  62. /*
  63. * Maximum number of slot groups (Command Issue & s_active registers)
  64. * NOTE: This is the driver maximum; check dd->slot_groups for actual value.
  65. */
  66. #define MTIP_MAX_SLOT_GROUPS 8
  67. /* Internal command tag. */
  68. #define MTIP_TAG_INTERNAL 0
  69. /* Micron Vendor ID & P320x SSD Device ID */
  70. #define PCI_VENDOR_ID_MICRON 0x1344
  71. #define P320H_DEVICE_ID 0x5150
  72. #define P320M_DEVICE_ID 0x5151
  73. #define P320S_DEVICE_ID 0x5152
  74. #define P325M_DEVICE_ID 0x5153
  75. #define P420H_DEVICE_ID 0x5160
  76. #define P420M_DEVICE_ID 0x5161
  77. #define P425M_DEVICE_ID 0x5163
  78. /* Driver name and version strings */
  79. #define MTIP_DRV_NAME "mtip32xx"
  80. #define MTIP_DRV_VERSION "1.3.1"
  81. /* Maximum number of minor device numbers per device. */
  82. #define MTIP_MAX_MINORS 16
  83. /* Maximum number of supported command slots. */
  84. #define MTIP_MAX_COMMAND_SLOTS (MTIP_MAX_SLOT_GROUPS * 32)
  85. /*
  86. * Per-tag bitfield size in longs.
  87. * Linux bit manipulation functions
  88. * (i.e. test_and_set_bit, find_next_zero_bit)
  89. * manipulate memory in longs, so we try to make the math work.
  90. * take the slot groups and find the number of longs, rounding up.
  91. * Careful! i386 and x86_64 use different size longs!
  92. */
  93. #define U32_PER_LONG (sizeof(long) / sizeof(u32))
  94. #define SLOTBITS_IN_LONGS ((MTIP_MAX_SLOT_GROUPS + \
  95. (U32_PER_LONG-1))/U32_PER_LONG)
  96. /* BAR number used to access the HBA registers. */
  97. #define MTIP_ABAR 5
  98. #ifdef DEBUG
  99. #define dbg_printk(format, arg...) \
  100. printk(pr_fmt(format), ##arg);
  101. #else
  102. #define dbg_printk(format, arg...)
  103. #endif
  104. #define MTIP_DFS_MAX_BUF_SIZE 1024
  105. #define __force_bit2int (unsigned int __force)
  106. enum {
  107. /* below are bit numbers in 'flags' defined in mtip_port */
  108. MTIP_PF_IC_ACTIVE_BIT = 0, /* pio/ioctl */
  109. MTIP_PF_EH_ACTIVE_BIT = 1, /* error handling */
  110. MTIP_PF_SE_ACTIVE_BIT = 2, /* secure erase */
  111. MTIP_PF_DM_ACTIVE_BIT = 3, /* download microcde */
  112. MTIP_PF_PAUSE_IO = ((1 << MTIP_PF_IC_ACTIVE_BIT) |
  113. (1 << MTIP_PF_EH_ACTIVE_BIT) |
  114. (1 << MTIP_PF_SE_ACTIVE_BIT) |
  115. (1 << MTIP_PF_DM_ACTIVE_BIT)),
  116. MTIP_PF_SVC_THD_ACTIVE_BIT = 4,
  117. MTIP_PF_ISSUE_CMDS_BIT = 5,
  118. MTIP_PF_REBUILD_BIT = 6,
  119. MTIP_PF_SR_CLEANUP_BIT = 7,
  120. MTIP_PF_SVC_THD_STOP_BIT = 8,
  121. /* below are bit numbers in 'dd_flag' defined in driver_data */
  122. MTIP_DDF_SEC_LOCK_BIT = 0,
  123. MTIP_DDF_REMOVE_PENDING_BIT = 1,
  124. MTIP_DDF_OVER_TEMP_BIT = 2,
  125. MTIP_DDF_WRITE_PROTECT_BIT = 3,
  126. MTIP_DDF_REMOVE_DONE_BIT = 4,
  127. MTIP_DDF_CLEANUP_BIT = 5,
  128. MTIP_DDF_RESUME_BIT = 6,
  129. MTIP_DDF_INIT_DONE_BIT = 7,
  130. MTIP_DDF_REBUILD_FAILED_BIT = 8,
  131. MTIP_DDF_STOP_IO = ((1 << MTIP_DDF_REMOVE_PENDING_BIT) |
  132. (1 << MTIP_DDF_SEC_LOCK_BIT) |
  133. (1 << MTIP_DDF_OVER_TEMP_BIT) |
  134. (1 << MTIP_DDF_WRITE_PROTECT_BIT) |
  135. (1 << MTIP_DDF_REBUILD_FAILED_BIT)),
  136. };
  137. struct smart_attr {
  138. u8 attr_id;
  139. u16 flags;
  140. u8 cur;
  141. u8 worst;
  142. u32 data;
  143. u8 res[3];
  144. } __packed;
  145. struct mtip_work {
  146. struct work_struct work;
  147. void *port;
  148. int cpu_binding;
  149. u32 completed;
  150. } ____cacheline_aligned_in_smp;
  151. #define DEFINE_HANDLER(group) \
  152. void mtip_workq_sdbf##group(struct work_struct *work) \
  153. { \
  154. struct mtip_work *w = (struct mtip_work *) work; \
  155. mtip_workq_sdbfx(w->port, group, w->completed); \
  156. }
  157. #define MTIP_TRIM_TIMEOUT_MS 240000
  158. #define MTIP_MAX_TRIM_ENTRIES 8
  159. #define MTIP_MAX_TRIM_ENTRY_LEN 0xfff8
  160. struct mtip_trim_entry {
  161. u32 lba; /* starting lba of region */
  162. u16 rsvd; /* unused */
  163. u16 range; /* # of 512b blocks to trim */
  164. } __packed;
  165. struct mtip_trim {
  166. /* Array of regions to trim */
  167. struct mtip_trim_entry entry[MTIP_MAX_TRIM_ENTRIES];
  168. } __packed;
  169. /* Register Frame Information Structure (FIS), host to device. */
  170. struct host_to_dev_fis {
  171. /*
  172. * FIS type.
  173. * - 27h Register FIS, host to device.
  174. * - 34h Register FIS, device to host.
  175. * - 39h DMA Activate FIS, device to host.
  176. * - 41h DMA Setup FIS, bi-directional.
  177. * - 46h Data FIS, bi-directional.
  178. * - 58h BIST Activate FIS, bi-directional.
  179. * - 5Fh PIO Setup FIS, device to host.
  180. * - A1h Set Device Bits FIS, device to host.
  181. */
  182. unsigned char type;
  183. unsigned char opts;
  184. unsigned char command;
  185. unsigned char features;
  186. union {
  187. unsigned char lba_low;
  188. unsigned char sector;
  189. };
  190. union {
  191. unsigned char lba_mid;
  192. unsigned char cyl_low;
  193. };
  194. union {
  195. unsigned char lba_hi;
  196. unsigned char cyl_hi;
  197. };
  198. union {
  199. unsigned char device;
  200. unsigned char head;
  201. };
  202. union {
  203. unsigned char lba_low_ex;
  204. unsigned char sector_ex;
  205. };
  206. union {
  207. unsigned char lba_mid_ex;
  208. unsigned char cyl_low_ex;
  209. };
  210. union {
  211. unsigned char lba_hi_ex;
  212. unsigned char cyl_hi_ex;
  213. };
  214. unsigned char features_ex;
  215. unsigned char sect_count;
  216. unsigned char sect_cnt_ex;
  217. unsigned char res2;
  218. unsigned char control;
  219. unsigned int res3;
  220. };
  221. /* Command header structure. */
  222. struct mtip_cmd_hdr {
  223. /*
  224. * Command options.
  225. * - Bits 31:16 Number of PRD entries.
  226. * - Bits 15:8 Unused in this implementation.
  227. * - Bit 7 Prefetch bit, informs the drive to prefetch PRD entries.
  228. * - Bit 6 Write bit, should be set when writing data to the device.
  229. * - Bit 5 Unused in this implementation.
  230. * - Bits 4:0 Length of the command FIS in DWords (DWord = 4 bytes).
  231. */
  232. unsigned int opts;
  233. /* This field is unsed when using NCQ. */
  234. union {
  235. unsigned int byte_count;
  236. unsigned int status;
  237. };
  238. /*
  239. * Lower 32 bits of the command table address associated with this
  240. * header. The command table addresses must be 128 byte aligned.
  241. */
  242. unsigned int ctba;
  243. /*
  244. * If 64 bit addressing is used this field is the upper 32 bits
  245. * of the command table address associated with this command.
  246. */
  247. unsigned int ctbau;
  248. /* Reserved and unused. */
  249. unsigned int res[4];
  250. };
  251. /* Command scatter gather structure (PRD). */
  252. struct mtip_cmd_sg {
  253. /*
  254. * Low 32 bits of the data buffer address. For P320 this
  255. * address must be 8 byte aligned signified by bits 2:0 being
  256. * set to 0.
  257. */
  258. unsigned int dba;
  259. /*
  260. * When 64 bit addressing is used this field is the upper
  261. * 32 bits of the data buffer address.
  262. */
  263. unsigned int dba_upper;
  264. /* Unused. */
  265. unsigned int reserved;
  266. /*
  267. * Bit 31: interrupt when this data block has been transferred.
  268. * Bits 30..22: reserved
  269. * Bits 21..0: byte count (minus 1). For P320 the byte count must be
  270. * 8 byte aligned signified by bits 2:0 being set to 1.
  271. */
  272. unsigned int info;
  273. };
  274. struct mtip_port;
  275. /* Structure used to describe a command. */
  276. struct mtip_cmd {
  277. struct mtip_cmd_hdr *command_header; /* ptr to command header entry */
  278. dma_addr_t command_header_dma; /* corresponding physical address */
  279. void *command; /* ptr to command table entry */
  280. dma_addr_t command_dma; /* corresponding physical address */
  281. void *comp_data; /* data passed to completion function comp_func() */
  282. /*
  283. * Completion function called by the ISR upon completion of
  284. * a command.
  285. */
  286. void (*comp_func)(struct mtip_port *port,
  287. int tag,
  288. struct mtip_cmd *cmd,
  289. int status);
  290. int scatter_ents; /* Number of scatter list entries used */
  291. int unaligned; /* command is unaligned on 4k boundary */
  292. struct scatterlist sg[MTIP_MAX_SG]; /* Scatter list entries */
  293. int retries; /* The number of retries left for this command. */
  294. int direction; /* Data transfer direction */
  295. };
  296. /* Structure used to describe a port. */
  297. struct mtip_port {
  298. /* Pointer back to the driver data for this port. */
  299. struct driver_data *dd;
  300. /*
  301. * Used to determine if the data pointed to by the
  302. * identify field is valid.
  303. */
  304. unsigned long identify_valid;
  305. /* Base address of the memory mapped IO for the port. */
  306. void __iomem *mmio;
  307. /* Array of pointers to the memory mapped s_active registers. */
  308. void __iomem *s_active[MTIP_MAX_SLOT_GROUPS];
  309. /* Array of pointers to the memory mapped completed registers. */
  310. void __iomem *completed[MTIP_MAX_SLOT_GROUPS];
  311. /* Array of pointers to the memory mapped Command Issue registers. */
  312. void __iomem *cmd_issue[MTIP_MAX_SLOT_GROUPS];
  313. /*
  314. * Pointer to the beginning of the command header memory as used
  315. * by the driver.
  316. */
  317. void *command_list;
  318. /*
  319. * Pointer to the beginning of the command header memory as used
  320. * by the DMA.
  321. */
  322. dma_addr_t command_list_dma;
  323. /*
  324. * Pointer to the beginning of the RX FIS memory as used
  325. * by the driver.
  326. */
  327. void *rxfis;
  328. /*
  329. * Pointer to the beginning of the RX FIS memory as used
  330. * by the DMA.
  331. */
  332. dma_addr_t rxfis_dma;
  333. /*
  334. * Pointer to the DMA region for RX Fis, Identify, RLE10, and SMART
  335. */
  336. void *block1;
  337. /*
  338. * DMA address of region for RX Fis, Identify, RLE10, and SMART
  339. */
  340. dma_addr_t block1_dma;
  341. /*
  342. * Pointer to the beginning of the identify data memory as used
  343. * by the driver.
  344. */
  345. u16 *identify;
  346. /*
  347. * Pointer to the beginning of the identify data memory as used
  348. * by the DMA.
  349. */
  350. dma_addr_t identify_dma;
  351. /*
  352. * Pointer to the beginning of a sector buffer that is used
  353. * by the driver when issuing internal commands.
  354. */
  355. u16 *sector_buffer;
  356. /*
  357. * Pointer to the beginning of a sector buffer that is used
  358. * by the DMA when the driver issues internal commands.
  359. */
  360. dma_addr_t sector_buffer_dma;
  361. /*
  362. * Bit significant, used to determine if a command slot has
  363. * been allocated. i.e. the slot is in use. Bits are cleared
  364. * when the command slot and all associated data structures
  365. * are no longer needed.
  366. */
  367. u16 *log_buf;
  368. dma_addr_t log_buf_dma;
  369. u8 *smart_buf;
  370. dma_addr_t smart_buf_dma;
  371. unsigned long allocated[SLOTBITS_IN_LONGS];
  372. /*
  373. * used to queue commands when an internal command is in progress
  374. * or error handling is active
  375. */
  376. unsigned long cmds_to_issue[SLOTBITS_IN_LONGS];
  377. /* Used by mtip_service_thread to wait for an event */
  378. wait_queue_head_t svc_wait;
  379. /*
  380. * indicates the state of the port. Also, helps the service thread
  381. * to determine its action on wake up.
  382. */
  383. unsigned long flags;
  384. /*
  385. * Timer used to complete commands that have been active for too long.
  386. */
  387. unsigned long ic_pause_timer;
  388. /* Semaphore to control queue depth of unaligned IOs */
  389. struct semaphore cmd_slot_unal;
  390. /* Spinlock for working around command-issue bug. */
  391. spinlock_t cmd_issue_lock[MTIP_MAX_SLOT_GROUPS];
  392. };
  393. /*
  394. * Driver private data structure.
  395. *
  396. * One structure is allocated per probed device.
  397. */
  398. struct driver_data {
  399. void __iomem *mmio; /* Base address of the HBA registers. */
  400. int major; /* Major device number. */
  401. int instance; /* Instance number. First device probed is 0, ... */
  402. struct gendisk *disk; /* Pointer to our gendisk structure. */
  403. struct pci_dev *pdev; /* Pointer to the PCI device structure. */
  404. struct request_queue *queue; /* Our request queue. */
  405. struct blk_mq_tag_set tags; /* blk_mq tags */
  406. struct mtip_port *port; /* Pointer to the port data structure. */
  407. unsigned product_type; /* magic value declaring the product type */
  408. unsigned slot_groups; /* number of slot groups the product supports */
  409. unsigned long index; /* Index to determine the disk name */
  410. unsigned long dd_flag; /* NOTE: use atomic bit operations on this */
  411. struct task_struct *mtip_svc_handler; /* task_struct of svc thd */
  412. struct dentry *dfs_node;
  413. bool trim_supp; /* flag indicating trim support */
  414. bool sr;
  415. int numa_node; /* NUMA support */
  416. char workq_name[32];
  417. struct workqueue_struct *isr_workq;
  418. atomic_t irq_workers_active;
  419. struct mtip_work work[MTIP_MAX_SLOT_GROUPS];
  420. int isr_binding;
  421. struct block_device *bdev;
  422. struct list_head online_list; /* linkage for online list */
  423. struct list_head remove_list; /* linkage for removing list */
  424. int unal_qdepth; /* qdepth of unaligned IO queue */
  425. };
  426. #endif