u8500_of_clk.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/dbx500-prcmu.h>
  14. #include <linux/platform_data/clk-ux500.h>
  15. #include "clk.h"
  16. #define PRCC_NUM_PERIPH_CLUSTERS 6
  17. #define PRCC_PERIPHS_PER_CLUSTER 32
  18. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  19. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  20. static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  21. #define PRCC_SHOW(clk, base, bit) \
  22. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  23. #define PRCC_PCLK_STORE(clk, base, bit) \
  24. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  25. #define PRCC_KCLK_STORE(clk, base, bit) \
  26. prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  27. static struct clk *ux500_twocell_get(struct of_phandle_args *clkspec,
  28. void *data)
  29. {
  30. struct clk **clk_data = data;
  31. unsigned int base, bit;
  32. if (clkspec->args_count != 2)
  33. return ERR_PTR(-EINVAL);
  34. base = clkspec->args[0];
  35. bit = clkspec->args[1];
  36. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  37. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  38. return ERR_PTR(-EINVAL);
  39. }
  40. return PRCC_SHOW(clk_data, base, bit);
  41. }
  42. static const struct of_device_id u8500_clk_of_match[] = {
  43. { .compatible = "stericsson,u8500-clks", },
  44. { },
  45. };
  46. void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  47. u32 clkrst5_base, u32 clkrst6_base)
  48. {
  49. struct prcmu_fw_version *fw_version;
  50. struct device_node *np = NULL;
  51. struct device_node *child = NULL;
  52. const char *sgaclk_parent = NULL;
  53. struct clk *clk, *rtc_clk, *twd_clk;
  54. if (of_have_populated_dt())
  55. np = of_find_matching_node(NULL, u8500_clk_of_match);
  56. if (!np) {
  57. pr_err("Either DT or U8500 Clock node not found\n");
  58. return;
  59. }
  60. /* Clock sources */
  61. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  62. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  63. prcmu_clk[PRCMU_PLLSOC0] = clk;
  64. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  65. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  66. prcmu_clk[PRCMU_PLLSOC1] = clk;
  67. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  68. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  69. prcmu_clk[PRCMU_PLLDDR] = clk;
  70. /* FIXME: Add sys, ulp and int clocks here. */
  71. rtc_clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  72. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  73. 32768);
  74. /* PRCMU clocks */
  75. fw_version = prcmu_get_fw_version();
  76. if (fw_version != NULL) {
  77. switch (fw_version->project) {
  78. case PRCMU_FW_PROJECT_U8500_C2:
  79. case PRCMU_FW_PROJECT_U8520:
  80. case PRCMU_FW_PROJECT_U8420:
  81. sgaclk_parent = "soc0_pll";
  82. break;
  83. default:
  84. break;
  85. }
  86. }
  87. if (sgaclk_parent)
  88. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  89. PRCMU_SGACLK, 0);
  90. else
  91. clk = clk_reg_prcmu_gate("sgclk", NULL,
  92. PRCMU_SGACLK, CLK_IS_ROOT);
  93. prcmu_clk[PRCMU_SGACLK] = clk;
  94. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  95. prcmu_clk[PRCMU_UARTCLK] = clk;
  96. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  97. prcmu_clk[PRCMU_MSP02CLK] = clk;
  98. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  99. prcmu_clk[PRCMU_MSP1CLK] = clk;
  100. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  101. prcmu_clk[PRCMU_I2CCLK] = clk;
  102. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  103. prcmu_clk[PRCMU_SLIMCLK] = clk;
  104. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  105. prcmu_clk[PRCMU_PER1CLK] = clk;
  106. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  107. prcmu_clk[PRCMU_PER2CLK] = clk;
  108. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  109. prcmu_clk[PRCMU_PER3CLK] = clk;
  110. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  111. prcmu_clk[PRCMU_PER5CLK] = clk;
  112. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  113. prcmu_clk[PRCMU_PER6CLK] = clk;
  114. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  115. prcmu_clk[PRCMU_PER7CLK] = clk;
  116. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  117. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  118. prcmu_clk[PRCMU_LCDCLK] = clk;
  119. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  120. prcmu_clk[PRCMU_BMLCLK] = clk;
  121. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  122. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  123. prcmu_clk[PRCMU_HSITXCLK] = clk;
  124. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  125. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  126. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  127. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  128. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  129. prcmu_clk[PRCMU_HDMICLK] = clk;
  130. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  131. prcmu_clk[PRCMU_APEATCLK] = clk;
  132. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  133. CLK_IS_ROOT);
  134. prcmu_clk[PRCMU_APETRACECLK] = clk;
  135. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  136. prcmu_clk[PRCMU_MCDECLK] = clk;
  137. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  138. CLK_IS_ROOT);
  139. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  140. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  141. CLK_IS_ROOT);
  142. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  143. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  144. prcmu_clk[PRCMU_DMACLK] = clk;
  145. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  146. prcmu_clk[PRCMU_B2R2CLK] = clk;
  147. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  148. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  149. prcmu_clk[PRCMU_TVCLK] = clk;
  150. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  151. prcmu_clk[PRCMU_SSPCLK] = clk;
  152. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  153. prcmu_clk[PRCMU_RNGCLK] = clk;
  154. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  155. prcmu_clk[PRCMU_UICCCLK] = clk;
  156. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  157. prcmu_clk[PRCMU_TIMCLK] = clk;
  158. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  159. 100000000,
  160. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  161. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  162. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  163. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  164. prcmu_clk[PRCMU_PLLDSI] = clk;
  165. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  166. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  167. prcmu_clk[PRCMU_DSI0CLK] = clk;
  168. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  169. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  170. prcmu_clk[PRCMU_DSI1CLK] = clk;
  171. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  172. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  173. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  174. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  175. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  176. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  177. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  178. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  179. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  180. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  181. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  182. prcmu_clk[PRCMU_ARMSS] = clk;
  183. twd_clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  184. CLK_IGNORE_UNUSED, 1, 2);
  185. /*
  186. * FIXME: Add special handled PRCMU clocks here:
  187. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  188. * 2. ab9540_clkout1yuv, see clkout0yuv
  189. */
  190. /* PRCC P-clocks */
  191. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  192. BIT(0), 0);
  193. PRCC_PCLK_STORE(clk, 1, 0);
  194. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  195. BIT(1), 0);
  196. PRCC_PCLK_STORE(clk, 1, 1);
  197. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  198. BIT(2), 0);
  199. PRCC_PCLK_STORE(clk, 1, 2);
  200. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  201. BIT(3), 0);
  202. PRCC_PCLK_STORE(clk, 1, 3);
  203. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  204. BIT(4), 0);
  205. PRCC_PCLK_STORE(clk, 1, 4);
  206. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  207. BIT(5), 0);
  208. PRCC_PCLK_STORE(clk, 1, 5);
  209. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  210. BIT(6), 0);
  211. PRCC_PCLK_STORE(clk, 1, 6);
  212. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  213. BIT(7), 0);
  214. PRCC_PCLK_STORE(clk, 1, 7);
  215. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  216. BIT(8), 0);
  217. PRCC_PCLK_STORE(clk, 1, 8);
  218. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  219. BIT(9), 0);
  220. PRCC_PCLK_STORE(clk, 1, 9);
  221. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  222. BIT(10), 0);
  223. PRCC_PCLK_STORE(clk, 1, 10);
  224. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  225. BIT(11), 0);
  226. PRCC_PCLK_STORE(clk, 1, 11);
  227. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  228. BIT(0), 0);
  229. PRCC_PCLK_STORE(clk, 2, 0);
  230. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  231. BIT(1), 0);
  232. PRCC_PCLK_STORE(clk, 2, 1);
  233. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  234. BIT(2), 0);
  235. PRCC_PCLK_STORE(clk, 2, 2);
  236. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  237. BIT(3), 0);
  238. PRCC_PCLK_STORE(clk, 2, 3);
  239. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  240. BIT(4), 0);
  241. PRCC_PCLK_STORE(clk, 2, 4);
  242. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  243. BIT(5), 0);
  244. PRCC_PCLK_STORE(clk, 2, 5);
  245. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  246. BIT(6), 0);
  247. PRCC_PCLK_STORE(clk, 2, 6);
  248. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  249. BIT(7), 0);
  250. PRCC_PCLK_STORE(clk, 2, 7);
  251. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  252. BIT(8), 0);
  253. PRCC_PCLK_STORE(clk, 2, 8);
  254. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  255. BIT(9), 0);
  256. PRCC_PCLK_STORE(clk, 2, 9);
  257. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  258. BIT(10), 0);
  259. PRCC_PCLK_STORE(clk, 2, 10);
  260. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  261. BIT(11), 0);
  262. PRCC_PCLK_STORE(clk, 2, 11);
  263. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  264. BIT(12), 0);
  265. PRCC_PCLK_STORE(clk, 2, 12);
  266. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  267. BIT(0), 0);
  268. PRCC_PCLK_STORE(clk, 3, 0);
  269. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  270. BIT(1), 0);
  271. PRCC_PCLK_STORE(clk, 3, 1);
  272. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  273. BIT(2), 0);
  274. PRCC_PCLK_STORE(clk, 3, 2);
  275. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  276. BIT(3), 0);
  277. PRCC_PCLK_STORE(clk, 3, 3);
  278. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  279. BIT(4), 0);
  280. PRCC_PCLK_STORE(clk, 3, 4);
  281. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  282. BIT(5), 0);
  283. PRCC_PCLK_STORE(clk, 3, 5);
  284. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  285. BIT(6), 0);
  286. PRCC_PCLK_STORE(clk, 3, 6);
  287. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  288. BIT(7), 0);
  289. PRCC_PCLK_STORE(clk, 3, 7);
  290. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  291. BIT(8), 0);
  292. PRCC_PCLK_STORE(clk, 3, 8);
  293. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  294. BIT(0), 0);
  295. PRCC_PCLK_STORE(clk, 5, 0);
  296. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  297. BIT(1), 0);
  298. PRCC_PCLK_STORE(clk, 5, 1);
  299. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  300. BIT(0), 0);
  301. PRCC_PCLK_STORE(clk, 6, 0);
  302. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  303. BIT(1), 0);
  304. PRCC_PCLK_STORE(clk, 6, 1);
  305. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  306. BIT(2), 0);
  307. PRCC_PCLK_STORE(clk, 6, 2);
  308. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  309. BIT(3), 0);
  310. PRCC_PCLK_STORE(clk, 6, 3);
  311. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  312. BIT(4), 0);
  313. PRCC_PCLK_STORE(clk, 6, 4);
  314. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  315. BIT(5), 0);
  316. PRCC_PCLK_STORE(clk, 6, 5);
  317. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  318. BIT(6), 0);
  319. PRCC_PCLK_STORE(clk, 6, 6);
  320. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  321. BIT(7), 0);
  322. PRCC_PCLK_STORE(clk, 6, 7);
  323. /* PRCC K-clocks
  324. *
  325. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  326. * by enabling just the K-clock, even if it is not a valid parent to
  327. * the K-clock. Until drivers get fixed we might need some kind of
  328. * "parent muxed join".
  329. */
  330. /* Periph1 */
  331. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  332. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  333. PRCC_KCLK_STORE(clk, 1, 0);
  334. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  335. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  336. PRCC_KCLK_STORE(clk, 1, 1);
  337. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  338. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  339. PRCC_KCLK_STORE(clk, 1, 2);
  340. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  341. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  342. PRCC_KCLK_STORE(clk, 1, 3);
  343. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  344. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  345. PRCC_KCLK_STORE(clk, 1, 4);
  346. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  347. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  348. PRCC_KCLK_STORE(clk, 1, 5);
  349. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  350. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  351. PRCC_KCLK_STORE(clk, 1, 6);
  352. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  353. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  354. PRCC_KCLK_STORE(clk, 1, 8);
  355. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  356. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  357. PRCC_KCLK_STORE(clk, 1, 9);
  358. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  359. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  360. PRCC_KCLK_STORE(clk, 1, 10);
  361. /* Periph2 */
  362. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  363. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  364. PRCC_KCLK_STORE(clk, 2, 0);
  365. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  366. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  367. PRCC_KCLK_STORE(clk, 2, 2);
  368. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  369. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  370. PRCC_KCLK_STORE(clk, 2, 3);
  371. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  372. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  373. PRCC_KCLK_STORE(clk, 2, 4);
  374. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  375. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  376. PRCC_KCLK_STORE(clk, 2, 5);
  377. /* Note that rate is received from parent. */
  378. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  379. clkrst2_base, BIT(6),
  380. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  381. PRCC_KCLK_STORE(clk, 2, 6);
  382. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  383. clkrst2_base, BIT(7),
  384. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  385. PRCC_KCLK_STORE(clk, 2, 7);
  386. /* Periph3 */
  387. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  388. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  389. PRCC_KCLK_STORE(clk, 3, 1);
  390. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  391. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  392. PRCC_KCLK_STORE(clk, 3, 2);
  393. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  394. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  395. PRCC_KCLK_STORE(clk, 3, 3);
  396. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  397. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  398. PRCC_KCLK_STORE(clk, 3, 4);
  399. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  400. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  401. PRCC_KCLK_STORE(clk, 3, 5);
  402. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  403. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  404. PRCC_KCLK_STORE(clk, 3, 6);
  405. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  406. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  407. PRCC_KCLK_STORE(clk, 3, 7);
  408. /* Periph6 */
  409. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  410. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  411. PRCC_KCLK_STORE(clk, 6, 0);
  412. for_each_child_of_node(np, child) {
  413. static struct clk_onecell_data clk_data;
  414. if (!of_node_cmp(child->name, "prcmu-clock")) {
  415. clk_data.clks = prcmu_clk;
  416. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  417. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  418. }
  419. if (!of_node_cmp(child->name, "prcc-periph-clock"))
  420. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  421. if (!of_node_cmp(child->name, "prcc-kernel-clock"))
  422. of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
  423. if (!of_node_cmp(child->name, "rtc32k-clock"))
  424. of_clk_add_provider(child, of_clk_src_simple_get, rtc_clk);
  425. if (!of_node_cmp(child->name, "smp-twd-clock"))
  426. of_clk_add_provider(child, of_clk_src_simple_get, twd_clk);
  427. }
  428. }