atombios_crtc.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static const u32 vga_control_regs[6] =
  189. {
  190. AVIVO_D1VGA_CONTROL,
  191. AVIVO_D2VGA_CONTROL,
  192. EVERGREEN_D3VGA_CONTROL,
  193. EVERGREEN_D4VGA_CONTROL,
  194. EVERGREEN_D5VGA_CONTROL,
  195. EVERGREEN_D6VGA_CONTROL,
  196. };
  197. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  198. {
  199. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  200. struct drm_device *dev = crtc->dev;
  201. struct radeon_device *rdev = dev->dev_private;
  202. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  203. BLANK_CRTC_PS_ALLOCATION args;
  204. u32 vga_control = 0;
  205. memset(&args, 0, sizeof(args));
  206. if (ASIC_IS_DCE8(rdev)) {
  207. vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
  208. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
  209. }
  210. args.ucCRTC = radeon_crtc->crtc_id;
  211. args.ucBlanking = state;
  212. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  213. if (ASIC_IS_DCE8(rdev)) {
  214. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
  215. }
  216. }
  217. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  218. {
  219. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  220. struct drm_device *dev = crtc->dev;
  221. struct radeon_device *rdev = dev->dev_private;
  222. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  223. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  224. memset(&args, 0, sizeof(args));
  225. args.ucDispPipeId = radeon_crtc->crtc_id;
  226. args.ucEnable = state;
  227. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  228. }
  229. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  230. {
  231. struct drm_device *dev = crtc->dev;
  232. struct radeon_device *rdev = dev->dev_private;
  233. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  234. switch (mode) {
  235. case DRM_MODE_DPMS_ON:
  236. radeon_crtc->enabled = true;
  237. atombios_enable_crtc(crtc, ATOM_ENABLE);
  238. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  239. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  240. atombios_blank_crtc(crtc, ATOM_DISABLE);
  241. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  242. radeon_crtc_load_lut(crtc);
  243. break;
  244. case DRM_MODE_DPMS_STANDBY:
  245. case DRM_MODE_DPMS_SUSPEND:
  246. case DRM_MODE_DPMS_OFF:
  247. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  248. if (radeon_crtc->enabled)
  249. atombios_blank_crtc(crtc, ATOM_ENABLE);
  250. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  251. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  252. atombios_enable_crtc(crtc, ATOM_DISABLE);
  253. radeon_crtc->enabled = false;
  254. break;
  255. }
  256. /* adjust pm to dpms */
  257. radeon_pm_compute_clocks(rdev);
  258. }
  259. static void
  260. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  261. struct drm_display_mode *mode)
  262. {
  263. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  264. struct drm_device *dev = crtc->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  267. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  268. u16 misc = 0;
  269. memset(&args, 0, sizeof(args));
  270. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  271. args.usH_Blanking_Time =
  272. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  273. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  274. args.usV_Blanking_Time =
  275. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  276. args.usH_SyncOffset =
  277. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  278. args.usH_SyncWidth =
  279. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  280. args.usV_SyncOffset =
  281. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  282. args.usV_SyncWidth =
  283. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  284. args.ucH_Border = radeon_crtc->h_border;
  285. args.ucV_Border = radeon_crtc->v_border;
  286. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  287. misc |= ATOM_VSYNC_POLARITY;
  288. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  289. misc |= ATOM_HSYNC_POLARITY;
  290. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  291. misc |= ATOM_COMPOSITESYNC;
  292. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  293. misc |= ATOM_INTERLACE;
  294. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  295. misc |= ATOM_DOUBLE_CLOCK_MODE;
  296. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  297. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  298. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  299. args.ucCRTC = radeon_crtc->crtc_id;
  300. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  301. }
  302. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  303. struct drm_display_mode *mode)
  304. {
  305. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  306. struct drm_device *dev = crtc->dev;
  307. struct radeon_device *rdev = dev->dev_private;
  308. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  309. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  310. u16 misc = 0;
  311. memset(&args, 0, sizeof(args));
  312. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  313. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  314. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  315. args.usH_SyncWidth =
  316. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  317. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  318. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  319. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  320. args.usV_SyncWidth =
  321. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  322. args.ucOverscanRight = radeon_crtc->h_border;
  323. args.ucOverscanLeft = radeon_crtc->h_border;
  324. args.ucOverscanBottom = radeon_crtc->v_border;
  325. args.ucOverscanTop = radeon_crtc->v_border;
  326. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  327. misc |= ATOM_VSYNC_POLARITY;
  328. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  329. misc |= ATOM_HSYNC_POLARITY;
  330. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  331. misc |= ATOM_COMPOSITESYNC;
  332. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  333. misc |= ATOM_INTERLACE;
  334. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  335. misc |= ATOM_DOUBLE_CLOCK_MODE;
  336. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  337. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  338. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  339. args.ucCRTC = radeon_crtc->crtc_id;
  340. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  341. }
  342. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  343. {
  344. u32 ss_cntl;
  345. if (ASIC_IS_DCE4(rdev)) {
  346. switch (pll_id) {
  347. case ATOM_PPLL1:
  348. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  349. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  350. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  351. break;
  352. case ATOM_PPLL2:
  353. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  354. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  355. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  356. break;
  357. case ATOM_DCPLL:
  358. case ATOM_PPLL_INVALID:
  359. return;
  360. }
  361. } else if (ASIC_IS_AVIVO(rdev)) {
  362. switch (pll_id) {
  363. case ATOM_PPLL1:
  364. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  365. ss_cntl &= ~1;
  366. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  367. break;
  368. case ATOM_PPLL2:
  369. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  370. ss_cntl &= ~1;
  371. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  372. break;
  373. case ATOM_DCPLL:
  374. case ATOM_PPLL_INVALID:
  375. return;
  376. }
  377. }
  378. }
  379. union atom_enable_ss {
  380. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  381. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  382. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  383. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  384. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  385. };
  386. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  387. int enable,
  388. int pll_id,
  389. int crtc_id,
  390. struct radeon_atom_ss *ss)
  391. {
  392. unsigned i;
  393. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  394. union atom_enable_ss args;
  395. if (enable) {
  396. /* Don't mess with SS if percentage is 0 or external ss.
  397. * SS is already disabled previously, and disabling it
  398. * again can cause display problems if the pll is already
  399. * programmed.
  400. */
  401. if (ss->percentage == 0)
  402. return;
  403. if (ss->type & ATOM_EXTERNAL_SS_MASK)
  404. return;
  405. } else {
  406. for (i = 0; i < rdev->num_crtc; i++) {
  407. if (rdev->mode_info.crtcs[i] &&
  408. rdev->mode_info.crtcs[i]->enabled &&
  409. i != crtc_id &&
  410. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  411. /* one other crtc is using this pll don't turn
  412. * off spread spectrum as it might turn off
  413. * display on active crtc
  414. */
  415. return;
  416. }
  417. }
  418. }
  419. memset(&args, 0, sizeof(args));
  420. if (ASIC_IS_DCE5(rdev)) {
  421. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  422. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  423. switch (pll_id) {
  424. case ATOM_PPLL1:
  425. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  426. break;
  427. case ATOM_PPLL2:
  428. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  429. break;
  430. case ATOM_DCPLL:
  431. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  432. break;
  433. case ATOM_PPLL_INVALID:
  434. return;
  435. }
  436. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  437. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  438. args.v3.ucEnable = enable;
  439. } else if (ASIC_IS_DCE4(rdev)) {
  440. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  441. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  442. switch (pll_id) {
  443. case ATOM_PPLL1:
  444. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  445. break;
  446. case ATOM_PPLL2:
  447. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  448. break;
  449. case ATOM_DCPLL:
  450. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  451. break;
  452. case ATOM_PPLL_INVALID:
  453. return;
  454. }
  455. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  456. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  457. args.v2.ucEnable = enable;
  458. } else if (ASIC_IS_DCE3(rdev)) {
  459. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  460. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  461. args.v1.ucSpreadSpectrumStep = ss->step;
  462. args.v1.ucSpreadSpectrumDelay = ss->delay;
  463. args.v1.ucSpreadSpectrumRange = ss->range;
  464. args.v1.ucPpll = pll_id;
  465. args.v1.ucEnable = enable;
  466. } else if (ASIC_IS_AVIVO(rdev)) {
  467. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  468. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  469. atombios_disable_ss(rdev, pll_id);
  470. return;
  471. }
  472. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  473. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  474. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  475. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  476. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  477. args.lvds_ss_2.ucEnable = enable;
  478. } else {
  479. if (enable == ATOM_DISABLE) {
  480. atombios_disable_ss(rdev, pll_id);
  481. return;
  482. }
  483. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  484. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  485. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  486. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  487. args.lvds_ss.ucEnable = enable;
  488. }
  489. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  490. }
  491. union adjust_pixel_clock {
  492. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  493. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  494. };
  495. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  496. struct drm_display_mode *mode)
  497. {
  498. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  499. struct drm_device *dev = crtc->dev;
  500. struct radeon_device *rdev = dev->dev_private;
  501. struct drm_encoder *encoder = radeon_crtc->encoder;
  502. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  503. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  504. u32 adjusted_clock = mode->clock;
  505. int encoder_mode = atombios_get_encoder_mode(encoder);
  506. u32 dp_clock = mode->clock;
  507. u32 clock = mode->clock;
  508. int bpc = radeon_crtc->bpc;
  509. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  510. /* reset the pll flags */
  511. radeon_crtc->pll_flags = 0;
  512. if (ASIC_IS_AVIVO(rdev)) {
  513. if ((rdev->family == CHIP_RS600) ||
  514. (rdev->family == CHIP_RS690) ||
  515. (rdev->family == CHIP_RS740))
  516. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  517. RADEON_PLL_PREFER_CLOSEST_LOWER);
  518. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  519. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  520. else
  521. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  522. if (rdev->family < CHIP_RV770)
  523. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  524. /* use frac fb div on APUs */
  525. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  526. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  527. /* use frac fb div on RS780/RS880 */
  528. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  529. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  530. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  531. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  532. } else {
  533. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  534. if (mode->clock > 200000) /* range limits??? */
  535. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  536. else
  537. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  538. }
  539. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  540. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  541. if (connector) {
  542. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  543. struct radeon_connector_atom_dig *dig_connector =
  544. radeon_connector->con_priv;
  545. dp_clock = dig_connector->dp_clock;
  546. }
  547. }
  548. /* use recommended ref_div for ss */
  549. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  550. if (radeon_crtc->ss_enabled) {
  551. if (radeon_crtc->ss.refdiv) {
  552. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  553. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  554. if (ASIC_IS_AVIVO(rdev))
  555. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  556. }
  557. }
  558. }
  559. if (ASIC_IS_AVIVO(rdev)) {
  560. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  561. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  562. adjusted_clock = mode->clock * 2;
  563. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  564. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  565. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  566. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  567. } else {
  568. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  569. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  570. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  571. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  572. }
  573. /* adjust pll for deep color modes */
  574. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  575. switch (bpc) {
  576. case 8:
  577. default:
  578. break;
  579. case 10:
  580. clock = (clock * 5) / 4;
  581. break;
  582. case 12:
  583. clock = (clock * 3) / 2;
  584. break;
  585. case 16:
  586. clock = clock * 2;
  587. break;
  588. }
  589. }
  590. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  591. * accordingly based on the encoder/transmitter to work around
  592. * special hw requirements.
  593. */
  594. if (ASIC_IS_DCE3(rdev)) {
  595. union adjust_pixel_clock args;
  596. u8 frev, crev;
  597. int index;
  598. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  599. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  600. &crev))
  601. return adjusted_clock;
  602. memset(&args, 0, sizeof(args));
  603. switch (frev) {
  604. case 1:
  605. switch (crev) {
  606. case 1:
  607. case 2:
  608. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  609. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  610. args.v1.ucEncodeMode = encoder_mode;
  611. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  612. args.v1.ucConfig |=
  613. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  614. atom_execute_table(rdev->mode_info.atom_context,
  615. index, (uint32_t *)&args);
  616. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  617. break;
  618. case 3:
  619. args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
  620. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  621. args.v3.sInput.ucEncodeMode = encoder_mode;
  622. args.v3.sInput.ucDispPllConfig = 0;
  623. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  624. args.v3.sInput.ucDispPllConfig |=
  625. DISPPLL_CONFIG_SS_ENABLE;
  626. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  627. args.v3.sInput.ucDispPllConfig |=
  628. DISPPLL_CONFIG_COHERENT_MODE;
  629. /* 16200 or 27000 */
  630. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  631. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  632. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  633. if (dig->coherent_mode)
  634. args.v3.sInput.ucDispPllConfig |=
  635. DISPPLL_CONFIG_COHERENT_MODE;
  636. if (is_duallink)
  637. args.v3.sInput.ucDispPllConfig |=
  638. DISPPLL_CONFIG_DUAL_LINK;
  639. }
  640. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  641. ENCODER_OBJECT_ID_NONE)
  642. args.v3.sInput.ucExtTransmitterID =
  643. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  644. else
  645. args.v3.sInput.ucExtTransmitterID = 0;
  646. atom_execute_table(rdev->mode_info.atom_context,
  647. index, (uint32_t *)&args);
  648. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  649. if (args.v3.sOutput.ucRefDiv) {
  650. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  651. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  652. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  653. }
  654. if (args.v3.sOutput.ucPostDiv) {
  655. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  656. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  657. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  658. }
  659. break;
  660. default:
  661. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  662. return adjusted_clock;
  663. }
  664. break;
  665. default:
  666. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  667. return adjusted_clock;
  668. }
  669. }
  670. return adjusted_clock;
  671. }
  672. union set_pixel_clock {
  673. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  674. PIXEL_CLOCK_PARAMETERS v1;
  675. PIXEL_CLOCK_PARAMETERS_V2 v2;
  676. PIXEL_CLOCK_PARAMETERS_V3 v3;
  677. PIXEL_CLOCK_PARAMETERS_V5 v5;
  678. PIXEL_CLOCK_PARAMETERS_V6 v6;
  679. };
  680. /* on DCE5, make sure the voltage is high enough to support the
  681. * required disp clk.
  682. */
  683. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  684. u32 dispclk)
  685. {
  686. u8 frev, crev;
  687. int index;
  688. union set_pixel_clock args;
  689. memset(&args, 0, sizeof(args));
  690. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  691. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  692. &crev))
  693. return;
  694. switch (frev) {
  695. case 1:
  696. switch (crev) {
  697. case 5:
  698. /* if the default dcpll clock is specified,
  699. * SetPixelClock provides the dividers
  700. */
  701. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  702. args.v5.usPixelClock = cpu_to_le16(dispclk);
  703. args.v5.ucPpll = ATOM_DCPLL;
  704. break;
  705. case 6:
  706. /* if the default dcpll clock is specified,
  707. * SetPixelClock provides the dividers
  708. */
  709. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  710. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  711. args.v6.ucPpll = ATOM_EXT_PLL1;
  712. else if (ASIC_IS_DCE6(rdev))
  713. args.v6.ucPpll = ATOM_PPLL0;
  714. else
  715. args.v6.ucPpll = ATOM_DCPLL;
  716. break;
  717. default:
  718. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  719. return;
  720. }
  721. break;
  722. default:
  723. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  724. return;
  725. }
  726. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  727. }
  728. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  729. u32 crtc_id,
  730. int pll_id,
  731. u32 encoder_mode,
  732. u32 encoder_id,
  733. u32 clock,
  734. u32 ref_div,
  735. u32 fb_div,
  736. u32 frac_fb_div,
  737. u32 post_div,
  738. int bpc,
  739. bool ss_enabled,
  740. struct radeon_atom_ss *ss)
  741. {
  742. struct drm_device *dev = crtc->dev;
  743. struct radeon_device *rdev = dev->dev_private;
  744. u8 frev, crev;
  745. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  746. union set_pixel_clock args;
  747. memset(&args, 0, sizeof(args));
  748. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  749. &crev))
  750. return;
  751. switch (frev) {
  752. case 1:
  753. switch (crev) {
  754. case 1:
  755. if (clock == ATOM_DISABLE)
  756. return;
  757. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  758. args.v1.usRefDiv = cpu_to_le16(ref_div);
  759. args.v1.usFbDiv = cpu_to_le16(fb_div);
  760. args.v1.ucFracFbDiv = frac_fb_div;
  761. args.v1.ucPostDiv = post_div;
  762. args.v1.ucPpll = pll_id;
  763. args.v1.ucCRTC = crtc_id;
  764. args.v1.ucRefDivSrc = 1;
  765. break;
  766. case 2:
  767. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  768. args.v2.usRefDiv = cpu_to_le16(ref_div);
  769. args.v2.usFbDiv = cpu_to_le16(fb_div);
  770. args.v2.ucFracFbDiv = frac_fb_div;
  771. args.v2.ucPostDiv = post_div;
  772. args.v2.ucPpll = pll_id;
  773. args.v2.ucCRTC = crtc_id;
  774. args.v2.ucRefDivSrc = 1;
  775. break;
  776. case 3:
  777. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  778. args.v3.usRefDiv = cpu_to_le16(ref_div);
  779. args.v3.usFbDiv = cpu_to_le16(fb_div);
  780. args.v3.ucFracFbDiv = frac_fb_div;
  781. args.v3.ucPostDiv = post_div;
  782. args.v3.ucPpll = pll_id;
  783. if (crtc_id == ATOM_CRTC2)
  784. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  785. else
  786. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  787. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  788. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  789. args.v3.ucTransmitterId = encoder_id;
  790. args.v3.ucEncoderMode = encoder_mode;
  791. break;
  792. case 5:
  793. args.v5.ucCRTC = crtc_id;
  794. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  795. args.v5.ucRefDiv = ref_div;
  796. args.v5.usFbDiv = cpu_to_le16(fb_div);
  797. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  798. args.v5.ucPostDiv = post_div;
  799. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  800. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  801. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  802. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  803. switch (bpc) {
  804. case 8:
  805. default:
  806. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  807. break;
  808. case 10:
  809. /* yes this is correct, the atom define is wrong */
  810. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
  811. break;
  812. case 12:
  813. /* yes this is correct, the atom define is wrong */
  814. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  815. break;
  816. }
  817. }
  818. args.v5.ucTransmitterID = encoder_id;
  819. args.v5.ucEncoderMode = encoder_mode;
  820. args.v5.ucPpll = pll_id;
  821. break;
  822. case 6:
  823. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  824. args.v6.ucRefDiv = ref_div;
  825. args.v6.usFbDiv = cpu_to_le16(fb_div);
  826. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  827. args.v6.ucPostDiv = post_div;
  828. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  829. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  830. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  831. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  832. switch (bpc) {
  833. case 8:
  834. default:
  835. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  836. break;
  837. case 10:
  838. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
  839. break;
  840. case 12:
  841. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
  842. break;
  843. case 16:
  844. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  845. break;
  846. }
  847. }
  848. args.v6.ucTransmitterID = encoder_id;
  849. args.v6.ucEncoderMode = encoder_mode;
  850. args.v6.ucPpll = pll_id;
  851. break;
  852. default:
  853. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  854. return;
  855. }
  856. break;
  857. default:
  858. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  859. return;
  860. }
  861. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  862. }
  863. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  864. {
  865. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  866. struct drm_device *dev = crtc->dev;
  867. struct radeon_device *rdev = dev->dev_private;
  868. struct radeon_encoder *radeon_encoder =
  869. to_radeon_encoder(radeon_crtc->encoder);
  870. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  871. radeon_crtc->bpc = 8;
  872. radeon_crtc->ss_enabled = false;
  873. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  874. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  875. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  876. struct drm_connector *connector =
  877. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  878. struct radeon_connector *radeon_connector =
  879. to_radeon_connector(connector);
  880. struct radeon_connector_atom_dig *dig_connector =
  881. radeon_connector->con_priv;
  882. int dp_clock;
  883. /* Assign mode clock for hdmi deep color max clock limit check */
  884. radeon_connector->pixelclock_for_modeset = mode->clock;
  885. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  886. switch (encoder_mode) {
  887. case ATOM_ENCODER_MODE_DP_MST:
  888. case ATOM_ENCODER_MODE_DP:
  889. /* DP/eDP */
  890. dp_clock = dig_connector->dp_clock / 10;
  891. if (ASIC_IS_DCE4(rdev))
  892. radeon_crtc->ss_enabled =
  893. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  894. ASIC_INTERNAL_SS_ON_DP,
  895. dp_clock);
  896. else {
  897. if (dp_clock == 16200) {
  898. radeon_crtc->ss_enabled =
  899. radeon_atombios_get_ppll_ss_info(rdev,
  900. &radeon_crtc->ss,
  901. ATOM_DP_SS_ID2);
  902. if (!radeon_crtc->ss_enabled)
  903. radeon_crtc->ss_enabled =
  904. radeon_atombios_get_ppll_ss_info(rdev,
  905. &radeon_crtc->ss,
  906. ATOM_DP_SS_ID1);
  907. } else {
  908. radeon_crtc->ss_enabled =
  909. radeon_atombios_get_ppll_ss_info(rdev,
  910. &radeon_crtc->ss,
  911. ATOM_DP_SS_ID1);
  912. }
  913. /* disable spread spectrum on DCE3 DP */
  914. radeon_crtc->ss_enabled = false;
  915. }
  916. break;
  917. case ATOM_ENCODER_MODE_LVDS:
  918. if (ASIC_IS_DCE4(rdev))
  919. radeon_crtc->ss_enabled =
  920. radeon_atombios_get_asic_ss_info(rdev,
  921. &radeon_crtc->ss,
  922. dig->lcd_ss_id,
  923. mode->clock / 10);
  924. else
  925. radeon_crtc->ss_enabled =
  926. radeon_atombios_get_ppll_ss_info(rdev,
  927. &radeon_crtc->ss,
  928. dig->lcd_ss_id);
  929. break;
  930. case ATOM_ENCODER_MODE_DVI:
  931. if (ASIC_IS_DCE4(rdev))
  932. radeon_crtc->ss_enabled =
  933. radeon_atombios_get_asic_ss_info(rdev,
  934. &radeon_crtc->ss,
  935. ASIC_INTERNAL_SS_ON_TMDS,
  936. mode->clock / 10);
  937. break;
  938. case ATOM_ENCODER_MODE_HDMI:
  939. if (ASIC_IS_DCE4(rdev))
  940. radeon_crtc->ss_enabled =
  941. radeon_atombios_get_asic_ss_info(rdev,
  942. &radeon_crtc->ss,
  943. ASIC_INTERNAL_SS_ON_HDMI,
  944. mode->clock / 10);
  945. break;
  946. default:
  947. break;
  948. }
  949. }
  950. /* adjust pixel clock as needed */
  951. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  952. return true;
  953. }
  954. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  955. {
  956. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  957. struct drm_device *dev = crtc->dev;
  958. struct radeon_device *rdev = dev->dev_private;
  959. struct radeon_encoder *radeon_encoder =
  960. to_radeon_encoder(radeon_crtc->encoder);
  961. u32 pll_clock = mode->clock;
  962. u32 clock = mode->clock;
  963. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  964. struct radeon_pll *pll;
  965. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  966. /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
  967. if (ASIC_IS_DCE5(rdev) &&
  968. (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
  969. (radeon_crtc->bpc > 8))
  970. clock = radeon_crtc->adjusted_clock;
  971. switch (radeon_crtc->pll_id) {
  972. case ATOM_PPLL1:
  973. pll = &rdev->clock.p1pll;
  974. break;
  975. case ATOM_PPLL2:
  976. pll = &rdev->clock.p2pll;
  977. break;
  978. case ATOM_DCPLL:
  979. case ATOM_PPLL_INVALID:
  980. default:
  981. pll = &rdev->clock.dcpll;
  982. break;
  983. }
  984. /* update pll params */
  985. pll->flags = radeon_crtc->pll_flags;
  986. pll->reference_div = radeon_crtc->pll_reference_div;
  987. pll->post_div = radeon_crtc->pll_post_div;
  988. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  989. /* TV seems to prefer the legacy algo on some boards */
  990. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  991. &fb_div, &frac_fb_div, &ref_div, &post_div);
  992. else if (ASIC_IS_AVIVO(rdev))
  993. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  994. &fb_div, &frac_fb_div, &ref_div, &post_div);
  995. else
  996. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  997. &fb_div, &frac_fb_div, &ref_div, &post_div);
  998. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  999. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1000. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1001. encoder_mode, radeon_encoder->encoder_id, clock,
  1002. ref_div, fb_div, frac_fb_div, post_div,
  1003. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  1004. if (radeon_crtc->ss_enabled) {
  1005. /* calculate ss amount and step size */
  1006. if (ASIC_IS_DCE4(rdev)) {
  1007. u32 step_size;
  1008. u32 amount = (((fb_div * 10) + frac_fb_div) *
  1009. (u32)radeon_crtc->ss.percentage) /
  1010. (100 * (u32)radeon_crtc->ss.percentage_divider);
  1011. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  1012. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  1013. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  1014. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  1015. step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1016. (125 * 25 * pll->reference_freq / 100);
  1017. else
  1018. step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1019. (125 * 25 * pll->reference_freq / 100);
  1020. radeon_crtc->ss.step = step_size;
  1021. }
  1022. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  1023. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1024. }
  1025. }
  1026. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  1027. struct drm_framebuffer *fb,
  1028. int x, int y, int atomic)
  1029. {
  1030. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1031. struct drm_device *dev = crtc->dev;
  1032. struct radeon_device *rdev = dev->dev_private;
  1033. struct radeon_framebuffer *radeon_fb;
  1034. struct drm_framebuffer *target_fb;
  1035. struct drm_gem_object *obj;
  1036. struct radeon_bo *rbo;
  1037. uint64_t fb_location;
  1038. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1039. unsigned bankw, bankh, mtaspect, tile_split;
  1040. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1041. u32 tmp, viewport_w, viewport_h;
  1042. int r;
  1043. bool bypass_lut = false;
  1044. /* no fb bound */
  1045. if (!atomic && !crtc->primary->fb) {
  1046. DRM_DEBUG_KMS("No FB bound\n");
  1047. return 0;
  1048. }
  1049. if (atomic) {
  1050. radeon_fb = to_radeon_framebuffer(fb);
  1051. target_fb = fb;
  1052. }
  1053. else {
  1054. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1055. target_fb = crtc->primary->fb;
  1056. }
  1057. /* If atomic, assume fb object is pinned & idle & fenced and
  1058. * just update base pointers
  1059. */
  1060. obj = radeon_fb->obj;
  1061. rbo = gem_to_radeon_bo(obj);
  1062. r = radeon_bo_reserve(rbo, false);
  1063. if (unlikely(r != 0))
  1064. return r;
  1065. if (atomic)
  1066. fb_location = radeon_bo_gpu_offset(rbo);
  1067. else {
  1068. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1069. if (unlikely(r != 0)) {
  1070. radeon_bo_unreserve(rbo);
  1071. return -EINVAL;
  1072. }
  1073. }
  1074. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1075. radeon_bo_unreserve(rbo);
  1076. switch (target_fb->pixel_format) {
  1077. case DRM_FORMAT_C8:
  1078. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1079. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1080. break;
  1081. case DRM_FORMAT_XRGB4444:
  1082. case DRM_FORMAT_ARGB4444:
  1083. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1084. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1085. #ifdef __BIG_ENDIAN
  1086. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1087. #endif
  1088. break;
  1089. case DRM_FORMAT_XRGB1555:
  1090. case DRM_FORMAT_ARGB1555:
  1091. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1092. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1093. #ifdef __BIG_ENDIAN
  1094. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1095. #endif
  1096. break;
  1097. case DRM_FORMAT_BGRX5551:
  1098. case DRM_FORMAT_BGRA5551:
  1099. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1100. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1101. #ifdef __BIG_ENDIAN
  1102. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1103. #endif
  1104. break;
  1105. case DRM_FORMAT_RGB565:
  1106. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1107. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1108. #ifdef __BIG_ENDIAN
  1109. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1110. #endif
  1111. break;
  1112. case DRM_FORMAT_XRGB8888:
  1113. case DRM_FORMAT_ARGB8888:
  1114. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1115. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1116. #ifdef __BIG_ENDIAN
  1117. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1118. #endif
  1119. break;
  1120. case DRM_FORMAT_XRGB2101010:
  1121. case DRM_FORMAT_ARGB2101010:
  1122. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1123. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1124. #ifdef __BIG_ENDIAN
  1125. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1126. #endif
  1127. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1128. bypass_lut = true;
  1129. break;
  1130. case DRM_FORMAT_BGRX1010102:
  1131. case DRM_FORMAT_BGRA1010102:
  1132. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1133. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1134. #ifdef __BIG_ENDIAN
  1135. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1136. #endif
  1137. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1138. bypass_lut = true;
  1139. break;
  1140. default:
  1141. DRM_ERROR("Unsupported screen format %s\n",
  1142. drm_get_format_name(target_fb->pixel_format));
  1143. return -EINVAL;
  1144. }
  1145. if (tiling_flags & RADEON_TILING_MACRO) {
  1146. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1147. /* Set NUM_BANKS. */
  1148. if (rdev->family >= CHIP_TAHITI) {
  1149. unsigned index, num_banks;
  1150. if (rdev->family >= CHIP_BONAIRE) {
  1151. unsigned tileb, tile_split_bytes;
  1152. /* Calculate the macrotile mode index. */
  1153. tile_split_bytes = 64 << tile_split;
  1154. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1155. tileb = min(tile_split_bytes, tileb);
  1156. for (index = 0; tileb > 64; index++)
  1157. tileb >>= 1;
  1158. if (index >= 16) {
  1159. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1160. target_fb->bits_per_pixel, tile_split);
  1161. return -EINVAL;
  1162. }
  1163. num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
  1164. } else {
  1165. switch (target_fb->bits_per_pixel) {
  1166. case 8:
  1167. index = 10;
  1168. break;
  1169. case 16:
  1170. index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
  1171. break;
  1172. default:
  1173. case 32:
  1174. index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
  1175. break;
  1176. }
  1177. num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
  1178. }
  1179. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1180. } else {
  1181. /* NI and older. */
  1182. if (rdev->family >= CHIP_CAYMAN)
  1183. tmp = rdev->config.cayman.tile_config;
  1184. else
  1185. tmp = rdev->config.evergreen.tile_config;
  1186. switch ((tmp & 0xf0) >> 4) {
  1187. case 0: /* 4 banks */
  1188. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1189. break;
  1190. case 1: /* 8 banks */
  1191. default:
  1192. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1193. break;
  1194. case 2: /* 16 banks */
  1195. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1196. break;
  1197. }
  1198. }
  1199. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1200. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1201. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1202. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1203. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1204. if (rdev->family >= CHIP_BONAIRE) {
  1205. /* XXX need to know more about the surface tiling mode */
  1206. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1207. }
  1208. } else if (tiling_flags & RADEON_TILING_MICRO)
  1209. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1210. if (rdev->family >= CHIP_BONAIRE) {
  1211. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1212. * It should be the same for the other modes too, but not all
  1213. * modes set the pipe config field. */
  1214. u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
  1215. fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
  1216. } else if ((rdev->family == CHIP_TAHITI) ||
  1217. (rdev->family == CHIP_PITCAIRN))
  1218. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1219. else if ((rdev->family == CHIP_VERDE) ||
  1220. (rdev->family == CHIP_OLAND) ||
  1221. (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
  1222. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1223. switch (radeon_crtc->crtc_id) {
  1224. case 0:
  1225. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1226. break;
  1227. case 1:
  1228. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1229. break;
  1230. case 2:
  1231. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1232. break;
  1233. case 3:
  1234. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1235. break;
  1236. case 4:
  1237. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1238. break;
  1239. case 5:
  1240. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1241. break;
  1242. default:
  1243. break;
  1244. }
  1245. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1246. upper_32_bits(fb_location));
  1247. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1248. upper_32_bits(fb_location));
  1249. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1250. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1251. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1252. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1253. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1254. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1255. /*
  1256. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1257. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1258. * retain the full precision throughout the pipeline.
  1259. */
  1260. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
  1261. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1262. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1263. if (bypass_lut)
  1264. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1265. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1266. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1267. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1268. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1269. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1270. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1271. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1272. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1273. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1274. if (rdev->family >= CHIP_BONAIRE)
  1275. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1276. target_fb->height);
  1277. else
  1278. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1279. target_fb->height);
  1280. x &= ~3;
  1281. y &= ~1;
  1282. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1283. (x << 16) | y);
  1284. viewport_w = crtc->mode.hdisplay;
  1285. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1286. if ((rdev->family >= CHIP_BONAIRE) &&
  1287. (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
  1288. viewport_h *= 2;
  1289. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1290. (viewport_w << 16) | viewport_h);
  1291. /* pageflip setup */
  1292. /* make sure flip is at vb rather than hb */
  1293. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1294. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1295. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1296. /* set pageflip to happen only at start of vblank interval (front porch) */
  1297. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1298. if (!atomic && fb && fb != crtc->primary->fb) {
  1299. radeon_fb = to_radeon_framebuffer(fb);
  1300. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1301. r = radeon_bo_reserve(rbo, false);
  1302. if (unlikely(r != 0))
  1303. return r;
  1304. radeon_bo_unpin(rbo);
  1305. radeon_bo_unreserve(rbo);
  1306. }
  1307. /* Bytes per pixel may have changed */
  1308. radeon_bandwidth_update(rdev);
  1309. return 0;
  1310. }
  1311. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1312. struct drm_framebuffer *fb,
  1313. int x, int y, int atomic)
  1314. {
  1315. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1316. struct drm_device *dev = crtc->dev;
  1317. struct radeon_device *rdev = dev->dev_private;
  1318. struct radeon_framebuffer *radeon_fb;
  1319. struct drm_gem_object *obj;
  1320. struct radeon_bo *rbo;
  1321. struct drm_framebuffer *target_fb;
  1322. uint64_t fb_location;
  1323. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1324. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1325. u32 tmp, viewport_w, viewport_h;
  1326. int r;
  1327. bool bypass_lut = false;
  1328. /* no fb bound */
  1329. if (!atomic && !crtc->primary->fb) {
  1330. DRM_DEBUG_KMS("No FB bound\n");
  1331. return 0;
  1332. }
  1333. if (atomic) {
  1334. radeon_fb = to_radeon_framebuffer(fb);
  1335. target_fb = fb;
  1336. }
  1337. else {
  1338. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1339. target_fb = crtc->primary->fb;
  1340. }
  1341. obj = radeon_fb->obj;
  1342. rbo = gem_to_radeon_bo(obj);
  1343. r = radeon_bo_reserve(rbo, false);
  1344. if (unlikely(r != 0))
  1345. return r;
  1346. /* If atomic, assume fb object is pinned & idle & fenced and
  1347. * just update base pointers
  1348. */
  1349. if (atomic)
  1350. fb_location = radeon_bo_gpu_offset(rbo);
  1351. else {
  1352. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1353. if (unlikely(r != 0)) {
  1354. radeon_bo_unreserve(rbo);
  1355. return -EINVAL;
  1356. }
  1357. }
  1358. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1359. radeon_bo_unreserve(rbo);
  1360. switch (target_fb->pixel_format) {
  1361. case DRM_FORMAT_C8:
  1362. fb_format =
  1363. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1364. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1365. break;
  1366. case DRM_FORMAT_XRGB4444:
  1367. case DRM_FORMAT_ARGB4444:
  1368. fb_format =
  1369. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1370. AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
  1371. #ifdef __BIG_ENDIAN
  1372. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1373. #endif
  1374. break;
  1375. case DRM_FORMAT_XRGB1555:
  1376. fb_format =
  1377. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1378. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1379. #ifdef __BIG_ENDIAN
  1380. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1381. #endif
  1382. break;
  1383. case DRM_FORMAT_RGB565:
  1384. fb_format =
  1385. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1386. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1387. #ifdef __BIG_ENDIAN
  1388. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1389. #endif
  1390. break;
  1391. case DRM_FORMAT_XRGB8888:
  1392. case DRM_FORMAT_ARGB8888:
  1393. fb_format =
  1394. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1395. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1396. #ifdef __BIG_ENDIAN
  1397. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1398. #endif
  1399. break;
  1400. case DRM_FORMAT_XRGB2101010:
  1401. case DRM_FORMAT_ARGB2101010:
  1402. fb_format =
  1403. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1404. AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
  1405. #ifdef __BIG_ENDIAN
  1406. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1407. #endif
  1408. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1409. bypass_lut = true;
  1410. break;
  1411. default:
  1412. DRM_ERROR("Unsupported screen format %s\n",
  1413. drm_get_format_name(target_fb->pixel_format));
  1414. return -EINVAL;
  1415. }
  1416. if (rdev->family >= CHIP_R600) {
  1417. if (tiling_flags & RADEON_TILING_MACRO)
  1418. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1419. else if (tiling_flags & RADEON_TILING_MICRO)
  1420. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1421. } else {
  1422. if (tiling_flags & RADEON_TILING_MACRO)
  1423. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1424. if (tiling_flags & RADEON_TILING_MICRO)
  1425. fb_format |= AVIVO_D1GRPH_TILED;
  1426. }
  1427. if (radeon_crtc->crtc_id == 0)
  1428. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1429. else
  1430. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1431. if (rdev->family >= CHIP_RV770) {
  1432. if (radeon_crtc->crtc_id) {
  1433. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1434. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1435. } else {
  1436. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1437. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1438. }
  1439. }
  1440. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1441. (u32) fb_location);
  1442. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1443. radeon_crtc->crtc_offset, (u32) fb_location);
  1444. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1445. if (rdev->family >= CHIP_R600)
  1446. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1447. /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
  1448. WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
  1449. (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
  1450. if (bypass_lut)
  1451. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1452. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1453. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1454. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1455. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1456. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1457. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1458. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1459. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1460. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1461. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1462. target_fb->height);
  1463. x &= ~3;
  1464. y &= ~1;
  1465. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1466. (x << 16) | y);
  1467. viewport_w = crtc->mode.hdisplay;
  1468. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1469. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1470. (viewport_w << 16) | viewport_h);
  1471. /* pageflip setup */
  1472. /* make sure flip is at vb rather than hb */
  1473. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1474. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1475. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1476. /* set pageflip to happen only at start of vblank interval (front porch) */
  1477. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1478. if (!atomic && fb && fb != crtc->primary->fb) {
  1479. radeon_fb = to_radeon_framebuffer(fb);
  1480. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1481. r = radeon_bo_reserve(rbo, false);
  1482. if (unlikely(r != 0))
  1483. return r;
  1484. radeon_bo_unpin(rbo);
  1485. radeon_bo_unreserve(rbo);
  1486. }
  1487. /* Bytes per pixel may have changed */
  1488. radeon_bandwidth_update(rdev);
  1489. return 0;
  1490. }
  1491. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1492. struct drm_framebuffer *old_fb)
  1493. {
  1494. struct drm_device *dev = crtc->dev;
  1495. struct radeon_device *rdev = dev->dev_private;
  1496. if (ASIC_IS_DCE4(rdev))
  1497. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1498. else if (ASIC_IS_AVIVO(rdev))
  1499. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1500. else
  1501. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1502. }
  1503. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1504. struct drm_framebuffer *fb,
  1505. int x, int y, enum mode_set_atomic state)
  1506. {
  1507. struct drm_device *dev = crtc->dev;
  1508. struct radeon_device *rdev = dev->dev_private;
  1509. if (ASIC_IS_DCE4(rdev))
  1510. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1511. else if (ASIC_IS_AVIVO(rdev))
  1512. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1513. else
  1514. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1515. }
  1516. /* properly set additional regs when using atombios */
  1517. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1518. {
  1519. struct drm_device *dev = crtc->dev;
  1520. struct radeon_device *rdev = dev->dev_private;
  1521. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1522. u32 disp_merge_cntl;
  1523. switch (radeon_crtc->crtc_id) {
  1524. case 0:
  1525. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1526. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1527. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1528. break;
  1529. case 1:
  1530. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1531. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1532. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1533. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1534. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1535. break;
  1536. }
  1537. }
  1538. /**
  1539. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1540. *
  1541. * @crtc: drm crtc
  1542. *
  1543. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1544. */
  1545. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1546. {
  1547. struct drm_device *dev = crtc->dev;
  1548. struct drm_crtc *test_crtc;
  1549. struct radeon_crtc *test_radeon_crtc;
  1550. u32 pll_in_use = 0;
  1551. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1552. if (crtc == test_crtc)
  1553. continue;
  1554. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1555. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1556. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1557. }
  1558. return pll_in_use;
  1559. }
  1560. /**
  1561. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1562. *
  1563. * @crtc: drm crtc
  1564. *
  1565. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1566. * also in DP mode. For DP, a single PPLL can be used for all DP
  1567. * crtcs/encoders.
  1568. */
  1569. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1570. {
  1571. struct drm_device *dev = crtc->dev;
  1572. struct drm_crtc *test_crtc;
  1573. struct radeon_crtc *test_radeon_crtc;
  1574. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1575. if (crtc == test_crtc)
  1576. continue;
  1577. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1578. if (test_radeon_crtc->encoder &&
  1579. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1580. /* for DP use the same PLL for all */
  1581. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1582. return test_radeon_crtc->pll_id;
  1583. }
  1584. }
  1585. return ATOM_PPLL_INVALID;
  1586. }
  1587. /**
  1588. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1589. *
  1590. * @crtc: drm crtc
  1591. * @encoder: drm encoder
  1592. *
  1593. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1594. * be shared (i.e., same clock).
  1595. */
  1596. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1597. {
  1598. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1599. struct drm_device *dev = crtc->dev;
  1600. struct drm_crtc *test_crtc;
  1601. struct radeon_crtc *test_radeon_crtc;
  1602. u32 adjusted_clock, test_adjusted_clock;
  1603. adjusted_clock = radeon_crtc->adjusted_clock;
  1604. if (adjusted_clock == 0)
  1605. return ATOM_PPLL_INVALID;
  1606. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1607. if (crtc == test_crtc)
  1608. continue;
  1609. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1610. if (test_radeon_crtc->encoder &&
  1611. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1612. /* check if we are already driving this connector with another crtc */
  1613. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1614. /* if we are, return that pll */
  1615. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1616. return test_radeon_crtc->pll_id;
  1617. }
  1618. /* for non-DP check the clock */
  1619. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1620. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1621. (adjusted_clock == test_adjusted_clock) &&
  1622. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1623. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1624. return test_radeon_crtc->pll_id;
  1625. }
  1626. }
  1627. return ATOM_PPLL_INVALID;
  1628. }
  1629. /**
  1630. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1631. *
  1632. * @crtc: drm crtc
  1633. *
  1634. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1635. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1636. * monitors a dedicated PPLL must be used. If a particular board has
  1637. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1638. * as there is no need to program the PLL itself. If we are not able to
  1639. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1640. * avoid messing up an existing monitor.
  1641. *
  1642. * Asic specific PLL information
  1643. *
  1644. * DCE 8.x
  1645. * KB/KV
  1646. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1647. * CI
  1648. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1649. *
  1650. * DCE 6.1
  1651. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1652. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1653. *
  1654. * DCE 6.0
  1655. * - PPLL0 is available to all UNIPHY (DP only)
  1656. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1657. *
  1658. * DCE 5.0
  1659. * - DCPLL is available to all UNIPHY (DP only)
  1660. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1661. *
  1662. * DCE 3.0/4.0/4.1
  1663. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1664. *
  1665. */
  1666. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1667. {
  1668. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1669. struct drm_device *dev = crtc->dev;
  1670. struct radeon_device *rdev = dev->dev_private;
  1671. struct radeon_encoder *radeon_encoder =
  1672. to_radeon_encoder(radeon_crtc->encoder);
  1673. u32 pll_in_use;
  1674. int pll;
  1675. if (ASIC_IS_DCE8(rdev)) {
  1676. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1677. if (rdev->clock.dp_extclk)
  1678. /* skip PPLL programming if using ext clock */
  1679. return ATOM_PPLL_INVALID;
  1680. else {
  1681. /* use the same PPLL for all DP monitors */
  1682. pll = radeon_get_shared_dp_ppll(crtc);
  1683. if (pll != ATOM_PPLL_INVALID)
  1684. return pll;
  1685. }
  1686. } else {
  1687. /* use the same PPLL for all monitors with the same clock */
  1688. pll = radeon_get_shared_nondp_ppll(crtc);
  1689. if (pll != ATOM_PPLL_INVALID)
  1690. return pll;
  1691. }
  1692. /* otherwise, pick one of the plls */
  1693. if ((rdev->family == CHIP_KABINI) ||
  1694. (rdev->family == CHIP_MULLINS)) {
  1695. /* KB/ML has PPLL1 and PPLL2 */
  1696. pll_in_use = radeon_get_pll_use_mask(crtc);
  1697. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1698. return ATOM_PPLL2;
  1699. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1700. return ATOM_PPLL1;
  1701. DRM_ERROR("unable to allocate a PPLL\n");
  1702. return ATOM_PPLL_INVALID;
  1703. } else {
  1704. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  1705. pll_in_use = radeon_get_pll_use_mask(crtc);
  1706. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1707. return ATOM_PPLL2;
  1708. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1709. return ATOM_PPLL1;
  1710. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1711. return ATOM_PPLL0;
  1712. DRM_ERROR("unable to allocate a PPLL\n");
  1713. return ATOM_PPLL_INVALID;
  1714. }
  1715. } else if (ASIC_IS_DCE61(rdev)) {
  1716. struct radeon_encoder_atom_dig *dig =
  1717. radeon_encoder->enc_priv;
  1718. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1719. (dig->linkb == false))
  1720. /* UNIPHY A uses PPLL2 */
  1721. return ATOM_PPLL2;
  1722. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1723. /* UNIPHY B/C/D/E/F */
  1724. if (rdev->clock.dp_extclk)
  1725. /* skip PPLL programming if using ext clock */
  1726. return ATOM_PPLL_INVALID;
  1727. else {
  1728. /* use the same PPLL for all DP monitors */
  1729. pll = radeon_get_shared_dp_ppll(crtc);
  1730. if (pll != ATOM_PPLL_INVALID)
  1731. return pll;
  1732. }
  1733. } else {
  1734. /* use the same PPLL for all monitors with the same clock */
  1735. pll = radeon_get_shared_nondp_ppll(crtc);
  1736. if (pll != ATOM_PPLL_INVALID)
  1737. return pll;
  1738. }
  1739. /* UNIPHY B/C/D/E/F */
  1740. pll_in_use = radeon_get_pll_use_mask(crtc);
  1741. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1742. return ATOM_PPLL0;
  1743. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1744. return ATOM_PPLL1;
  1745. DRM_ERROR("unable to allocate a PPLL\n");
  1746. return ATOM_PPLL_INVALID;
  1747. } else if (ASIC_IS_DCE41(rdev)) {
  1748. /* Don't share PLLs on DCE4.1 chips */
  1749. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1750. if (rdev->clock.dp_extclk)
  1751. /* skip PPLL programming if using ext clock */
  1752. return ATOM_PPLL_INVALID;
  1753. }
  1754. pll_in_use = radeon_get_pll_use_mask(crtc);
  1755. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1756. return ATOM_PPLL1;
  1757. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1758. return ATOM_PPLL2;
  1759. DRM_ERROR("unable to allocate a PPLL\n");
  1760. return ATOM_PPLL_INVALID;
  1761. } else if (ASIC_IS_DCE4(rdev)) {
  1762. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1763. * depending on the asic:
  1764. * DCE4: PPLL or ext clock
  1765. * DCE5: PPLL, DCPLL, or ext clock
  1766. * DCE6: PPLL, PPLL0, or ext clock
  1767. *
  1768. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1769. * PPLL/DCPLL programming and only program the DP DTO for the
  1770. * crtc virtual pixel clock.
  1771. */
  1772. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1773. if (rdev->clock.dp_extclk)
  1774. /* skip PPLL programming if using ext clock */
  1775. return ATOM_PPLL_INVALID;
  1776. else if (ASIC_IS_DCE6(rdev))
  1777. /* use PPLL0 for all DP */
  1778. return ATOM_PPLL0;
  1779. else if (ASIC_IS_DCE5(rdev))
  1780. /* use DCPLL for all DP */
  1781. return ATOM_DCPLL;
  1782. else {
  1783. /* use the same PPLL for all DP monitors */
  1784. pll = radeon_get_shared_dp_ppll(crtc);
  1785. if (pll != ATOM_PPLL_INVALID)
  1786. return pll;
  1787. }
  1788. } else {
  1789. /* use the same PPLL for all monitors with the same clock */
  1790. pll = radeon_get_shared_nondp_ppll(crtc);
  1791. if (pll != ATOM_PPLL_INVALID)
  1792. return pll;
  1793. }
  1794. /* all other cases */
  1795. pll_in_use = radeon_get_pll_use_mask(crtc);
  1796. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1797. return ATOM_PPLL1;
  1798. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1799. return ATOM_PPLL2;
  1800. DRM_ERROR("unable to allocate a PPLL\n");
  1801. return ATOM_PPLL_INVALID;
  1802. } else {
  1803. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1804. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1805. * the matching btw pll and crtc is done through
  1806. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1807. * pll (1 or 2) to select which register to write. ie if using
  1808. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1809. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1810. * choose which value to write. Which is reverse order from
  1811. * register logic. So only case that works is when pllid is
  1812. * same as crtcid or when both pll and crtc are enabled and
  1813. * both use same clock.
  1814. *
  1815. * So just return crtc id as if crtc and pll were hard linked
  1816. * together even if they aren't
  1817. */
  1818. return radeon_crtc->crtc_id;
  1819. }
  1820. }
  1821. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1822. {
  1823. /* always set DCPLL */
  1824. if (ASIC_IS_DCE6(rdev))
  1825. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1826. else if (ASIC_IS_DCE4(rdev)) {
  1827. struct radeon_atom_ss ss;
  1828. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1829. ASIC_INTERNAL_SS_ON_DCPLL,
  1830. rdev->clock.default_dispclk);
  1831. if (ss_enabled)
  1832. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1833. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1834. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1835. if (ss_enabled)
  1836. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1837. }
  1838. }
  1839. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1840. struct drm_display_mode *mode,
  1841. struct drm_display_mode *adjusted_mode,
  1842. int x, int y, struct drm_framebuffer *old_fb)
  1843. {
  1844. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1845. struct drm_device *dev = crtc->dev;
  1846. struct radeon_device *rdev = dev->dev_private;
  1847. struct radeon_encoder *radeon_encoder =
  1848. to_radeon_encoder(radeon_crtc->encoder);
  1849. bool is_tvcv = false;
  1850. if (radeon_encoder->active_device &
  1851. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1852. is_tvcv = true;
  1853. if (!radeon_crtc->adjusted_clock)
  1854. return -EINVAL;
  1855. atombios_crtc_set_pll(crtc, adjusted_mode);
  1856. if (ASIC_IS_DCE4(rdev))
  1857. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1858. else if (ASIC_IS_AVIVO(rdev)) {
  1859. if (is_tvcv)
  1860. atombios_crtc_set_timing(crtc, adjusted_mode);
  1861. else
  1862. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1863. } else {
  1864. atombios_crtc_set_timing(crtc, adjusted_mode);
  1865. if (radeon_crtc->crtc_id == 0)
  1866. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1867. radeon_legacy_atom_fixup(crtc);
  1868. }
  1869. atombios_crtc_set_base(crtc, x, y, old_fb);
  1870. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1871. atombios_scaler_setup(crtc);
  1872. /* update the hw version fpr dpm */
  1873. radeon_crtc->hw_mode = *adjusted_mode;
  1874. return 0;
  1875. }
  1876. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1877. const struct drm_display_mode *mode,
  1878. struct drm_display_mode *adjusted_mode)
  1879. {
  1880. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1881. struct drm_device *dev = crtc->dev;
  1882. struct drm_encoder *encoder;
  1883. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1884. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1885. if (encoder->crtc == crtc) {
  1886. radeon_crtc->encoder = encoder;
  1887. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1888. break;
  1889. }
  1890. }
  1891. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1892. radeon_crtc->encoder = NULL;
  1893. radeon_crtc->connector = NULL;
  1894. return false;
  1895. }
  1896. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1897. return false;
  1898. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1899. return false;
  1900. /* pick pll */
  1901. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1902. /* if we can't get a PPLL for a non-DP encoder, fail */
  1903. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1904. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1905. return false;
  1906. return true;
  1907. }
  1908. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1909. {
  1910. struct drm_device *dev = crtc->dev;
  1911. struct radeon_device *rdev = dev->dev_private;
  1912. /* disable crtc pair power gating before programming */
  1913. if (ASIC_IS_DCE6(rdev))
  1914. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1915. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1916. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1917. }
  1918. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1919. {
  1920. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1921. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1922. }
  1923. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1924. {
  1925. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1926. struct drm_device *dev = crtc->dev;
  1927. struct radeon_device *rdev = dev->dev_private;
  1928. struct radeon_atom_ss ss;
  1929. int i;
  1930. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1931. if (crtc->primary->fb) {
  1932. int r;
  1933. struct radeon_framebuffer *radeon_fb;
  1934. struct radeon_bo *rbo;
  1935. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1936. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1937. r = radeon_bo_reserve(rbo, false);
  1938. if (unlikely(r))
  1939. DRM_ERROR("failed to reserve rbo before unpin\n");
  1940. else {
  1941. radeon_bo_unpin(rbo);
  1942. radeon_bo_unreserve(rbo);
  1943. }
  1944. }
  1945. /* disable the GRPH */
  1946. if (ASIC_IS_DCE4(rdev))
  1947. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1948. else if (ASIC_IS_AVIVO(rdev))
  1949. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1950. if (ASIC_IS_DCE6(rdev))
  1951. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1952. for (i = 0; i < rdev->num_crtc; i++) {
  1953. if (rdev->mode_info.crtcs[i] &&
  1954. rdev->mode_info.crtcs[i]->enabled &&
  1955. i != radeon_crtc->crtc_id &&
  1956. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1957. /* one other crtc is using this pll don't turn
  1958. * off the pll
  1959. */
  1960. goto done;
  1961. }
  1962. }
  1963. switch (radeon_crtc->pll_id) {
  1964. case ATOM_PPLL1:
  1965. case ATOM_PPLL2:
  1966. /* disable the ppll */
  1967. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1968. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1969. break;
  1970. case ATOM_PPLL0:
  1971. /* disable the ppll */
  1972. if ((rdev->family == CHIP_ARUBA) ||
  1973. (rdev->family == CHIP_KAVERI) ||
  1974. (rdev->family == CHIP_BONAIRE) ||
  1975. (rdev->family == CHIP_HAWAII))
  1976. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1977. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. done:
  1983. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1984. radeon_crtc->adjusted_clock = 0;
  1985. radeon_crtc->encoder = NULL;
  1986. radeon_crtc->connector = NULL;
  1987. }
  1988. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1989. .dpms = atombios_crtc_dpms,
  1990. .mode_fixup = atombios_crtc_mode_fixup,
  1991. .mode_set = atombios_crtc_mode_set,
  1992. .mode_set_base = atombios_crtc_set_base,
  1993. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1994. .prepare = atombios_crtc_prepare,
  1995. .commit = atombios_crtc_commit,
  1996. .load_lut = radeon_crtc_load_lut,
  1997. .disable = atombios_crtc_disable,
  1998. };
  1999. void radeon_atombios_init_crtc(struct drm_device *dev,
  2000. struct radeon_crtc *radeon_crtc)
  2001. {
  2002. struct radeon_device *rdev = dev->dev_private;
  2003. if (ASIC_IS_DCE4(rdev)) {
  2004. switch (radeon_crtc->crtc_id) {
  2005. case 0:
  2006. default:
  2007. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  2008. break;
  2009. case 1:
  2010. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  2011. break;
  2012. case 2:
  2013. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  2014. break;
  2015. case 3:
  2016. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  2017. break;
  2018. case 4:
  2019. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  2020. break;
  2021. case 5:
  2022. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  2023. break;
  2024. }
  2025. } else {
  2026. if (radeon_crtc->crtc_id == 1)
  2027. radeon_crtc->crtc_offset =
  2028. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  2029. else
  2030. radeon_crtc->crtc_offset = 0;
  2031. }
  2032. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2033. radeon_crtc->adjusted_clock = 0;
  2034. radeon_crtc->encoder = NULL;
  2035. radeon_crtc->connector = NULL;
  2036. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  2037. }