ci_dpm.c 157 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_ucode.h"
  28. #include "cikd.h"
  29. #include "r600_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define SMC_RAM_END 0x40000
  38. #define VOLTAGE_SCALE 4
  39. #define VOLTAGE_VID_OFFSET_SCALE1 625
  40. #define VOLTAGE_VID_OFFSET_SCALE2 100
  41. static const struct ci_pt_defaults defaults_hawaii_xt =
  42. {
  43. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  44. { 0x84, 0x0, 0x0, 0x7F, 0x0, 0x0, 0x5A, 0x60, 0x51, 0x8E, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  45. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  46. };
  47. static const struct ci_pt_defaults defaults_hawaii_pro =
  48. {
  49. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  50. { 0x93, 0x0, 0x0, 0x97, 0x0, 0x0, 0x6B, 0x60, 0x51, 0x95, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  51. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  52. };
  53. static const struct ci_pt_defaults defaults_bonaire_xt =
  54. {
  55. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  56. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  57. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  58. };
  59. static const struct ci_pt_defaults defaults_bonaire_pro =
  60. {
  61. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  62. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  63. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  64. };
  65. static const struct ci_pt_defaults defaults_saturn_xt =
  66. {
  67. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  68. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  69. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  70. };
  71. static const struct ci_pt_defaults defaults_saturn_pro =
  72. {
  73. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  74. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  75. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  76. };
  77. static const struct ci_pt_config_reg didt_config_ci[] =
  78. {
  79. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0xFFFFFFFF }
  152. };
  153. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  154. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  155. u32 arb_freq_src, u32 arb_freq_dest);
  156. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  157. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  158. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  159. u32 max_voltage_steps,
  160. struct atom_voltage_table *voltage_table);
  161. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  162. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  163. extern int ci_mc_load_microcode(struct radeon_device *rdev);
  164. extern void cik_update_cg(struct radeon_device *rdev,
  165. u32 block, bool enable);
  166. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  167. struct atom_voltage_table_entry *voltage_table,
  168. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  169. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  170. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  171. u32 target_tdp);
  172. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  173. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  174. {
  175. struct ci_power_info *pi = rdev->pm.dpm.priv;
  176. return pi;
  177. }
  178. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  179. {
  180. struct ci_ps *ps = rps->ps_priv;
  181. return ps;
  182. }
  183. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  184. {
  185. struct ci_power_info *pi = ci_get_pi(rdev);
  186. switch (rdev->pdev->device) {
  187. case 0x6649:
  188. case 0x6650:
  189. case 0x6651:
  190. case 0x6658:
  191. case 0x665C:
  192. case 0x665D:
  193. default:
  194. pi->powertune_defaults = &defaults_bonaire_xt;
  195. break;
  196. case 0x6640:
  197. case 0x6641:
  198. case 0x6646:
  199. case 0x6647:
  200. pi->powertune_defaults = &defaults_saturn_xt;
  201. break;
  202. case 0x67B8:
  203. case 0x67B0:
  204. pi->powertune_defaults = &defaults_hawaii_xt;
  205. break;
  206. case 0x67BA:
  207. case 0x67B1:
  208. pi->powertune_defaults = &defaults_hawaii_pro;
  209. break;
  210. case 0x67A0:
  211. case 0x67A1:
  212. case 0x67A2:
  213. case 0x67A8:
  214. case 0x67A9:
  215. case 0x67AA:
  216. case 0x67B9:
  217. case 0x67BE:
  218. pi->powertune_defaults = &defaults_bonaire_xt;
  219. break;
  220. }
  221. pi->dte_tj_offset = 0;
  222. pi->caps_power_containment = true;
  223. pi->caps_cac = false;
  224. pi->caps_sq_ramping = false;
  225. pi->caps_db_ramping = false;
  226. pi->caps_td_ramping = false;
  227. pi->caps_tcp_ramping = false;
  228. if (pi->caps_power_containment) {
  229. pi->caps_cac = true;
  230. pi->enable_bapm_feature = true;
  231. pi->enable_tdc_limit_feature = true;
  232. pi->enable_pkg_pwr_tracking_feature = true;
  233. }
  234. }
  235. static u8 ci_convert_to_vid(u16 vddc)
  236. {
  237. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  238. }
  239. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  240. {
  241. struct ci_power_info *pi = ci_get_pi(rdev);
  242. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  243. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  244. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  245. u32 i;
  246. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  247. return -EINVAL;
  248. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  249. return -EINVAL;
  250. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  251. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  252. return -EINVAL;
  253. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  254. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  255. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  256. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  257. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  258. } else {
  259. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  260. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  261. }
  262. }
  263. return 0;
  264. }
  265. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  266. {
  267. struct ci_power_info *pi = ci_get_pi(rdev);
  268. u8 *vid = pi->smc_powertune_table.VddCVid;
  269. u32 i;
  270. if (pi->vddc_voltage_table.count > 8)
  271. return -EINVAL;
  272. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  273. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  274. return 0;
  275. }
  276. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  277. {
  278. struct ci_power_info *pi = ci_get_pi(rdev);
  279. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  280. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  281. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  282. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  283. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  284. return 0;
  285. }
  286. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  287. {
  288. struct ci_power_info *pi = ci_get_pi(rdev);
  289. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  290. u16 tdc_limit;
  291. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  292. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  293. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  294. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  295. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  296. return 0;
  297. }
  298. static int ci_populate_dw8(struct radeon_device *rdev)
  299. {
  300. struct ci_power_info *pi = ci_get_pi(rdev);
  301. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  302. int ret;
  303. ret = ci_read_smc_sram_dword(rdev,
  304. SMU7_FIRMWARE_HEADER_LOCATION +
  305. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  306. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  307. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  308. pi->sram_end);
  309. if (ret)
  310. return -EINVAL;
  311. else
  312. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  313. return 0;
  314. }
  315. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  316. {
  317. struct ci_power_info *pi = ci_get_pi(rdev);
  318. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  319. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  320. int i, min, max;
  321. min = max = hi_vid[0];
  322. for (i = 0; i < 8; i++) {
  323. if (0 != hi_vid[i]) {
  324. if (min > hi_vid[i])
  325. min = hi_vid[i];
  326. if (max < hi_vid[i])
  327. max = hi_vid[i];
  328. }
  329. if (0 != lo_vid[i]) {
  330. if (min > lo_vid[i])
  331. min = lo_vid[i];
  332. if (max < lo_vid[i])
  333. max = lo_vid[i];
  334. }
  335. }
  336. if ((min == 0) || (max == 0))
  337. return -EINVAL;
  338. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  339. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  340. return 0;
  341. }
  342. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  343. {
  344. struct ci_power_info *pi = ci_get_pi(rdev);
  345. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  346. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  347. struct radeon_cac_tdp_table *cac_tdp_table =
  348. rdev->pm.dpm.dyn_state.cac_tdp_table;
  349. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  350. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  351. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  352. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  353. return 0;
  354. }
  355. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  356. {
  357. struct ci_power_info *pi = ci_get_pi(rdev);
  358. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  359. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  360. struct radeon_cac_tdp_table *cac_tdp_table =
  361. rdev->pm.dpm.dyn_state.cac_tdp_table;
  362. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  363. int i, j, k;
  364. const u16 *def1;
  365. const u16 *def2;
  366. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  367. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  368. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  369. dpm_table->GpuTjMax =
  370. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  371. dpm_table->GpuTjHyst = 8;
  372. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  373. if (ppm) {
  374. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  375. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  376. } else {
  377. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  378. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  379. }
  380. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  381. def1 = pt_defaults->bapmti_r;
  382. def2 = pt_defaults->bapmti_rc;
  383. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  384. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  385. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  386. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  387. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  388. def1++;
  389. def2++;
  390. }
  391. }
  392. }
  393. return 0;
  394. }
  395. static int ci_populate_pm_base(struct radeon_device *rdev)
  396. {
  397. struct ci_power_info *pi = ci_get_pi(rdev);
  398. u32 pm_fuse_table_offset;
  399. int ret;
  400. if (pi->caps_power_containment) {
  401. ret = ci_read_smc_sram_dword(rdev,
  402. SMU7_FIRMWARE_HEADER_LOCATION +
  403. offsetof(SMU7_Firmware_Header, PmFuseTable),
  404. &pm_fuse_table_offset, pi->sram_end);
  405. if (ret)
  406. return ret;
  407. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  408. if (ret)
  409. return ret;
  410. ret = ci_populate_vddc_vid(rdev);
  411. if (ret)
  412. return ret;
  413. ret = ci_populate_svi_load_line(rdev);
  414. if (ret)
  415. return ret;
  416. ret = ci_populate_tdc_limit(rdev);
  417. if (ret)
  418. return ret;
  419. ret = ci_populate_dw8(rdev);
  420. if (ret)
  421. return ret;
  422. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  423. if (ret)
  424. return ret;
  425. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  426. if (ret)
  427. return ret;
  428. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  429. (u8 *)&pi->smc_powertune_table,
  430. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  431. if (ret)
  432. return ret;
  433. }
  434. return 0;
  435. }
  436. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  437. {
  438. struct ci_power_info *pi = ci_get_pi(rdev);
  439. u32 data;
  440. if (pi->caps_sq_ramping) {
  441. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  442. if (enable)
  443. data |= DIDT_CTRL_EN;
  444. else
  445. data &= ~DIDT_CTRL_EN;
  446. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  447. }
  448. if (pi->caps_db_ramping) {
  449. data = RREG32_DIDT(DIDT_DB_CTRL0);
  450. if (enable)
  451. data |= DIDT_CTRL_EN;
  452. else
  453. data &= ~DIDT_CTRL_EN;
  454. WREG32_DIDT(DIDT_DB_CTRL0, data);
  455. }
  456. if (pi->caps_td_ramping) {
  457. data = RREG32_DIDT(DIDT_TD_CTRL0);
  458. if (enable)
  459. data |= DIDT_CTRL_EN;
  460. else
  461. data &= ~DIDT_CTRL_EN;
  462. WREG32_DIDT(DIDT_TD_CTRL0, data);
  463. }
  464. if (pi->caps_tcp_ramping) {
  465. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  466. if (enable)
  467. data |= DIDT_CTRL_EN;
  468. else
  469. data &= ~DIDT_CTRL_EN;
  470. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  471. }
  472. }
  473. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  474. const struct ci_pt_config_reg *cac_config_regs)
  475. {
  476. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  477. u32 data;
  478. u32 cache = 0;
  479. if (config_regs == NULL)
  480. return -EINVAL;
  481. while (config_regs->offset != 0xFFFFFFFF) {
  482. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  483. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  484. } else {
  485. switch (config_regs->type) {
  486. case CISLANDS_CONFIGREG_SMC_IND:
  487. data = RREG32_SMC(config_regs->offset);
  488. break;
  489. case CISLANDS_CONFIGREG_DIDT_IND:
  490. data = RREG32_DIDT(config_regs->offset);
  491. break;
  492. default:
  493. data = RREG32(config_regs->offset << 2);
  494. break;
  495. }
  496. data &= ~config_regs->mask;
  497. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  498. data |= cache;
  499. switch (config_regs->type) {
  500. case CISLANDS_CONFIGREG_SMC_IND:
  501. WREG32_SMC(config_regs->offset, data);
  502. break;
  503. case CISLANDS_CONFIGREG_DIDT_IND:
  504. WREG32_DIDT(config_regs->offset, data);
  505. break;
  506. default:
  507. WREG32(config_regs->offset << 2, data);
  508. break;
  509. }
  510. cache = 0;
  511. }
  512. config_regs++;
  513. }
  514. return 0;
  515. }
  516. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  517. {
  518. struct ci_power_info *pi = ci_get_pi(rdev);
  519. int ret;
  520. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  521. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  522. cik_enter_rlc_safe_mode(rdev);
  523. if (enable) {
  524. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  525. if (ret) {
  526. cik_exit_rlc_safe_mode(rdev);
  527. return ret;
  528. }
  529. }
  530. ci_do_enable_didt(rdev, enable);
  531. cik_exit_rlc_safe_mode(rdev);
  532. }
  533. return 0;
  534. }
  535. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  536. {
  537. struct ci_power_info *pi = ci_get_pi(rdev);
  538. PPSMC_Result smc_result;
  539. int ret = 0;
  540. if (enable) {
  541. pi->power_containment_features = 0;
  542. if (pi->caps_power_containment) {
  543. if (pi->enable_bapm_feature) {
  544. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  545. if (smc_result != PPSMC_Result_OK)
  546. ret = -EINVAL;
  547. else
  548. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  549. }
  550. if (pi->enable_tdc_limit_feature) {
  551. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  552. if (smc_result != PPSMC_Result_OK)
  553. ret = -EINVAL;
  554. else
  555. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  556. }
  557. if (pi->enable_pkg_pwr_tracking_feature) {
  558. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  559. if (smc_result != PPSMC_Result_OK) {
  560. ret = -EINVAL;
  561. } else {
  562. struct radeon_cac_tdp_table *cac_tdp_table =
  563. rdev->pm.dpm.dyn_state.cac_tdp_table;
  564. u32 default_pwr_limit =
  565. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  566. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  567. ci_set_power_limit(rdev, default_pwr_limit);
  568. }
  569. }
  570. }
  571. } else {
  572. if (pi->caps_power_containment && pi->power_containment_features) {
  573. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  574. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  575. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  576. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  577. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  578. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  579. pi->power_containment_features = 0;
  580. }
  581. }
  582. return ret;
  583. }
  584. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  585. {
  586. struct ci_power_info *pi = ci_get_pi(rdev);
  587. PPSMC_Result smc_result;
  588. int ret = 0;
  589. if (pi->caps_cac) {
  590. if (enable) {
  591. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  592. if (smc_result != PPSMC_Result_OK) {
  593. ret = -EINVAL;
  594. pi->cac_enabled = false;
  595. } else {
  596. pi->cac_enabled = true;
  597. }
  598. } else if (pi->cac_enabled) {
  599. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  600. pi->cac_enabled = false;
  601. }
  602. }
  603. return ret;
  604. }
  605. static int ci_power_control_set_level(struct radeon_device *rdev)
  606. {
  607. struct ci_power_info *pi = ci_get_pi(rdev);
  608. struct radeon_cac_tdp_table *cac_tdp_table =
  609. rdev->pm.dpm.dyn_state.cac_tdp_table;
  610. s32 adjust_percent;
  611. s32 target_tdp;
  612. int ret = 0;
  613. bool adjust_polarity = false; /* ??? */
  614. if (pi->caps_power_containment &&
  615. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  616. adjust_percent = adjust_polarity ?
  617. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  618. target_tdp = ((100 + adjust_percent) *
  619. (s32)cac_tdp_table->configurable_tdp) / 100;
  620. target_tdp *= 256;
  621. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  622. }
  623. return ret;
  624. }
  625. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  626. {
  627. struct ci_power_info *pi = ci_get_pi(rdev);
  628. if (pi->uvd_power_gated == gate)
  629. return;
  630. pi->uvd_power_gated = gate;
  631. ci_update_uvd_dpm(rdev, gate);
  632. }
  633. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  634. {
  635. struct ci_power_info *pi = ci_get_pi(rdev);
  636. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  637. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  638. if (vblank_time < switch_limit)
  639. return true;
  640. else
  641. return false;
  642. }
  643. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  644. struct radeon_ps *rps)
  645. {
  646. struct ci_ps *ps = ci_get_ps(rps);
  647. struct ci_power_info *pi = ci_get_pi(rdev);
  648. struct radeon_clock_and_voltage_limits *max_limits;
  649. bool disable_mclk_switching;
  650. u32 sclk, mclk;
  651. int i;
  652. if (rps->vce_active) {
  653. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  654. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  655. } else {
  656. rps->evclk = 0;
  657. rps->ecclk = 0;
  658. }
  659. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  660. ci_dpm_vblank_too_short(rdev))
  661. disable_mclk_switching = true;
  662. else
  663. disable_mclk_switching = false;
  664. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  665. pi->battery_state = true;
  666. else
  667. pi->battery_state = false;
  668. if (rdev->pm.dpm.ac_power)
  669. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  670. else
  671. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  672. if (rdev->pm.dpm.ac_power == false) {
  673. for (i = 0; i < ps->performance_level_count; i++) {
  674. if (ps->performance_levels[i].mclk > max_limits->mclk)
  675. ps->performance_levels[i].mclk = max_limits->mclk;
  676. if (ps->performance_levels[i].sclk > max_limits->sclk)
  677. ps->performance_levels[i].sclk = max_limits->sclk;
  678. }
  679. }
  680. /* XXX validate the min clocks required for display */
  681. if (disable_mclk_switching) {
  682. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  683. sclk = ps->performance_levels[0].sclk;
  684. } else {
  685. mclk = ps->performance_levels[0].mclk;
  686. sclk = ps->performance_levels[0].sclk;
  687. }
  688. if (rps->vce_active) {
  689. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  690. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  691. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  692. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  693. }
  694. ps->performance_levels[0].sclk = sclk;
  695. ps->performance_levels[0].mclk = mclk;
  696. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  697. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  698. if (disable_mclk_switching) {
  699. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  700. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  701. } else {
  702. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  703. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  704. }
  705. }
  706. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  707. int min_temp, int max_temp)
  708. {
  709. int low_temp = 0 * 1000;
  710. int high_temp = 255 * 1000;
  711. u32 tmp;
  712. if (low_temp < min_temp)
  713. low_temp = min_temp;
  714. if (high_temp > max_temp)
  715. high_temp = max_temp;
  716. if (high_temp < low_temp) {
  717. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  718. return -EINVAL;
  719. }
  720. tmp = RREG32_SMC(CG_THERMAL_INT);
  721. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  722. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  723. CI_DIG_THERM_INTL(low_temp / 1000);
  724. WREG32_SMC(CG_THERMAL_INT, tmp);
  725. #if 0
  726. /* XXX: need to figure out how to handle this properly */
  727. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  728. tmp &= DIG_THERM_DPM_MASK;
  729. tmp |= DIG_THERM_DPM(high_temp / 1000);
  730. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  731. #endif
  732. rdev->pm.dpm.thermal.min_temp = low_temp;
  733. rdev->pm.dpm.thermal.max_temp = high_temp;
  734. return 0;
  735. }
  736. #if 0
  737. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  738. u16 reg_offset, u32 *value)
  739. {
  740. struct ci_power_info *pi = ci_get_pi(rdev);
  741. return ci_read_smc_sram_dword(rdev,
  742. pi->soft_regs_start + reg_offset,
  743. value, pi->sram_end);
  744. }
  745. #endif
  746. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  747. u16 reg_offset, u32 value)
  748. {
  749. struct ci_power_info *pi = ci_get_pi(rdev);
  750. return ci_write_smc_sram_dword(rdev,
  751. pi->soft_regs_start + reg_offset,
  752. value, pi->sram_end);
  753. }
  754. static void ci_init_fps_limits(struct radeon_device *rdev)
  755. {
  756. struct ci_power_info *pi = ci_get_pi(rdev);
  757. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  758. if (pi->caps_fps) {
  759. u16 tmp;
  760. tmp = 45;
  761. table->FpsHighT = cpu_to_be16(tmp);
  762. tmp = 30;
  763. table->FpsLowT = cpu_to_be16(tmp);
  764. }
  765. }
  766. static int ci_update_sclk_t(struct radeon_device *rdev)
  767. {
  768. struct ci_power_info *pi = ci_get_pi(rdev);
  769. int ret = 0;
  770. u32 low_sclk_interrupt_t = 0;
  771. if (pi->caps_sclk_throttle_low_notification) {
  772. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  773. ret = ci_copy_bytes_to_smc(rdev,
  774. pi->dpm_table_start +
  775. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  776. (u8 *)&low_sclk_interrupt_t,
  777. sizeof(u32), pi->sram_end);
  778. }
  779. return ret;
  780. }
  781. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  782. {
  783. struct ci_power_info *pi = ci_get_pi(rdev);
  784. u16 leakage_id, virtual_voltage_id;
  785. u16 vddc, vddci;
  786. int i;
  787. pi->vddc_leakage.count = 0;
  788. pi->vddci_leakage.count = 0;
  789. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  790. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  791. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  792. if (radeon_atom_get_voltage_evv(rdev, virtual_voltage_id, &vddc) != 0)
  793. continue;
  794. if (vddc != 0 && vddc != virtual_voltage_id) {
  795. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  796. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  797. pi->vddc_leakage.count++;
  798. }
  799. }
  800. } else if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  801. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  802. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  803. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  804. virtual_voltage_id,
  805. leakage_id) == 0) {
  806. if (vddc != 0 && vddc != virtual_voltage_id) {
  807. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  808. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  809. pi->vddc_leakage.count++;
  810. }
  811. if (vddci != 0 && vddci != virtual_voltage_id) {
  812. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  813. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  814. pi->vddci_leakage.count++;
  815. }
  816. }
  817. }
  818. }
  819. }
  820. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  821. {
  822. struct ci_power_info *pi = ci_get_pi(rdev);
  823. bool want_thermal_protection;
  824. enum radeon_dpm_event_src dpm_event_src;
  825. u32 tmp;
  826. switch (sources) {
  827. case 0:
  828. default:
  829. want_thermal_protection = false;
  830. break;
  831. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  832. want_thermal_protection = true;
  833. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  834. break;
  835. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  836. want_thermal_protection = true;
  837. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  838. break;
  839. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  840. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  841. want_thermal_protection = true;
  842. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  843. break;
  844. }
  845. if (want_thermal_protection) {
  846. #if 0
  847. /* XXX: need to figure out how to handle this properly */
  848. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  849. tmp &= DPM_EVENT_SRC_MASK;
  850. tmp |= DPM_EVENT_SRC(dpm_event_src);
  851. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  852. #endif
  853. tmp = RREG32_SMC(GENERAL_PWRMGT);
  854. if (pi->thermal_protection)
  855. tmp &= ~THERMAL_PROTECTION_DIS;
  856. else
  857. tmp |= THERMAL_PROTECTION_DIS;
  858. WREG32_SMC(GENERAL_PWRMGT, tmp);
  859. } else {
  860. tmp = RREG32_SMC(GENERAL_PWRMGT);
  861. tmp |= THERMAL_PROTECTION_DIS;
  862. WREG32_SMC(GENERAL_PWRMGT, tmp);
  863. }
  864. }
  865. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  866. enum radeon_dpm_auto_throttle_src source,
  867. bool enable)
  868. {
  869. struct ci_power_info *pi = ci_get_pi(rdev);
  870. if (enable) {
  871. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  872. pi->active_auto_throttle_sources |= 1 << source;
  873. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  874. }
  875. } else {
  876. if (pi->active_auto_throttle_sources & (1 << source)) {
  877. pi->active_auto_throttle_sources &= ~(1 << source);
  878. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  879. }
  880. }
  881. }
  882. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  883. {
  884. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  885. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  886. }
  887. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  888. {
  889. struct ci_power_info *pi = ci_get_pi(rdev);
  890. PPSMC_Result smc_result;
  891. if (!pi->need_update_smu7_dpm_table)
  892. return 0;
  893. if ((!pi->sclk_dpm_key_disabled) &&
  894. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  895. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  896. if (smc_result != PPSMC_Result_OK)
  897. return -EINVAL;
  898. }
  899. if ((!pi->mclk_dpm_key_disabled) &&
  900. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  901. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  902. if (smc_result != PPSMC_Result_OK)
  903. return -EINVAL;
  904. }
  905. pi->need_update_smu7_dpm_table = 0;
  906. return 0;
  907. }
  908. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  909. {
  910. struct ci_power_info *pi = ci_get_pi(rdev);
  911. PPSMC_Result smc_result;
  912. if (enable) {
  913. if (!pi->sclk_dpm_key_disabled) {
  914. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  915. if (smc_result != PPSMC_Result_OK)
  916. return -EINVAL;
  917. }
  918. if (!pi->mclk_dpm_key_disabled) {
  919. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  920. if (smc_result != PPSMC_Result_OK)
  921. return -EINVAL;
  922. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  923. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  924. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  925. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  926. udelay(10);
  927. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  928. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  929. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  930. }
  931. } else {
  932. if (!pi->sclk_dpm_key_disabled) {
  933. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  934. if (smc_result != PPSMC_Result_OK)
  935. return -EINVAL;
  936. }
  937. if (!pi->mclk_dpm_key_disabled) {
  938. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  939. if (smc_result != PPSMC_Result_OK)
  940. return -EINVAL;
  941. }
  942. }
  943. return 0;
  944. }
  945. static int ci_start_dpm(struct radeon_device *rdev)
  946. {
  947. struct ci_power_info *pi = ci_get_pi(rdev);
  948. PPSMC_Result smc_result;
  949. int ret;
  950. u32 tmp;
  951. tmp = RREG32_SMC(GENERAL_PWRMGT);
  952. tmp |= GLOBAL_PWRMGT_EN;
  953. WREG32_SMC(GENERAL_PWRMGT, tmp);
  954. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  955. tmp |= DYNAMIC_PM_EN;
  956. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  957. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  958. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  959. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  960. if (smc_result != PPSMC_Result_OK)
  961. return -EINVAL;
  962. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  963. if (ret)
  964. return ret;
  965. if (!pi->pcie_dpm_key_disabled) {
  966. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  967. if (smc_result != PPSMC_Result_OK)
  968. return -EINVAL;
  969. }
  970. return 0;
  971. }
  972. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  973. {
  974. struct ci_power_info *pi = ci_get_pi(rdev);
  975. PPSMC_Result smc_result;
  976. if (!pi->need_update_smu7_dpm_table)
  977. return 0;
  978. if ((!pi->sclk_dpm_key_disabled) &&
  979. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  980. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  981. if (smc_result != PPSMC_Result_OK)
  982. return -EINVAL;
  983. }
  984. if ((!pi->mclk_dpm_key_disabled) &&
  985. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  986. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  987. if (smc_result != PPSMC_Result_OK)
  988. return -EINVAL;
  989. }
  990. return 0;
  991. }
  992. static int ci_stop_dpm(struct radeon_device *rdev)
  993. {
  994. struct ci_power_info *pi = ci_get_pi(rdev);
  995. PPSMC_Result smc_result;
  996. int ret;
  997. u32 tmp;
  998. tmp = RREG32_SMC(GENERAL_PWRMGT);
  999. tmp &= ~GLOBAL_PWRMGT_EN;
  1000. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1001. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1002. tmp &= ~DYNAMIC_PM_EN;
  1003. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1004. if (!pi->pcie_dpm_key_disabled) {
  1005. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  1006. if (smc_result != PPSMC_Result_OK)
  1007. return -EINVAL;
  1008. }
  1009. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1010. if (ret)
  1011. return ret;
  1012. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1013. if (smc_result != PPSMC_Result_OK)
  1014. return -EINVAL;
  1015. return 0;
  1016. }
  1017. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1018. {
  1019. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1020. if (enable)
  1021. tmp &= ~SCLK_PWRMGT_OFF;
  1022. else
  1023. tmp |= SCLK_PWRMGT_OFF;
  1024. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1025. }
  1026. #if 0
  1027. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1028. bool ac_power)
  1029. {
  1030. struct ci_power_info *pi = ci_get_pi(rdev);
  1031. struct radeon_cac_tdp_table *cac_tdp_table =
  1032. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1033. u32 power_limit;
  1034. if (ac_power)
  1035. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1036. else
  1037. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1038. ci_set_power_limit(rdev, power_limit);
  1039. if (pi->caps_automatic_dc_transition) {
  1040. if (ac_power)
  1041. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1042. else
  1043. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1044. }
  1045. return 0;
  1046. }
  1047. #endif
  1048. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1049. PPSMC_Msg msg, u32 parameter)
  1050. {
  1051. WREG32(SMC_MSG_ARG_0, parameter);
  1052. return ci_send_msg_to_smc(rdev, msg);
  1053. }
  1054. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1055. PPSMC_Msg msg, u32 *parameter)
  1056. {
  1057. PPSMC_Result smc_result;
  1058. smc_result = ci_send_msg_to_smc(rdev, msg);
  1059. if ((smc_result == PPSMC_Result_OK) && parameter)
  1060. *parameter = RREG32(SMC_MSG_ARG_0);
  1061. return smc_result;
  1062. }
  1063. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1064. {
  1065. struct ci_power_info *pi = ci_get_pi(rdev);
  1066. if (!pi->sclk_dpm_key_disabled) {
  1067. PPSMC_Result smc_result =
  1068. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  1069. if (smc_result != PPSMC_Result_OK)
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1075. {
  1076. struct ci_power_info *pi = ci_get_pi(rdev);
  1077. if (!pi->mclk_dpm_key_disabled) {
  1078. PPSMC_Result smc_result =
  1079. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1080. if (smc_result != PPSMC_Result_OK)
  1081. return -EINVAL;
  1082. }
  1083. return 0;
  1084. }
  1085. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1086. {
  1087. struct ci_power_info *pi = ci_get_pi(rdev);
  1088. if (!pi->pcie_dpm_key_disabled) {
  1089. PPSMC_Result smc_result =
  1090. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1091. if (smc_result != PPSMC_Result_OK)
  1092. return -EINVAL;
  1093. }
  1094. return 0;
  1095. }
  1096. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1097. {
  1098. struct ci_power_info *pi = ci_get_pi(rdev);
  1099. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1100. PPSMC_Result smc_result =
  1101. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1102. if (smc_result != PPSMC_Result_OK)
  1103. return -EINVAL;
  1104. }
  1105. return 0;
  1106. }
  1107. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1108. u32 target_tdp)
  1109. {
  1110. PPSMC_Result smc_result =
  1111. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1112. if (smc_result != PPSMC_Result_OK)
  1113. return -EINVAL;
  1114. return 0;
  1115. }
  1116. static int ci_set_boot_state(struct radeon_device *rdev)
  1117. {
  1118. return ci_enable_sclk_mclk_dpm(rdev, false);
  1119. }
  1120. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1121. {
  1122. u32 sclk_freq;
  1123. PPSMC_Result smc_result =
  1124. ci_send_msg_to_smc_return_parameter(rdev,
  1125. PPSMC_MSG_API_GetSclkFrequency,
  1126. &sclk_freq);
  1127. if (smc_result != PPSMC_Result_OK)
  1128. sclk_freq = 0;
  1129. return sclk_freq;
  1130. }
  1131. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1132. {
  1133. u32 mclk_freq;
  1134. PPSMC_Result smc_result =
  1135. ci_send_msg_to_smc_return_parameter(rdev,
  1136. PPSMC_MSG_API_GetMclkFrequency,
  1137. &mclk_freq);
  1138. if (smc_result != PPSMC_Result_OK)
  1139. mclk_freq = 0;
  1140. return mclk_freq;
  1141. }
  1142. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1143. {
  1144. int i;
  1145. ci_program_jump_on_start(rdev);
  1146. ci_start_smc_clock(rdev);
  1147. ci_start_smc(rdev);
  1148. for (i = 0; i < rdev->usec_timeout; i++) {
  1149. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1150. break;
  1151. }
  1152. }
  1153. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1154. {
  1155. ci_reset_smc(rdev);
  1156. ci_stop_smc_clock(rdev);
  1157. }
  1158. static int ci_process_firmware_header(struct radeon_device *rdev)
  1159. {
  1160. struct ci_power_info *pi = ci_get_pi(rdev);
  1161. u32 tmp;
  1162. int ret;
  1163. ret = ci_read_smc_sram_dword(rdev,
  1164. SMU7_FIRMWARE_HEADER_LOCATION +
  1165. offsetof(SMU7_Firmware_Header, DpmTable),
  1166. &tmp, pi->sram_end);
  1167. if (ret)
  1168. return ret;
  1169. pi->dpm_table_start = tmp;
  1170. ret = ci_read_smc_sram_dword(rdev,
  1171. SMU7_FIRMWARE_HEADER_LOCATION +
  1172. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1173. &tmp, pi->sram_end);
  1174. if (ret)
  1175. return ret;
  1176. pi->soft_regs_start = tmp;
  1177. ret = ci_read_smc_sram_dword(rdev,
  1178. SMU7_FIRMWARE_HEADER_LOCATION +
  1179. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1180. &tmp, pi->sram_end);
  1181. if (ret)
  1182. return ret;
  1183. pi->mc_reg_table_start = tmp;
  1184. ret = ci_read_smc_sram_dword(rdev,
  1185. SMU7_FIRMWARE_HEADER_LOCATION +
  1186. offsetof(SMU7_Firmware_Header, FanTable),
  1187. &tmp, pi->sram_end);
  1188. if (ret)
  1189. return ret;
  1190. pi->fan_table_start = tmp;
  1191. ret = ci_read_smc_sram_dword(rdev,
  1192. SMU7_FIRMWARE_HEADER_LOCATION +
  1193. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1194. &tmp, pi->sram_end);
  1195. if (ret)
  1196. return ret;
  1197. pi->arb_table_start = tmp;
  1198. return 0;
  1199. }
  1200. static void ci_read_clock_registers(struct radeon_device *rdev)
  1201. {
  1202. struct ci_power_info *pi = ci_get_pi(rdev);
  1203. pi->clock_registers.cg_spll_func_cntl =
  1204. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1205. pi->clock_registers.cg_spll_func_cntl_2 =
  1206. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1207. pi->clock_registers.cg_spll_func_cntl_3 =
  1208. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1209. pi->clock_registers.cg_spll_func_cntl_4 =
  1210. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1211. pi->clock_registers.cg_spll_spread_spectrum =
  1212. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1213. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1214. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1215. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1216. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1217. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1218. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1219. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1220. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1221. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1222. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1223. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1224. }
  1225. static void ci_init_sclk_t(struct radeon_device *rdev)
  1226. {
  1227. struct ci_power_info *pi = ci_get_pi(rdev);
  1228. pi->low_sclk_interrupt_t = 0;
  1229. }
  1230. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1231. bool enable)
  1232. {
  1233. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1234. if (enable)
  1235. tmp &= ~THERMAL_PROTECTION_DIS;
  1236. else
  1237. tmp |= THERMAL_PROTECTION_DIS;
  1238. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1239. }
  1240. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1241. {
  1242. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1243. tmp |= STATIC_PM_EN;
  1244. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1245. }
  1246. #if 0
  1247. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1248. {
  1249. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1250. udelay(25000);
  1251. return 0;
  1252. }
  1253. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1254. {
  1255. int i;
  1256. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1257. udelay(7000);
  1258. for (i = 0; i < rdev->usec_timeout; i++) {
  1259. if (RREG32(SMC_RESP_0) == 1)
  1260. break;
  1261. udelay(1000);
  1262. }
  1263. return 0;
  1264. }
  1265. #endif
  1266. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1267. bool has_display)
  1268. {
  1269. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1270. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1271. }
  1272. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1273. bool enable)
  1274. {
  1275. struct ci_power_info *pi = ci_get_pi(rdev);
  1276. if (enable) {
  1277. if (pi->caps_sclk_ds) {
  1278. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1279. return -EINVAL;
  1280. } else {
  1281. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1282. return -EINVAL;
  1283. }
  1284. } else {
  1285. if (pi->caps_sclk_ds) {
  1286. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1287. return -EINVAL;
  1288. }
  1289. }
  1290. return 0;
  1291. }
  1292. static void ci_program_display_gap(struct radeon_device *rdev)
  1293. {
  1294. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1295. u32 pre_vbi_time_in_us;
  1296. u32 frame_time_in_us;
  1297. u32 ref_clock = rdev->clock.spll.reference_freq;
  1298. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1299. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1300. tmp &= ~DISP_GAP_MASK;
  1301. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1302. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1303. else
  1304. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1305. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1306. if (refresh_rate == 0)
  1307. refresh_rate = 60;
  1308. if (vblank_time == 0xffffffff)
  1309. vblank_time = 500;
  1310. frame_time_in_us = 1000000 / refresh_rate;
  1311. pre_vbi_time_in_us =
  1312. frame_time_in_us - 200 - vblank_time;
  1313. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1314. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1315. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1316. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1317. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1318. }
  1319. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1320. {
  1321. struct ci_power_info *pi = ci_get_pi(rdev);
  1322. u32 tmp;
  1323. if (enable) {
  1324. if (pi->caps_sclk_ss_support) {
  1325. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1326. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1327. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1328. }
  1329. } else {
  1330. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1331. tmp &= ~SSEN;
  1332. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1333. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1334. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1335. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1336. }
  1337. }
  1338. static void ci_program_sstp(struct radeon_device *rdev)
  1339. {
  1340. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1341. }
  1342. static void ci_enable_display_gap(struct radeon_device *rdev)
  1343. {
  1344. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1345. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1346. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1347. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1348. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1349. }
  1350. static void ci_program_vc(struct radeon_device *rdev)
  1351. {
  1352. u32 tmp;
  1353. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1354. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1355. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1356. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1357. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1358. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1359. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1360. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1361. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1362. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1363. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1364. }
  1365. static void ci_clear_vc(struct radeon_device *rdev)
  1366. {
  1367. u32 tmp;
  1368. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1369. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1370. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1371. WREG32_SMC(CG_FTV_0, 0);
  1372. WREG32_SMC(CG_FTV_1, 0);
  1373. WREG32_SMC(CG_FTV_2, 0);
  1374. WREG32_SMC(CG_FTV_3, 0);
  1375. WREG32_SMC(CG_FTV_4, 0);
  1376. WREG32_SMC(CG_FTV_5, 0);
  1377. WREG32_SMC(CG_FTV_6, 0);
  1378. WREG32_SMC(CG_FTV_7, 0);
  1379. }
  1380. static int ci_upload_firmware(struct radeon_device *rdev)
  1381. {
  1382. struct ci_power_info *pi = ci_get_pi(rdev);
  1383. int i, ret;
  1384. for (i = 0; i < rdev->usec_timeout; i++) {
  1385. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1386. break;
  1387. }
  1388. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1389. ci_stop_smc_clock(rdev);
  1390. ci_reset_smc(rdev);
  1391. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1392. return ret;
  1393. }
  1394. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1395. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1396. struct atom_voltage_table *voltage_table)
  1397. {
  1398. u32 i;
  1399. if (voltage_dependency_table == NULL)
  1400. return -EINVAL;
  1401. voltage_table->mask_low = 0;
  1402. voltage_table->phase_delay = 0;
  1403. voltage_table->count = voltage_dependency_table->count;
  1404. for (i = 0; i < voltage_table->count; i++) {
  1405. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1406. voltage_table->entries[i].smio_low = 0;
  1407. }
  1408. return 0;
  1409. }
  1410. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1411. {
  1412. struct ci_power_info *pi = ci_get_pi(rdev);
  1413. int ret;
  1414. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1415. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1416. VOLTAGE_OBJ_GPIO_LUT,
  1417. &pi->vddc_voltage_table);
  1418. if (ret)
  1419. return ret;
  1420. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1421. ret = ci_get_svi2_voltage_table(rdev,
  1422. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1423. &pi->vddc_voltage_table);
  1424. if (ret)
  1425. return ret;
  1426. }
  1427. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1428. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1429. &pi->vddc_voltage_table);
  1430. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1431. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1432. VOLTAGE_OBJ_GPIO_LUT,
  1433. &pi->vddci_voltage_table);
  1434. if (ret)
  1435. return ret;
  1436. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1437. ret = ci_get_svi2_voltage_table(rdev,
  1438. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1439. &pi->vddci_voltage_table);
  1440. if (ret)
  1441. return ret;
  1442. }
  1443. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1444. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1445. &pi->vddci_voltage_table);
  1446. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1447. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1448. VOLTAGE_OBJ_GPIO_LUT,
  1449. &pi->mvdd_voltage_table);
  1450. if (ret)
  1451. return ret;
  1452. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1453. ret = ci_get_svi2_voltage_table(rdev,
  1454. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1455. &pi->mvdd_voltage_table);
  1456. if (ret)
  1457. return ret;
  1458. }
  1459. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1460. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1461. &pi->mvdd_voltage_table);
  1462. return 0;
  1463. }
  1464. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1465. struct atom_voltage_table_entry *voltage_table,
  1466. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1467. {
  1468. int ret;
  1469. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1470. &smc_voltage_table->StdVoltageHiSidd,
  1471. &smc_voltage_table->StdVoltageLoSidd);
  1472. if (ret) {
  1473. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1474. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1475. }
  1476. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1477. smc_voltage_table->StdVoltageHiSidd =
  1478. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1479. smc_voltage_table->StdVoltageLoSidd =
  1480. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1481. }
  1482. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1483. SMU7_Discrete_DpmTable *table)
  1484. {
  1485. struct ci_power_info *pi = ci_get_pi(rdev);
  1486. unsigned int count;
  1487. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1488. for (count = 0; count < table->VddcLevelCount; count++) {
  1489. ci_populate_smc_voltage_table(rdev,
  1490. &pi->vddc_voltage_table.entries[count],
  1491. &table->VddcLevel[count]);
  1492. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1493. table->VddcLevel[count].Smio |=
  1494. pi->vddc_voltage_table.entries[count].smio_low;
  1495. else
  1496. table->VddcLevel[count].Smio = 0;
  1497. }
  1498. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1499. return 0;
  1500. }
  1501. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1502. SMU7_Discrete_DpmTable *table)
  1503. {
  1504. unsigned int count;
  1505. struct ci_power_info *pi = ci_get_pi(rdev);
  1506. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1507. for (count = 0; count < table->VddciLevelCount; count++) {
  1508. ci_populate_smc_voltage_table(rdev,
  1509. &pi->vddci_voltage_table.entries[count],
  1510. &table->VddciLevel[count]);
  1511. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1512. table->VddciLevel[count].Smio |=
  1513. pi->vddci_voltage_table.entries[count].smio_low;
  1514. else
  1515. table->VddciLevel[count].Smio = 0;
  1516. }
  1517. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1518. return 0;
  1519. }
  1520. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1521. SMU7_Discrete_DpmTable *table)
  1522. {
  1523. struct ci_power_info *pi = ci_get_pi(rdev);
  1524. unsigned int count;
  1525. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1526. for (count = 0; count < table->MvddLevelCount; count++) {
  1527. ci_populate_smc_voltage_table(rdev,
  1528. &pi->mvdd_voltage_table.entries[count],
  1529. &table->MvddLevel[count]);
  1530. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1531. table->MvddLevel[count].Smio |=
  1532. pi->mvdd_voltage_table.entries[count].smio_low;
  1533. else
  1534. table->MvddLevel[count].Smio = 0;
  1535. }
  1536. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1537. return 0;
  1538. }
  1539. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1540. SMU7_Discrete_DpmTable *table)
  1541. {
  1542. int ret;
  1543. ret = ci_populate_smc_vddc_table(rdev, table);
  1544. if (ret)
  1545. return ret;
  1546. ret = ci_populate_smc_vddci_table(rdev, table);
  1547. if (ret)
  1548. return ret;
  1549. ret = ci_populate_smc_mvdd_table(rdev, table);
  1550. if (ret)
  1551. return ret;
  1552. return 0;
  1553. }
  1554. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1555. SMU7_Discrete_VoltageLevel *voltage)
  1556. {
  1557. struct ci_power_info *pi = ci_get_pi(rdev);
  1558. u32 i = 0;
  1559. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1560. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1561. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1562. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1563. break;
  1564. }
  1565. }
  1566. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1567. return -EINVAL;
  1568. }
  1569. return -EINVAL;
  1570. }
  1571. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1572. struct atom_voltage_table_entry *voltage_table,
  1573. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1574. {
  1575. u16 v_index, idx;
  1576. bool voltage_found = false;
  1577. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1578. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1579. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1580. return -EINVAL;
  1581. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1582. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1583. if (voltage_table->value ==
  1584. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1585. voltage_found = true;
  1586. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1587. idx = v_index;
  1588. else
  1589. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1590. *std_voltage_lo_sidd =
  1591. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1592. *std_voltage_hi_sidd =
  1593. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1594. break;
  1595. }
  1596. }
  1597. if (!voltage_found) {
  1598. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1599. if (voltage_table->value <=
  1600. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1601. voltage_found = true;
  1602. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1603. idx = v_index;
  1604. else
  1605. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1606. *std_voltage_lo_sidd =
  1607. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1608. *std_voltage_hi_sidd =
  1609. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1610. break;
  1611. }
  1612. }
  1613. }
  1614. }
  1615. return 0;
  1616. }
  1617. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1618. const struct radeon_phase_shedding_limits_table *limits,
  1619. u32 sclk,
  1620. u32 *phase_shedding)
  1621. {
  1622. unsigned int i;
  1623. *phase_shedding = 1;
  1624. for (i = 0; i < limits->count; i++) {
  1625. if (sclk < limits->entries[i].sclk) {
  1626. *phase_shedding = i;
  1627. break;
  1628. }
  1629. }
  1630. }
  1631. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1632. const struct radeon_phase_shedding_limits_table *limits,
  1633. u32 mclk,
  1634. u32 *phase_shedding)
  1635. {
  1636. unsigned int i;
  1637. *phase_shedding = 1;
  1638. for (i = 0; i < limits->count; i++) {
  1639. if (mclk < limits->entries[i].mclk) {
  1640. *phase_shedding = i;
  1641. break;
  1642. }
  1643. }
  1644. }
  1645. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1646. {
  1647. struct ci_power_info *pi = ci_get_pi(rdev);
  1648. u32 tmp;
  1649. int ret;
  1650. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1651. &tmp, pi->sram_end);
  1652. if (ret)
  1653. return ret;
  1654. tmp &= 0x00FFFFFF;
  1655. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1656. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1657. tmp, pi->sram_end);
  1658. }
  1659. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1660. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1661. u32 clock, u32 *voltage)
  1662. {
  1663. u32 i = 0;
  1664. if (allowed_clock_voltage_table->count == 0)
  1665. return -EINVAL;
  1666. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1667. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1668. *voltage = allowed_clock_voltage_table->entries[i].v;
  1669. return 0;
  1670. }
  1671. }
  1672. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1673. return 0;
  1674. }
  1675. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1676. u32 sclk, u32 min_sclk_in_sr)
  1677. {
  1678. u32 i;
  1679. u32 tmp;
  1680. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1681. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1682. if (sclk < min)
  1683. return 0;
  1684. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1685. tmp = sclk / (1 << i);
  1686. if (tmp >= min || i == 0)
  1687. break;
  1688. }
  1689. return (u8)i;
  1690. }
  1691. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1692. {
  1693. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1694. }
  1695. static int ci_reset_to_default(struct radeon_device *rdev)
  1696. {
  1697. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1698. 0 : -EINVAL;
  1699. }
  1700. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1701. {
  1702. u32 tmp;
  1703. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1704. if (tmp == MC_CG_ARB_FREQ_F0)
  1705. return 0;
  1706. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1707. }
  1708. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1709. u32 sclk,
  1710. u32 mclk,
  1711. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1712. {
  1713. u32 dram_timing;
  1714. u32 dram_timing2;
  1715. u32 burst_time;
  1716. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1717. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1718. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1719. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1720. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1721. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1722. arb_regs->McArbBurstTime = (u8)burst_time;
  1723. return 0;
  1724. }
  1725. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1726. {
  1727. struct ci_power_info *pi = ci_get_pi(rdev);
  1728. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1729. u32 i, j;
  1730. int ret = 0;
  1731. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1732. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1733. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1734. ret = ci_populate_memory_timing_parameters(rdev,
  1735. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1736. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1737. &arb_regs.entries[i][j]);
  1738. if (ret)
  1739. break;
  1740. }
  1741. }
  1742. if (ret == 0)
  1743. ret = ci_copy_bytes_to_smc(rdev,
  1744. pi->arb_table_start,
  1745. (u8 *)&arb_regs,
  1746. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1747. pi->sram_end);
  1748. return ret;
  1749. }
  1750. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1751. {
  1752. struct ci_power_info *pi = ci_get_pi(rdev);
  1753. if (pi->need_update_smu7_dpm_table == 0)
  1754. return 0;
  1755. return ci_do_program_memory_timing_parameters(rdev);
  1756. }
  1757. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1758. struct radeon_ps *radeon_boot_state)
  1759. {
  1760. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1761. struct ci_power_info *pi = ci_get_pi(rdev);
  1762. u32 level = 0;
  1763. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1764. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1765. boot_state->performance_levels[0].sclk) {
  1766. pi->smc_state_table.GraphicsBootLevel = level;
  1767. break;
  1768. }
  1769. }
  1770. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1771. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1772. boot_state->performance_levels[0].mclk) {
  1773. pi->smc_state_table.MemoryBootLevel = level;
  1774. break;
  1775. }
  1776. }
  1777. }
  1778. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1779. {
  1780. u32 i;
  1781. u32 mask_value = 0;
  1782. for (i = dpm_table->count; i > 0; i--) {
  1783. mask_value = mask_value << 1;
  1784. if (dpm_table->dpm_levels[i-1].enabled)
  1785. mask_value |= 0x1;
  1786. else
  1787. mask_value &= 0xFFFFFFFE;
  1788. }
  1789. return mask_value;
  1790. }
  1791. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1792. SMU7_Discrete_DpmTable *table)
  1793. {
  1794. struct ci_power_info *pi = ci_get_pi(rdev);
  1795. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1796. u32 i;
  1797. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1798. table->LinkLevel[i].PcieGenSpeed =
  1799. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1800. table->LinkLevel[i].PcieLaneCount =
  1801. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1802. table->LinkLevel[i].EnabledForActivity = 1;
  1803. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1804. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1805. }
  1806. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1807. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1808. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1809. }
  1810. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1811. SMU7_Discrete_DpmTable *table)
  1812. {
  1813. u32 count;
  1814. struct atom_clock_dividers dividers;
  1815. int ret = -EINVAL;
  1816. table->UvdLevelCount =
  1817. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1818. for (count = 0; count < table->UvdLevelCount; count++) {
  1819. table->UvdLevel[count].VclkFrequency =
  1820. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1821. table->UvdLevel[count].DclkFrequency =
  1822. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1823. table->UvdLevel[count].MinVddc =
  1824. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1825. table->UvdLevel[count].MinVddcPhases = 1;
  1826. ret = radeon_atom_get_clock_dividers(rdev,
  1827. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1828. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1829. if (ret)
  1830. return ret;
  1831. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1832. ret = radeon_atom_get_clock_dividers(rdev,
  1833. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1834. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1835. if (ret)
  1836. return ret;
  1837. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1838. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1839. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1840. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1841. }
  1842. return ret;
  1843. }
  1844. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1845. SMU7_Discrete_DpmTable *table)
  1846. {
  1847. u32 count;
  1848. struct atom_clock_dividers dividers;
  1849. int ret = -EINVAL;
  1850. table->VceLevelCount =
  1851. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1852. for (count = 0; count < table->VceLevelCount; count++) {
  1853. table->VceLevel[count].Frequency =
  1854. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1855. table->VceLevel[count].MinVoltage =
  1856. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1857. table->VceLevel[count].MinPhases = 1;
  1858. ret = radeon_atom_get_clock_dividers(rdev,
  1859. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1860. table->VceLevel[count].Frequency, false, &dividers);
  1861. if (ret)
  1862. return ret;
  1863. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1864. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1865. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1866. }
  1867. return ret;
  1868. }
  1869. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1870. SMU7_Discrete_DpmTable *table)
  1871. {
  1872. u32 count;
  1873. struct atom_clock_dividers dividers;
  1874. int ret = -EINVAL;
  1875. table->AcpLevelCount = (u8)
  1876. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1877. for (count = 0; count < table->AcpLevelCount; count++) {
  1878. table->AcpLevel[count].Frequency =
  1879. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1880. table->AcpLevel[count].MinVoltage =
  1881. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1882. table->AcpLevel[count].MinPhases = 1;
  1883. ret = radeon_atom_get_clock_dividers(rdev,
  1884. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1885. table->AcpLevel[count].Frequency, false, &dividers);
  1886. if (ret)
  1887. return ret;
  1888. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1889. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1890. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1891. }
  1892. return ret;
  1893. }
  1894. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1895. SMU7_Discrete_DpmTable *table)
  1896. {
  1897. u32 count;
  1898. struct atom_clock_dividers dividers;
  1899. int ret = -EINVAL;
  1900. table->SamuLevelCount =
  1901. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1902. for (count = 0; count < table->SamuLevelCount; count++) {
  1903. table->SamuLevel[count].Frequency =
  1904. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1905. table->SamuLevel[count].MinVoltage =
  1906. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1907. table->SamuLevel[count].MinPhases = 1;
  1908. ret = radeon_atom_get_clock_dividers(rdev,
  1909. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1910. table->SamuLevel[count].Frequency, false, &dividers);
  1911. if (ret)
  1912. return ret;
  1913. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1914. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1915. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1916. }
  1917. return ret;
  1918. }
  1919. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1920. u32 memory_clock,
  1921. SMU7_Discrete_MemoryLevel *mclk,
  1922. bool strobe_mode,
  1923. bool dll_state_on)
  1924. {
  1925. struct ci_power_info *pi = ci_get_pi(rdev);
  1926. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1927. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1928. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1929. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1930. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1931. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1932. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1933. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1934. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1935. struct atom_mpll_param mpll_param;
  1936. int ret;
  1937. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1938. if (ret)
  1939. return ret;
  1940. mpll_func_cntl &= ~BWCTRL_MASK;
  1941. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1942. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1943. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1944. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1945. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1946. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1947. if (pi->mem_gddr5) {
  1948. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1949. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1950. YCLK_POST_DIV(mpll_param.post_div);
  1951. }
  1952. if (pi->caps_mclk_ss_support) {
  1953. struct radeon_atom_ss ss;
  1954. u32 freq_nom;
  1955. u32 tmp;
  1956. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1957. if (pi->mem_gddr5)
  1958. freq_nom = memory_clock * 4;
  1959. else
  1960. freq_nom = memory_clock * 2;
  1961. tmp = (freq_nom / reference_clock);
  1962. tmp = tmp * tmp;
  1963. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1964. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1965. u32 clks = reference_clock * 5 / ss.rate;
  1966. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1967. mpll_ss1 &= ~CLKV_MASK;
  1968. mpll_ss1 |= CLKV(clkv);
  1969. mpll_ss2 &= ~CLKS_MASK;
  1970. mpll_ss2 |= CLKS(clks);
  1971. }
  1972. }
  1973. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1974. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1975. if (dll_state_on)
  1976. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1977. else
  1978. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1979. mclk->MclkFrequency = memory_clock;
  1980. mclk->MpllFuncCntl = mpll_func_cntl;
  1981. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1982. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1983. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1984. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1985. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1986. mclk->DllCntl = dll_cntl;
  1987. mclk->MpllSs1 = mpll_ss1;
  1988. mclk->MpllSs2 = mpll_ss2;
  1989. return 0;
  1990. }
  1991. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  1992. u32 memory_clock,
  1993. SMU7_Discrete_MemoryLevel *memory_level)
  1994. {
  1995. struct ci_power_info *pi = ci_get_pi(rdev);
  1996. int ret;
  1997. bool dll_state_on;
  1998. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  1999. ret = ci_get_dependency_volt_by_clk(rdev,
  2000. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2001. memory_clock, &memory_level->MinVddc);
  2002. if (ret)
  2003. return ret;
  2004. }
  2005. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2006. ret = ci_get_dependency_volt_by_clk(rdev,
  2007. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2008. memory_clock, &memory_level->MinVddci);
  2009. if (ret)
  2010. return ret;
  2011. }
  2012. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2013. ret = ci_get_dependency_volt_by_clk(rdev,
  2014. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2015. memory_clock, &memory_level->MinMvdd);
  2016. if (ret)
  2017. return ret;
  2018. }
  2019. memory_level->MinVddcPhases = 1;
  2020. if (pi->vddc_phase_shed_control)
  2021. ci_populate_phase_value_based_on_mclk(rdev,
  2022. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2023. memory_clock,
  2024. &memory_level->MinVddcPhases);
  2025. memory_level->EnabledForThrottle = 1;
  2026. memory_level->EnabledForActivity = 1;
  2027. memory_level->UpH = 0;
  2028. memory_level->DownH = 100;
  2029. memory_level->VoltageDownH = 0;
  2030. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2031. memory_level->StutterEnable = false;
  2032. memory_level->StrobeEnable = false;
  2033. memory_level->EdcReadEnable = false;
  2034. memory_level->EdcWriteEnable = false;
  2035. memory_level->RttEnable = false;
  2036. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2037. if (pi->mclk_stutter_mode_threshold &&
  2038. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2039. (pi->uvd_enabled == false) &&
  2040. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2041. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2042. memory_level->StutterEnable = true;
  2043. if (pi->mclk_strobe_mode_threshold &&
  2044. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2045. memory_level->StrobeEnable = 1;
  2046. if (pi->mem_gddr5) {
  2047. memory_level->StrobeRatio =
  2048. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2049. if (pi->mclk_edc_enable_threshold &&
  2050. (memory_clock > pi->mclk_edc_enable_threshold))
  2051. memory_level->EdcReadEnable = true;
  2052. if (pi->mclk_edc_wr_enable_threshold &&
  2053. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2054. memory_level->EdcWriteEnable = true;
  2055. if (memory_level->StrobeEnable) {
  2056. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2057. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2058. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2059. else
  2060. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2061. } else {
  2062. dll_state_on = pi->dll_default_on;
  2063. }
  2064. } else {
  2065. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2066. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2067. }
  2068. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2069. if (ret)
  2070. return ret;
  2071. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2072. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2073. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2074. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2075. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2076. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2077. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2078. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2079. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2080. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2081. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2082. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2083. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2084. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2085. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2086. return 0;
  2087. }
  2088. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2089. SMU7_Discrete_DpmTable *table)
  2090. {
  2091. struct ci_power_info *pi = ci_get_pi(rdev);
  2092. struct atom_clock_dividers dividers;
  2093. SMU7_Discrete_VoltageLevel voltage_level;
  2094. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2095. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2096. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2097. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2098. int ret;
  2099. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2100. if (pi->acpi_vddc)
  2101. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2102. else
  2103. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2104. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2105. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2106. ret = radeon_atom_get_clock_dividers(rdev,
  2107. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2108. table->ACPILevel.SclkFrequency, false, &dividers);
  2109. if (ret)
  2110. return ret;
  2111. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2112. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2113. table->ACPILevel.DeepSleepDivId = 0;
  2114. spll_func_cntl &= ~SPLL_PWRON;
  2115. spll_func_cntl |= SPLL_RESET;
  2116. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2117. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2118. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2119. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2120. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2121. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2122. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2123. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2124. table->ACPILevel.CcPwrDynRm = 0;
  2125. table->ACPILevel.CcPwrDynRm1 = 0;
  2126. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2127. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2128. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2129. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2130. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2131. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2132. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2133. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2134. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2135. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2136. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2137. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2138. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2139. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2140. if (pi->acpi_vddci)
  2141. table->MemoryACPILevel.MinVddci =
  2142. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2143. else
  2144. table->MemoryACPILevel.MinVddci =
  2145. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2146. }
  2147. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2148. table->MemoryACPILevel.MinMvdd = 0;
  2149. else
  2150. table->MemoryACPILevel.MinMvdd =
  2151. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2152. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2153. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2154. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2155. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2156. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2157. table->MemoryACPILevel.MpllAdFuncCntl =
  2158. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2159. table->MemoryACPILevel.MpllDqFuncCntl =
  2160. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2161. table->MemoryACPILevel.MpllFuncCntl =
  2162. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2163. table->MemoryACPILevel.MpllFuncCntl_1 =
  2164. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2165. table->MemoryACPILevel.MpllFuncCntl_2 =
  2166. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2167. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2168. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2169. table->MemoryACPILevel.EnabledForThrottle = 0;
  2170. table->MemoryACPILevel.EnabledForActivity = 0;
  2171. table->MemoryACPILevel.UpH = 0;
  2172. table->MemoryACPILevel.DownH = 100;
  2173. table->MemoryACPILevel.VoltageDownH = 0;
  2174. table->MemoryACPILevel.ActivityLevel =
  2175. cpu_to_be16((u16)pi->mclk_activity_target);
  2176. table->MemoryACPILevel.StutterEnable = false;
  2177. table->MemoryACPILevel.StrobeEnable = false;
  2178. table->MemoryACPILevel.EdcReadEnable = false;
  2179. table->MemoryACPILevel.EdcWriteEnable = false;
  2180. table->MemoryACPILevel.RttEnable = false;
  2181. return 0;
  2182. }
  2183. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2184. {
  2185. struct ci_power_info *pi = ci_get_pi(rdev);
  2186. struct ci_ulv_parm *ulv = &pi->ulv;
  2187. if (ulv->supported) {
  2188. if (enable)
  2189. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2190. 0 : -EINVAL;
  2191. else
  2192. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2193. 0 : -EINVAL;
  2194. }
  2195. return 0;
  2196. }
  2197. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2198. SMU7_Discrete_Ulv *state)
  2199. {
  2200. struct ci_power_info *pi = ci_get_pi(rdev);
  2201. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2202. state->CcPwrDynRm = 0;
  2203. state->CcPwrDynRm1 = 0;
  2204. if (ulv_voltage == 0) {
  2205. pi->ulv.supported = false;
  2206. return 0;
  2207. }
  2208. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2209. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2210. state->VddcOffset = 0;
  2211. else
  2212. state->VddcOffset =
  2213. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2214. } else {
  2215. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2216. state->VddcOffsetVid = 0;
  2217. else
  2218. state->VddcOffsetVid = (u8)
  2219. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2220. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2221. }
  2222. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2223. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2224. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2225. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2226. return 0;
  2227. }
  2228. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2229. u32 engine_clock,
  2230. SMU7_Discrete_GraphicsLevel *sclk)
  2231. {
  2232. struct ci_power_info *pi = ci_get_pi(rdev);
  2233. struct atom_clock_dividers dividers;
  2234. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2235. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2236. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2237. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2238. u32 reference_clock = rdev->clock.spll.reference_freq;
  2239. u32 reference_divider;
  2240. u32 fbdiv;
  2241. int ret;
  2242. ret = radeon_atom_get_clock_dividers(rdev,
  2243. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2244. engine_clock, false, &dividers);
  2245. if (ret)
  2246. return ret;
  2247. reference_divider = 1 + dividers.ref_div;
  2248. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2249. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2250. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2251. spll_func_cntl_3 |= SPLL_DITHEN;
  2252. if (pi->caps_sclk_ss_support) {
  2253. struct radeon_atom_ss ss;
  2254. u32 vco_freq = engine_clock * dividers.post_div;
  2255. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2256. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2257. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2258. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2259. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2260. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2261. cg_spll_spread_spectrum |= SSEN;
  2262. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2263. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2264. }
  2265. }
  2266. sclk->SclkFrequency = engine_clock;
  2267. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2268. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2269. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2270. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2271. sclk->SclkDid = (u8)dividers.post_divider;
  2272. return 0;
  2273. }
  2274. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2275. u32 engine_clock,
  2276. u16 sclk_activity_level_t,
  2277. SMU7_Discrete_GraphicsLevel *graphic_level)
  2278. {
  2279. struct ci_power_info *pi = ci_get_pi(rdev);
  2280. int ret;
  2281. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2282. if (ret)
  2283. return ret;
  2284. ret = ci_get_dependency_volt_by_clk(rdev,
  2285. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2286. engine_clock, &graphic_level->MinVddc);
  2287. if (ret)
  2288. return ret;
  2289. graphic_level->SclkFrequency = engine_clock;
  2290. graphic_level->Flags = 0;
  2291. graphic_level->MinVddcPhases = 1;
  2292. if (pi->vddc_phase_shed_control)
  2293. ci_populate_phase_value_based_on_sclk(rdev,
  2294. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2295. engine_clock,
  2296. &graphic_level->MinVddcPhases);
  2297. graphic_level->ActivityLevel = sclk_activity_level_t;
  2298. graphic_level->CcPwrDynRm = 0;
  2299. graphic_level->CcPwrDynRm1 = 0;
  2300. graphic_level->EnabledForActivity = 1;
  2301. graphic_level->EnabledForThrottle = 1;
  2302. graphic_level->UpH = 0;
  2303. graphic_level->DownH = 0;
  2304. graphic_level->VoltageDownH = 0;
  2305. graphic_level->PowerThrottle = 0;
  2306. if (pi->caps_sclk_ds)
  2307. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2308. engine_clock,
  2309. CISLAND_MINIMUM_ENGINE_CLOCK);
  2310. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2311. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2312. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2313. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2314. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2315. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2316. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2317. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2318. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2319. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2320. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2321. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2322. return 0;
  2323. }
  2324. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2325. {
  2326. struct ci_power_info *pi = ci_get_pi(rdev);
  2327. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2328. u32 level_array_address = pi->dpm_table_start +
  2329. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2330. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2331. SMU7_MAX_LEVELS_GRAPHICS;
  2332. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2333. u32 i, ret;
  2334. memset(levels, 0, level_array_size);
  2335. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2336. ret = ci_populate_single_graphic_level(rdev,
  2337. dpm_table->sclk_table.dpm_levels[i].value,
  2338. (u16)pi->activity_target[i],
  2339. &pi->smc_state_table.GraphicsLevel[i]);
  2340. if (ret)
  2341. return ret;
  2342. if (i == (dpm_table->sclk_table.count - 1))
  2343. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2344. PPSMC_DISPLAY_WATERMARK_HIGH;
  2345. }
  2346. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2347. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2348. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2349. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2350. (u8 *)levels, level_array_size,
  2351. pi->sram_end);
  2352. if (ret)
  2353. return ret;
  2354. return 0;
  2355. }
  2356. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2357. SMU7_Discrete_Ulv *ulv_level)
  2358. {
  2359. return ci_populate_ulv_level(rdev, ulv_level);
  2360. }
  2361. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2362. {
  2363. struct ci_power_info *pi = ci_get_pi(rdev);
  2364. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2365. u32 level_array_address = pi->dpm_table_start +
  2366. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2367. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2368. SMU7_MAX_LEVELS_MEMORY;
  2369. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2370. u32 i, ret;
  2371. memset(levels, 0, level_array_size);
  2372. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2373. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2374. return -EINVAL;
  2375. ret = ci_populate_single_memory_level(rdev,
  2376. dpm_table->mclk_table.dpm_levels[i].value,
  2377. &pi->smc_state_table.MemoryLevel[i]);
  2378. if (ret)
  2379. return ret;
  2380. }
  2381. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2382. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2383. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2384. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2385. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2386. PPSMC_DISPLAY_WATERMARK_HIGH;
  2387. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2388. (u8 *)levels, level_array_size,
  2389. pi->sram_end);
  2390. if (ret)
  2391. return ret;
  2392. return 0;
  2393. }
  2394. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2395. struct ci_single_dpm_table* dpm_table,
  2396. u32 count)
  2397. {
  2398. u32 i;
  2399. dpm_table->count = count;
  2400. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2401. dpm_table->dpm_levels[i].enabled = false;
  2402. }
  2403. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2404. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2405. {
  2406. dpm_table->dpm_levels[index].value = pcie_gen;
  2407. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2408. dpm_table->dpm_levels[index].enabled = true;
  2409. }
  2410. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2411. {
  2412. struct ci_power_info *pi = ci_get_pi(rdev);
  2413. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2414. return -EINVAL;
  2415. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2416. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2417. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2418. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2419. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2420. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2421. }
  2422. ci_reset_single_dpm_table(rdev,
  2423. &pi->dpm_table.pcie_speed_table,
  2424. SMU7_MAX_LEVELS_LINK);
  2425. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2426. pi->pcie_gen_powersaving.min,
  2427. pi->pcie_lane_powersaving.min);
  2428. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2429. pi->pcie_gen_performance.min,
  2430. pi->pcie_lane_performance.min);
  2431. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2432. pi->pcie_gen_powersaving.min,
  2433. pi->pcie_lane_powersaving.max);
  2434. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2435. pi->pcie_gen_performance.min,
  2436. pi->pcie_lane_performance.max);
  2437. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2438. pi->pcie_gen_powersaving.max,
  2439. pi->pcie_lane_powersaving.max);
  2440. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2441. pi->pcie_gen_performance.max,
  2442. pi->pcie_lane_performance.max);
  2443. pi->dpm_table.pcie_speed_table.count = 6;
  2444. return 0;
  2445. }
  2446. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2447. {
  2448. struct ci_power_info *pi = ci_get_pi(rdev);
  2449. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2450. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2451. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2452. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2453. struct radeon_cac_leakage_table *std_voltage_table =
  2454. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2455. u32 i;
  2456. if (allowed_sclk_vddc_table == NULL)
  2457. return -EINVAL;
  2458. if (allowed_sclk_vddc_table->count < 1)
  2459. return -EINVAL;
  2460. if (allowed_mclk_table == NULL)
  2461. return -EINVAL;
  2462. if (allowed_mclk_table->count < 1)
  2463. return -EINVAL;
  2464. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2465. ci_reset_single_dpm_table(rdev,
  2466. &pi->dpm_table.sclk_table,
  2467. SMU7_MAX_LEVELS_GRAPHICS);
  2468. ci_reset_single_dpm_table(rdev,
  2469. &pi->dpm_table.mclk_table,
  2470. SMU7_MAX_LEVELS_MEMORY);
  2471. ci_reset_single_dpm_table(rdev,
  2472. &pi->dpm_table.vddc_table,
  2473. SMU7_MAX_LEVELS_VDDC);
  2474. ci_reset_single_dpm_table(rdev,
  2475. &pi->dpm_table.vddci_table,
  2476. SMU7_MAX_LEVELS_VDDCI);
  2477. ci_reset_single_dpm_table(rdev,
  2478. &pi->dpm_table.mvdd_table,
  2479. SMU7_MAX_LEVELS_MVDD);
  2480. pi->dpm_table.sclk_table.count = 0;
  2481. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2482. if ((i == 0) ||
  2483. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2484. allowed_sclk_vddc_table->entries[i].clk)) {
  2485. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2486. allowed_sclk_vddc_table->entries[i].clk;
  2487. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2488. pi->dpm_table.sclk_table.count++;
  2489. }
  2490. }
  2491. pi->dpm_table.mclk_table.count = 0;
  2492. for (i = 0; i < allowed_mclk_table->count; i++) {
  2493. if ((i==0) ||
  2494. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2495. allowed_mclk_table->entries[i].clk)) {
  2496. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2497. allowed_mclk_table->entries[i].clk;
  2498. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2499. pi->dpm_table.mclk_table.count++;
  2500. }
  2501. }
  2502. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2503. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2504. allowed_sclk_vddc_table->entries[i].v;
  2505. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2506. std_voltage_table->entries[i].leakage;
  2507. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2508. }
  2509. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2510. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2511. if (allowed_mclk_table) {
  2512. for (i = 0; i < allowed_mclk_table->count; i++) {
  2513. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2514. allowed_mclk_table->entries[i].v;
  2515. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2516. }
  2517. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2518. }
  2519. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2520. if (allowed_mclk_table) {
  2521. for (i = 0; i < allowed_mclk_table->count; i++) {
  2522. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2523. allowed_mclk_table->entries[i].v;
  2524. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2525. }
  2526. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2527. }
  2528. ci_setup_default_pcie_tables(rdev);
  2529. return 0;
  2530. }
  2531. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2532. u32 value, u32 *boot_level)
  2533. {
  2534. u32 i;
  2535. int ret = -EINVAL;
  2536. for(i = 0; i < table->count; i++) {
  2537. if (value == table->dpm_levels[i].value) {
  2538. *boot_level = i;
  2539. ret = 0;
  2540. }
  2541. }
  2542. return ret;
  2543. }
  2544. static int ci_init_smc_table(struct radeon_device *rdev)
  2545. {
  2546. struct ci_power_info *pi = ci_get_pi(rdev);
  2547. struct ci_ulv_parm *ulv = &pi->ulv;
  2548. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2549. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2550. int ret;
  2551. ret = ci_setup_default_dpm_tables(rdev);
  2552. if (ret)
  2553. return ret;
  2554. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2555. ci_populate_smc_voltage_tables(rdev, table);
  2556. ci_init_fps_limits(rdev);
  2557. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2558. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2559. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2560. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2561. if (pi->mem_gddr5)
  2562. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2563. if (ulv->supported) {
  2564. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2565. if (ret)
  2566. return ret;
  2567. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2568. }
  2569. ret = ci_populate_all_graphic_levels(rdev);
  2570. if (ret)
  2571. return ret;
  2572. ret = ci_populate_all_memory_levels(rdev);
  2573. if (ret)
  2574. return ret;
  2575. ci_populate_smc_link_level(rdev, table);
  2576. ret = ci_populate_smc_acpi_level(rdev, table);
  2577. if (ret)
  2578. return ret;
  2579. ret = ci_populate_smc_vce_level(rdev, table);
  2580. if (ret)
  2581. return ret;
  2582. ret = ci_populate_smc_acp_level(rdev, table);
  2583. if (ret)
  2584. return ret;
  2585. ret = ci_populate_smc_samu_level(rdev, table);
  2586. if (ret)
  2587. return ret;
  2588. ret = ci_do_program_memory_timing_parameters(rdev);
  2589. if (ret)
  2590. return ret;
  2591. ret = ci_populate_smc_uvd_level(rdev, table);
  2592. if (ret)
  2593. return ret;
  2594. table->UvdBootLevel = 0;
  2595. table->VceBootLevel = 0;
  2596. table->AcpBootLevel = 0;
  2597. table->SamuBootLevel = 0;
  2598. table->GraphicsBootLevel = 0;
  2599. table->MemoryBootLevel = 0;
  2600. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2601. pi->vbios_boot_state.sclk_bootup_value,
  2602. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2603. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2604. pi->vbios_boot_state.mclk_bootup_value,
  2605. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2606. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2607. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2608. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2609. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2610. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2611. if (ret)
  2612. return ret;
  2613. table->UVDInterval = 1;
  2614. table->VCEInterval = 1;
  2615. table->ACPInterval = 1;
  2616. table->SAMUInterval = 1;
  2617. table->GraphicsVoltageChangeEnable = 1;
  2618. table->GraphicsThermThrottleEnable = 1;
  2619. table->GraphicsInterval = 1;
  2620. table->VoltageInterval = 1;
  2621. table->ThermalInterval = 1;
  2622. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2623. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2624. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2625. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2626. table->MemoryVoltageChangeEnable = 1;
  2627. table->MemoryInterval = 1;
  2628. table->VoltageResponseTime = 0;
  2629. table->VddcVddciDelta = 4000;
  2630. table->PhaseResponseTime = 0;
  2631. table->MemoryThermThrottleEnable = 1;
  2632. table->PCIeBootLinkLevel = 0;
  2633. table->PCIeGenInterval = 1;
  2634. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2635. table->SVI2Enable = 1;
  2636. else
  2637. table->SVI2Enable = 0;
  2638. table->ThermGpio = 17;
  2639. table->SclkStepSize = 0x4000;
  2640. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2641. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2642. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2643. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2644. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2645. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2646. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2647. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2648. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2649. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2650. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2651. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2652. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2653. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2654. ret = ci_copy_bytes_to_smc(rdev,
  2655. pi->dpm_table_start +
  2656. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2657. (u8 *)&table->SystemFlags,
  2658. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2659. pi->sram_end);
  2660. if (ret)
  2661. return ret;
  2662. return 0;
  2663. }
  2664. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2665. struct ci_single_dpm_table *dpm_table,
  2666. u32 low_limit, u32 high_limit)
  2667. {
  2668. u32 i;
  2669. for (i = 0; i < dpm_table->count; i++) {
  2670. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2671. (dpm_table->dpm_levels[i].value > high_limit))
  2672. dpm_table->dpm_levels[i].enabled = false;
  2673. else
  2674. dpm_table->dpm_levels[i].enabled = true;
  2675. }
  2676. }
  2677. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2678. u32 speed_low, u32 lanes_low,
  2679. u32 speed_high, u32 lanes_high)
  2680. {
  2681. struct ci_power_info *pi = ci_get_pi(rdev);
  2682. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2683. u32 i, j;
  2684. for (i = 0; i < pcie_table->count; i++) {
  2685. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2686. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2687. (pcie_table->dpm_levels[i].value > speed_high) ||
  2688. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2689. pcie_table->dpm_levels[i].enabled = false;
  2690. else
  2691. pcie_table->dpm_levels[i].enabled = true;
  2692. }
  2693. for (i = 0; i < pcie_table->count; i++) {
  2694. if (pcie_table->dpm_levels[i].enabled) {
  2695. for (j = i + 1; j < pcie_table->count; j++) {
  2696. if (pcie_table->dpm_levels[j].enabled) {
  2697. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2698. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2699. pcie_table->dpm_levels[j].enabled = false;
  2700. }
  2701. }
  2702. }
  2703. }
  2704. }
  2705. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2706. struct radeon_ps *radeon_state)
  2707. {
  2708. struct ci_ps *state = ci_get_ps(radeon_state);
  2709. struct ci_power_info *pi = ci_get_pi(rdev);
  2710. u32 high_limit_count;
  2711. if (state->performance_level_count < 1)
  2712. return -EINVAL;
  2713. if (state->performance_level_count == 1)
  2714. high_limit_count = 0;
  2715. else
  2716. high_limit_count = 1;
  2717. ci_trim_single_dpm_states(rdev,
  2718. &pi->dpm_table.sclk_table,
  2719. state->performance_levels[0].sclk,
  2720. state->performance_levels[high_limit_count].sclk);
  2721. ci_trim_single_dpm_states(rdev,
  2722. &pi->dpm_table.mclk_table,
  2723. state->performance_levels[0].mclk,
  2724. state->performance_levels[high_limit_count].mclk);
  2725. ci_trim_pcie_dpm_states(rdev,
  2726. state->performance_levels[0].pcie_gen,
  2727. state->performance_levels[0].pcie_lane,
  2728. state->performance_levels[high_limit_count].pcie_gen,
  2729. state->performance_levels[high_limit_count].pcie_lane);
  2730. return 0;
  2731. }
  2732. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2733. {
  2734. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2735. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2736. struct radeon_clock_voltage_dependency_table *vddc_table =
  2737. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2738. u32 requested_voltage = 0;
  2739. u32 i;
  2740. if (disp_voltage_table == NULL)
  2741. return -EINVAL;
  2742. if (!disp_voltage_table->count)
  2743. return -EINVAL;
  2744. for (i = 0; i < disp_voltage_table->count; i++) {
  2745. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2746. requested_voltage = disp_voltage_table->entries[i].v;
  2747. }
  2748. for (i = 0; i < vddc_table->count; i++) {
  2749. if (requested_voltage <= vddc_table->entries[i].v) {
  2750. requested_voltage = vddc_table->entries[i].v;
  2751. return (ci_send_msg_to_smc_with_parameter(rdev,
  2752. PPSMC_MSG_VddC_Request,
  2753. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2754. 0 : -EINVAL;
  2755. }
  2756. }
  2757. return -EINVAL;
  2758. }
  2759. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2760. {
  2761. struct ci_power_info *pi = ci_get_pi(rdev);
  2762. PPSMC_Result result;
  2763. if (!pi->sclk_dpm_key_disabled) {
  2764. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2765. result = ci_send_msg_to_smc_with_parameter(rdev,
  2766. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2767. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2768. if (result != PPSMC_Result_OK)
  2769. return -EINVAL;
  2770. }
  2771. }
  2772. if (!pi->mclk_dpm_key_disabled) {
  2773. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2774. result = ci_send_msg_to_smc_with_parameter(rdev,
  2775. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2776. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2777. if (result != PPSMC_Result_OK)
  2778. return -EINVAL;
  2779. }
  2780. }
  2781. if (!pi->pcie_dpm_key_disabled) {
  2782. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2783. result = ci_send_msg_to_smc_with_parameter(rdev,
  2784. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2785. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2786. if (result != PPSMC_Result_OK)
  2787. return -EINVAL;
  2788. }
  2789. }
  2790. ci_apply_disp_minimum_voltage_request(rdev);
  2791. return 0;
  2792. }
  2793. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2794. struct radeon_ps *radeon_state)
  2795. {
  2796. struct ci_power_info *pi = ci_get_pi(rdev);
  2797. struct ci_ps *state = ci_get_ps(radeon_state);
  2798. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2799. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2800. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2801. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2802. u32 i;
  2803. pi->need_update_smu7_dpm_table = 0;
  2804. for (i = 0; i < sclk_table->count; i++) {
  2805. if (sclk == sclk_table->dpm_levels[i].value)
  2806. break;
  2807. }
  2808. if (i >= sclk_table->count) {
  2809. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2810. } else {
  2811. /* XXX check display min clock requirements */
  2812. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2813. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2814. }
  2815. for (i = 0; i < mclk_table->count; i++) {
  2816. if (mclk == mclk_table->dpm_levels[i].value)
  2817. break;
  2818. }
  2819. if (i >= mclk_table->count)
  2820. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2821. if (rdev->pm.dpm.current_active_crtc_count !=
  2822. rdev->pm.dpm.new_active_crtc_count)
  2823. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2824. }
  2825. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2826. struct radeon_ps *radeon_state)
  2827. {
  2828. struct ci_power_info *pi = ci_get_pi(rdev);
  2829. struct ci_ps *state = ci_get_ps(radeon_state);
  2830. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2831. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2832. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2833. int ret;
  2834. if (!pi->need_update_smu7_dpm_table)
  2835. return 0;
  2836. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2837. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2838. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2839. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2840. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2841. ret = ci_populate_all_graphic_levels(rdev);
  2842. if (ret)
  2843. return ret;
  2844. }
  2845. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2846. ret = ci_populate_all_memory_levels(rdev);
  2847. if (ret)
  2848. return ret;
  2849. }
  2850. return 0;
  2851. }
  2852. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2853. {
  2854. struct ci_power_info *pi = ci_get_pi(rdev);
  2855. const struct radeon_clock_and_voltage_limits *max_limits;
  2856. int i;
  2857. if (rdev->pm.dpm.ac_power)
  2858. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2859. else
  2860. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2861. if (enable) {
  2862. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2863. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2864. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2865. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2866. if (!pi->caps_uvd_dpm)
  2867. break;
  2868. }
  2869. }
  2870. ci_send_msg_to_smc_with_parameter(rdev,
  2871. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2872. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2873. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2874. pi->uvd_enabled = true;
  2875. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2876. ci_send_msg_to_smc_with_parameter(rdev,
  2877. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2878. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2879. }
  2880. } else {
  2881. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2882. pi->uvd_enabled = false;
  2883. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2884. ci_send_msg_to_smc_with_parameter(rdev,
  2885. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2886. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2887. }
  2888. }
  2889. return (ci_send_msg_to_smc(rdev, enable ?
  2890. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2891. 0 : -EINVAL;
  2892. }
  2893. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2894. {
  2895. struct ci_power_info *pi = ci_get_pi(rdev);
  2896. const struct radeon_clock_and_voltage_limits *max_limits;
  2897. int i;
  2898. if (rdev->pm.dpm.ac_power)
  2899. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2900. else
  2901. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2902. if (enable) {
  2903. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2904. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2905. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2906. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2907. if (!pi->caps_vce_dpm)
  2908. break;
  2909. }
  2910. }
  2911. ci_send_msg_to_smc_with_parameter(rdev,
  2912. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2913. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2914. }
  2915. return (ci_send_msg_to_smc(rdev, enable ?
  2916. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2917. 0 : -EINVAL;
  2918. }
  2919. #if 0
  2920. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2921. {
  2922. struct ci_power_info *pi = ci_get_pi(rdev);
  2923. const struct radeon_clock_and_voltage_limits *max_limits;
  2924. int i;
  2925. if (rdev->pm.dpm.ac_power)
  2926. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2927. else
  2928. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2929. if (enable) {
  2930. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2931. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2932. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2933. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2934. if (!pi->caps_samu_dpm)
  2935. break;
  2936. }
  2937. }
  2938. ci_send_msg_to_smc_with_parameter(rdev,
  2939. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2940. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2941. }
  2942. return (ci_send_msg_to_smc(rdev, enable ?
  2943. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2944. 0 : -EINVAL;
  2945. }
  2946. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2947. {
  2948. struct ci_power_info *pi = ci_get_pi(rdev);
  2949. const struct radeon_clock_and_voltage_limits *max_limits;
  2950. int i;
  2951. if (rdev->pm.dpm.ac_power)
  2952. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2953. else
  2954. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2955. if (enable) {
  2956. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2957. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2958. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2959. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2960. if (!pi->caps_acp_dpm)
  2961. break;
  2962. }
  2963. }
  2964. ci_send_msg_to_smc_with_parameter(rdev,
  2965. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2966. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2967. }
  2968. return (ci_send_msg_to_smc(rdev, enable ?
  2969. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2970. 0 : -EINVAL;
  2971. }
  2972. #endif
  2973. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2974. {
  2975. struct ci_power_info *pi = ci_get_pi(rdev);
  2976. u32 tmp;
  2977. if (!gate) {
  2978. if (pi->caps_uvd_dpm ||
  2979. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2980. pi->smc_state_table.UvdBootLevel = 0;
  2981. else
  2982. pi->smc_state_table.UvdBootLevel =
  2983. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2984. tmp = RREG32_SMC(DPM_TABLE_475);
  2985. tmp &= ~UvdBootLevel_MASK;
  2986. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2987. WREG32_SMC(DPM_TABLE_475, tmp);
  2988. }
  2989. return ci_enable_uvd_dpm(rdev, !gate);
  2990. }
  2991. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  2992. {
  2993. u8 i;
  2994. u32 min_evclk = 30000; /* ??? */
  2995. struct radeon_vce_clock_voltage_dependency_table *table =
  2996. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2997. for (i = 0; i < table->count; i++) {
  2998. if (table->entries[i].evclk >= min_evclk)
  2999. return i;
  3000. }
  3001. return table->count - 1;
  3002. }
  3003. static int ci_update_vce_dpm(struct radeon_device *rdev,
  3004. struct radeon_ps *radeon_new_state,
  3005. struct radeon_ps *radeon_current_state)
  3006. {
  3007. struct ci_power_info *pi = ci_get_pi(rdev);
  3008. int ret = 0;
  3009. u32 tmp;
  3010. if (radeon_current_state->evclk != radeon_new_state->evclk) {
  3011. if (radeon_new_state->evclk) {
  3012. /* turn the clocks on when encoding */
  3013. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  3014. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3015. tmp = RREG32_SMC(DPM_TABLE_475);
  3016. tmp &= ~VceBootLevel_MASK;
  3017. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3018. WREG32_SMC(DPM_TABLE_475, tmp);
  3019. ret = ci_enable_vce_dpm(rdev, true);
  3020. } else {
  3021. /* turn the clocks off when not encoding */
  3022. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  3023. ret = ci_enable_vce_dpm(rdev, false);
  3024. }
  3025. }
  3026. return ret;
  3027. }
  3028. #if 0
  3029. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3030. {
  3031. return ci_enable_samu_dpm(rdev, gate);
  3032. }
  3033. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3034. {
  3035. struct ci_power_info *pi = ci_get_pi(rdev);
  3036. u32 tmp;
  3037. if (!gate) {
  3038. pi->smc_state_table.AcpBootLevel = 0;
  3039. tmp = RREG32_SMC(DPM_TABLE_475);
  3040. tmp &= ~AcpBootLevel_MASK;
  3041. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3042. WREG32_SMC(DPM_TABLE_475, tmp);
  3043. }
  3044. return ci_enable_acp_dpm(rdev, !gate);
  3045. }
  3046. #endif
  3047. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3048. struct radeon_ps *radeon_state)
  3049. {
  3050. struct ci_power_info *pi = ci_get_pi(rdev);
  3051. int ret;
  3052. ret = ci_trim_dpm_states(rdev, radeon_state);
  3053. if (ret)
  3054. return ret;
  3055. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3056. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3057. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3058. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3059. pi->last_mclk_dpm_enable_mask =
  3060. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3061. if (pi->uvd_enabled) {
  3062. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3063. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3064. }
  3065. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3066. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3067. return 0;
  3068. }
  3069. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3070. u32 level_mask)
  3071. {
  3072. u32 level = 0;
  3073. while ((level_mask & (1 << level)) == 0)
  3074. level++;
  3075. return level;
  3076. }
  3077. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3078. enum radeon_dpm_forced_level level)
  3079. {
  3080. struct ci_power_info *pi = ci_get_pi(rdev);
  3081. PPSMC_Result smc_result;
  3082. u32 tmp, levels, i;
  3083. int ret;
  3084. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3085. if ((!pi->sclk_dpm_key_disabled) &&
  3086. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3087. levels = 0;
  3088. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3089. while (tmp >>= 1)
  3090. levels++;
  3091. if (levels) {
  3092. ret = ci_dpm_force_state_sclk(rdev, levels);
  3093. if (ret)
  3094. return ret;
  3095. for (i = 0; i < rdev->usec_timeout; i++) {
  3096. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3097. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3098. if (tmp == levels)
  3099. break;
  3100. udelay(1);
  3101. }
  3102. }
  3103. }
  3104. if ((!pi->mclk_dpm_key_disabled) &&
  3105. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3106. levels = 0;
  3107. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3108. while (tmp >>= 1)
  3109. levels++;
  3110. if (levels) {
  3111. ret = ci_dpm_force_state_mclk(rdev, levels);
  3112. if (ret)
  3113. return ret;
  3114. for (i = 0; i < rdev->usec_timeout; i++) {
  3115. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3116. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3117. if (tmp == levels)
  3118. break;
  3119. udelay(1);
  3120. }
  3121. }
  3122. }
  3123. if ((!pi->pcie_dpm_key_disabled) &&
  3124. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3125. levels = 0;
  3126. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3127. while (tmp >>= 1)
  3128. levels++;
  3129. if (levels) {
  3130. ret = ci_dpm_force_state_pcie(rdev, level);
  3131. if (ret)
  3132. return ret;
  3133. for (i = 0; i < rdev->usec_timeout; i++) {
  3134. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3135. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3136. if (tmp == levels)
  3137. break;
  3138. udelay(1);
  3139. }
  3140. }
  3141. }
  3142. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3143. if ((!pi->sclk_dpm_key_disabled) &&
  3144. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3145. levels = ci_get_lowest_enabled_level(rdev,
  3146. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3147. ret = ci_dpm_force_state_sclk(rdev, levels);
  3148. if (ret)
  3149. return ret;
  3150. for (i = 0; i < rdev->usec_timeout; i++) {
  3151. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3152. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3153. if (tmp == levels)
  3154. break;
  3155. udelay(1);
  3156. }
  3157. }
  3158. if ((!pi->mclk_dpm_key_disabled) &&
  3159. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3160. levels = ci_get_lowest_enabled_level(rdev,
  3161. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3162. ret = ci_dpm_force_state_mclk(rdev, levels);
  3163. if (ret)
  3164. return ret;
  3165. for (i = 0; i < rdev->usec_timeout; i++) {
  3166. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3167. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3168. if (tmp == levels)
  3169. break;
  3170. udelay(1);
  3171. }
  3172. }
  3173. if ((!pi->pcie_dpm_key_disabled) &&
  3174. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3175. levels = ci_get_lowest_enabled_level(rdev,
  3176. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3177. ret = ci_dpm_force_state_pcie(rdev, levels);
  3178. if (ret)
  3179. return ret;
  3180. for (i = 0; i < rdev->usec_timeout; i++) {
  3181. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3182. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3183. if (tmp == levels)
  3184. break;
  3185. udelay(1);
  3186. }
  3187. }
  3188. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3189. if (!pi->sclk_dpm_key_disabled) {
  3190. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel);
  3191. if (smc_result != PPSMC_Result_OK)
  3192. return -EINVAL;
  3193. }
  3194. if (!pi->mclk_dpm_key_disabled) {
  3195. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_NoForcedLevel);
  3196. if (smc_result != PPSMC_Result_OK)
  3197. return -EINVAL;
  3198. }
  3199. if (!pi->pcie_dpm_key_disabled) {
  3200. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  3201. if (smc_result != PPSMC_Result_OK)
  3202. return -EINVAL;
  3203. }
  3204. }
  3205. rdev->pm.dpm.forced_level = level;
  3206. return 0;
  3207. }
  3208. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3209. struct ci_mc_reg_table *table)
  3210. {
  3211. struct ci_power_info *pi = ci_get_pi(rdev);
  3212. u8 i, j, k;
  3213. u32 temp_reg;
  3214. for (i = 0, j = table->last; i < table->last; i++) {
  3215. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3216. return -EINVAL;
  3217. switch(table->mc_reg_address[i].s1 << 2) {
  3218. case MC_SEQ_MISC1:
  3219. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3220. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3221. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3222. for (k = 0; k < table->num_entries; k++) {
  3223. table->mc_reg_table_entry[k].mc_data[j] =
  3224. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3225. }
  3226. j++;
  3227. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3228. return -EINVAL;
  3229. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3230. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3231. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3232. for (k = 0; k < table->num_entries; k++) {
  3233. table->mc_reg_table_entry[k].mc_data[j] =
  3234. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3235. if (!pi->mem_gddr5)
  3236. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3237. }
  3238. j++;
  3239. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3240. return -EINVAL;
  3241. if (!pi->mem_gddr5) {
  3242. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3243. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3244. for (k = 0; k < table->num_entries; k++) {
  3245. table->mc_reg_table_entry[k].mc_data[j] =
  3246. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3247. }
  3248. j++;
  3249. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3250. return -EINVAL;
  3251. }
  3252. break;
  3253. case MC_SEQ_RESERVE_M:
  3254. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3255. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3256. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3257. for (k = 0; k < table->num_entries; k++) {
  3258. table->mc_reg_table_entry[k].mc_data[j] =
  3259. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3260. }
  3261. j++;
  3262. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3263. return -EINVAL;
  3264. break;
  3265. default:
  3266. break;
  3267. }
  3268. }
  3269. table->last = j;
  3270. return 0;
  3271. }
  3272. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3273. {
  3274. bool result = true;
  3275. switch(in_reg) {
  3276. case MC_SEQ_RAS_TIMING >> 2:
  3277. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3278. break;
  3279. case MC_SEQ_DLL_STBY >> 2:
  3280. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3281. break;
  3282. case MC_SEQ_G5PDX_CMD0 >> 2:
  3283. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3284. break;
  3285. case MC_SEQ_G5PDX_CMD1 >> 2:
  3286. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3287. break;
  3288. case MC_SEQ_G5PDX_CTRL >> 2:
  3289. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3290. break;
  3291. case MC_SEQ_CAS_TIMING >> 2:
  3292. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3293. break;
  3294. case MC_SEQ_MISC_TIMING >> 2:
  3295. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3296. break;
  3297. case MC_SEQ_MISC_TIMING2 >> 2:
  3298. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3299. break;
  3300. case MC_SEQ_PMG_DVS_CMD >> 2:
  3301. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3302. break;
  3303. case MC_SEQ_PMG_DVS_CTL >> 2:
  3304. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3305. break;
  3306. case MC_SEQ_RD_CTL_D0 >> 2:
  3307. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3308. break;
  3309. case MC_SEQ_RD_CTL_D1 >> 2:
  3310. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3311. break;
  3312. case MC_SEQ_WR_CTL_D0 >> 2:
  3313. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3314. break;
  3315. case MC_SEQ_WR_CTL_D1 >> 2:
  3316. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3317. break;
  3318. case MC_PMG_CMD_EMRS >> 2:
  3319. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3320. break;
  3321. case MC_PMG_CMD_MRS >> 2:
  3322. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3323. break;
  3324. case MC_PMG_CMD_MRS1 >> 2:
  3325. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3326. break;
  3327. case MC_SEQ_PMG_TIMING >> 2:
  3328. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3329. break;
  3330. case MC_PMG_CMD_MRS2 >> 2:
  3331. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3332. break;
  3333. case MC_SEQ_WR_CTL_2 >> 2:
  3334. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3335. break;
  3336. default:
  3337. result = false;
  3338. break;
  3339. }
  3340. return result;
  3341. }
  3342. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3343. {
  3344. u8 i, j;
  3345. for (i = 0; i < table->last; i++) {
  3346. for (j = 1; j < table->num_entries; j++) {
  3347. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3348. table->mc_reg_table_entry[j].mc_data[i]) {
  3349. table->valid_flag |= 1 << i;
  3350. break;
  3351. }
  3352. }
  3353. }
  3354. }
  3355. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3356. {
  3357. u32 i;
  3358. u16 address;
  3359. for (i = 0; i < table->last; i++) {
  3360. table->mc_reg_address[i].s0 =
  3361. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3362. address : table->mc_reg_address[i].s1;
  3363. }
  3364. }
  3365. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3366. struct ci_mc_reg_table *ci_table)
  3367. {
  3368. u8 i, j;
  3369. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3370. return -EINVAL;
  3371. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3372. return -EINVAL;
  3373. for (i = 0; i < table->last; i++)
  3374. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3375. ci_table->last = table->last;
  3376. for (i = 0; i < table->num_entries; i++) {
  3377. ci_table->mc_reg_table_entry[i].mclk_max =
  3378. table->mc_reg_table_entry[i].mclk_max;
  3379. for (j = 0; j < table->last; j++)
  3380. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3381. table->mc_reg_table_entry[i].mc_data[j];
  3382. }
  3383. ci_table->num_entries = table->num_entries;
  3384. return 0;
  3385. }
  3386. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3387. {
  3388. struct ci_power_info *pi = ci_get_pi(rdev);
  3389. struct atom_mc_reg_table *table;
  3390. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3391. u8 module_index = rv770_get_memory_module_index(rdev);
  3392. int ret;
  3393. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3394. if (!table)
  3395. return -ENOMEM;
  3396. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3397. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3398. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3399. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3400. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3401. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3402. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3403. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3404. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3405. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3406. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3407. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3408. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3409. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3410. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3411. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3412. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3413. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3414. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3415. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3416. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3417. if (ret)
  3418. goto init_mc_done;
  3419. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3420. if (ret)
  3421. goto init_mc_done;
  3422. ci_set_s0_mc_reg_index(ci_table);
  3423. ret = ci_set_mc_special_registers(rdev, ci_table);
  3424. if (ret)
  3425. goto init_mc_done;
  3426. ci_set_valid_flag(ci_table);
  3427. init_mc_done:
  3428. kfree(table);
  3429. return ret;
  3430. }
  3431. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3432. SMU7_Discrete_MCRegisters *mc_reg_table)
  3433. {
  3434. struct ci_power_info *pi = ci_get_pi(rdev);
  3435. u32 i, j;
  3436. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3437. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3438. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3439. return -EINVAL;
  3440. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3441. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3442. i++;
  3443. }
  3444. }
  3445. mc_reg_table->last = (u8)i;
  3446. return 0;
  3447. }
  3448. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3449. SMU7_Discrete_MCRegisterSet *data,
  3450. u32 num_entries, u32 valid_flag)
  3451. {
  3452. u32 i, j;
  3453. for (i = 0, j = 0; j < num_entries; j++) {
  3454. if (valid_flag & (1 << j)) {
  3455. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3456. i++;
  3457. }
  3458. }
  3459. }
  3460. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3461. const u32 memory_clock,
  3462. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3463. {
  3464. struct ci_power_info *pi = ci_get_pi(rdev);
  3465. u32 i = 0;
  3466. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3467. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3468. break;
  3469. }
  3470. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3471. --i;
  3472. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3473. mc_reg_table_data, pi->mc_reg_table.last,
  3474. pi->mc_reg_table.valid_flag);
  3475. }
  3476. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3477. SMU7_Discrete_MCRegisters *mc_reg_table)
  3478. {
  3479. struct ci_power_info *pi = ci_get_pi(rdev);
  3480. u32 i;
  3481. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3482. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3483. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3484. &mc_reg_table->data[i]);
  3485. }
  3486. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3487. {
  3488. struct ci_power_info *pi = ci_get_pi(rdev);
  3489. int ret;
  3490. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3491. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3492. if (ret)
  3493. return ret;
  3494. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3495. return ci_copy_bytes_to_smc(rdev,
  3496. pi->mc_reg_table_start,
  3497. (u8 *)&pi->smc_mc_reg_table,
  3498. sizeof(SMU7_Discrete_MCRegisters),
  3499. pi->sram_end);
  3500. }
  3501. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3502. {
  3503. struct ci_power_info *pi = ci_get_pi(rdev);
  3504. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3505. return 0;
  3506. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3507. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3508. return ci_copy_bytes_to_smc(rdev,
  3509. pi->mc_reg_table_start +
  3510. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3511. (u8 *)&pi->smc_mc_reg_table.data[0],
  3512. sizeof(SMU7_Discrete_MCRegisterSet) *
  3513. pi->dpm_table.mclk_table.count,
  3514. pi->sram_end);
  3515. }
  3516. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3517. {
  3518. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3519. tmp |= VOLT_PWRMGT_EN;
  3520. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3521. }
  3522. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3523. struct radeon_ps *radeon_state)
  3524. {
  3525. struct ci_ps *state = ci_get_ps(radeon_state);
  3526. int i;
  3527. u16 pcie_speed, max_speed = 0;
  3528. for (i = 0; i < state->performance_level_count; i++) {
  3529. pcie_speed = state->performance_levels[i].pcie_gen;
  3530. if (max_speed < pcie_speed)
  3531. max_speed = pcie_speed;
  3532. }
  3533. return max_speed;
  3534. }
  3535. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3536. {
  3537. u32 speed_cntl = 0;
  3538. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3539. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3540. return (u16)speed_cntl;
  3541. }
  3542. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3543. {
  3544. u32 link_width = 0;
  3545. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3546. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3547. switch (link_width) {
  3548. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3549. return 1;
  3550. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3551. return 2;
  3552. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3553. return 4;
  3554. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3555. return 8;
  3556. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3557. /* not actually supported */
  3558. return 12;
  3559. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3560. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3561. default:
  3562. return 16;
  3563. }
  3564. }
  3565. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3566. struct radeon_ps *radeon_new_state,
  3567. struct radeon_ps *radeon_current_state)
  3568. {
  3569. struct ci_power_info *pi = ci_get_pi(rdev);
  3570. enum radeon_pcie_gen target_link_speed =
  3571. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3572. enum radeon_pcie_gen current_link_speed;
  3573. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3574. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3575. else
  3576. current_link_speed = pi->force_pcie_gen;
  3577. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3578. pi->pspp_notify_required = false;
  3579. if (target_link_speed > current_link_speed) {
  3580. switch (target_link_speed) {
  3581. #ifdef CONFIG_ACPI
  3582. case RADEON_PCIE_GEN3:
  3583. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3584. break;
  3585. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3586. if (current_link_speed == RADEON_PCIE_GEN2)
  3587. break;
  3588. case RADEON_PCIE_GEN2:
  3589. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3590. break;
  3591. #endif
  3592. default:
  3593. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3594. break;
  3595. }
  3596. } else {
  3597. if (target_link_speed < current_link_speed)
  3598. pi->pspp_notify_required = true;
  3599. }
  3600. }
  3601. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3602. struct radeon_ps *radeon_new_state,
  3603. struct radeon_ps *radeon_current_state)
  3604. {
  3605. struct ci_power_info *pi = ci_get_pi(rdev);
  3606. enum radeon_pcie_gen target_link_speed =
  3607. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3608. u8 request;
  3609. if (pi->pspp_notify_required) {
  3610. if (target_link_speed == RADEON_PCIE_GEN3)
  3611. request = PCIE_PERF_REQ_PECI_GEN3;
  3612. else if (target_link_speed == RADEON_PCIE_GEN2)
  3613. request = PCIE_PERF_REQ_PECI_GEN2;
  3614. else
  3615. request = PCIE_PERF_REQ_PECI_GEN1;
  3616. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3617. (ci_get_current_pcie_speed(rdev) > 0))
  3618. return;
  3619. #ifdef CONFIG_ACPI
  3620. radeon_acpi_pcie_performance_request(rdev, request, false);
  3621. #endif
  3622. }
  3623. }
  3624. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3625. {
  3626. struct ci_power_info *pi = ci_get_pi(rdev);
  3627. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3628. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3629. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3630. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3631. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3632. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3633. if (allowed_sclk_vddc_table == NULL)
  3634. return -EINVAL;
  3635. if (allowed_sclk_vddc_table->count < 1)
  3636. return -EINVAL;
  3637. if (allowed_mclk_vddc_table == NULL)
  3638. return -EINVAL;
  3639. if (allowed_mclk_vddc_table->count < 1)
  3640. return -EINVAL;
  3641. if (allowed_mclk_vddci_table == NULL)
  3642. return -EINVAL;
  3643. if (allowed_mclk_vddci_table->count < 1)
  3644. return -EINVAL;
  3645. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3646. pi->max_vddc_in_pp_table =
  3647. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3648. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3649. pi->max_vddci_in_pp_table =
  3650. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3651. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3652. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3653. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3654. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3655. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3656. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3657. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3658. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3659. return 0;
  3660. }
  3661. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3662. {
  3663. struct ci_power_info *pi = ci_get_pi(rdev);
  3664. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3665. u32 leakage_index;
  3666. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3667. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3668. *vddc = leakage_table->actual_voltage[leakage_index];
  3669. break;
  3670. }
  3671. }
  3672. }
  3673. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3674. {
  3675. struct ci_power_info *pi = ci_get_pi(rdev);
  3676. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3677. u32 leakage_index;
  3678. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3679. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3680. *vddci = leakage_table->actual_voltage[leakage_index];
  3681. break;
  3682. }
  3683. }
  3684. }
  3685. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3686. struct radeon_clock_voltage_dependency_table *table)
  3687. {
  3688. u32 i;
  3689. if (table) {
  3690. for (i = 0; i < table->count; i++)
  3691. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3692. }
  3693. }
  3694. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3695. struct radeon_clock_voltage_dependency_table *table)
  3696. {
  3697. u32 i;
  3698. if (table) {
  3699. for (i = 0; i < table->count; i++)
  3700. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3701. }
  3702. }
  3703. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3704. struct radeon_vce_clock_voltage_dependency_table *table)
  3705. {
  3706. u32 i;
  3707. if (table) {
  3708. for (i = 0; i < table->count; i++)
  3709. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3710. }
  3711. }
  3712. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3713. struct radeon_uvd_clock_voltage_dependency_table *table)
  3714. {
  3715. u32 i;
  3716. if (table) {
  3717. for (i = 0; i < table->count; i++)
  3718. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3719. }
  3720. }
  3721. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3722. struct radeon_phase_shedding_limits_table *table)
  3723. {
  3724. u32 i;
  3725. if (table) {
  3726. for (i = 0; i < table->count; i++)
  3727. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3728. }
  3729. }
  3730. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3731. struct radeon_clock_and_voltage_limits *table)
  3732. {
  3733. if (table) {
  3734. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3735. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3736. }
  3737. }
  3738. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3739. struct radeon_cac_leakage_table *table)
  3740. {
  3741. u32 i;
  3742. if (table) {
  3743. for (i = 0; i < table->count; i++)
  3744. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3745. }
  3746. }
  3747. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3748. {
  3749. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3750. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3751. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3752. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3753. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3754. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3755. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3756. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3757. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3758. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3759. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3760. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3761. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3762. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3763. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3764. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3765. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3766. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3767. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3768. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3769. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3770. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3771. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3772. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3773. }
  3774. static void ci_get_memory_type(struct radeon_device *rdev)
  3775. {
  3776. struct ci_power_info *pi = ci_get_pi(rdev);
  3777. u32 tmp;
  3778. tmp = RREG32(MC_SEQ_MISC0);
  3779. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3780. MC_SEQ_MISC0_GDDR5_VALUE)
  3781. pi->mem_gddr5 = true;
  3782. else
  3783. pi->mem_gddr5 = false;
  3784. }
  3785. static void ci_update_current_ps(struct radeon_device *rdev,
  3786. struct radeon_ps *rps)
  3787. {
  3788. struct ci_ps *new_ps = ci_get_ps(rps);
  3789. struct ci_power_info *pi = ci_get_pi(rdev);
  3790. pi->current_rps = *rps;
  3791. pi->current_ps = *new_ps;
  3792. pi->current_rps.ps_priv = &pi->current_ps;
  3793. }
  3794. static void ci_update_requested_ps(struct radeon_device *rdev,
  3795. struct radeon_ps *rps)
  3796. {
  3797. struct ci_ps *new_ps = ci_get_ps(rps);
  3798. struct ci_power_info *pi = ci_get_pi(rdev);
  3799. pi->requested_rps = *rps;
  3800. pi->requested_ps = *new_ps;
  3801. pi->requested_rps.ps_priv = &pi->requested_ps;
  3802. }
  3803. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3804. {
  3805. struct ci_power_info *pi = ci_get_pi(rdev);
  3806. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3807. struct radeon_ps *new_ps = &requested_ps;
  3808. ci_update_requested_ps(rdev, new_ps);
  3809. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3810. return 0;
  3811. }
  3812. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3813. {
  3814. struct ci_power_info *pi = ci_get_pi(rdev);
  3815. struct radeon_ps *new_ps = &pi->requested_rps;
  3816. ci_update_current_ps(rdev, new_ps);
  3817. }
  3818. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3819. {
  3820. int r;
  3821. r = ci_mc_load_microcode(rdev);
  3822. if (r)
  3823. DRM_ERROR("Failed to load MC firmware!\n");
  3824. ci_read_clock_registers(rdev);
  3825. ci_get_memory_type(rdev);
  3826. ci_enable_acpi_power_management(rdev);
  3827. ci_init_sclk_t(rdev);
  3828. }
  3829. int ci_dpm_enable(struct radeon_device *rdev)
  3830. {
  3831. struct ci_power_info *pi = ci_get_pi(rdev);
  3832. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3833. int ret;
  3834. if (ci_is_smc_running(rdev))
  3835. return -EINVAL;
  3836. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3837. ci_enable_voltage_control(rdev);
  3838. ret = ci_construct_voltage_tables(rdev);
  3839. if (ret) {
  3840. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3841. return ret;
  3842. }
  3843. }
  3844. if (pi->caps_dynamic_ac_timing) {
  3845. ret = ci_initialize_mc_reg_table(rdev);
  3846. if (ret)
  3847. pi->caps_dynamic_ac_timing = false;
  3848. }
  3849. if (pi->dynamic_ss)
  3850. ci_enable_spread_spectrum(rdev, true);
  3851. if (pi->thermal_protection)
  3852. ci_enable_thermal_protection(rdev, true);
  3853. ci_program_sstp(rdev);
  3854. ci_enable_display_gap(rdev);
  3855. ci_program_vc(rdev);
  3856. ret = ci_upload_firmware(rdev);
  3857. if (ret) {
  3858. DRM_ERROR("ci_upload_firmware failed\n");
  3859. return ret;
  3860. }
  3861. ret = ci_process_firmware_header(rdev);
  3862. if (ret) {
  3863. DRM_ERROR("ci_process_firmware_header failed\n");
  3864. return ret;
  3865. }
  3866. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3867. if (ret) {
  3868. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3869. return ret;
  3870. }
  3871. ret = ci_init_smc_table(rdev);
  3872. if (ret) {
  3873. DRM_ERROR("ci_init_smc_table failed\n");
  3874. return ret;
  3875. }
  3876. ret = ci_init_arb_table_index(rdev);
  3877. if (ret) {
  3878. DRM_ERROR("ci_init_arb_table_index failed\n");
  3879. return ret;
  3880. }
  3881. if (pi->caps_dynamic_ac_timing) {
  3882. ret = ci_populate_initial_mc_reg_table(rdev);
  3883. if (ret) {
  3884. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3885. return ret;
  3886. }
  3887. }
  3888. ret = ci_populate_pm_base(rdev);
  3889. if (ret) {
  3890. DRM_ERROR("ci_populate_pm_base failed\n");
  3891. return ret;
  3892. }
  3893. ci_dpm_start_smc(rdev);
  3894. ci_enable_vr_hot_gpio_interrupt(rdev);
  3895. ret = ci_notify_smc_display_change(rdev, false);
  3896. if (ret) {
  3897. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3898. return ret;
  3899. }
  3900. ci_enable_sclk_control(rdev, true);
  3901. ret = ci_enable_ulv(rdev, true);
  3902. if (ret) {
  3903. DRM_ERROR("ci_enable_ulv failed\n");
  3904. return ret;
  3905. }
  3906. ret = ci_enable_ds_master_switch(rdev, true);
  3907. if (ret) {
  3908. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3909. return ret;
  3910. }
  3911. ret = ci_start_dpm(rdev);
  3912. if (ret) {
  3913. DRM_ERROR("ci_start_dpm failed\n");
  3914. return ret;
  3915. }
  3916. ret = ci_enable_didt(rdev, true);
  3917. if (ret) {
  3918. DRM_ERROR("ci_enable_didt failed\n");
  3919. return ret;
  3920. }
  3921. ret = ci_enable_smc_cac(rdev, true);
  3922. if (ret) {
  3923. DRM_ERROR("ci_enable_smc_cac failed\n");
  3924. return ret;
  3925. }
  3926. ret = ci_enable_power_containment(rdev, true);
  3927. if (ret) {
  3928. DRM_ERROR("ci_enable_power_containment failed\n");
  3929. return ret;
  3930. }
  3931. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3932. ci_update_current_ps(rdev, boot_ps);
  3933. return 0;
  3934. }
  3935. int ci_dpm_late_enable(struct radeon_device *rdev)
  3936. {
  3937. int ret;
  3938. if (rdev->irq.installed &&
  3939. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3940. #if 0
  3941. PPSMC_Result result;
  3942. #endif
  3943. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3944. if (ret) {
  3945. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3946. return ret;
  3947. }
  3948. rdev->irq.dpm_thermal = true;
  3949. radeon_irq_set(rdev);
  3950. #if 0
  3951. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3952. if (result != PPSMC_Result_OK)
  3953. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3954. #endif
  3955. }
  3956. ci_dpm_powergate_uvd(rdev, true);
  3957. return 0;
  3958. }
  3959. void ci_dpm_disable(struct radeon_device *rdev)
  3960. {
  3961. struct ci_power_info *pi = ci_get_pi(rdev);
  3962. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3963. ci_dpm_powergate_uvd(rdev, false);
  3964. if (!ci_is_smc_running(rdev))
  3965. return;
  3966. if (pi->thermal_protection)
  3967. ci_enable_thermal_protection(rdev, false);
  3968. ci_enable_power_containment(rdev, false);
  3969. ci_enable_smc_cac(rdev, false);
  3970. ci_enable_didt(rdev, false);
  3971. ci_enable_spread_spectrum(rdev, false);
  3972. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3973. ci_stop_dpm(rdev);
  3974. ci_enable_ds_master_switch(rdev, false);
  3975. ci_enable_ulv(rdev, false);
  3976. ci_clear_vc(rdev);
  3977. ci_reset_to_default(rdev);
  3978. ci_dpm_stop_smc(rdev);
  3979. ci_force_switch_to_arb_f0(rdev);
  3980. ci_update_current_ps(rdev, boot_ps);
  3981. }
  3982. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3983. {
  3984. struct ci_power_info *pi = ci_get_pi(rdev);
  3985. struct radeon_ps *new_ps = &pi->requested_rps;
  3986. struct radeon_ps *old_ps = &pi->current_rps;
  3987. int ret;
  3988. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3989. if (pi->pcie_performance_request)
  3990. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  3991. ret = ci_freeze_sclk_mclk_dpm(rdev);
  3992. if (ret) {
  3993. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  3994. return ret;
  3995. }
  3996. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  3997. if (ret) {
  3998. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  3999. return ret;
  4000. }
  4001. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4002. if (ret) {
  4003. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4004. return ret;
  4005. }
  4006. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4007. if (ret) {
  4008. DRM_ERROR("ci_update_vce_dpm failed\n");
  4009. return ret;
  4010. }
  4011. ret = ci_update_sclk_t(rdev);
  4012. if (ret) {
  4013. DRM_ERROR("ci_update_sclk_t failed\n");
  4014. return ret;
  4015. }
  4016. if (pi->caps_dynamic_ac_timing) {
  4017. ret = ci_update_and_upload_mc_reg_table(rdev);
  4018. if (ret) {
  4019. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4020. return ret;
  4021. }
  4022. }
  4023. ret = ci_program_memory_timing_parameters(rdev);
  4024. if (ret) {
  4025. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4026. return ret;
  4027. }
  4028. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4029. if (ret) {
  4030. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4031. return ret;
  4032. }
  4033. ret = ci_upload_dpm_level_enable_mask(rdev);
  4034. if (ret) {
  4035. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4036. return ret;
  4037. }
  4038. if (pi->pcie_performance_request)
  4039. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4040. return 0;
  4041. }
  4042. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  4043. {
  4044. return ci_power_control_set_level(rdev);
  4045. }
  4046. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4047. {
  4048. ci_set_boot_state(rdev);
  4049. }
  4050. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4051. {
  4052. ci_program_display_gap(rdev);
  4053. }
  4054. union power_info {
  4055. struct _ATOM_POWERPLAY_INFO info;
  4056. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4057. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4058. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4059. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4060. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4061. };
  4062. union pplib_clock_info {
  4063. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4064. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4065. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4066. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4067. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4068. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4069. };
  4070. union pplib_power_state {
  4071. struct _ATOM_PPLIB_STATE v1;
  4072. struct _ATOM_PPLIB_STATE_V2 v2;
  4073. };
  4074. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4075. struct radeon_ps *rps,
  4076. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4077. u8 table_rev)
  4078. {
  4079. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4080. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4081. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4082. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4083. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4084. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4085. } else {
  4086. rps->vclk = 0;
  4087. rps->dclk = 0;
  4088. }
  4089. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4090. rdev->pm.dpm.boot_ps = rps;
  4091. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4092. rdev->pm.dpm.uvd_ps = rps;
  4093. }
  4094. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4095. struct radeon_ps *rps, int index,
  4096. union pplib_clock_info *clock_info)
  4097. {
  4098. struct ci_power_info *pi = ci_get_pi(rdev);
  4099. struct ci_ps *ps = ci_get_ps(rps);
  4100. struct ci_pl *pl = &ps->performance_levels[index];
  4101. ps->performance_level_count = index + 1;
  4102. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4103. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4104. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4105. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4106. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4107. pi->sys_pcie_mask,
  4108. pi->vbios_boot_state.pcie_gen_bootup_value,
  4109. clock_info->ci.ucPCIEGen);
  4110. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4111. pi->vbios_boot_state.pcie_lane_bootup_value,
  4112. le16_to_cpu(clock_info->ci.usPCIELane));
  4113. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4114. pi->acpi_pcie_gen = pl->pcie_gen;
  4115. }
  4116. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4117. pi->ulv.supported = true;
  4118. pi->ulv.pl = *pl;
  4119. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4120. }
  4121. /* patch up boot state */
  4122. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4123. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4124. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4125. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4126. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4127. }
  4128. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4129. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4130. pi->use_pcie_powersaving_levels = true;
  4131. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4132. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4133. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4134. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4135. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4136. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4137. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4138. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4139. break;
  4140. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4141. pi->use_pcie_performance_levels = true;
  4142. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4143. pi->pcie_gen_performance.max = pl->pcie_gen;
  4144. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4145. pi->pcie_gen_performance.min = pl->pcie_gen;
  4146. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4147. pi->pcie_lane_performance.max = pl->pcie_lane;
  4148. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4149. pi->pcie_lane_performance.min = pl->pcie_lane;
  4150. break;
  4151. default:
  4152. break;
  4153. }
  4154. }
  4155. static int ci_parse_power_table(struct radeon_device *rdev)
  4156. {
  4157. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4158. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4159. union pplib_power_state *power_state;
  4160. int i, j, k, non_clock_array_index, clock_array_index;
  4161. union pplib_clock_info *clock_info;
  4162. struct _StateArray *state_array;
  4163. struct _ClockInfoArray *clock_info_array;
  4164. struct _NonClockInfoArray *non_clock_info_array;
  4165. union power_info *power_info;
  4166. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4167. u16 data_offset;
  4168. u8 frev, crev;
  4169. u8 *power_state_offset;
  4170. struct ci_ps *ps;
  4171. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4172. &frev, &crev, &data_offset))
  4173. return -EINVAL;
  4174. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4175. state_array = (struct _StateArray *)
  4176. (mode_info->atom_context->bios + data_offset +
  4177. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4178. clock_info_array = (struct _ClockInfoArray *)
  4179. (mode_info->atom_context->bios + data_offset +
  4180. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4181. non_clock_info_array = (struct _NonClockInfoArray *)
  4182. (mode_info->atom_context->bios + data_offset +
  4183. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4184. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4185. state_array->ucNumEntries, GFP_KERNEL);
  4186. if (!rdev->pm.dpm.ps)
  4187. return -ENOMEM;
  4188. power_state_offset = (u8 *)state_array->states;
  4189. for (i = 0; i < state_array->ucNumEntries; i++) {
  4190. u8 *idx;
  4191. power_state = (union pplib_power_state *)power_state_offset;
  4192. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4193. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4194. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4195. if (!rdev->pm.power_state[i].clock_info)
  4196. return -EINVAL;
  4197. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4198. if (ps == NULL) {
  4199. kfree(rdev->pm.dpm.ps);
  4200. return -ENOMEM;
  4201. }
  4202. rdev->pm.dpm.ps[i].ps_priv = ps;
  4203. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4204. non_clock_info,
  4205. non_clock_info_array->ucEntrySize);
  4206. k = 0;
  4207. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4208. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4209. clock_array_index = idx[j];
  4210. if (clock_array_index >= clock_info_array->ucNumEntries)
  4211. continue;
  4212. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4213. break;
  4214. clock_info = (union pplib_clock_info *)
  4215. ((u8 *)&clock_info_array->clockInfo[0] +
  4216. (clock_array_index * clock_info_array->ucEntrySize));
  4217. ci_parse_pplib_clock_info(rdev,
  4218. &rdev->pm.dpm.ps[i], k,
  4219. clock_info);
  4220. k++;
  4221. }
  4222. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4223. }
  4224. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4225. /* fill in the vce power states */
  4226. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  4227. u32 sclk, mclk;
  4228. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  4229. clock_info = (union pplib_clock_info *)
  4230. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4231. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4232. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4233. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4234. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4235. rdev->pm.dpm.vce_states[i].sclk = sclk;
  4236. rdev->pm.dpm.vce_states[i].mclk = mclk;
  4237. }
  4238. return 0;
  4239. }
  4240. static int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4241. struct ci_vbios_boot_state *boot_state)
  4242. {
  4243. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4244. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4245. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4246. u8 frev, crev;
  4247. u16 data_offset;
  4248. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4249. &frev, &crev, &data_offset)) {
  4250. firmware_info =
  4251. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4252. data_offset);
  4253. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4254. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4255. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4256. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4257. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4258. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4259. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4260. return 0;
  4261. }
  4262. return -EINVAL;
  4263. }
  4264. void ci_dpm_fini(struct radeon_device *rdev)
  4265. {
  4266. int i;
  4267. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4268. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4269. }
  4270. kfree(rdev->pm.dpm.ps);
  4271. kfree(rdev->pm.dpm.priv);
  4272. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4273. r600_free_extended_power_table(rdev);
  4274. }
  4275. int ci_dpm_init(struct radeon_device *rdev)
  4276. {
  4277. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4278. u16 data_offset, size;
  4279. u8 frev, crev;
  4280. struct ci_power_info *pi;
  4281. int ret;
  4282. u32 mask;
  4283. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4284. if (pi == NULL)
  4285. return -ENOMEM;
  4286. rdev->pm.dpm.priv = pi;
  4287. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4288. if (ret)
  4289. pi->sys_pcie_mask = 0;
  4290. else
  4291. pi->sys_pcie_mask = mask;
  4292. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4293. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4294. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4295. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4296. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4297. pi->pcie_lane_performance.max = 0;
  4298. pi->pcie_lane_performance.min = 16;
  4299. pi->pcie_lane_powersaving.max = 0;
  4300. pi->pcie_lane_powersaving.min = 16;
  4301. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4302. if (ret) {
  4303. ci_dpm_fini(rdev);
  4304. return ret;
  4305. }
  4306. ret = r600_get_platform_caps(rdev);
  4307. if (ret) {
  4308. ci_dpm_fini(rdev);
  4309. return ret;
  4310. }
  4311. ret = r600_parse_extended_power_table(rdev);
  4312. if (ret) {
  4313. ci_dpm_fini(rdev);
  4314. return ret;
  4315. }
  4316. ret = ci_parse_power_table(rdev);
  4317. if (ret) {
  4318. ci_dpm_fini(rdev);
  4319. return ret;
  4320. }
  4321. pi->dll_default_on = false;
  4322. pi->sram_end = SMC_RAM_END;
  4323. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4324. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4325. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4326. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4327. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4328. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4329. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4330. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4331. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4332. pi->sclk_dpm_key_disabled = 0;
  4333. pi->mclk_dpm_key_disabled = 0;
  4334. pi->pcie_dpm_key_disabled = 0;
  4335. /* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
  4336. if ((rdev->pdev->device == 0x6658) &&
  4337. (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
  4338. pi->mclk_dpm_key_disabled = 1;
  4339. }
  4340. pi->caps_sclk_ds = true;
  4341. pi->mclk_strobe_mode_threshold = 40000;
  4342. pi->mclk_stutter_mode_threshold = 40000;
  4343. pi->mclk_edc_enable_threshold = 40000;
  4344. pi->mclk_edc_wr_enable_threshold = 40000;
  4345. ci_initialize_powertune_defaults(rdev);
  4346. pi->caps_fps = false;
  4347. pi->caps_sclk_throttle_low_notification = false;
  4348. pi->caps_uvd_dpm = true;
  4349. pi->caps_vce_dpm = true;
  4350. ci_get_leakage_voltages(rdev);
  4351. ci_patch_dependency_tables_with_leakage(rdev);
  4352. ci_set_private_data_variables_based_on_pptable(rdev);
  4353. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4354. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4355. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4356. ci_dpm_fini(rdev);
  4357. return -ENOMEM;
  4358. }
  4359. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4360. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4361. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4362. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4363. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4364. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4365. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4366. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4367. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4368. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4369. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4370. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4371. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4372. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4373. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4374. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4375. if (rdev->family == CHIP_HAWAII) {
  4376. pi->thermal_temp_setting.temperature_low = 94500;
  4377. pi->thermal_temp_setting.temperature_high = 95000;
  4378. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4379. } else {
  4380. pi->thermal_temp_setting.temperature_low = 99500;
  4381. pi->thermal_temp_setting.temperature_high = 100000;
  4382. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4383. }
  4384. pi->uvd_enabled = false;
  4385. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4386. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4387. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4388. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4389. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4390. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4391. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4392. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4393. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4394. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4395. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4396. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4397. else
  4398. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4399. }
  4400. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4401. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4402. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4403. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4404. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4405. else
  4406. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4407. }
  4408. pi->vddc_phase_shed_control = true;
  4409. #if defined(CONFIG_ACPI)
  4410. pi->pcie_performance_request =
  4411. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4412. #else
  4413. pi->pcie_performance_request = false;
  4414. #endif
  4415. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4416. &frev, &crev, &data_offset)) {
  4417. pi->caps_sclk_ss_support = true;
  4418. pi->caps_mclk_ss_support = true;
  4419. pi->dynamic_ss = true;
  4420. } else {
  4421. pi->caps_sclk_ss_support = false;
  4422. pi->caps_mclk_ss_support = false;
  4423. pi->dynamic_ss = true;
  4424. }
  4425. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4426. pi->thermal_protection = true;
  4427. else
  4428. pi->thermal_protection = false;
  4429. pi->caps_dynamic_ac_timing = true;
  4430. pi->uvd_power_gated = false;
  4431. /* make sure dc limits are valid */
  4432. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4433. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4434. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4435. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4436. return 0;
  4437. }
  4438. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4439. struct seq_file *m)
  4440. {
  4441. struct ci_power_info *pi = ci_get_pi(rdev);
  4442. struct radeon_ps *rps = &pi->current_rps;
  4443. u32 sclk = ci_get_average_sclk_freq(rdev);
  4444. u32 mclk = ci_get_average_mclk_freq(rdev);
  4445. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  4446. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  4447. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4448. sclk, mclk);
  4449. }
  4450. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4451. struct radeon_ps *rps)
  4452. {
  4453. struct ci_ps *ps = ci_get_ps(rps);
  4454. struct ci_pl *pl;
  4455. int i;
  4456. r600_dpm_print_class_info(rps->class, rps->class2);
  4457. r600_dpm_print_cap_info(rps->caps);
  4458. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4459. for (i = 0; i < ps->performance_level_count; i++) {
  4460. pl = &ps->performance_levels[i];
  4461. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4462. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4463. }
  4464. r600_dpm_print_ps_status(rdev, rps);
  4465. }
  4466. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4467. {
  4468. struct ci_power_info *pi = ci_get_pi(rdev);
  4469. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4470. if (low)
  4471. return requested_state->performance_levels[0].sclk;
  4472. else
  4473. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4474. }
  4475. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4476. {
  4477. struct ci_power_info *pi = ci_get_pi(rdev);
  4478. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4479. if (low)
  4480. return requested_state->performance_levels[0].mclk;
  4481. else
  4482. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4483. }