cik.c 279 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  44. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  45. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  47. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  49. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  52. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  53. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  54. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  55. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  56. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  57. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  58. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  59. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  60. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  61. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  62. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  63. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  64. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  65. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  66. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  67. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  68. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  69. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  70. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  71. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  72. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  73. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  74. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  75. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  76. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  77. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  78. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  79. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  80. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  81. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  82. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  83. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  84. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  85. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  86. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  87. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  88. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  89. MODULE_FIRMWARE("radeon/kabini_me.bin");
  90. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  91. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  92. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  93. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  94. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  95. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  96. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  97. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  98. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  99. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  100. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  101. MODULE_FIRMWARE("radeon/mullins_me.bin");
  102. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  103. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  104. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  105. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  106. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  107. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  108. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  109. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  110. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  111. extern void sumo_rlc_fini(struct radeon_device *rdev);
  112. extern int sumo_rlc_init(struct radeon_device *rdev);
  113. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  114. extern void si_rlc_reset(struct radeon_device *rdev);
  115. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  116. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  117. extern int cik_sdma_resume(struct radeon_device *rdev);
  118. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  119. extern void cik_sdma_fini(struct radeon_device *rdev);
  120. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  121. static void cik_rlc_stop(struct radeon_device *rdev);
  122. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  123. static void cik_program_aspm(struct radeon_device *rdev);
  124. static void cik_init_pg(struct radeon_device *rdev);
  125. static void cik_init_cg(struct radeon_device *rdev);
  126. static void cik_fini_pg(struct radeon_device *rdev);
  127. static void cik_fini_cg(struct radeon_device *rdev);
  128. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  129. bool enable);
  130. /* get temperature in millidegrees */
  131. int ci_get_temp(struct radeon_device *rdev)
  132. {
  133. u32 temp;
  134. int actual_temp = 0;
  135. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  136. CTF_TEMP_SHIFT;
  137. if (temp & 0x200)
  138. actual_temp = 255;
  139. else
  140. actual_temp = temp & 0x1ff;
  141. actual_temp = actual_temp * 1000;
  142. return actual_temp;
  143. }
  144. /* get temperature in millidegrees */
  145. int kv_get_temp(struct radeon_device *rdev)
  146. {
  147. u32 temp;
  148. int actual_temp = 0;
  149. temp = RREG32_SMC(0xC0300E0C);
  150. if (temp)
  151. actual_temp = (temp / 8) - 49;
  152. else
  153. actual_temp = 0;
  154. actual_temp = actual_temp * 1000;
  155. return actual_temp;
  156. }
  157. /*
  158. * Indirect registers accessor
  159. */
  160. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  161. {
  162. unsigned long flags;
  163. u32 r;
  164. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  165. WREG32(PCIE_INDEX, reg);
  166. (void)RREG32(PCIE_INDEX);
  167. r = RREG32(PCIE_DATA);
  168. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  169. return r;
  170. }
  171. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  172. {
  173. unsigned long flags;
  174. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  175. WREG32(PCIE_INDEX, reg);
  176. (void)RREG32(PCIE_INDEX);
  177. WREG32(PCIE_DATA, v);
  178. (void)RREG32(PCIE_DATA);
  179. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  180. }
  181. static const u32 spectre_rlc_save_restore_register_list[] =
  182. {
  183. (0x0e00 << 16) | (0xc12c >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc140 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc150 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc15c >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc168 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc170 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc178 >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc204 >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc2b4 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc2b8 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc2bc >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc2c0 >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0x8228 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0x829c >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0x869c >> 2),
  212. 0x00000000,
  213. (0x0600 << 16) | (0x98f4 >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0x98f8 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x9900 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0xc260 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x90e8 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x3c000 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x3c00c >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0x8c1c >> 2),
  228. 0x00000000,
  229. (0x0e00 << 16) | (0x9700 >> 2),
  230. 0x00000000,
  231. (0x0e00 << 16) | (0xcd20 >> 2),
  232. 0x00000000,
  233. (0x4e00 << 16) | (0xcd20 >> 2),
  234. 0x00000000,
  235. (0x5e00 << 16) | (0xcd20 >> 2),
  236. 0x00000000,
  237. (0x6e00 << 16) | (0xcd20 >> 2),
  238. 0x00000000,
  239. (0x7e00 << 16) | (0xcd20 >> 2),
  240. 0x00000000,
  241. (0x8e00 << 16) | (0xcd20 >> 2),
  242. 0x00000000,
  243. (0x9e00 << 16) | (0xcd20 >> 2),
  244. 0x00000000,
  245. (0xae00 << 16) | (0xcd20 >> 2),
  246. 0x00000000,
  247. (0xbe00 << 16) | (0xcd20 >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0x89bc >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0x8900 >> 2),
  252. 0x00000000,
  253. 0x3,
  254. (0x0e00 << 16) | (0xc130 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0xc134 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0xc1fc >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0xc208 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0xc264 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0xc268 >> 2),
  265. 0x00000000,
  266. (0x0e00 << 16) | (0xc26c >> 2),
  267. 0x00000000,
  268. (0x0e00 << 16) | (0xc270 >> 2),
  269. 0x00000000,
  270. (0x0e00 << 16) | (0xc274 >> 2),
  271. 0x00000000,
  272. (0x0e00 << 16) | (0xc278 >> 2),
  273. 0x00000000,
  274. (0x0e00 << 16) | (0xc27c >> 2),
  275. 0x00000000,
  276. (0x0e00 << 16) | (0xc280 >> 2),
  277. 0x00000000,
  278. (0x0e00 << 16) | (0xc284 >> 2),
  279. 0x00000000,
  280. (0x0e00 << 16) | (0xc288 >> 2),
  281. 0x00000000,
  282. (0x0e00 << 16) | (0xc28c >> 2),
  283. 0x00000000,
  284. (0x0e00 << 16) | (0xc290 >> 2),
  285. 0x00000000,
  286. (0x0e00 << 16) | (0xc294 >> 2),
  287. 0x00000000,
  288. (0x0e00 << 16) | (0xc298 >> 2),
  289. 0x00000000,
  290. (0x0e00 << 16) | (0xc29c >> 2),
  291. 0x00000000,
  292. (0x0e00 << 16) | (0xc2a0 >> 2),
  293. 0x00000000,
  294. (0x0e00 << 16) | (0xc2a4 >> 2),
  295. 0x00000000,
  296. (0x0e00 << 16) | (0xc2a8 >> 2),
  297. 0x00000000,
  298. (0x0e00 << 16) | (0xc2ac >> 2),
  299. 0x00000000,
  300. (0x0e00 << 16) | (0xc2b0 >> 2),
  301. 0x00000000,
  302. (0x0e00 << 16) | (0x301d0 >> 2),
  303. 0x00000000,
  304. (0x0e00 << 16) | (0x30238 >> 2),
  305. 0x00000000,
  306. (0x0e00 << 16) | (0x30250 >> 2),
  307. 0x00000000,
  308. (0x0e00 << 16) | (0x30254 >> 2),
  309. 0x00000000,
  310. (0x0e00 << 16) | (0x30258 >> 2),
  311. 0x00000000,
  312. (0x0e00 << 16) | (0x3025c >> 2),
  313. 0x00000000,
  314. (0x4e00 << 16) | (0xc900 >> 2),
  315. 0x00000000,
  316. (0x5e00 << 16) | (0xc900 >> 2),
  317. 0x00000000,
  318. (0x6e00 << 16) | (0xc900 >> 2),
  319. 0x00000000,
  320. (0x7e00 << 16) | (0xc900 >> 2),
  321. 0x00000000,
  322. (0x8e00 << 16) | (0xc900 >> 2),
  323. 0x00000000,
  324. (0x9e00 << 16) | (0xc900 >> 2),
  325. 0x00000000,
  326. (0xae00 << 16) | (0xc900 >> 2),
  327. 0x00000000,
  328. (0xbe00 << 16) | (0xc900 >> 2),
  329. 0x00000000,
  330. (0x4e00 << 16) | (0xc904 >> 2),
  331. 0x00000000,
  332. (0x5e00 << 16) | (0xc904 >> 2),
  333. 0x00000000,
  334. (0x6e00 << 16) | (0xc904 >> 2),
  335. 0x00000000,
  336. (0x7e00 << 16) | (0xc904 >> 2),
  337. 0x00000000,
  338. (0x8e00 << 16) | (0xc904 >> 2),
  339. 0x00000000,
  340. (0x9e00 << 16) | (0xc904 >> 2),
  341. 0x00000000,
  342. (0xae00 << 16) | (0xc904 >> 2),
  343. 0x00000000,
  344. (0xbe00 << 16) | (0xc904 >> 2),
  345. 0x00000000,
  346. (0x4e00 << 16) | (0xc908 >> 2),
  347. 0x00000000,
  348. (0x5e00 << 16) | (0xc908 >> 2),
  349. 0x00000000,
  350. (0x6e00 << 16) | (0xc908 >> 2),
  351. 0x00000000,
  352. (0x7e00 << 16) | (0xc908 >> 2),
  353. 0x00000000,
  354. (0x8e00 << 16) | (0xc908 >> 2),
  355. 0x00000000,
  356. (0x9e00 << 16) | (0xc908 >> 2),
  357. 0x00000000,
  358. (0xae00 << 16) | (0xc908 >> 2),
  359. 0x00000000,
  360. (0xbe00 << 16) | (0xc908 >> 2),
  361. 0x00000000,
  362. (0x4e00 << 16) | (0xc90c >> 2),
  363. 0x00000000,
  364. (0x5e00 << 16) | (0xc90c >> 2),
  365. 0x00000000,
  366. (0x6e00 << 16) | (0xc90c >> 2),
  367. 0x00000000,
  368. (0x7e00 << 16) | (0xc90c >> 2),
  369. 0x00000000,
  370. (0x8e00 << 16) | (0xc90c >> 2),
  371. 0x00000000,
  372. (0x9e00 << 16) | (0xc90c >> 2),
  373. 0x00000000,
  374. (0xae00 << 16) | (0xc90c >> 2),
  375. 0x00000000,
  376. (0xbe00 << 16) | (0xc90c >> 2),
  377. 0x00000000,
  378. (0x4e00 << 16) | (0xc910 >> 2),
  379. 0x00000000,
  380. (0x5e00 << 16) | (0xc910 >> 2),
  381. 0x00000000,
  382. (0x6e00 << 16) | (0xc910 >> 2),
  383. 0x00000000,
  384. (0x7e00 << 16) | (0xc910 >> 2),
  385. 0x00000000,
  386. (0x8e00 << 16) | (0xc910 >> 2),
  387. 0x00000000,
  388. (0x9e00 << 16) | (0xc910 >> 2),
  389. 0x00000000,
  390. (0xae00 << 16) | (0xc910 >> 2),
  391. 0x00000000,
  392. (0xbe00 << 16) | (0xc910 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0xc99c >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0x9834 >> 2),
  397. 0x00000000,
  398. (0x0000 << 16) | (0x30f00 >> 2),
  399. 0x00000000,
  400. (0x0001 << 16) | (0x30f00 >> 2),
  401. 0x00000000,
  402. (0x0000 << 16) | (0x30f04 >> 2),
  403. 0x00000000,
  404. (0x0001 << 16) | (0x30f04 >> 2),
  405. 0x00000000,
  406. (0x0000 << 16) | (0x30f08 >> 2),
  407. 0x00000000,
  408. (0x0001 << 16) | (0x30f08 >> 2),
  409. 0x00000000,
  410. (0x0000 << 16) | (0x30f0c >> 2),
  411. 0x00000000,
  412. (0x0001 << 16) | (0x30f0c >> 2),
  413. 0x00000000,
  414. (0x0600 << 16) | (0x9b7c >> 2),
  415. 0x00000000,
  416. (0x0e00 << 16) | (0x8a14 >> 2),
  417. 0x00000000,
  418. (0x0e00 << 16) | (0x8a18 >> 2),
  419. 0x00000000,
  420. (0x0600 << 16) | (0x30a00 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x8bf0 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x8bcc >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0x8b24 >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x30a04 >> 2),
  429. 0x00000000,
  430. (0x0600 << 16) | (0x30a10 >> 2),
  431. 0x00000000,
  432. (0x0600 << 16) | (0x30a14 >> 2),
  433. 0x00000000,
  434. (0x0600 << 16) | (0x30a18 >> 2),
  435. 0x00000000,
  436. (0x0600 << 16) | (0x30a2c >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0xc700 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0xc704 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0xc708 >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0xc768 >> 2),
  445. 0x00000000,
  446. (0x0400 << 16) | (0xc770 >> 2),
  447. 0x00000000,
  448. (0x0400 << 16) | (0xc774 >> 2),
  449. 0x00000000,
  450. (0x0400 << 16) | (0xc778 >> 2),
  451. 0x00000000,
  452. (0x0400 << 16) | (0xc77c >> 2),
  453. 0x00000000,
  454. (0x0400 << 16) | (0xc780 >> 2),
  455. 0x00000000,
  456. (0x0400 << 16) | (0xc784 >> 2),
  457. 0x00000000,
  458. (0x0400 << 16) | (0xc788 >> 2),
  459. 0x00000000,
  460. (0x0400 << 16) | (0xc78c >> 2),
  461. 0x00000000,
  462. (0x0400 << 16) | (0xc798 >> 2),
  463. 0x00000000,
  464. (0x0400 << 16) | (0xc79c >> 2),
  465. 0x00000000,
  466. (0x0400 << 16) | (0xc7a0 >> 2),
  467. 0x00000000,
  468. (0x0400 << 16) | (0xc7a4 >> 2),
  469. 0x00000000,
  470. (0x0400 << 16) | (0xc7a8 >> 2),
  471. 0x00000000,
  472. (0x0400 << 16) | (0xc7ac >> 2),
  473. 0x00000000,
  474. (0x0400 << 16) | (0xc7b0 >> 2),
  475. 0x00000000,
  476. (0x0400 << 16) | (0xc7b4 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0x9100 >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0x3c010 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0x92a8 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0x92ac >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0x92b4 >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0x92b8 >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x92bc >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x92c0 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x92c4 >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x92c8 >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0x92cc >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x92d0 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x8c00 >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x8c04 >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x8c20 >> 2),
  507. 0x00000000,
  508. (0x0e00 << 16) | (0x8c38 >> 2),
  509. 0x00000000,
  510. (0x0e00 << 16) | (0x8c3c >> 2),
  511. 0x00000000,
  512. (0x0e00 << 16) | (0xae00 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0x9604 >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0xac08 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0xac0c >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0xac10 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0xac14 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0xac58 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0xac68 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0xac6c >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0xac70 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0xac74 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0xac78 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0xac7c >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0xac80 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0xac84 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0xac88 >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0xac8c >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x970c >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x9714 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x9718 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x971c >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x31068 >> 2),
  555. 0x00000000,
  556. (0x4e00 << 16) | (0x31068 >> 2),
  557. 0x00000000,
  558. (0x5e00 << 16) | (0x31068 >> 2),
  559. 0x00000000,
  560. (0x6e00 << 16) | (0x31068 >> 2),
  561. 0x00000000,
  562. (0x7e00 << 16) | (0x31068 >> 2),
  563. 0x00000000,
  564. (0x8e00 << 16) | (0x31068 >> 2),
  565. 0x00000000,
  566. (0x9e00 << 16) | (0x31068 >> 2),
  567. 0x00000000,
  568. (0xae00 << 16) | (0x31068 >> 2),
  569. 0x00000000,
  570. (0xbe00 << 16) | (0x31068 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0xcd10 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0xcd14 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x88b0 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0x88b4 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x88b8 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x88bc >> 2),
  583. 0x00000000,
  584. (0x0400 << 16) | (0x89c0 >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x88c4 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0x88c8 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0x88d0 >> 2),
  591. 0x00000000,
  592. (0x0e00 << 16) | (0x88d4 >> 2),
  593. 0x00000000,
  594. (0x0e00 << 16) | (0x88d8 >> 2),
  595. 0x00000000,
  596. (0x0e00 << 16) | (0x8980 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0x30938 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x3093c >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x30940 >> 2),
  603. 0x00000000,
  604. (0x0e00 << 16) | (0x89a0 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0x30900 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0x30904 >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0x89b4 >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0x3c210 >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0x3c214 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0x3c218 >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0x8904 >> 2),
  619. 0x00000000,
  620. 0x5,
  621. (0x0e00 << 16) | (0x8c28 >> 2),
  622. (0x0e00 << 16) | (0x8c2c >> 2),
  623. (0x0e00 << 16) | (0x8c30 >> 2),
  624. (0x0e00 << 16) | (0x8c34 >> 2),
  625. (0x0e00 << 16) | (0x9600 >> 2),
  626. };
  627. static const u32 kalindi_rlc_save_restore_register_list[] =
  628. {
  629. (0x0e00 << 16) | (0xc12c >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc140 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc150 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc15c >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0xc168 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0xc170 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0xc204 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0xc2b4 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0xc2b8 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0xc2bc >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0xc2c0 >> 2),
  650. 0x00000000,
  651. (0x0e00 << 16) | (0x8228 >> 2),
  652. 0x00000000,
  653. (0x0e00 << 16) | (0x829c >> 2),
  654. 0x00000000,
  655. (0x0e00 << 16) | (0x869c >> 2),
  656. 0x00000000,
  657. (0x0600 << 16) | (0x98f4 >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0x98f8 >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0x9900 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0xc260 >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0x90e8 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0x3c000 >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0x3c00c >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0x8c1c >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0x9700 >> 2),
  674. 0x00000000,
  675. (0x0e00 << 16) | (0xcd20 >> 2),
  676. 0x00000000,
  677. (0x4e00 << 16) | (0xcd20 >> 2),
  678. 0x00000000,
  679. (0x5e00 << 16) | (0xcd20 >> 2),
  680. 0x00000000,
  681. (0x6e00 << 16) | (0xcd20 >> 2),
  682. 0x00000000,
  683. (0x7e00 << 16) | (0xcd20 >> 2),
  684. 0x00000000,
  685. (0x0e00 << 16) | (0x89bc >> 2),
  686. 0x00000000,
  687. (0x0e00 << 16) | (0x8900 >> 2),
  688. 0x00000000,
  689. 0x3,
  690. (0x0e00 << 16) | (0xc130 >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0xc134 >> 2),
  693. 0x00000000,
  694. (0x0e00 << 16) | (0xc1fc >> 2),
  695. 0x00000000,
  696. (0x0e00 << 16) | (0xc208 >> 2),
  697. 0x00000000,
  698. (0x0e00 << 16) | (0xc264 >> 2),
  699. 0x00000000,
  700. (0x0e00 << 16) | (0xc268 >> 2),
  701. 0x00000000,
  702. (0x0e00 << 16) | (0xc26c >> 2),
  703. 0x00000000,
  704. (0x0e00 << 16) | (0xc270 >> 2),
  705. 0x00000000,
  706. (0x0e00 << 16) | (0xc274 >> 2),
  707. 0x00000000,
  708. (0x0e00 << 16) | (0xc28c >> 2),
  709. 0x00000000,
  710. (0x0e00 << 16) | (0xc290 >> 2),
  711. 0x00000000,
  712. (0x0e00 << 16) | (0xc294 >> 2),
  713. 0x00000000,
  714. (0x0e00 << 16) | (0xc298 >> 2),
  715. 0x00000000,
  716. (0x0e00 << 16) | (0xc2a0 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0xc2a4 >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0xc2a8 >> 2),
  721. 0x00000000,
  722. (0x0e00 << 16) | (0xc2ac >> 2),
  723. 0x00000000,
  724. (0x0e00 << 16) | (0x301d0 >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0x30238 >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0x30250 >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0x30254 >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0x30258 >> 2),
  733. 0x00000000,
  734. (0x0e00 << 16) | (0x3025c >> 2),
  735. 0x00000000,
  736. (0x4e00 << 16) | (0xc900 >> 2),
  737. 0x00000000,
  738. (0x5e00 << 16) | (0xc900 >> 2),
  739. 0x00000000,
  740. (0x6e00 << 16) | (0xc900 >> 2),
  741. 0x00000000,
  742. (0x7e00 << 16) | (0xc900 >> 2),
  743. 0x00000000,
  744. (0x4e00 << 16) | (0xc904 >> 2),
  745. 0x00000000,
  746. (0x5e00 << 16) | (0xc904 >> 2),
  747. 0x00000000,
  748. (0x6e00 << 16) | (0xc904 >> 2),
  749. 0x00000000,
  750. (0x7e00 << 16) | (0xc904 >> 2),
  751. 0x00000000,
  752. (0x4e00 << 16) | (0xc908 >> 2),
  753. 0x00000000,
  754. (0x5e00 << 16) | (0xc908 >> 2),
  755. 0x00000000,
  756. (0x6e00 << 16) | (0xc908 >> 2),
  757. 0x00000000,
  758. (0x7e00 << 16) | (0xc908 >> 2),
  759. 0x00000000,
  760. (0x4e00 << 16) | (0xc90c >> 2),
  761. 0x00000000,
  762. (0x5e00 << 16) | (0xc90c >> 2),
  763. 0x00000000,
  764. (0x6e00 << 16) | (0xc90c >> 2),
  765. 0x00000000,
  766. (0x7e00 << 16) | (0xc90c >> 2),
  767. 0x00000000,
  768. (0x4e00 << 16) | (0xc910 >> 2),
  769. 0x00000000,
  770. (0x5e00 << 16) | (0xc910 >> 2),
  771. 0x00000000,
  772. (0x6e00 << 16) | (0xc910 >> 2),
  773. 0x00000000,
  774. (0x7e00 << 16) | (0xc910 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0xc99c >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0x9834 >> 2),
  779. 0x00000000,
  780. (0x0000 << 16) | (0x30f00 >> 2),
  781. 0x00000000,
  782. (0x0000 << 16) | (0x30f04 >> 2),
  783. 0x00000000,
  784. (0x0000 << 16) | (0x30f08 >> 2),
  785. 0x00000000,
  786. (0x0000 << 16) | (0x30f0c >> 2),
  787. 0x00000000,
  788. (0x0600 << 16) | (0x9b7c >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x8a14 >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x8a18 >> 2),
  793. 0x00000000,
  794. (0x0600 << 16) | (0x30a00 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x8bf0 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0x8bcc >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0x8b24 >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0x30a04 >> 2),
  803. 0x00000000,
  804. (0x0600 << 16) | (0x30a10 >> 2),
  805. 0x00000000,
  806. (0x0600 << 16) | (0x30a14 >> 2),
  807. 0x00000000,
  808. (0x0600 << 16) | (0x30a18 >> 2),
  809. 0x00000000,
  810. (0x0600 << 16) | (0x30a2c >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xc700 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xc704 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xc708 >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0xc768 >> 2),
  819. 0x00000000,
  820. (0x0400 << 16) | (0xc770 >> 2),
  821. 0x00000000,
  822. (0x0400 << 16) | (0xc774 >> 2),
  823. 0x00000000,
  824. (0x0400 << 16) | (0xc798 >> 2),
  825. 0x00000000,
  826. (0x0400 << 16) | (0xc79c >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x9100 >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x3c010 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x8c00 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x8c04 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x8c20 >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0x8c38 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x8c3c >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0xae00 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x9604 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0xac08 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0xac0c >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0xac10 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0xac14 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0xac58 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0xac68 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0xac6c >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0xac70 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0xac74 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0xac78 >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0xac7c >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0xac80 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0xac84 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0xac88 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0xac8c >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x970c >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x9714 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x9718 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x971c >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x31068 >> 2),
  885. 0x00000000,
  886. (0x4e00 << 16) | (0x31068 >> 2),
  887. 0x00000000,
  888. (0x5e00 << 16) | (0x31068 >> 2),
  889. 0x00000000,
  890. (0x6e00 << 16) | (0x31068 >> 2),
  891. 0x00000000,
  892. (0x7e00 << 16) | (0x31068 >> 2),
  893. 0x00000000,
  894. (0x0e00 << 16) | (0xcd10 >> 2),
  895. 0x00000000,
  896. (0x0e00 << 16) | (0xcd14 >> 2),
  897. 0x00000000,
  898. (0x0e00 << 16) | (0x88b0 >> 2),
  899. 0x00000000,
  900. (0x0e00 << 16) | (0x88b4 >> 2),
  901. 0x00000000,
  902. (0x0e00 << 16) | (0x88b8 >> 2),
  903. 0x00000000,
  904. (0x0e00 << 16) | (0x88bc >> 2),
  905. 0x00000000,
  906. (0x0400 << 16) | (0x89c0 >> 2),
  907. 0x00000000,
  908. (0x0e00 << 16) | (0x88c4 >> 2),
  909. 0x00000000,
  910. (0x0e00 << 16) | (0x88c8 >> 2),
  911. 0x00000000,
  912. (0x0e00 << 16) | (0x88d0 >> 2),
  913. 0x00000000,
  914. (0x0e00 << 16) | (0x88d4 >> 2),
  915. 0x00000000,
  916. (0x0e00 << 16) | (0x88d8 >> 2),
  917. 0x00000000,
  918. (0x0e00 << 16) | (0x8980 >> 2),
  919. 0x00000000,
  920. (0x0e00 << 16) | (0x30938 >> 2),
  921. 0x00000000,
  922. (0x0e00 << 16) | (0x3093c >> 2),
  923. 0x00000000,
  924. (0x0e00 << 16) | (0x30940 >> 2),
  925. 0x00000000,
  926. (0x0e00 << 16) | (0x89a0 >> 2),
  927. 0x00000000,
  928. (0x0e00 << 16) | (0x30900 >> 2),
  929. 0x00000000,
  930. (0x0e00 << 16) | (0x30904 >> 2),
  931. 0x00000000,
  932. (0x0e00 << 16) | (0x89b4 >> 2),
  933. 0x00000000,
  934. (0x0e00 << 16) | (0x3e1fc >> 2),
  935. 0x00000000,
  936. (0x0e00 << 16) | (0x3c210 >> 2),
  937. 0x00000000,
  938. (0x0e00 << 16) | (0x3c214 >> 2),
  939. 0x00000000,
  940. (0x0e00 << 16) | (0x3c218 >> 2),
  941. 0x00000000,
  942. (0x0e00 << 16) | (0x8904 >> 2),
  943. 0x00000000,
  944. 0x5,
  945. (0x0e00 << 16) | (0x8c28 >> 2),
  946. (0x0e00 << 16) | (0x8c2c >> 2),
  947. (0x0e00 << 16) | (0x8c30 >> 2),
  948. (0x0e00 << 16) | (0x8c34 >> 2),
  949. (0x0e00 << 16) | (0x9600 >> 2),
  950. };
  951. static const u32 bonaire_golden_spm_registers[] =
  952. {
  953. 0x30800, 0xe0ffffff, 0xe0000000
  954. };
  955. static const u32 bonaire_golden_common_registers[] =
  956. {
  957. 0xc770, 0xffffffff, 0x00000800,
  958. 0xc774, 0xffffffff, 0x00000800,
  959. 0xc798, 0xffffffff, 0x00007fbf,
  960. 0xc79c, 0xffffffff, 0x00007faf
  961. };
  962. static const u32 bonaire_golden_registers[] =
  963. {
  964. 0x3354, 0x00000333, 0x00000333,
  965. 0x3350, 0x000c0fc0, 0x00040200,
  966. 0x9a10, 0x00010000, 0x00058208,
  967. 0x3c000, 0xffff1fff, 0x00140000,
  968. 0x3c200, 0xfdfc0fff, 0x00000100,
  969. 0x3c234, 0x40000000, 0x40000200,
  970. 0x9830, 0xffffffff, 0x00000000,
  971. 0x9834, 0xf00fffff, 0x00000400,
  972. 0x9838, 0x0002021c, 0x00020200,
  973. 0xc78, 0x00000080, 0x00000000,
  974. 0x5bb0, 0x000000f0, 0x00000070,
  975. 0x5bc0, 0xf0311fff, 0x80300000,
  976. 0x98f8, 0x73773777, 0x12010001,
  977. 0x350c, 0x00810000, 0x408af000,
  978. 0x7030, 0x31000111, 0x00000011,
  979. 0x2f48, 0x73773777, 0x12010001,
  980. 0x220c, 0x00007fb6, 0x0021a1b1,
  981. 0x2210, 0x00007fb6, 0x002021b1,
  982. 0x2180, 0x00007fb6, 0x00002191,
  983. 0x2218, 0x00007fb6, 0x002121b1,
  984. 0x221c, 0x00007fb6, 0x002021b1,
  985. 0x21dc, 0x00007fb6, 0x00002191,
  986. 0x21e0, 0x00007fb6, 0x00002191,
  987. 0x3628, 0x0000003f, 0x0000000a,
  988. 0x362c, 0x0000003f, 0x0000000a,
  989. 0x2ae4, 0x00073ffe, 0x000022a2,
  990. 0x240c, 0x000007ff, 0x00000000,
  991. 0x8a14, 0xf000003f, 0x00000007,
  992. 0x8bf0, 0x00002001, 0x00000001,
  993. 0x8b24, 0xffffffff, 0x00ffffff,
  994. 0x30a04, 0x0000ff0f, 0x00000000,
  995. 0x28a4c, 0x07ffffff, 0x06000000,
  996. 0x4d8, 0x00000fff, 0x00000100,
  997. 0x3e78, 0x00000001, 0x00000002,
  998. 0x9100, 0x03000000, 0x0362c688,
  999. 0x8c00, 0x000000ff, 0x00000001,
  1000. 0xe40, 0x00001fff, 0x00001fff,
  1001. 0x9060, 0x0000007f, 0x00000020,
  1002. 0x9508, 0x00010000, 0x00010000,
  1003. 0xac14, 0x000003ff, 0x000000f3,
  1004. 0xac0c, 0xffffffff, 0x00001032
  1005. };
  1006. static const u32 bonaire_mgcg_cgcg_init[] =
  1007. {
  1008. 0xc420, 0xffffffff, 0xfffffffc,
  1009. 0x30800, 0xffffffff, 0xe0000000,
  1010. 0x3c2a0, 0xffffffff, 0x00000100,
  1011. 0x3c208, 0xffffffff, 0x00000100,
  1012. 0x3c2c0, 0xffffffff, 0xc0000100,
  1013. 0x3c2c8, 0xffffffff, 0xc0000100,
  1014. 0x3c2c4, 0xffffffff, 0xc0000100,
  1015. 0x55e4, 0xffffffff, 0x00600100,
  1016. 0x3c280, 0xffffffff, 0x00000100,
  1017. 0x3c214, 0xffffffff, 0x06000100,
  1018. 0x3c220, 0xffffffff, 0x00000100,
  1019. 0x3c218, 0xffffffff, 0x06000100,
  1020. 0x3c204, 0xffffffff, 0x00000100,
  1021. 0x3c2e0, 0xffffffff, 0x00000100,
  1022. 0x3c224, 0xffffffff, 0x00000100,
  1023. 0x3c200, 0xffffffff, 0x00000100,
  1024. 0x3c230, 0xffffffff, 0x00000100,
  1025. 0x3c234, 0xffffffff, 0x00000100,
  1026. 0x3c250, 0xffffffff, 0x00000100,
  1027. 0x3c254, 0xffffffff, 0x00000100,
  1028. 0x3c258, 0xffffffff, 0x00000100,
  1029. 0x3c25c, 0xffffffff, 0x00000100,
  1030. 0x3c260, 0xffffffff, 0x00000100,
  1031. 0x3c27c, 0xffffffff, 0x00000100,
  1032. 0x3c278, 0xffffffff, 0x00000100,
  1033. 0x3c210, 0xffffffff, 0x06000100,
  1034. 0x3c290, 0xffffffff, 0x00000100,
  1035. 0x3c274, 0xffffffff, 0x00000100,
  1036. 0x3c2b4, 0xffffffff, 0x00000100,
  1037. 0x3c2b0, 0xffffffff, 0x00000100,
  1038. 0x3c270, 0xffffffff, 0x00000100,
  1039. 0x30800, 0xffffffff, 0xe0000000,
  1040. 0x3c020, 0xffffffff, 0x00010000,
  1041. 0x3c024, 0xffffffff, 0x00030002,
  1042. 0x3c028, 0xffffffff, 0x00040007,
  1043. 0x3c02c, 0xffffffff, 0x00060005,
  1044. 0x3c030, 0xffffffff, 0x00090008,
  1045. 0x3c034, 0xffffffff, 0x00010000,
  1046. 0x3c038, 0xffffffff, 0x00030002,
  1047. 0x3c03c, 0xffffffff, 0x00040007,
  1048. 0x3c040, 0xffffffff, 0x00060005,
  1049. 0x3c044, 0xffffffff, 0x00090008,
  1050. 0x3c048, 0xffffffff, 0x00010000,
  1051. 0x3c04c, 0xffffffff, 0x00030002,
  1052. 0x3c050, 0xffffffff, 0x00040007,
  1053. 0x3c054, 0xffffffff, 0x00060005,
  1054. 0x3c058, 0xffffffff, 0x00090008,
  1055. 0x3c05c, 0xffffffff, 0x00010000,
  1056. 0x3c060, 0xffffffff, 0x00030002,
  1057. 0x3c064, 0xffffffff, 0x00040007,
  1058. 0x3c068, 0xffffffff, 0x00060005,
  1059. 0x3c06c, 0xffffffff, 0x00090008,
  1060. 0x3c070, 0xffffffff, 0x00010000,
  1061. 0x3c074, 0xffffffff, 0x00030002,
  1062. 0x3c078, 0xffffffff, 0x00040007,
  1063. 0x3c07c, 0xffffffff, 0x00060005,
  1064. 0x3c080, 0xffffffff, 0x00090008,
  1065. 0x3c084, 0xffffffff, 0x00010000,
  1066. 0x3c088, 0xffffffff, 0x00030002,
  1067. 0x3c08c, 0xffffffff, 0x00040007,
  1068. 0x3c090, 0xffffffff, 0x00060005,
  1069. 0x3c094, 0xffffffff, 0x00090008,
  1070. 0x3c098, 0xffffffff, 0x00010000,
  1071. 0x3c09c, 0xffffffff, 0x00030002,
  1072. 0x3c0a0, 0xffffffff, 0x00040007,
  1073. 0x3c0a4, 0xffffffff, 0x00060005,
  1074. 0x3c0a8, 0xffffffff, 0x00090008,
  1075. 0x3c000, 0xffffffff, 0x96e00200,
  1076. 0x8708, 0xffffffff, 0x00900100,
  1077. 0xc424, 0xffffffff, 0x0020003f,
  1078. 0x38, 0xffffffff, 0x0140001c,
  1079. 0x3c, 0x000f0000, 0x000f0000,
  1080. 0x220, 0xffffffff, 0xC060000C,
  1081. 0x224, 0xc0000fff, 0x00000100,
  1082. 0xf90, 0xffffffff, 0x00000100,
  1083. 0xf98, 0x00000101, 0x00000000,
  1084. 0x20a8, 0xffffffff, 0x00000104,
  1085. 0x55e4, 0xff000fff, 0x00000100,
  1086. 0x30cc, 0xc0000fff, 0x00000104,
  1087. 0xc1e4, 0x00000001, 0x00000001,
  1088. 0xd00c, 0xff000ff0, 0x00000100,
  1089. 0xd80c, 0xff000ff0, 0x00000100
  1090. };
  1091. static const u32 spectre_golden_spm_registers[] =
  1092. {
  1093. 0x30800, 0xe0ffffff, 0xe0000000
  1094. };
  1095. static const u32 spectre_golden_common_registers[] =
  1096. {
  1097. 0xc770, 0xffffffff, 0x00000800,
  1098. 0xc774, 0xffffffff, 0x00000800,
  1099. 0xc798, 0xffffffff, 0x00007fbf,
  1100. 0xc79c, 0xffffffff, 0x00007faf
  1101. };
  1102. static const u32 spectre_golden_registers[] =
  1103. {
  1104. 0x3c000, 0xffff1fff, 0x96940200,
  1105. 0x3c00c, 0xffff0001, 0xff000000,
  1106. 0x3c200, 0xfffc0fff, 0x00000100,
  1107. 0x6ed8, 0x00010101, 0x00010000,
  1108. 0x9834, 0xf00fffff, 0x00000400,
  1109. 0x9838, 0xfffffffc, 0x00020200,
  1110. 0x5bb0, 0x000000f0, 0x00000070,
  1111. 0x5bc0, 0xf0311fff, 0x80300000,
  1112. 0x98f8, 0x73773777, 0x12010001,
  1113. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1114. 0x2f48, 0x73773777, 0x12010001,
  1115. 0x8a14, 0xf000003f, 0x00000007,
  1116. 0x8b24, 0xffffffff, 0x00ffffff,
  1117. 0x28350, 0x3f3f3fff, 0x00000082,
  1118. 0x28354, 0x0000003f, 0x00000000,
  1119. 0x3e78, 0x00000001, 0x00000002,
  1120. 0x913c, 0xffff03df, 0x00000004,
  1121. 0xc768, 0x00000008, 0x00000008,
  1122. 0x8c00, 0x000008ff, 0x00000800,
  1123. 0x9508, 0x00010000, 0x00010000,
  1124. 0xac0c, 0xffffffff, 0x54763210,
  1125. 0x214f8, 0x01ff01ff, 0x00000002,
  1126. 0x21498, 0x007ff800, 0x00200000,
  1127. 0x2015c, 0xffffffff, 0x00000f40,
  1128. 0x30934, 0xffffffff, 0x00000001
  1129. };
  1130. static const u32 spectre_mgcg_cgcg_init[] =
  1131. {
  1132. 0xc420, 0xffffffff, 0xfffffffc,
  1133. 0x30800, 0xffffffff, 0xe0000000,
  1134. 0x3c2a0, 0xffffffff, 0x00000100,
  1135. 0x3c208, 0xffffffff, 0x00000100,
  1136. 0x3c2c0, 0xffffffff, 0x00000100,
  1137. 0x3c2c8, 0xffffffff, 0x00000100,
  1138. 0x3c2c4, 0xffffffff, 0x00000100,
  1139. 0x55e4, 0xffffffff, 0x00600100,
  1140. 0x3c280, 0xffffffff, 0x00000100,
  1141. 0x3c214, 0xffffffff, 0x06000100,
  1142. 0x3c220, 0xffffffff, 0x00000100,
  1143. 0x3c218, 0xffffffff, 0x06000100,
  1144. 0x3c204, 0xffffffff, 0x00000100,
  1145. 0x3c2e0, 0xffffffff, 0x00000100,
  1146. 0x3c224, 0xffffffff, 0x00000100,
  1147. 0x3c200, 0xffffffff, 0x00000100,
  1148. 0x3c230, 0xffffffff, 0x00000100,
  1149. 0x3c234, 0xffffffff, 0x00000100,
  1150. 0x3c250, 0xffffffff, 0x00000100,
  1151. 0x3c254, 0xffffffff, 0x00000100,
  1152. 0x3c258, 0xffffffff, 0x00000100,
  1153. 0x3c25c, 0xffffffff, 0x00000100,
  1154. 0x3c260, 0xffffffff, 0x00000100,
  1155. 0x3c27c, 0xffffffff, 0x00000100,
  1156. 0x3c278, 0xffffffff, 0x00000100,
  1157. 0x3c210, 0xffffffff, 0x06000100,
  1158. 0x3c290, 0xffffffff, 0x00000100,
  1159. 0x3c274, 0xffffffff, 0x00000100,
  1160. 0x3c2b4, 0xffffffff, 0x00000100,
  1161. 0x3c2b0, 0xffffffff, 0x00000100,
  1162. 0x3c270, 0xffffffff, 0x00000100,
  1163. 0x30800, 0xffffffff, 0xe0000000,
  1164. 0x3c020, 0xffffffff, 0x00010000,
  1165. 0x3c024, 0xffffffff, 0x00030002,
  1166. 0x3c028, 0xffffffff, 0x00040007,
  1167. 0x3c02c, 0xffffffff, 0x00060005,
  1168. 0x3c030, 0xffffffff, 0x00090008,
  1169. 0x3c034, 0xffffffff, 0x00010000,
  1170. 0x3c038, 0xffffffff, 0x00030002,
  1171. 0x3c03c, 0xffffffff, 0x00040007,
  1172. 0x3c040, 0xffffffff, 0x00060005,
  1173. 0x3c044, 0xffffffff, 0x00090008,
  1174. 0x3c048, 0xffffffff, 0x00010000,
  1175. 0x3c04c, 0xffffffff, 0x00030002,
  1176. 0x3c050, 0xffffffff, 0x00040007,
  1177. 0x3c054, 0xffffffff, 0x00060005,
  1178. 0x3c058, 0xffffffff, 0x00090008,
  1179. 0x3c05c, 0xffffffff, 0x00010000,
  1180. 0x3c060, 0xffffffff, 0x00030002,
  1181. 0x3c064, 0xffffffff, 0x00040007,
  1182. 0x3c068, 0xffffffff, 0x00060005,
  1183. 0x3c06c, 0xffffffff, 0x00090008,
  1184. 0x3c070, 0xffffffff, 0x00010000,
  1185. 0x3c074, 0xffffffff, 0x00030002,
  1186. 0x3c078, 0xffffffff, 0x00040007,
  1187. 0x3c07c, 0xffffffff, 0x00060005,
  1188. 0x3c080, 0xffffffff, 0x00090008,
  1189. 0x3c084, 0xffffffff, 0x00010000,
  1190. 0x3c088, 0xffffffff, 0x00030002,
  1191. 0x3c08c, 0xffffffff, 0x00040007,
  1192. 0x3c090, 0xffffffff, 0x00060005,
  1193. 0x3c094, 0xffffffff, 0x00090008,
  1194. 0x3c098, 0xffffffff, 0x00010000,
  1195. 0x3c09c, 0xffffffff, 0x00030002,
  1196. 0x3c0a0, 0xffffffff, 0x00040007,
  1197. 0x3c0a4, 0xffffffff, 0x00060005,
  1198. 0x3c0a8, 0xffffffff, 0x00090008,
  1199. 0x3c0ac, 0xffffffff, 0x00010000,
  1200. 0x3c0b0, 0xffffffff, 0x00030002,
  1201. 0x3c0b4, 0xffffffff, 0x00040007,
  1202. 0x3c0b8, 0xffffffff, 0x00060005,
  1203. 0x3c0bc, 0xffffffff, 0x00090008,
  1204. 0x3c000, 0xffffffff, 0x96e00200,
  1205. 0x8708, 0xffffffff, 0x00900100,
  1206. 0xc424, 0xffffffff, 0x0020003f,
  1207. 0x38, 0xffffffff, 0x0140001c,
  1208. 0x3c, 0x000f0000, 0x000f0000,
  1209. 0x220, 0xffffffff, 0xC060000C,
  1210. 0x224, 0xc0000fff, 0x00000100,
  1211. 0xf90, 0xffffffff, 0x00000100,
  1212. 0xf98, 0x00000101, 0x00000000,
  1213. 0x20a8, 0xffffffff, 0x00000104,
  1214. 0x55e4, 0xff000fff, 0x00000100,
  1215. 0x30cc, 0xc0000fff, 0x00000104,
  1216. 0xc1e4, 0x00000001, 0x00000001,
  1217. 0xd00c, 0xff000ff0, 0x00000100,
  1218. 0xd80c, 0xff000ff0, 0x00000100
  1219. };
  1220. static const u32 kalindi_golden_spm_registers[] =
  1221. {
  1222. 0x30800, 0xe0ffffff, 0xe0000000
  1223. };
  1224. static const u32 kalindi_golden_common_registers[] =
  1225. {
  1226. 0xc770, 0xffffffff, 0x00000800,
  1227. 0xc774, 0xffffffff, 0x00000800,
  1228. 0xc798, 0xffffffff, 0x00007fbf,
  1229. 0xc79c, 0xffffffff, 0x00007faf
  1230. };
  1231. static const u32 kalindi_golden_registers[] =
  1232. {
  1233. 0x3c000, 0xffffdfff, 0x6e944040,
  1234. 0x55e4, 0xff607fff, 0xfc000100,
  1235. 0x3c220, 0xff000fff, 0x00000100,
  1236. 0x3c224, 0xff000fff, 0x00000100,
  1237. 0x3c200, 0xfffc0fff, 0x00000100,
  1238. 0x6ed8, 0x00010101, 0x00010000,
  1239. 0x9830, 0xffffffff, 0x00000000,
  1240. 0x9834, 0xf00fffff, 0x00000400,
  1241. 0x5bb0, 0x000000f0, 0x00000070,
  1242. 0x5bc0, 0xf0311fff, 0x80300000,
  1243. 0x98f8, 0x73773777, 0x12010001,
  1244. 0x98fc, 0xffffffff, 0x00000010,
  1245. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1246. 0x8030, 0x00001f0f, 0x0000100a,
  1247. 0x2f48, 0x73773777, 0x12010001,
  1248. 0x2408, 0x000fffff, 0x000c007f,
  1249. 0x8a14, 0xf000003f, 0x00000007,
  1250. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1251. 0x30a04, 0x0000ff0f, 0x00000000,
  1252. 0x28a4c, 0x07ffffff, 0x06000000,
  1253. 0x4d8, 0x00000fff, 0x00000100,
  1254. 0x3e78, 0x00000001, 0x00000002,
  1255. 0xc768, 0x00000008, 0x00000008,
  1256. 0x8c00, 0x000000ff, 0x00000003,
  1257. 0x214f8, 0x01ff01ff, 0x00000002,
  1258. 0x21498, 0x007ff800, 0x00200000,
  1259. 0x2015c, 0xffffffff, 0x00000f40,
  1260. 0x88c4, 0x001f3ae3, 0x00000082,
  1261. 0x88d4, 0x0000001f, 0x00000010,
  1262. 0x30934, 0xffffffff, 0x00000000
  1263. };
  1264. static const u32 kalindi_mgcg_cgcg_init[] =
  1265. {
  1266. 0xc420, 0xffffffff, 0xfffffffc,
  1267. 0x30800, 0xffffffff, 0xe0000000,
  1268. 0x3c2a0, 0xffffffff, 0x00000100,
  1269. 0x3c208, 0xffffffff, 0x00000100,
  1270. 0x3c2c0, 0xffffffff, 0x00000100,
  1271. 0x3c2c8, 0xffffffff, 0x00000100,
  1272. 0x3c2c4, 0xffffffff, 0x00000100,
  1273. 0x55e4, 0xffffffff, 0x00600100,
  1274. 0x3c280, 0xffffffff, 0x00000100,
  1275. 0x3c214, 0xffffffff, 0x06000100,
  1276. 0x3c220, 0xffffffff, 0x00000100,
  1277. 0x3c218, 0xffffffff, 0x06000100,
  1278. 0x3c204, 0xffffffff, 0x00000100,
  1279. 0x3c2e0, 0xffffffff, 0x00000100,
  1280. 0x3c224, 0xffffffff, 0x00000100,
  1281. 0x3c200, 0xffffffff, 0x00000100,
  1282. 0x3c230, 0xffffffff, 0x00000100,
  1283. 0x3c234, 0xffffffff, 0x00000100,
  1284. 0x3c250, 0xffffffff, 0x00000100,
  1285. 0x3c254, 0xffffffff, 0x00000100,
  1286. 0x3c258, 0xffffffff, 0x00000100,
  1287. 0x3c25c, 0xffffffff, 0x00000100,
  1288. 0x3c260, 0xffffffff, 0x00000100,
  1289. 0x3c27c, 0xffffffff, 0x00000100,
  1290. 0x3c278, 0xffffffff, 0x00000100,
  1291. 0x3c210, 0xffffffff, 0x06000100,
  1292. 0x3c290, 0xffffffff, 0x00000100,
  1293. 0x3c274, 0xffffffff, 0x00000100,
  1294. 0x3c2b4, 0xffffffff, 0x00000100,
  1295. 0x3c2b0, 0xffffffff, 0x00000100,
  1296. 0x3c270, 0xffffffff, 0x00000100,
  1297. 0x30800, 0xffffffff, 0xe0000000,
  1298. 0x3c020, 0xffffffff, 0x00010000,
  1299. 0x3c024, 0xffffffff, 0x00030002,
  1300. 0x3c028, 0xffffffff, 0x00040007,
  1301. 0x3c02c, 0xffffffff, 0x00060005,
  1302. 0x3c030, 0xffffffff, 0x00090008,
  1303. 0x3c034, 0xffffffff, 0x00010000,
  1304. 0x3c038, 0xffffffff, 0x00030002,
  1305. 0x3c03c, 0xffffffff, 0x00040007,
  1306. 0x3c040, 0xffffffff, 0x00060005,
  1307. 0x3c044, 0xffffffff, 0x00090008,
  1308. 0x3c000, 0xffffffff, 0x96e00200,
  1309. 0x8708, 0xffffffff, 0x00900100,
  1310. 0xc424, 0xffffffff, 0x0020003f,
  1311. 0x38, 0xffffffff, 0x0140001c,
  1312. 0x3c, 0x000f0000, 0x000f0000,
  1313. 0x220, 0xffffffff, 0xC060000C,
  1314. 0x224, 0xc0000fff, 0x00000100,
  1315. 0x20a8, 0xffffffff, 0x00000104,
  1316. 0x55e4, 0xff000fff, 0x00000100,
  1317. 0x30cc, 0xc0000fff, 0x00000104,
  1318. 0xc1e4, 0x00000001, 0x00000001,
  1319. 0xd00c, 0xff000ff0, 0x00000100,
  1320. 0xd80c, 0xff000ff0, 0x00000100
  1321. };
  1322. static const u32 hawaii_golden_spm_registers[] =
  1323. {
  1324. 0x30800, 0xe0ffffff, 0xe0000000
  1325. };
  1326. static const u32 hawaii_golden_common_registers[] =
  1327. {
  1328. 0x30800, 0xffffffff, 0xe0000000,
  1329. 0x28350, 0xffffffff, 0x3a00161a,
  1330. 0x28354, 0xffffffff, 0x0000002e,
  1331. 0x9a10, 0xffffffff, 0x00018208,
  1332. 0x98f8, 0xffffffff, 0x12011003
  1333. };
  1334. static const u32 hawaii_golden_registers[] =
  1335. {
  1336. 0x3354, 0x00000333, 0x00000333,
  1337. 0x9a10, 0x00010000, 0x00058208,
  1338. 0x9830, 0xffffffff, 0x00000000,
  1339. 0x9834, 0xf00fffff, 0x00000400,
  1340. 0x9838, 0x0002021c, 0x00020200,
  1341. 0xc78, 0x00000080, 0x00000000,
  1342. 0x5bb0, 0x000000f0, 0x00000070,
  1343. 0x5bc0, 0xf0311fff, 0x80300000,
  1344. 0x350c, 0x00810000, 0x408af000,
  1345. 0x7030, 0x31000111, 0x00000011,
  1346. 0x2f48, 0x73773777, 0x12010001,
  1347. 0x2120, 0x0000007f, 0x0000001b,
  1348. 0x21dc, 0x00007fb6, 0x00002191,
  1349. 0x3628, 0x0000003f, 0x0000000a,
  1350. 0x362c, 0x0000003f, 0x0000000a,
  1351. 0x2ae4, 0x00073ffe, 0x000022a2,
  1352. 0x240c, 0x000007ff, 0x00000000,
  1353. 0x8bf0, 0x00002001, 0x00000001,
  1354. 0x8b24, 0xffffffff, 0x00ffffff,
  1355. 0x30a04, 0x0000ff0f, 0x00000000,
  1356. 0x28a4c, 0x07ffffff, 0x06000000,
  1357. 0x3e78, 0x00000001, 0x00000002,
  1358. 0xc768, 0x00000008, 0x00000008,
  1359. 0xc770, 0x00000f00, 0x00000800,
  1360. 0xc774, 0x00000f00, 0x00000800,
  1361. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1362. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1363. 0x8c00, 0x000000ff, 0x00000800,
  1364. 0xe40, 0x00001fff, 0x00001fff,
  1365. 0x9060, 0x0000007f, 0x00000020,
  1366. 0x9508, 0x00010000, 0x00010000,
  1367. 0xae00, 0x00100000, 0x000ff07c,
  1368. 0xac14, 0x000003ff, 0x0000000f,
  1369. 0xac10, 0xffffffff, 0x7564fdec,
  1370. 0xac0c, 0xffffffff, 0x3120b9a8,
  1371. 0xac08, 0x20000000, 0x0f9c0000
  1372. };
  1373. static const u32 hawaii_mgcg_cgcg_init[] =
  1374. {
  1375. 0xc420, 0xffffffff, 0xfffffffd,
  1376. 0x30800, 0xffffffff, 0xe0000000,
  1377. 0x3c2a0, 0xffffffff, 0x00000100,
  1378. 0x3c208, 0xffffffff, 0x00000100,
  1379. 0x3c2c0, 0xffffffff, 0x00000100,
  1380. 0x3c2c8, 0xffffffff, 0x00000100,
  1381. 0x3c2c4, 0xffffffff, 0x00000100,
  1382. 0x55e4, 0xffffffff, 0x00200100,
  1383. 0x3c280, 0xffffffff, 0x00000100,
  1384. 0x3c214, 0xffffffff, 0x06000100,
  1385. 0x3c220, 0xffffffff, 0x00000100,
  1386. 0x3c218, 0xffffffff, 0x06000100,
  1387. 0x3c204, 0xffffffff, 0x00000100,
  1388. 0x3c2e0, 0xffffffff, 0x00000100,
  1389. 0x3c224, 0xffffffff, 0x00000100,
  1390. 0x3c200, 0xffffffff, 0x00000100,
  1391. 0x3c230, 0xffffffff, 0x00000100,
  1392. 0x3c234, 0xffffffff, 0x00000100,
  1393. 0x3c250, 0xffffffff, 0x00000100,
  1394. 0x3c254, 0xffffffff, 0x00000100,
  1395. 0x3c258, 0xffffffff, 0x00000100,
  1396. 0x3c25c, 0xffffffff, 0x00000100,
  1397. 0x3c260, 0xffffffff, 0x00000100,
  1398. 0x3c27c, 0xffffffff, 0x00000100,
  1399. 0x3c278, 0xffffffff, 0x00000100,
  1400. 0x3c210, 0xffffffff, 0x06000100,
  1401. 0x3c290, 0xffffffff, 0x00000100,
  1402. 0x3c274, 0xffffffff, 0x00000100,
  1403. 0x3c2b4, 0xffffffff, 0x00000100,
  1404. 0x3c2b0, 0xffffffff, 0x00000100,
  1405. 0x3c270, 0xffffffff, 0x00000100,
  1406. 0x30800, 0xffffffff, 0xe0000000,
  1407. 0x3c020, 0xffffffff, 0x00010000,
  1408. 0x3c024, 0xffffffff, 0x00030002,
  1409. 0x3c028, 0xffffffff, 0x00040007,
  1410. 0x3c02c, 0xffffffff, 0x00060005,
  1411. 0x3c030, 0xffffffff, 0x00090008,
  1412. 0x3c034, 0xffffffff, 0x00010000,
  1413. 0x3c038, 0xffffffff, 0x00030002,
  1414. 0x3c03c, 0xffffffff, 0x00040007,
  1415. 0x3c040, 0xffffffff, 0x00060005,
  1416. 0x3c044, 0xffffffff, 0x00090008,
  1417. 0x3c048, 0xffffffff, 0x00010000,
  1418. 0x3c04c, 0xffffffff, 0x00030002,
  1419. 0x3c050, 0xffffffff, 0x00040007,
  1420. 0x3c054, 0xffffffff, 0x00060005,
  1421. 0x3c058, 0xffffffff, 0x00090008,
  1422. 0x3c05c, 0xffffffff, 0x00010000,
  1423. 0x3c060, 0xffffffff, 0x00030002,
  1424. 0x3c064, 0xffffffff, 0x00040007,
  1425. 0x3c068, 0xffffffff, 0x00060005,
  1426. 0x3c06c, 0xffffffff, 0x00090008,
  1427. 0x3c070, 0xffffffff, 0x00010000,
  1428. 0x3c074, 0xffffffff, 0x00030002,
  1429. 0x3c078, 0xffffffff, 0x00040007,
  1430. 0x3c07c, 0xffffffff, 0x00060005,
  1431. 0x3c080, 0xffffffff, 0x00090008,
  1432. 0x3c084, 0xffffffff, 0x00010000,
  1433. 0x3c088, 0xffffffff, 0x00030002,
  1434. 0x3c08c, 0xffffffff, 0x00040007,
  1435. 0x3c090, 0xffffffff, 0x00060005,
  1436. 0x3c094, 0xffffffff, 0x00090008,
  1437. 0x3c098, 0xffffffff, 0x00010000,
  1438. 0x3c09c, 0xffffffff, 0x00030002,
  1439. 0x3c0a0, 0xffffffff, 0x00040007,
  1440. 0x3c0a4, 0xffffffff, 0x00060005,
  1441. 0x3c0a8, 0xffffffff, 0x00090008,
  1442. 0x3c0ac, 0xffffffff, 0x00010000,
  1443. 0x3c0b0, 0xffffffff, 0x00030002,
  1444. 0x3c0b4, 0xffffffff, 0x00040007,
  1445. 0x3c0b8, 0xffffffff, 0x00060005,
  1446. 0x3c0bc, 0xffffffff, 0x00090008,
  1447. 0x3c0c0, 0xffffffff, 0x00010000,
  1448. 0x3c0c4, 0xffffffff, 0x00030002,
  1449. 0x3c0c8, 0xffffffff, 0x00040007,
  1450. 0x3c0cc, 0xffffffff, 0x00060005,
  1451. 0x3c0d0, 0xffffffff, 0x00090008,
  1452. 0x3c0d4, 0xffffffff, 0x00010000,
  1453. 0x3c0d8, 0xffffffff, 0x00030002,
  1454. 0x3c0dc, 0xffffffff, 0x00040007,
  1455. 0x3c0e0, 0xffffffff, 0x00060005,
  1456. 0x3c0e4, 0xffffffff, 0x00090008,
  1457. 0x3c0e8, 0xffffffff, 0x00010000,
  1458. 0x3c0ec, 0xffffffff, 0x00030002,
  1459. 0x3c0f0, 0xffffffff, 0x00040007,
  1460. 0x3c0f4, 0xffffffff, 0x00060005,
  1461. 0x3c0f8, 0xffffffff, 0x00090008,
  1462. 0xc318, 0xffffffff, 0x00020200,
  1463. 0x3350, 0xffffffff, 0x00000200,
  1464. 0x15c0, 0xffffffff, 0x00000400,
  1465. 0x55e8, 0xffffffff, 0x00000000,
  1466. 0x2f50, 0xffffffff, 0x00000902,
  1467. 0x3c000, 0xffffffff, 0x96940200,
  1468. 0x8708, 0xffffffff, 0x00900100,
  1469. 0xc424, 0xffffffff, 0x0020003f,
  1470. 0x38, 0xffffffff, 0x0140001c,
  1471. 0x3c, 0x000f0000, 0x000f0000,
  1472. 0x220, 0xffffffff, 0xc060000c,
  1473. 0x224, 0xc0000fff, 0x00000100,
  1474. 0xf90, 0xffffffff, 0x00000100,
  1475. 0xf98, 0x00000101, 0x00000000,
  1476. 0x20a8, 0xffffffff, 0x00000104,
  1477. 0x55e4, 0xff000fff, 0x00000100,
  1478. 0x30cc, 0xc0000fff, 0x00000104,
  1479. 0xc1e4, 0x00000001, 0x00000001,
  1480. 0xd00c, 0xff000ff0, 0x00000100,
  1481. 0xd80c, 0xff000ff0, 0x00000100
  1482. };
  1483. static const u32 godavari_golden_registers[] =
  1484. {
  1485. 0x55e4, 0xff607fff, 0xfc000100,
  1486. 0x6ed8, 0x00010101, 0x00010000,
  1487. 0x9830, 0xffffffff, 0x00000000,
  1488. 0x98302, 0xf00fffff, 0x00000400,
  1489. 0x6130, 0xffffffff, 0x00010000,
  1490. 0x5bb0, 0x000000f0, 0x00000070,
  1491. 0x5bc0, 0xf0311fff, 0x80300000,
  1492. 0x98f8, 0x73773777, 0x12010001,
  1493. 0x98fc, 0xffffffff, 0x00000010,
  1494. 0x8030, 0x00001f0f, 0x0000100a,
  1495. 0x2f48, 0x73773777, 0x12010001,
  1496. 0x2408, 0x000fffff, 0x000c007f,
  1497. 0x8a14, 0xf000003f, 0x00000007,
  1498. 0x8b24, 0xffffffff, 0x00ff0fff,
  1499. 0x30a04, 0x0000ff0f, 0x00000000,
  1500. 0x28a4c, 0x07ffffff, 0x06000000,
  1501. 0x4d8, 0x00000fff, 0x00000100,
  1502. 0xd014, 0x00010000, 0x00810001,
  1503. 0xd814, 0x00010000, 0x00810001,
  1504. 0x3e78, 0x00000001, 0x00000002,
  1505. 0xc768, 0x00000008, 0x00000008,
  1506. 0xc770, 0x00000f00, 0x00000800,
  1507. 0xc774, 0x00000f00, 0x00000800,
  1508. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1509. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1510. 0x8c00, 0x000000ff, 0x00000001,
  1511. 0x214f8, 0x01ff01ff, 0x00000002,
  1512. 0x21498, 0x007ff800, 0x00200000,
  1513. 0x2015c, 0xffffffff, 0x00000f40,
  1514. 0x88c4, 0x001f3ae3, 0x00000082,
  1515. 0x88d4, 0x0000001f, 0x00000010,
  1516. 0x30934, 0xffffffff, 0x00000000
  1517. };
  1518. static void cik_init_golden_registers(struct radeon_device *rdev)
  1519. {
  1520. switch (rdev->family) {
  1521. case CHIP_BONAIRE:
  1522. radeon_program_register_sequence(rdev,
  1523. bonaire_mgcg_cgcg_init,
  1524. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1525. radeon_program_register_sequence(rdev,
  1526. bonaire_golden_registers,
  1527. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1528. radeon_program_register_sequence(rdev,
  1529. bonaire_golden_common_registers,
  1530. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1531. radeon_program_register_sequence(rdev,
  1532. bonaire_golden_spm_registers,
  1533. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1534. break;
  1535. case CHIP_KABINI:
  1536. radeon_program_register_sequence(rdev,
  1537. kalindi_mgcg_cgcg_init,
  1538. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1539. radeon_program_register_sequence(rdev,
  1540. kalindi_golden_registers,
  1541. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1542. radeon_program_register_sequence(rdev,
  1543. kalindi_golden_common_registers,
  1544. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1545. radeon_program_register_sequence(rdev,
  1546. kalindi_golden_spm_registers,
  1547. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1548. break;
  1549. case CHIP_MULLINS:
  1550. radeon_program_register_sequence(rdev,
  1551. kalindi_mgcg_cgcg_init,
  1552. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1553. radeon_program_register_sequence(rdev,
  1554. godavari_golden_registers,
  1555. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1556. radeon_program_register_sequence(rdev,
  1557. kalindi_golden_common_registers,
  1558. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1559. radeon_program_register_sequence(rdev,
  1560. kalindi_golden_spm_registers,
  1561. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1562. break;
  1563. case CHIP_KAVERI:
  1564. radeon_program_register_sequence(rdev,
  1565. spectre_mgcg_cgcg_init,
  1566. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1567. radeon_program_register_sequence(rdev,
  1568. spectre_golden_registers,
  1569. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1570. radeon_program_register_sequence(rdev,
  1571. spectre_golden_common_registers,
  1572. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1573. radeon_program_register_sequence(rdev,
  1574. spectre_golden_spm_registers,
  1575. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1576. break;
  1577. case CHIP_HAWAII:
  1578. radeon_program_register_sequence(rdev,
  1579. hawaii_mgcg_cgcg_init,
  1580. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1581. radeon_program_register_sequence(rdev,
  1582. hawaii_golden_registers,
  1583. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1584. radeon_program_register_sequence(rdev,
  1585. hawaii_golden_common_registers,
  1586. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1587. radeon_program_register_sequence(rdev,
  1588. hawaii_golden_spm_registers,
  1589. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1590. break;
  1591. default:
  1592. break;
  1593. }
  1594. }
  1595. /**
  1596. * cik_get_xclk - get the xclk
  1597. *
  1598. * @rdev: radeon_device pointer
  1599. *
  1600. * Returns the reference clock used by the gfx engine
  1601. * (CIK).
  1602. */
  1603. u32 cik_get_xclk(struct radeon_device *rdev)
  1604. {
  1605. u32 reference_clock = rdev->clock.spll.reference_freq;
  1606. if (rdev->flags & RADEON_IS_IGP) {
  1607. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1608. return reference_clock / 2;
  1609. } else {
  1610. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1611. return reference_clock / 4;
  1612. }
  1613. return reference_clock;
  1614. }
  1615. /**
  1616. * cik_mm_rdoorbell - read a doorbell dword
  1617. *
  1618. * @rdev: radeon_device pointer
  1619. * @index: doorbell index
  1620. *
  1621. * Returns the value in the doorbell aperture at the
  1622. * requested doorbell index (CIK).
  1623. */
  1624. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1625. {
  1626. if (index < rdev->doorbell.num_doorbells) {
  1627. return readl(rdev->doorbell.ptr + index);
  1628. } else {
  1629. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1630. return 0;
  1631. }
  1632. }
  1633. /**
  1634. * cik_mm_wdoorbell - write a doorbell dword
  1635. *
  1636. * @rdev: radeon_device pointer
  1637. * @index: doorbell index
  1638. * @v: value to write
  1639. *
  1640. * Writes @v to the doorbell aperture at the
  1641. * requested doorbell index (CIK).
  1642. */
  1643. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1644. {
  1645. if (index < rdev->doorbell.num_doorbells) {
  1646. writel(v, rdev->doorbell.ptr + index);
  1647. } else {
  1648. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1649. }
  1650. }
  1651. #define BONAIRE_IO_MC_REGS_SIZE 36
  1652. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1653. {
  1654. {0x00000070, 0x04400000},
  1655. {0x00000071, 0x80c01803},
  1656. {0x00000072, 0x00004004},
  1657. {0x00000073, 0x00000100},
  1658. {0x00000074, 0x00ff0000},
  1659. {0x00000075, 0x34000000},
  1660. {0x00000076, 0x08000014},
  1661. {0x00000077, 0x00cc08ec},
  1662. {0x00000078, 0x00000400},
  1663. {0x00000079, 0x00000000},
  1664. {0x0000007a, 0x04090000},
  1665. {0x0000007c, 0x00000000},
  1666. {0x0000007e, 0x4408a8e8},
  1667. {0x0000007f, 0x00000304},
  1668. {0x00000080, 0x00000000},
  1669. {0x00000082, 0x00000001},
  1670. {0x00000083, 0x00000002},
  1671. {0x00000084, 0xf3e4f400},
  1672. {0x00000085, 0x052024e3},
  1673. {0x00000087, 0x00000000},
  1674. {0x00000088, 0x01000000},
  1675. {0x0000008a, 0x1c0a0000},
  1676. {0x0000008b, 0xff010000},
  1677. {0x0000008d, 0xffffefff},
  1678. {0x0000008e, 0xfff3efff},
  1679. {0x0000008f, 0xfff3efbf},
  1680. {0x00000092, 0xf7ffffff},
  1681. {0x00000093, 0xffffff7f},
  1682. {0x00000095, 0x00101101},
  1683. {0x00000096, 0x00000fff},
  1684. {0x00000097, 0x00116fff},
  1685. {0x00000098, 0x60010000},
  1686. {0x00000099, 0x10010000},
  1687. {0x0000009a, 0x00006000},
  1688. {0x0000009b, 0x00001000},
  1689. {0x0000009f, 0x00b48000}
  1690. };
  1691. #define HAWAII_IO_MC_REGS_SIZE 22
  1692. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1693. {
  1694. {0x0000007d, 0x40000000},
  1695. {0x0000007e, 0x40180304},
  1696. {0x0000007f, 0x0000ff00},
  1697. {0x00000081, 0x00000000},
  1698. {0x00000083, 0x00000800},
  1699. {0x00000086, 0x00000000},
  1700. {0x00000087, 0x00000100},
  1701. {0x00000088, 0x00020100},
  1702. {0x00000089, 0x00000000},
  1703. {0x0000008b, 0x00040000},
  1704. {0x0000008c, 0x00000100},
  1705. {0x0000008e, 0xff010000},
  1706. {0x00000090, 0xffffefff},
  1707. {0x00000091, 0xfff3efff},
  1708. {0x00000092, 0xfff3efbf},
  1709. {0x00000093, 0xf7ffffff},
  1710. {0x00000094, 0xffffff7f},
  1711. {0x00000095, 0x00000fff},
  1712. {0x00000096, 0x00116fff},
  1713. {0x00000097, 0x60010000},
  1714. {0x00000098, 0x10010000},
  1715. {0x0000009f, 0x00c79000}
  1716. };
  1717. /**
  1718. * cik_srbm_select - select specific register instances
  1719. *
  1720. * @rdev: radeon_device pointer
  1721. * @me: selected ME (micro engine)
  1722. * @pipe: pipe
  1723. * @queue: queue
  1724. * @vmid: VMID
  1725. *
  1726. * Switches the currently active registers instances. Some
  1727. * registers are instanced per VMID, others are instanced per
  1728. * me/pipe/queue combination.
  1729. */
  1730. static void cik_srbm_select(struct radeon_device *rdev,
  1731. u32 me, u32 pipe, u32 queue, u32 vmid)
  1732. {
  1733. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1734. MEID(me & 0x3) |
  1735. VMID(vmid & 0xf) |
  1736. QUEUEID(queue & 0x7));
  1737. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1738. }
  1739. /* ucode loading */
  1740. /**
  1741. * ci_mc_load_microcode - load MC ucode into the hw
  1742. *
  1743. * @rdev: radeon_device pointer
  1744. *
  1745. * Load the GDDR MC ucode into the hw (CIK).
  1746. * Returns 0 on success, error on failure.
  1747. */
  1748. int ci_mc_load_microcode(struct radeon_device *rdev)
  1749. {
  1750. const __be32 *fw_data = NULL;
  1751. const __le32 *new_fw_data = NULL;
  1752. u32 running, blackout = 0;
  1753. u32 *io_mc_regs = NULL;
  1754. const __le32 *new_io_mc_regs = NULL;
  1755. int i, regs_size, ucode_size;
  1756. if (!rdev->mc_fw)
  1757. return -EINVAL;
  1758. if (rdev->new_fw) {
  1759. const struct mc_firmware_header_v1_0 *hdr =
  1760. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1761. radeon_ucode_print_mc_hdr(&hdr->header);
  1762. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1763. new_io_mc_regs = (const __le32 *)
  1764. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1765. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1766. new_fw_data = (const __le32 *)
  1767. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1768. } else {
  1769. ucode_size = rdev->mc_fw->size / 4;
  1770. switch (rdev->family) {
  1771. case CHIP_BONAIRE:
  1772. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1773. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1774. break;
  1775. case CHIP_HAWAII:
  1776. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1777. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1778. break;
  1779. default:
  1780. return -EINVAL;
  1781. }
  1782. fw_data = (const __be32 *)rdev->mc_fw->data;
  1783. }
  1784. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1785. if (running == 0) {
  1786. if (running) {
  1787. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1788. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1789. }
  1790. /* reset the engine and set to writable */
  1791. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1792. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1793. /* load mc io regs */
  1794. for (i = 0; i < regs_size; i++) {
  1795. if (rdev->new_fw) {
  1796. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1797. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1798. } else {
  1799. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1800. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1801. }
  1802. }
  1803. /* load the MC ucode */
  1804. for (i = 0; i < ucode_size; i++) {
  1805. if (rdev->new_fw)
  1806. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1807. else
  1808. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1809. }
  1810. /* put the engine back into the active state */
  1811. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1812. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1813. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1814. /* wait for training to complete */
  1815. for (i = 0; i < rdev->usec_timeout; i++) {
  1816. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1817. break;
  1818. udelay(1);
  1819. }
  1820. for (i = 0; i < rdev->usec_timeout; i++) {
  1821. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1822. break;
  1823. udelay(1);
  1824. }
  1825. if (running)
  1826. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1827. }
  1828. return 0;
  1829. }
  1830. /**
  1831. * cik_init_microcode - load ucode images from disk
  1832. *
  1833. * @rdev: radeon_device pointer
  1834. *
  1835. * Use the firmware interface to load the ucode images into
  1836. * the driver (not loaded into hw).
  1837. * Returns 0 on success, error on failure.
  1838. */
  1839. static int cik_init_microcode(struct radeon_device *rdev)
  1840. {
  1841. const char *chip_name;
  1842. const char *new_chip_name;
  1843. size_t pfp_req_size, me_req_size, ce_req_size,
  1844. mec_req_size, rlc_req_size, mc_req_size = 0,
  1845. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1846. char fw_name[30];
  1847. int new_fw = 0;
  1848. int err;
  1849. int num_fw;
  1850. DRM_DEBUG("\n");
  1851. switch (rdev->family) {
  1852. case CHIP_BONAIRE:
  1853. chip_name = "BONAIRE";
  1854. new_chip_name = "bonaire";
  1855. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1856. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1857. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1858. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1859. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1860. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1861. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1862. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1863. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1864. num_fw = 8;
  1865. break;
  1866. case CHIP_HAWAII:
  1867. chip_name = "HAWAII";
  1868. new_chip_name = "hawaii";
  1869. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1870. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1871. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1872. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1873. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1874. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1875. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1876. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1877. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1878. num_fw = 8;
  1879. break;
  1880. case CHIP_KAVERI:
  1881. chip_name = "KAVERI";
  1882. new_chip_name = "kaveri";
  1883. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1884. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1885. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1886. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1887. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1888. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1889. num_fw = 7;
  1890. break;
  1891. case CHIP_KABINI:
  1892. chip_name = "KABINI";
  1893. new_chip_name = "kabini";
  1894. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1895. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1896. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1897. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1898. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1899. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1900. num_fw = 6;
  1901. break;
  1902. case CHIP_MULLINS:
  1903. chip_name = "MULLINS";
  1904. new_chip_name = "mullins";
  1905. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1906. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1907. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1908. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1909. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1910. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1911. num_fw = 6;
  1912. break;
  1913. default: BUG();
  1914. }
  1915. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1916. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1917. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1918. if (err) {
  1919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1920. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1921. if (err)
  1922. goto out;
  1923. if (rdev->pfp_fw->size != pfp_req_size) {
  1924. printk(KERN_ERR
  1925. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1926. rdev->pfp_fw->size, fw_name);
  1927. err = -EINVAL;
  1928. goto out;
  1929. }
  1930. } else {
  1931. err = radeon_ucode_validate(rdev->pfp_fw);
  1932. if (err) {
  1933. printk(KERN_ERR
  1934. "cik_fw: validation failed for firmware \"%s\"\n",
  1935. fw_name);
  1936. goto out;
  1937. } else {
  1938. new_fw++;
  1939. }
  1940. }
  1941. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  1942. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1943. if (err) {
  1944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1945. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1946. if (err)
  1947. goto out;
  1948. if (rdev->me_fw->size != me_req_size) {
  1949. printk(KERN_ERR
  1950. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1951. rdev->me_fw->size, fw_name);
  1952. err = -EINVAL;
  1953. }
  1954. } else {
  1955. err = radeon_ucode_validate(rdev->me_fw);
  1956. if (err) {
  1957. printk(KERN_ERR
  1958. "cik_fw: validation failed for firmware \"%s\"\n",
  1959. fw_name);
  1960. goto out;
  1961. } else {
  1962. new_fw++;
  1963. }
  1964. }
  1965. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  1966. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1967. if (err) {
  1968. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1969. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1970. if (err)
  1971. goto out;
  1972. if (rdev->ce_fw->size != ce_req_size) {
  1973. printk(KERN_ERR
  1974. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1975. rdev->ce_fw->size, fw_name);
  1976. err = -EINVAL;
  1977. }
  1978. } else {
  1979. err = radeon_ucode_validate(rdev->ce_fw);
  1980. if (err) {
  1981. printk(KERN_ERR
  1982. "cik_fw: validation failed for firmware \"%s\"\n",
  1983. fw_name);
  1984. goto out;
  1985. } else {
  1986. new_fw++;
  1987. }
  1988. }
  1989. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", new_chip_name);
  1990. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1991. if (err) {
  1992. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1993. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1994. if (err)
  1995. goto out;
  1996. if (rdev->mec_fw->size != mec_req_size) {
  1997. printk(KERN_ERR
  1998. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1999. rdev->mec_fw->size, fw_name);
  2000. err = -EINVAL;
  2001. }
  2002. } else {
  2003. err = radeon_ucode_validate(rdev->mec_fw);
  2004. if (err) {
  2005. printk(KERN_ERR
  2006. "cik_fw: validation failed for firmware \"%s\"\n",
  2007. fw_name);
  2008. goto out;
  2009. } else {
  2010. new_fw++;
  2011. }
  2012. }
  2013. if (rdev->family == CHIP_KAVERI) {
  2014. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", new_chip_name);
  2015. err = request_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2016. if (err) {
  2017. goto out;
  2018. } else {
  2019. err = radeon_ucode_validate(rdev->mec2_fw);
  2020. if (err) {
  2021. goto out;
  2022. } else {
  2023. new_fw++;
  2024. }
  2025. }
  2026. }
  2027. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  2028. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2029. if (err) {
  2030. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  2031. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2032. if (err)
  2033. goto out;
  2034. if (rdev->rlc_fw->size != rlc_req_size) {
  2035. printk(KERN_ERR
  2036. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2037. rdev->rlc_fw->size, fw_name);
  2038. err = -EINVAL;
  2039. }
  2040. } else {
  2041. err = radeon_ucode_validate(rdev->rlc_fw);
  2042. if (err) {
  2043. printk(KERN_ERR
  2044. "cik_fw: validation failed for firmware \"%s\"\n",
  2045. fw_name);
  2046. goto out;
  2047. } else {
  2048. new_fw++;
  2049. }
  2050. }
  2051. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", new_chip_name);
  2052. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2053. if (err) {
  2054. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  2055. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2056. if (err)
  2057. goto out;
  2058. if (rdev->sdma_fw->size != sdma_req_size) {
  2059. printk(KERN_ERR
  2060. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2061. rdev->sdma_fw->size, fw_name);
  2062. err = -EINVAL;
  2063. }
  2064. } else {
  2065. err = radeon_ucode_validate(rdev->sdma_fw);
  2066. if (err) {
  2067. printk(KERN_ERR
  2068. "cik_fw: validation failed for firmware \"%s\"\n",
  2069. fw_name);
  2070. goto out;
  2071. } else {
  2072. new_fw++;
  2073. }
  2074. }
  2075. /* No SMC, MC ucode on APUs */
  2076. if (!(rdev->flags & RADEON_IS_IGP)) {
  2077. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  2078. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2079. if (err) {
  2080. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  2081. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2082. if (err) {
  2083. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  2084. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2085. if (err)
  2086. goto out;
  2087. }
  2088. if ((rdev->mc_fw->size != mc_req_size) &&
  2089. (rdev->mc_fw->size != mc2_req_size)){
  2090. printk(KERN_ERR
  2091. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2092. rdev->mc_fw->size, fw_name);
  2093. err = -EINVAL;
  2094. }
  2095. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2096. } else {
  2097. err = radeon_ucode_validate(rdev->mc_fw);
  2098. if (err) {
  2099. printk(KERN_ERR
  2100. "cik_fw: validation failed for firmware \"%s\"\n",
  2101. fw_name);
  2102. goto out;
  2103. } else {
  2104. new_fw++;
  2105. }
  2106. }
  2107. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  2108. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2109. if (err) {
  2110. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  2111. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2112. if (err) {
  2113. printk(KERN_ERR
  2114. "smc: error loading firmware \"%s\"\n",
  2115. fw_name);
  2116. release_firmware(rdev->smc_fw);
  2117. rdev->smc_fw = NULL;
  2118. err = 0;
  2119. } else if (rdev->smc_fw->size != smc_req_size) {
  2120. printk(KERN_ERR
  2121. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2122. rdev->smc_fw->size, fw_name);
  2123. err = -EINVAL;
  2124. }
  2125. } else {
  2126. err = radeon_ucode_validate(rdev->smc_fw);
  2127. if (err) {
  2128. printk(KERN_ERR
  2129. "cik_fw: validation failed for firmware \"%s\"\n",
  2130. fw_name);
  2131. goto out;
  2132. } else {
  2133. new_fw++;
  2134. }
  2135. }
  2136. }
  2137. if (new_fw == 0) {
  2138. rdev->new_fw = false;
  2139. } else if (new_fw < num_fw) {
  2140. printk(KERN_ERR "ci_fw: mixing new and old firmware!\n");
  2141. err = -EINVAL;
  2142. } else {
  2143. rdev->new_fw = true;
  2144. }
  2145. out:
  2146. if (err) {
  2147. if (err != -EINVAL)
  2148. printk(KERN_ERR
  2149. "cik_cp: Failed to load firmware \"%s\"\n",
  2150. fw_name);
  2151. release_firmware(rdev->pfp_fw);
  2152. rdev->pfp_fw = NULL;
  2153. release_firmware(rdev->me_fw);
  2154. rdev->me_fw = NULL;
  2155. release_firmware(rdev->ce_fw);
  2156. rdev->ce_fw = NULL;
  2157. release_firmware(rdev->mec_fw);
  2158. rdev->mec_fw = NULL;
  2159. release_firmware(rdev->mec2_fw);
  2160. rdev->mec2_fw = NULL;
  2161. release_firmware(rdev->rlc_fw);
  2162. rdev->rlc_fw = NULL;
  2163. release_firmware(rdev->sdma_fw);
  2164. rdev->sdma_fw = NULL;
  2165. release_firmware(rdev->mc_fw);
  2166. rdev->mc_fw = NULL;
  2167. release_firmware(rdev->smc_fw);
  2168. rdev->smc_fw = NULL;
  2169. }
  2170. return err;
  2171. }
  2172. /*
  2173. * Core functions
  2174. */
  2175. /**
  2176. * cik_tiling_mode_table_init - init the hw tiling table
  2177. *
  2178. * @rdev: radeon_device pointer
  2179. *
  2180. * Starting with SI, the tiling setup is done globally in a
  2181. * set of 32 tiling modes. Rather than selecting each set of
  2182. * parameters per surface as on older asics, we just select
  2183. * which index in the tiling table we want to use, and the
  2184. * surface uses those parameters (CIK).
  2185. */
  2186. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2187. {
  2188. const u32 num_tile_mode_states = 32;
  2189. const u32 num_secondary_tile_mode_states = 16;
  2190. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2191. u32 num_pipe_configs;
  2192. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2193. rdev->config.cik.max_shader_engines;
  2194. switch (rdev->config.cik.mem_row_size_in_kb) {
  2195. case 1:
  2196. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2197. break;
  2198. case 2:
  2199. default:
  2200. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2201. break;
  2202. case 4:
  2203. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2204. break;
  2205. }
  2206. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2207. if (num_pipe_configs > 8)
  2208. num_pipe_configs = 16;
  2209. if (num_pipe_configs == 16) {
  2210. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2211. switch (reg_offset) {
  2212. case 0:
  2213. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2215. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2216. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2217. break;
  2218. case 1:
  2219. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2223. break;
  2224. case 2:
  2225. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2227. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2228. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2229. break;
  2230. case 3:
  2231. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2233. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2234. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2235. break;
  2236. case 4:
  2237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. TILE_SPLIT(split_equal_to_row_size));
  2241. break;
  2242. case 5:
  2243. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2246. break;
  2247. case 6:
  2248. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2251. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2252. break;
  2253. case 7:
  2254. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2256. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2257. TILE_SPLIT(split_equal_to_row_size));
  2258. break;
  2259. case 8:
  2260. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2261. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2262. break;
  2263. case 9:
  2264. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2265. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2267. break;
  2268. case 10:
  2269. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2270. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2273. break;
  2274. case 11:
  2275. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2277. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2279. break;
  2280. case 12:
  2281. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2282. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2283. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2285. break;
  2286. case 13:
  2287. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2288. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2290. break;
  2291. case 14:
  2292. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2296. break;
  2297. case 16:
  2298. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2300. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2302. break;
  2303. case 17:
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2307. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2308. break;
  2309. case 27:
  2310. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2313. break;
  2314. case 28:
  2315. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2317. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2319. break;
  2320. case 29:
  2321. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2323. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2325. break;
  2326. case 30:
  2327. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2329. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2331. break;
  2332. default:
  2333. gb_tile_moden = 0;
  2334. break;
  2335. }
  2336. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2337. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2338. }
  2339. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2340. switch (reg_offset) {
  2341. case 0:
  2342. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2345. NUM_BANKS(ADDR_SURF_16_BANK));
  2346. break;
  2347. case 1:
  2348. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2351. NUM_BANKS(ADDR_SURF_16_BANK));
  2352. break;
  2353. case 2:
  2354. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2357. NUM_BANKS(ADDR_SURF_16_BANK));
  2358. break;
  2359. case 3:
  2360. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2363. NUM_BANKS(ADDR_SURF_16_BANK));
  2364. break;
  2365. case 4:
  2366. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2369. NUM_BANKS(ADDR_SURF_8_BANK));
  2370. break;
  2371. case 5:
  2372. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2375. NUM_BANKS(ADDR_SURF_4_BANK));
  2376. break;
  2377. case 6:
  2378. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2381. NUM_BANKS(ADDR_SURF_2_BANK));
  2382. break;
  2383. case 8:
  2384. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2387. NUM_BANKS(ADDR_SURF_16_BANK));
  2388. break;
  2389. case 9:
  2390. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2393. NUM_BANKS(ADDR_SURF_16_BANK));
  2394. break;
  2395. case 10:
  2396. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2399. NUM_BANKS(ADDR_SURF_16_BANK));
  2400. break;
  2401. case 11:
  2402. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2405. NUM_BANKS(ADDR_SURF_8_BANK));
  2406. break;
  2407. case 12:
  2408. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2411. NUM_BANKS(ADDR_SURF_4_BANK));
  2412. break;
  2413. case 13:
  2414. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2417. NUM_BANKS(ADDR_SURF_2_BANK));
  2418. break;
  2419. case 14:
  2420. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2423. NUM_BANKS(ADDR_SURF_2_BANK));
  2424. break;
  2425. default:
  2426. gb_tile_moden = 0;
  2427. break;
  2428. }
  2429. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2430. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2431. }
  2432. } else if (num_pipe_configs == 8) {
  2433. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2434. switch (reg_offset) {
  2435. case 0:
  2436. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2438. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2439. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2440. break;
  2441. case 1:
  2442. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2443. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2446. break;
  2447. case 2:
  2448. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2450. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2451. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2452. break;
  2453. case 3:
  2454. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2455. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2456. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2457. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2458. break;
  2459. case 4:
  2460. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2462. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2463. TILE_SPLIT(split_equal_to_row_size));
  2464. break;
  2465. case 5:
  2466. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2467. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2469. break;
  2470. case 6:
  2471. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2473. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2474. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2475. break;
  2476. case 7:
  2477. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. TILE_SPLIT(split_equal_to_row_size));
  2481. break;
  2482. case 8:
  2483. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2485. break;
  2486. case 9:
  2487. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2490. break;
  2491. case 10:
  2492. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2494. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2496. break;
  2497. case 11:
  2498. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2500. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2501. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2502. break;
  2503. case 12:
  2504. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2506. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2508. break;
  2509. case 13:
  2510. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2511. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2513. break;
  2514. case 14:
  2515. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2517. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2519. break;
  2520. case 16:
  2521. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2523. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2525. break;
  2526. case 17:
  2527. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2528. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2529. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2531. break;
  2532. case 27:
  2533. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2536. break;
  2537. case 28:
  2538. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2540. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. break;
  2543. case 29:
  2544. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2546. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2548. break;
  2549. case 30:
  2550. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2552. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2554. break;
  2555. default:
  2556. gb_tile_moden = 0;
  2557. break;
  2558. }
  2559. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2560. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2561. }
  2562. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2563. switch (reg_offset) {
  2564. case 0:
  2565. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2568. NUM_BANKS(ADDR_SURF_16_BANK));
  2569. break;
  2570. case 1:
  2571. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2574. NUM_BANKS(ADDR_SURF_16_BANK));
  2575. break;
  2576. case 2:
  2577. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2578. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2579. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2580. NUM_BANKS(ADDR_SURF_16_BANK));
  2581. break;
  2582. case 3:
  2583. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2584. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2585. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2586. NUM_BANKS(ADDR_SURF_16_BANK));
  2587. break;
  2588. case 4:
  2589. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2592. NUM_BANKS(ADDR_SURF_8_BANK));
  2593. break;
  2594. case 5:
  2595. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2598. NUM_BANKS(ADDR_SURF_4_BANK));
  2599. break;
  2600. case 6:
  2601. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2604. NUM_BANKS(ADDR_SURF_2_BANK));
  2605. break;
  2606. case 8:
  2607. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. break;
  2612. case 9:
  2613. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. break;
  2618. case 10:
  2619. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. break;
  2624. case 11:
  2625. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. break;
  2630. case 12:
  2631. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2634. NUM_BANKS(ADDR_SURF_8_BANK));
  2635. break;
  2636. case 13:
  2637. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2640. NUM_BANKS(ADDR_SURF_4_BANK));
  2641. break;
  2642. case 14:
  2643. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2646. NUM_BANKS(ADDR_SURF_2_BANK));
  2647. break;
  2648. default:
  2649. gb_tile_moden = 0;
  2650. break;
  2651. }
  2652. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2653. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2654. }
  2655. } else if (num_pipe_configs == 4) {
  2656. if (num_rbs == 4) {
  2657. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2658. switch (reg_offset) {
  2659. case 0:
  2660. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2661. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2664. break;
  2665. case 1:
  2666. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2668. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2669. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2670. break;
  2671. case 2:
  2672. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2674. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2675. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2676. break;
  2677. case 3:
  2678. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2680. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2681. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2682. break;
  2683. case 4:
  2684. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2687. TILE_SPLIT(split_equal_to_row_size));
  2688. break;
  2689. case 5:
  2690. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. break;
  2694. case 6:
  2695. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2699. break;
  2700. case 7:
  2701. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. TILE_SPLIT(split_equal_to_row_size));
  2705. break;
  2706. case 8:
  2707. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2708. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2709. break;
  2710. case 9:
  2711. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2714. break;
  2715. case 10:
  2716. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2718. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2720. break;
  2721. case 11:
  2722. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2723. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2724. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2726. break;
  2727. case 12:
  2728. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2730. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. break;
  2733. case 13:
  2734. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2737. break;
  2738. case 14:
  2739. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2741. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2743. break;
  2744. case 16:
  2745. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2747. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2748. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2749. break;
  2750. case 17:
  2751. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2753. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2755. break;
  2756. case 27:
  2757. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2758. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2760. break;
  2761. case 28:
  2762. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2764. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2766. break;
  2767. case 29:
  2768. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2770. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2772. break;
  2773. case 30:
  2774. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2776. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2778. break;
  2779. default:
  2780. gb_tile_moden = 0;
  2781. break;
  2782. }
  2783. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2784. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2785. }
  2786. } else if (num_rbs < 4) {
  2787. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2788. switch (reg_offset) {
  2789. case 0:
  2790. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2792. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2793. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2794. break;
  2795. case 1:
  2796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2798. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2799. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2800. break;
  2801. case 2:
  2802. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2804. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2805. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2806. break;
  2807. case 3:
  2808. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2810. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2811. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2812. break;
  2813. case 4:
  2814. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2816. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2817. TILE_SPLIT(split_equal_to_row_size));
  2818. break;
  2819. case 5:
  2820. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2821. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2822. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2823. break;
  2824. case 6:
  2825. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2827. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2828. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2829. break;
  2830. case 7:
  2831. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2833. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2834. TILE_SPLIT(split_equal_to_row_size));
  2835. break;
  2836. case 8:
  2837. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2838. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2839. break;
  2840. case 9:
  2841. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2842. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2844. break;
  2845. case 10:
  2846. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2848. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2850. break;
  2851. case 11:
  2852. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2853. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2854. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2855. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2856. break;
  2857. case 12:
  2858. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2859. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2860. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2862. break;
  2863. case 13:
  2864. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2865. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2867. break;
  2868. case 14:
  2869. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2871. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2873. break;
  2874. case 16:
  2875. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2877. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2879. break;
  2880. case 17:
  2881. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2883. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2885. break;
  2886. case 27:
  2887. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2890. break;
  2891. case 28:
  2892. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2894. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. break;
  2897. case 29:
  2898. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2900. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2901. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2902. break;
  2903. case 30:
  2904. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2906. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2908. break;
  2909. default:
  2910. gb_tile_moden = 0;
  2911. break;
  2912. }
  2913. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2914. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2915. }
  2916. }
  2917. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2918. switch (reg_offset) {
  2919. case 0:
  2920. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2923. NUM_BANKS(ADDR_SURF_16_BANK));
  2924. break;
  2925. case 1:
  2926. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2929. NUM_BANKS(ADDR_SURF_16_BANK));
  2930. break;
  2931. case 2:
  2932. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2935. NUM_BANKS(ADDR_SURF_16_BANK));
  2936. break;
  2937. case 3:
  2938. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2941. NUM_BANKS(ADDR_SURF_16_BANK));
  2942. break;
  2943. case 4:
  2944. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2947. NUM_BANKS(ADDR_SURF_16_BANK));
  2948. break;
  2949. case 5:
  2950. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2953. NUM_BANKS(ADDR_SURF_8_BANK));
  2954. break;
  2955. case 6:
  2956. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2959. NUM_BANKS(ADDR_SURF_4_BANK));
  2960. break;
  2961. case 8:
  2962. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2965. NUM_BANKS(ADDR_SURF_16_BANK));
  2966. break;
  2967. case 9:
  2968. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2971. NUM_BANKS(ADDR_SURF_16_BANK));
  2972. break;
  2973. case 10:
  2974. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2977. NUM_BANKS(ADDR_SURF_16_BANK));
  2978. break;
  2979. case 11:
  2980. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2983. NUM_BANKS(ADDR_SURF_16_BANK));
  2984. break;
  2985. case 12:
  2986. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2989. NUM_BANKS(ADDR_SURF_16_BANK));
  2990. break;
  2991. case 13:
  2992. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2995. NUM_BANKS(ADDR_SURF_8_BANK));
  2996. break;
  2997. case 14:
  2998. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3001. NUM_BANKS(ADDR_SURF_4_BANK));
  3002. break;
  3003. default:
  3004. gb_tile_moden = 0;
  3005. break;
  3006. }
  3007. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3008. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3009. }
  3010. } else if (num_pipe_configs == 2) {
  3011. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  3012. switch (reg_offset) {
  3013. case 0:
  3014. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  3018. break;
  3019. case 1:
  3020. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  3024. break;
  3025. case 2:
  3026. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3028. PIPE_CONFIG(ADDR_SURF_P2) |
  3029. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3030. break;
  3031. case 3:
  3032. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  3036. break;
  3037. case 4:
  3038. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3040. PIPE_CONFIG(ADDR_SURF_P2) |
  3041. TILE_SPLIT(split_equal_to_row_size));
  3042. break;
  3043. case 5:
  3044. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3047. break;
  3048. case 6:
  3049. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3053. break;
  3054. case 7:
  3055. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. TILE_SPLIT(split_equal_to_row_size));
  3059. break;
  3060. case 8:
  3061. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3062. PIPE_CONFIG(ADDR_SURF_P2);
  3063. break;
  3064. case 9:
  3065. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. PIPE_CONFIG(ADDR_SURF_P2));
  3068. break;
  3069. case 10:
  3070. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3071. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3074. break;
  3075. case 11:
  3076. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3078. PIPE_CONFIG(ADDR_SURF_P2) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. break;
  3081. case 12:
  3082. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3083. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3086. break;
  3087. case 13:
  3088. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  3091. break;
  3092. case 14:
  3093. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3097. break;
  3098. case 16:
  3099. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3103. break;
  3104. case 17:
  3105. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3107. PIPE_CONFIG(ADDR_SURF_P2) |
  3108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3109. break;
  3110. case 27:
  3111. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3113. PIPE_CONFIG(ADDR_SURF_P2));
  3114. break;
  3115. case 28:
  3116. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3118. PIPE_CONFIG(ADDR_SURF_P2) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. break;
  3121. case 29:
  3122. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3126. break;
  3127. case 30:
  3128. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3129. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3130. PIPE_CONFIG(ADDR_SURF_P2) |
  3131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3132. break;
  3133. default:
  3134. gb_tile_moden = 0;
  3135. break;
  3136. }
  3137. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  3138. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3139. }
  3140. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  3141. switch (reg_offset) {
  3142. case 0:
  3143. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3146. NUM_BANKS(ADDR_SURF_16_BANK));
  3147. break;
  3148. case 1:
  3149. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3152. NUM_BANKS(ADDR_SURF_16_BANK));
  3153. break;
  3154. case 2:
  3155. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3158. NUM_BANKS(ADDR_SURF_16_BANK));
  3159. break;
  3160. case 3:
  3161. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3164. NUM_BANKS(ADDR_SURF_16_BANK));
  3165. break;
  3166. case 4:
  3167. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3170. NUM_BANKS(ADDR_SURF_16_BANK));
  3171. break;
  3172. case 5:
  3173. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3176. NUM_BANKS(ADDR_SURF_16_BANK));
  3177. break;
  3178. case 6:
  3179. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3182. NUM_BANKS(ADDR_SURF_8_BANK));
  3183. break;
  3184. case 8:
  3185. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3188. NUM_BANKS(ADDR_SURF_16_BANK));
  3189. break;
  3190. case 9:
  3191. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3194. NUM_BANKS(ADDR_SURF_16_BANK));
  3195. break;
  3196. case 10:
  3197. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3200. NUM_BANKS(ADDR_SURF_16_BANK));
  3201. break;
  3202. case 11:
  3203. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3206. NUM_BANKS(ADDR_SURF_16_BANK));
  3207. break;
  3208. case 12:
  3209. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3212. NUM_BANKS(ADDR_SURF_16_BANK));
  3213. break;
  3214. case 13:
  3215. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3216. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3217. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3218. NUM_BANKS(ADDR_SURF_16_BANK));
  3219. break;
  3220. case 14:
  3221. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3224. NUM_BANKS(ADDR_SURF_8_BANK));
  3225. break;
  3226. default:
  3227. gb_tile_moden = 0;
  3228. break;
  3229. }
  3230. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3231. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3232. }
  3233. } else
  3234. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  3235. }
  3236. /**
  3237. * cik_select_se_sh - select which SE, SH to address
  3238. *
  3239. * @rdev: radeon_device pointer
  3240. * @se_num: shader engine to address
  3241. * @sh_num: sh block to address
  3242. *
  3243. * Select which SE, SH combinations to address. Certain
  3244. * registers are instanced per SE or SH. 0xffffffff means
  3245. * broadcast to all SEs or SHs (CIK).
  3246. */
  3247. static void cik_select_se_sh(struct radeon_device *rdev,
  3248. u32 se_num, u32 sh_num)
  3249. {
  3250. u32 data = INSTANCE_BROADCAST_WRITES;
  3251. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  3252. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  3253. else if (se_num == 0xffffffff)
  3254. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  3255. else if (sh_num == 0xffffffff)
  3256. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  3257. else
  3258. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  3259. WREG32(GRBM_GFX_INDEX, data);
  3260. }
  3261. /**
  3262. * cik_create_bitmask - create a bitmask
  3263. *
  3264. * @bit_width: length of the mask
  3265. *
  3266. * create a variable length bit mask (CIK).
  3267. * Returns the bitmask.
  3268. */
  3269. static u32 cik_create_bitmask(u32 bit_width)
  3270. {
  3271. u32 i, mask = 0;
  3272. for (i = 0; i < bit_width; i++) {
  3273. mask <<= 1;
  3274. mask |= 1;
  3275. }
  3276. return mask;
  3277. }
  3278. /**
  3279. * cik_get_rb_disabled - computes the mask of disabled RBs
  3280. *
  3281. * @rdev: radeon_device pointer
  3282. * @max_rb_num: max RBs (render backends) for the asic
  3283. * @se_num: number of SEs (shader engines) for the asic
  3284. * @sh_per_se: number of SH blocks per SE for the asic
  3285. *
  3286. * Calculates the bitmask of disabled RBs (CIK).
  3287. * Returns the disabled RB bitmask.
  3288. */
  3289. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  3290. u32 max_rb_num_per_se,
  3291. u32 sh_per_se)
  3292. {
  3293. u32 data, mask;
  3294. data = RREG32(CC_RB_BACKEND_DISABLE);
  3295. if (data & 1)
  3296. data &= BACKEND_DISABLE_MASK;
  3297. else
  3298. data = 0;
  3299. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  3300. data >>= BACKEND_DISABLE_SHIFT;
  3301. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3302. return data & mask;
  3303. }
  3304. /**
  3305. * cik_setup_rb - setup the RBs on the asic
  3306. *
  3307. * @rdev: radeon_device pointer
  3308. * @se_num: number of SEs (shader engines) for the asic
  3309. * @sh_per_se: number of SH blocks per SE for the asic
  3310. * @max_rb_num: max RBs (render backends) for the asic
  3311. *
  3312. * Configures per-SE/SH RB registers (CIK).
  3313. */
  3314. static void cik_setup_rb(struct radeon_device *rdev,
  3315. u32 se_num, u32 sh_per_se,
  3316. u32 max_rb_num_per_se)
  3317. {
  3318. int i, j;
  3319. u32 data, mask;
  3320. u32 disabled_rbs = 0;
  3321. u32 enabled_rbs = 0;
  3322. for (i = 0; i < se_num; i++) {
  3323. for (j = 0; j < sh_per_se; j++) {
  3324. cik_select_se_sh(rdev, i, j);
  3325. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3326. if (rdev->family == CHIP_HAWAII)
  3327. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3328. else
  3329. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3330. }
  3331. }
  3332. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3333. mask = 1;
  3334. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3335. if (!(disabled_rbs & mask))
  3336. enabled_rbs |= mask;
  3337. mask <<= 1;
  3338. }
  3339. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3340. for (i = 0; i < se_num; i++) {
  3341. cik_select_se_sh(rdev, i, 0xffffffff);
  3342. data = 0;
  3343. for (j = 0; j < sh_per_se; j++) {
  3344. switch (enabled_rbs & 3) {
  3345. case 0:
  3346. if (j == 0)
  3347. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3348. else
  3349. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3350. break;
  3351. case 1:
  3352. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3353. break;
  3354. case 2:
  3355. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3356. break;
  3357. case 3:
  3358. default:
  3359. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3360. break;
  3361. }
  3362. enabled_rbs >>= 2;
  3363. }
  3364. WREG32(PA_SC_RASTER_CONFIG, data);
  3365. }
  3366. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3367. }
  3368. /**
  3369. * cik_gpu_init - setup the 3D engine
  3370. *
  3371. * @rdev: radeon_device pointer
  3372. *
  3373. * Configures the 3D engine and tiling configuration
  3374. * registers so that the 3D engine is usable.
  3375. */
  3376. static void cik_gpu_init(struct radeon_device *rdev)
  3377. {
  3378. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3379. u32 mc_shared_chmap, mc_arb_ramcfg;
  3380. u32 hdp_host_path_cntl;
  3381. u32 tmp;
  3382. int i, j;
  3383. switch (rdev->family) {
  3384. case CHIP_BONAIRE:
  3385. rdev->config.cik.max_shader_engines = 2;
  3386. rdev->config.cik.max_tile_pipes = 4;
  3387. rdev->config.cik.max_cu_per_sh = 7;
  3388. rdev->config.cik.max_sh_per_se = 1;
  3389. rdev->config.cik.max_backends_per_se = 2;
  3390. rdev->config.cik.max_texture_channel_caches = 4;
  3391. rdev->config.cik.max_gprs = 256;
  3392. rdev->config.cik.max_gs_threads = 32;
  3393. rdev->config.cik.max_hw_contexts = 8;
  3394. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3395. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3396. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3397. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3398. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3399. break;
  3400. case CHIP_HAWAII:
  3401. rdev->config.cik.max_shader_engines = 4;
  3402. rdev->config.cik.max_tile_pipes = 16;
  3403. rdev->config.cik.max_cu_per_sh = 11;
  3404. rdev->config.cik.max_sh_per_se = 1;
  3405. rdev->config.cik.max_backends_per_se = 4;
  3406. rdev->config.cik.max_texture_channel_caches = 16;
  3407. rdev->config.cik.max_gprs = 256;
  3408. rdev->config.cik.max_gs_threads = 32;
  3409. rdev->config.cik.max_hw_contexts = 8;
  3410. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3411. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3412. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3413. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3414. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3415. break;
  3416. case CHIP_KAVERI:
  3417. rdev->config.cik.max_shader_engines = 1;
  3418. rdev->config.cik.max_tile_pipes = 4;
  3419. if ((rdev->pdev->device == 0x1304) ||
  3420. (rdev->pdev->device == 0x1305) ||
  3421. (rdev->pdev->device == 0x130C) ||
  3422. (rdev->pdev->device == 0x130F) ||
  3423. (rdev->pdev->device == 0x1310) ||
  3424. (rdev->pdev->device == 0x1311) ||
  3425. (rdev->pdev->device == 0x131C)) {
  3426. rdev->config.cik.max_cu_per_sh = 8;
  3427. rdev->config.cik.max_backends_per_se = 2;
  3428. } else if ((rdev->pdev->device == 0x1309) ||
  3429. (rdev->pdev->device == 0x130A) ||
  3430. (rdev->pdev->device == 0x130D) ||
  3431. (rdev->pdev->device == 0x1313) ||
  3432. (rdev->pdev->device == 0x131D)) {
  3433. rdev->config.cik.max_cu_per_sh = 6;
  3434. rdev->config.cik.max_backends_per_se = 2;
  3435. } else if ((rdev->pdev->device == 0x1306) ||
  3436. (rdev->pdev->device == 0x1307) ||
  3437. (rdev->pdev->device == 0x130B) ||
  3438. (rdev->pdev->device == 0x130E) ||
  3439. (rdev->pdev->device == 0x1315) ||
  3440. (rdev->pdev->device == 0x1318) ||
  3441. (rdev->pdev->device == 0x131B)) {
  3442. rdev->config.cik.max_cu_per_sh = 4;
  3443. rdev->config.cik.max_backends_per_se = 1;
  3444. } else {
  3445. rdev->config.cik.max_cu_per_sh = 3;
  3446. rdev->config.cik.max_backends_per_se = 1;
  3447. }
  3448. rdev->config.cik.max_sh_per_se = 1;
  3449. rdev->config.cik.max_texture_channel_caches = 4;
  3450. rdev->config.cik.max_gprs = 256;
  3451. rdev->config.cik.max_gs_threads = 16;
  3452. rdev->config.cik.max_hw_contexts = 8;
  3453. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3454. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3455. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3456. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3457. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3458. break;
  3459. case CHIP_KABINI:
  3460. case CHIP_MULLINS:
  3461. default:
  3462. rdev->config.cik.max_shader_engines = 1;
  3463. rdev->config.cik.max_tile_pipes = 2;
  3464. rdev->config.cik.max_cu_per_sh = 2;
  3465. rdev->config.cik.max_sh_per_se = 1;
  3466. rdev->config.cik.max_backends_per_se = 1;
  3467. rdev->config.cik.max_texture_channel_caches = 2;
  3468. rdev->config.cik.max_gprs = 256;
  3469. rdev->config.cik.max_gs_threads = 16;
  3470. rdev->config.cik.max_hw_contexts = 8;
  3471. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3472. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3473. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3474. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3475. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3476. break;
  3477. }
  3478. /* Initialize HDP */
  3479. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3480. WREG32((0x2c14 + j), 0x00000000);
  3481. WREG32((0x2c18 + j), 0x00000000);
  3482. WREG32((0x2c1c + j), 0x00000000);
  3483. WREG32((0x2c20 + j), 0x00000000);
  3484. WREG32((0x2c24 + j), 0x00000000);
  3485. }
  3486. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3487. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3488. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3489. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3490. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3491. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3492. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3493. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3494. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3495. rdev->config.cik.mem_row_size_in_kb = 4;
  3496. /* XXX use MC settings? */
  3497. rdev->config.cik.shader_engine_tile_size = 32;
  3498. rdev->config.cik.num_gpus = 1;
  3499. rdev->config.cik.multi_gpu_tile_size = 64;
  3500. /* fix up row size */
  3501. gb_addr_config &= ~ROW_SIZE_MASK;
  3502. switch (rdev->config.cik.mem_row_size_in_kb) {
  3503. case 1:
  3504. default:
  3505. gb_addr_config |= ROW_SIZE(0);
  3506. break;
  3507. case 2:
  3508. gb_addr_config |= ROW_SIZE(1);
  3509. break;
  3510. case 4:
  3511. gb_addr_config |= ROW_SIZE(2);
  3512. break;
  3513. }
  3514. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3515. * not have bank info, so create a custom tiling dword.
  3516. * bits 3:0 num_pipes
  3517. * bits 7:4 num_banks
  3518. * bits 11:8 group_size
  3519. * bits 15:12 row_size
  3520. */
  3521. rdev->config.cik.tile_config = 0;
  3522. switch (rdev->config.cik.num_tile_pipes) {
  3523. case 1:
  3524. rdev->config.cik.tile_config |= (0 << 0);
  3525. break;
  3526. case 2:
  3527. rdev->config.cik.tile_config |= (1 << 0);
  3528. break;
  3529. case 4:
  3530. rdev->config.cik.tile_config |= (2 << 0);
  3531. break;
  3532. case 8:
  3533. default:
  3534. /* XXX what about 12? */
  3535. rdev->config.cik.tile_config |= (3 << 0);
  3536. break;
  3537. }
  3538. rdev->config.cik.tile_config |=
  3539. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3540. rdev->config.cik.tile_config |=
  3541. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3542. rdev->config.cik.tile_config |=
  3543. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3544. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3545. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3546. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3547. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3548. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3549. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3550. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3551. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3552. cik_tiling_mode_table_init(rdev);
  3553. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3554. rdev->config.cik.max_sh_per_se,
  3555. rdev->config.cik.max_backends_per_se);
  3556. rdev->config.cik.active_cus = 0;
  3557. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3558. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3559. rdev->config.cik.active_cus +=
  3560. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3561. }
  3562. }
  3563. /* set HW defaults for 3D engine */
  3564. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3565. WREG32(SX_DEBUG_1, 0x20);
  3566. WREG32(TA_CNTL_AUX, 0x00010000);
  3567. tmp = RREG32(SPI_CONFIG_CNTL);
  3568. tmp |= 0x03000000;
  3569. WREG32(SPI_CONFIG_CNTL, tmp);
  3570. WREG32(SQ_CONFIG, 1);
  3571. WREG32(DB_DEBUG, 0);
  3572. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3573. tmp |= 0x00000400;
  3574. WREG32(DB_DEBUG2, tmp);
  3575. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3576. tmp |= 0x00020200;
  3577. WREG32(DB_DEBUG3, tmp);
  3578. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3579. tmp |= 0x00018208;
  3580. WREG32(CB_HW_CONTROL, tmp);
  3581. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3582. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3583. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3584. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3585. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3586. WREG32(VGT_NUM_INSTANCES, 1);
  3587. WREG32(CP_PERFMON_CNTL, 0);
  3588. WREG32(SQ_CONFIG, 0);
  3589. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3590. FORCE_EOV_MAX_REZ_CNT(255)));
  3591. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3592. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3593. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3594. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3595. tmp = RREG32(HDP_MISC_CNTL);
  3596. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3597. WREG32(HDP_MISC_CNTL, tmp);
  3598. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3599. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3600. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3601. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3602. udelay(50);
  3603. }
  3604. /*
  3605. * GPU scratch registers helpers function.
  3606. */
  3607. /**
  3608. * cik_scratch_init - setup driver info for CP scratch regs
  3609. *
  3610. * @rdev: radeon_device pointer
  3611. *
  3612. * Set up the number and offset of the CP scratch registers.
  3613. * NOTE: use of CP scratch registers is a legacy inferface and
  3614. * is not used by default on newer asics (r6xx+). On newer asics,
  3615. * memory buffers are used for fences rather than scratch regs.
  3616. */
  3617. static void cik_scratch_init(struct radeon_device *rdev)
  3618. {
  3619. int i;
  3620. rdev->scratch.num_reg = 7;
  3621. rdev->scratch.reg_base = SCRATCH_REG0;
  3622. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3623. rdev->scratch.free[i] = true;
  3624. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3625. }
  3626. }
  3627. /**
  3628. * cik_ring_test - basic gfx ring test
  3629. *
  3630. * @rdev: radeon_device pointer
  3631. * @ring: radeon_ring structure holding ring information
  3632. *
  3633. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3634. * Provides a basic gfx ring test to verify that the ring is working.
  3635. * Used by cik_cp_gfx_resume();
  3636. * Returns 0 on success, error on failure.
  3637. */
  3638. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3639. {
  3640. uint32_t scratch;
  3641. uint32_t tmp = 0;
  3642. unsigned i;
  3643. int r;
  3644. r = radeon_scratch_get(rdev, &scratch);
  3645. if (r) {
  3646. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3647. return r;
  3648. }
  3649. WREG32(scratch, 0xCAFEDEAD);
  3650. r = radeon_ring_lock(rdev, ring, 3);
  3651. if (r) {
  3652. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3653. radeon_scratch_free(rdev, scratch);
  3654. return r;
  3655. }
  3656. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3657. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3658. radeon_ring_write(ring, 0xDEADBEEF);
  3659. radeon_ring_unlock_commit(rdev, ring, false);
  3660. for (i = 0; i < rdev->usec_timeout; i++) {
  3661. tmp = RREG32(scratch);
  3662. if (tmp == 0xDEADBEEF)
  3663. break;
  3664. DRM_UDELAY(1);
  3665. }
  3666. if (i < rdev->usec_timeout) {
  3667. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3668. } else {
  3669. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3670. ring->idx, scratch, tmp);
  3671. r = -EINVAL;
  3672. }
  3673. radeon_scratch_free(rdev, scratch);
  3674. return r;
  3675. }
  3676. /**
  3677. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3678. *
  3679. * @rdev: radeon_device pointer
  3680. * @ridx: radeon ring index
  3681. *
  3682. * Emits an hdp flush on the cp.
  3683. */
  3684. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3685. int ridx)
  3686. {
  3687. struct radeon_ring *ring = &rdev->ring[ridx];
  3688. u32 ref_and_mask;
  3689. switch (ring->idx) {
  3690. case CAYMAN_RING_TYPE_CP1_INDEX:
  3691. case CAYMAN_RING_TYPE_CP2_INDEX:
  3692. default:
  3693. switch (ring->me) {
  3694. case 0:
  3695. ref_and_mask = CP2 << ring->pipe;
  3696. break;
  3697. case 1:
  3698. ref_and_mask = CP6 << ring->pipe;
  3699. break;
  3700. default:
  3701. return;
  3702. }
  3703. break;
  3704. case RADEON_RING_TYPE_GFX_INDEX:
  3705. ref_and_mask = CP0;
  3706. break;
  3707. }
  3708. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3709. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3710. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3711. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3712. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3713. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3714. radeon_ring_write(ring, ref_and_mask);
  3715. radeon_ring_write(ring, ref_and_mask);
  3716. radeon_ring_write(ring, 0x20); /* poll interval */
  3717. }
  3718. /**
  3719. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3720. *
  3721. * @rdev: radeon_device pointer
  3722. * @fence: radeon fence object
  3723. *
  3724. * Emits a fence sequnce number on the gfx ring and flushes
  3725. * GPU caches.
  3726. */
  3727. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3728. struct radeon_fence *fence)
  3729. {
  3730. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3731. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3732. /* Workaround for cache flush problems. First send a dummy EOP
  3733. * event down the pipe with seq one below.
  3734. */
  3735. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3736. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3737. EOP_TC_ACTION_EN |
  3738. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3739. EVENT_INDEX(5)));
  3740. radeon_ring_write(ring, addr & 0xfffffffc);
  3741. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3742. DATA_SEL(1) | INT_SEL(0));
  3743. radeon_ring_write(ring, fence->seq - 1);
  3744. radeon_ring_write(ring, 0);
  3745. /* Then send the real EOP event down the pipe. */
  3746. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3747. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3748. EOP_TC_ACTION_EN |
  3749. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3750. EVENT_INDEX(5)));
  3751. radeon_ring_write(ring, addr & 0xfffffffc);
  3752. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3753. radeon_ring_write(ring, fence->seq);
  3754. radeon_ring_write(ring, 0);
  3755. }
  3756. /**
  3757. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3758. *
  3759. * @rdev: radeon_device pointer
  3760. * @fence: radeon fence object
  3761. *
  3762. * Emits a fence sequnce number on the compute ring and flushes
  3763. * GPU caches.
  3764. */
  3765. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3766. struct radeon_fence *fence)
  3767. {
  3768. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3769. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3770. /* RELEASE_MEM - flush caches, send int */
  3771. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3772. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3773. EOP_TC_ACTION_EN |
  3774. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3775. EVENT_INDEX(5)));
  3776. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3777. radeon_ring_write(ring, addr & 0xfffffffc);
  3778. radeon_ring_write(ring, upper_32_bits(addr));
  3779. radeon_ring_write(ring, fence->seq);
  3780. radeon_ring_write(ring, 0);
  3781. }
  3782. /**
  3783. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3784. *
  3785. * @rdev: radeon_device pointer
  3786. * @ring: radeon ring buffer object
  3787. * @semaphore: radeon semaphore object
  3788. * @emit_wait: Is this a sempahore wait?
  3789. *
  3790. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3791. * from running ahead of semaphore waits.
  3792. */
  3793. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3794. struct radeon_ring *ring,
  3795. struct radeon_semaphore *semaphore,
  3796. bool emit_wait)
  3797. {
  3798. uint64_t addr = semaphore->gpu_addr;
  3799. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3800. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3801. radeon_ring_write(ring, lower_32_bits(addr));
  3802. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3803. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3804. /* Prevent the PFP from running ahead of the semaphore wait */
  3805. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3806. radeon_ring_write(ring, 0x0);
  3807. }
  3808. return true;
  3809. }
  3810. /**
  3811. * cik_copy_cpdma - copy pages using the CP DMA engine
  3812. *
  3813. * @rdev: radeon_device pointer
  3814. * @src_offset: src GPU address
  3815. * @dst_offset: dst GPU address
  3816. * @num_gpu_pages: number of GPU pages to xfer
  3817. * @resv: reservation object to sync to
  3818. *
  3819. * Copy GPU paging using the CP DMA engine (CIK+).
  3820. * Used by the radeon ttm implementation to move pages if
  3821. * registered as the asic copy callback.
  3822. */
  3823. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3824. uint64_t src_offset, uint64_t dst_offset,
  3825. unsigned num_gpu_pages,
  3826. struct reservation_object *resv)
  3827. {
  3828. struct radeon_semaphore *sem = NULL;
  3829. struct radeon_fence *fence;
  3830. int ring_index = rdev->asic->copy.blit_ring_index;
  3831. struct radeon_ring *ring = &rdev->ring[ring_index];
  3832. u32 size_in_bytes, cur_size_in_bytes, control;
  3833. int i, num_loops;
  3834. int r = 0;
  3835. r = radeon_semaphore_create(rdev, &sem);
  3836. if (r) {
  3837. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3838. return ERR_PTR(r);
  3839. }
  3840. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3841. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3842. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3843. if (r) {
  3844. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3845. radeon_semaphore_free(rdev, &sem, NULL);
  3846. return ERR_PTR(r);
  3847. }
  3848. radeon_semaphore_sync_resv(rdev, sem, resv, false);
  3849. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  3850. for (i = 0; i < num_loops; i++) {
  3851. cur_size_in_bytes = size_in_bytes;
  3852. if (cur_size_in_bytes > 0x1fffff)
  3853. cur_size_in_bytes = 0x1fffff;
  3854. size_in_bytes -= cur_size_in_bytes;
  3855. control = 0;
  3856. if (size_in_bytes == 0)
  3857. control |= PACKET3_DMA_DATA_CP_SYNC;
  3858. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3859. radeon_ring_write(ring, control);
  3860. radeon_ring_write(ring, lower_32_bits(src_offset));
  3861. radeon_ring_write(ring, upper_32_bits(src_offset));
  3862. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3863. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3864. radeon_ring_write(ring, cur_size_in_bytes);
  3865. src_offset += cur_size_in_bytes;
  3866. dst_offset += cur_size_in_bytes;
  3867. }
  3868. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3869. if (r) {
  3870. radeon_ring_unlock_undo(rdev, ring);
  3871. radeon_semaphore_free(rdev, &sem, NULL);
  3872. return ERR_PTR(r);
  3873. }
  3874. radeon_ring_unlock_commit(rdev, ring, false);
  3875. radeon_semaphore_free(rdev, &sem, fence);
  3876. return fence;
  3877. }
  3878. /*
  3879. * IB stuff
  3880. */
  3881. /**
  3882. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3883. *
  3884. * @rdev: radeon_device pointer
  3885. * @ib: radeon indirect buffer object
  3886. *
  3887. * Emits an DE (drawing engine) or CE (constant engine) IB
  3888. * on the gfx ring. IBs are usually generated by userspace
  3889. * acceleration drivers and submitted to the kernel for
  3890. * sheduling on the ring. This function schedules the IB
  3891. * on the gfx ring for execution by the GPU.
  3892. */
  3893. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3894. {
  3895. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3896. u32 header, control = INDIRECT_BUFFER_VALID;
  3897. if (ib->is_const_ib) {
  3898. /* set switch buffer packet before const IB */
  3899. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3900. radeon_ring_write(ring, 0);
  3901. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3902. } else {
  3903. u32 next_rptr;
  3904. if (ring->rptr_save_reg) {
  3905. next_rptr = ring->wptr + 3 + 4;
  3906. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3907. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3908. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3909. radeon_ring_write(ring, next_rptr);
  3910. } else if (rdev->wb.enabled) {
  3911. next_rptr = ring->wptr + 5 + 4;
  3912. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3913. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3914. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3915. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3916. radeon_ring_write(ring, next_rptr);
  3917. }
  3918. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3919. }
  3920. control |= ib->length_dw |
  3921. (ib->vm ? (ib->vm->id << 24) : 0);
  3922. radeon_ring_write(ring, header);
  3923. radeon_ring_write(ring,
  3924. #ifdef __BIG_ENDIAN
  3925. (2 << 0) |
  3926. #endif
  3927. (ib->gpu_addr & 0xFFFFFFFC));
  3928. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3929. radeon_ring_write(ring, control);
  3930. }
  3931. /**
  3932. * cik_ib_test - basic gfx ring IB test
  3933. *
  3934. * @rdev: radeon_device pointer
  3935. * @ring: radeon_ring structure holding ring information
  3936. *
  3937. * Allocate an IB and execute it on the gfx ring (CIK).
  3938. * Provides a basic gfx ring test to verify that IBs are working.
  3939. * Returns 0 on success, error on failure.
  3940. */
  3941. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3942. {
  3943. struct radeon_ib ib;
  3944. uint32_t scratch;
  3945. uint32_t tmp = 0;
  3946. unsigned i;
  3947. int r;
  3948. r = radeon_scratch_get(rdev, &scratch);
  3949. if (r) {
  3950. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3951. return r;
  3952. }
  3953. WREG32(scratch, 0xCAFEDEAD);
  3954. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3955. if (r) {
  3956. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3957. radeon_scratch_free(rdev, scratch);
  3958. return r;
  3959. }
  3960. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3961. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3962. ib.ptr[2] = 0xDEADBEEF;
  3963. ib.length_dw = 3;
  3964. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3965. if (r) {
  3966. radeon_scratch_free(rdev, scratch);
  3967. radeon_ib_free(rdev, &ib);
  3968. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3969. return r;
  3970. }
  3971. r = radeon_fence_wait(ib.fence, false);
  3972. if (r) {
  3973. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3974. radeon_scratch_free(rdev, scratch);
  3975. radeon_ib_free(rdev, &ib);
  3976. return r;
  3977. }
  3978. for (i = 0; i < rdev->usec_timeout; i++) {
  3979. tmp = RREG32(scratch);
  3980. if (tmp == 0xDEADBEEF)
  3981. break;
  3982. DRM_UDELAY(1);
  3983. }
  3984. if (i < rdev->usec_timeout) {
  3985. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3986. } else {
  3987. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3988. scratch, tmp);
  3989. r = -EINVAL;
  3990. }
  3991. radeon_scratch_free(rdev, scratch);
  3992. radeon_ib_free(rdev, &ib);
  3993. return r;
  3994. }
  3995. /*
  3996. * CP.
  3997. * On CIK, gfx and compute now have independant command processors.
  3998. *
  3999. * GFX
  4000. * Gfx consists of a single ring and can process both gfx jobs and
  4001. * compute jobs. The gfx CP consists of three microengines (ME):
  4002. * PFP - Pre-Fetch Parser
  4003. * ME - Micro Engine
  4004. * CE - Constant Engine
  4005. * The PFP and ME make up what is considered the Drawing Engine (DE).
  4006. * The CE is an asynchronous engine used for updating buffer desciptors
  4007. * used by the DE so that they can be loaded into cache in parallel
  4008. * while the DE is processing state update packets.
  4009. *
  4010. * Compute
  4011. * The compute CP consists of two microengines (ME):
  4012. * MEC1 - Compute MicroEngine 1
  4013. * MEC2 - Compute MicroEngine 2
  4014. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  4015. * The queues are exposed to userspace and are programmed directly
  4016. * by the compute runtime.
  4017. */
  4018. /**
  4019. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  4020. *
  4021. * @rdev: radeon_device pointer
  4022. * @enable: enable or disable the MEs
  4023. *
  4024. * Halts or unhalts the gfx MEs.
  4025. */
  4026. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  4027. {
  4028. if (enable)
  4029. WREG32(CP_ME_CNTL, 0);
  4030. else {
  4031. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4032. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  4033. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  4034. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4035. }
  4036. udelay(50);
  4037. }
  4038. /**
  4039. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  4040. *
  4041. * @rdev: radeon_device pointer
  4042. *
  4043. * Loads the gfx PFP, ME, and CE ucode.
  4044. * Returns 0 for success, -EINVAL if the ucode is not available.
  4045. */
  4046. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  4047. {
  4048. int i;
  4049. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  4050. return -EINVAL;
  4051. cik_cp_gfx_enable(rdev, false);
  4052. if (rdev->new_fw) {
  4053. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  4054. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  4055. const struct gfx_firmware_header_v1_0 *ce_hdr =
  4056. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  4057. const struct gfx_firmware_header_v1_0 *me_hdr =
  4058. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  4059. const __le32 *fw_data;
  4060. u32 fw_size;
  4061. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  4062. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  4063. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  4064. /* PFP */
  4065. fw_data = (const __le32 *)
  4066. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  4067. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  4068. WREG32(CP_PFP_UCODE_ADDR, 0);
  4069. for (i = 0; i < fw_size; i++)
  4070. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  4071. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  4072. /* CE */
  4073. fw_data = (const __le32 *)
  4074. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  4075. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  4076. WREG32(CP_CE_UCODE_ADDR, 0);
  4077. for (i = 0; i < fw_size; i++)
  4078. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  4079. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  4080. /* ME */
  4081. fw_data = (const __be32 *)
  4082. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  4083. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  4084. WREG32(CP_ME_RAM_WADDR, 0);
  4085. for (i = 0; i < fw_size; i++)
  4086. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  4087. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4088. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4089. } else {
  4090. const __be32 *fw_data;
  4091. /* PFP */
  4092. fw_data = (const __be32 *)rdev->pfp_fw->data;
  4093. WREG32(CP_PFP_UCODE_ADDR, 0);
  4094. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  4095. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  4096. WREG32(CP_PFP_UCODE_ADDR, 0);
  4097. /* CE */
  4098. fw_data = (const __be32 *)rdev->ce_fw->data;
  4099. WREG32(CP_CE_UCODE_ADDR, 0);
  4100. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  4101. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  4102. WREG32(CP_CE_UCODE_ADDR, 0);
  4103. /* ME */
  4104. fw_data = (const __be32 *)rdev->me_fw->data;
  4105. WREG32(CP_ME_RAM_WADDR, 0);
  4106. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  4107. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  4108. WREG32(CP_ME_RAM_WADDR, 0);
  4109. }
  4110. return 0;
  4111. }
  4112. /**
  4113. * cik_cp_gfx_start - start the gfx ring
  4114. *
  4115. * @rdev: radeon_device pointer
  4116. *
  4117. * Enables the ring and loads the clear state context and other
  4118. * packets required to init the ring.
  4119. * Returns 0 for success, error for failure.
  4120. */
  4121. static int cik_cp_gfx_start(struct radeon_device *rdev)
  4122. {
  4123. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4124. int r, i;
  4125. /* init the CP */
  4126. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  4127. WREG32(CP_ENDIAN_SWAP, 0);
  4128. WREG32(CP_DEVICE_ID, 1);
  4129. cik_cp_gfx_enable(rdev, true);
  4130. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  4131. if (r) {
  4132. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  4133. return r;
  4134. }
  4135. /* init the CE partitions. CE only used for gfx on CIK */
  4136. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4137. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4138. radeon_ring_write(ring, 0x8000);
  4139. radeon_ring_write(ring, 0x8000);
  4140. /* setup clear context state */
  4141. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4142. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4143. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4144. radeon_ring_write(ring, 0x80000000);
  4145. radeon_ring_write(ring, 0x80000000);
  4146. for (i = 0; i < cik_default_size; i++)
  4147. radeon_ring_write(ring, cik_default_state[i]);
  4148. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4149. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4150. /* set clear context state */
  4151. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4152. radeon_ring_write(ring, 0);
  4153. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4154. radeon_ring_write(ring, 0x00000316);
  4155. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  4156. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  4157. radeon_ring_unlock_commit(rdev, ring, false);
  4158. return 0;
  4159. }
  4160. /**
  4161. * cik_cp_gfx_fini - stop the gfx ring
  4162. *
  4163. * @rdev: radeon_device pointer
  4164. *
  4165. * Stop the gfx ring and tear down the driver ring
  4166. * info.
  4167. */
  4168. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  4169. {
  4170. cik_cp_gfx_enable(rdev, false);
  4171. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4172. }
  4173. /**
  4174. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  4175. *
  4176. * @rdev: radeon_device pointer
  4177. *
  4178. * Program the location and size of the gfx ring buffer
  4179. * and test it to make sure it's working.
  4180. * Returns 0 for success, error for failure.
  4181. */
  4182. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  4183. {
  4184. struct radeon_ring *ring;
  4185. u32 tmp;
  4186. u32 rb_bufsz;
  4187. u64 rb_addr;
  4188. int r;
  4189. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  4190. if (rdev->family != CHIP_HAWAII)
  4191. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  4192. /* Set the write pointer delay */
  4193. WREG32(CP_RB_WPTR_DELAY, 0);
  4194. /* set the RB to use vmid 0 */
  4195. WREG32(CP_RB_VMID, 0);
  4196. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  4197. /* ring 0 - compute and gfx */
  4198. /* Set ring buffer size */
  4199. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4200. rb_bufsz = order_base_2(ring->ring_size / 8);
  4201. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  4202. #ifdef __BIG_ENDIAN
  4203. tmp |= BUF_SWAP_32BIT;
  4204. #endif
  4205. WREG32(CP_RB0_CNTL, tmp);
  4206. /* Initialize the ring buffer's read and write pointers */
  4207. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  4208. ring->wptr = 0;
  4209. WREG32(CP_RB0_WPTR, ring->wptr);
  4210. /* set the wb address wether it's enabled or not */
  4211. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  4212. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  4213. /* scratch register shadowing is no longer supported */
  4214. WREG32(SCRATCH_UMSK, 0);
  4215. if (!rdev->wb.enabled)
  4216. tmp |= RB_NO_UPDATE;
  4217. mdelay(1);
  4218. WREG32(CP_RB0_CNTL, tmp);
  4219. rb_addr = ring->gpu_addr >> 8;
  4220. WREG32(CP_RB0_BASE, rb_addr);
  4221. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4222. /* start the ring */
  4223. cik_cp_gfx_start(rdev);
  4224. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  4225. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4226. if (r) {
  4227. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4228. return r;
  4229. }
  4230. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4231. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  4232. return 0;
  4233. }
  4234. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  4235. struct radeon_ring *ring)
  4236. {
  4237. u32 rptr;
  4238. if (rdev->wb.enabled)
  4239. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4240. else
  4241. rptr = RREG32(CP_RB0_RPTR);
  4242. return rptr;
  4243. }
  4244. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  4245. struct radeon_ring *ring)
  4246. {
  4247. u32 wptr;
  4248. wptr = RREG32(CP_RB0_WPTR);
  4249. return wptr;
  4250. }
  4251. void cik_gfx_set_wptr(struct radeon_device *rdev,
  4252. struct radeon_ring *ring)
  4253. {
  4254. WREG32(CP_RB0_WPTR, ring->wptr);
  4255. (void)RREG32(CP_RB0_WPTR);
  4256. }
  4257. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  4258. struct radeon_ring *ring)
  4259. {
  4260. u32 rptr;
  4261. if (rdev->wb.enabled) {
  4262. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4263. } else {
  4264. mutex_lock(&rdev->srbm_mutex);
  4265. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4266. rptr = RREG32(CP_HQD_PQ_RPTR);
  4267. cik_srbm_select(rdev, 0, 0, 0, 0);
  4268. mutex_unlock(&rdev->srbm_mutex);
  4269. }
  4270. return rptr;
  4271. }
  4272. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  4273. struct radeon_ring *ring)
  4274. {
  4275. u32 wptr;
  4276. if (rdev->wb.enabled) {
  4277. /* XXX check if swapping is necessary on BE */
  4278. wptr = rdev->wb.wb[ring->wptr_offs/4];
  4279. } else {
  4280. mutex_lock(&rdev->srbm_mutex);
  4281. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4282. wptr = RREG32(CP_HQD_PQ_WPTR);
  4283. cik_srbm_select(rdev, 0, 0, 0, 0);
  4284. mutex_unlock(&rdev->srbm_mutex);
  4285. }
  4286. return wptr;
  4287. }
  4288. void cik_compute_set_wptr(struct radeon_device *rdev,
  4289. struct radeon_ring *ring)
  4290. {
  4291. /* XXX check if swapping is necessary on BE */
  4292. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  4293. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4294. }
  4295. static void cik_compute_stop(struct radeon_device *rdev,
  4296. struct radeon_ring *ring)
  4297. {
  4298. u32 j, tmp;
  4299. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4300. /* Disable wptr polling. */
  4301. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4302. tmp &= ~WPTR_POLL_EN;
  4303. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4304. /* Disable HQD. */
  4305. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4306. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4307. for (j = 0; j < rdev->usec_timeout; j++) {
  4308. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4309. break;
  4310. udelay(1);
  4311. }
  4312. WREG32(CP_HQD_DEQUEUE_REQUEST, 0);
  4313. WREG32(CP_HQD_PQ_RPTR, 0);
  4314. WREG32(CP_HQD_PQ_WPTR, 0);
  4315. }
  4316. cik_srbm_select(rdev, 0, 0, 0, 0);
  4317. }
  4318. /**
  4319. * cik_cp_compute_enable - enable/disable the compute CP MEs
  4320. *
  4321. * @rdev: radeon_device pointer
  4322. * @enable: enable or disable the MEs
  4323. *
  4324. * Halts or unhalts the compute MEs.
  4325. */
  4326. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  4327. {
  4328. if (enable)
  4329. WREG32(CP_MEC_CNTL, 0);
  4330. else {
  4331. /*
  4332. * To make hibernation reliable we need to clear compute ring
  4333. * configuration before halting the compute ring.
  4334. */
  4335. mutex_lock(&rdev->srbm_mutex);
  4336. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  4337. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  4338. mutex_unlock(&rdev->srbm_mutex);
  4339. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  4340. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  4341. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  4342. }
  4343. udelay(50);
  4344. }
  4345. /**
  4346. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  4347. *
  4348. * @rdev: radeon_device pointer
  4349. *
  4350. * Loads the compute MEC1&2 ucode.
  4351. * Returns 0 for success, -EINVAL if the ucode is not available.
  4352. */
  4353. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4354. {
  4355. int i;
  4356. if (!rdev->mec_fw)
  4357. return -EINVAL;
  4358. cik_cp_compute_enable(rdev, false);
  4359. if (rdev->new_fw) {
  4360. const struct gfx_firmware_header_v1_0 *mec_hdr =
  4361. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  4362. const __le32 *fw_data;
  4363. u32 fw_size;
  4364. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  4365. /* MEC1 */
  4366. fw_data = (const __le32 *)
  4367. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4368. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4369. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4370. for (i = 0; i < fw_size; i++)
  4371. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  4372. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  4373. /* MEC2 */
  4374. if (rdev->family == CHIP_KAVERI) {
  4375. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  4376. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  4377. fw_data = (const __le32 *)
  4378. (rdev->mec2_fw->data +
  4379. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4380. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4381. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4382. for (i = 0; i < fw_size; i++)
  4383. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  4384. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  4385. }
  4386. } else {
  4387. const __be32 *fw_data;
  4388. /* MEC1 */
  4389. fw_data = (const __be32 *)rdev->mec_fw->data;
  4390. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4391. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4392. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4393. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4394. if (rdev->family == CHIP_KAVERI) {
  4395. /* MEC2 */
  4396. fw_data = (const __be32 *)rdev->mec_fw->data;
  4397. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4398. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4399. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4400. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4401. }
  4402. }
  4403. return 0;
  4404. }
  4405. /**
  4406. * cik_cp_compute_start - start the compute queues
  4407. *
  4408. * @rdev: radeon_device pointer
  4409. *
  4410. * Enable the compute queues.
  4411. * Returns 0 for success, error for failure.
  4412. */
  4413. static int cik_cp_compute_start(struct radeon_device *rdev)
  4414. {
  4415. cik_cp_compute_enable(rdev, true);
  4416. return 0;
  4417. }
  4418. /**
  4419. * cik_cp_compute_fini - stop the compute queues
  4420. *
  4421. * @rdev: radeon_device pointer
  4422. *
  4423. * Stop the compute queues and tear down the driver queue
  4424. * info.
  4425. */
  4426. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4427. {
  4428. int i, idx, r;
  4429. cik_cp_compute_enable(rdev, false);
  4430. for (i = 0; i < 2; i++) {
  4431. if (i == 0)
  4432. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4433. else
  4434. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4435. if (rdev->ring[idx].mqd_obj) {
  4436. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4437. if (unlikely(r != 0))
  4438. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4439. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4440. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4441. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4442. rdev->ring[idx].mqd_obj = NULL;
  4443. }
  4444. }
  4445. }
  4446. static void cik_mec_fini(struct radeon_device *rdev)
  4447. {
  4448. int r;
  4449. if (rdev->mec.hpd_eop_obj) {
  4450. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4451. if (unlikely(r != 0))
  4452. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4453. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4454. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4455. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4456. rdev->mec.hpd_eop_obj = NULL;
  4457. }
  4458. }
  4459. #define MEC_HPD_SIZE 2048
  4460. static int cik_mec_init(struct radeon_device *rdev)
  4461. {
  4462. int r;
  4463. u32 *hpd;
  4464. /*
  4465. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4466. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4467. */
  4468. if (rdev->family == CHIP_KAVERI)
  4469. rdev->mec.num_mec = 2;
  4470. else
  4471. rdev->mec.num_mec = 1;
  4472. rdev->mec.num_pipe = 4;
  4473. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4474. if (rdev->mec.hpd_eop_obj == NULL) {
  4475. r = radeon_bo_create(rdev,
  4476. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4477. PAGE_SIZE, true,
  4478. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4479. &rdev->mec.hpd_eop_obj);
  4480. if (r) {
  4481. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4482. return r;
  4483. }
  4484. }
  4485. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4486. if (unlikely(r != 0)) {
  4487. cik_mec_fini(rdev);
  4488. return r;
  4489. }
  4490. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4491. &rdev->mec.hpd_eop_gpu_addr);
  4492. if (r) {
  4493. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4494. cik_mec_fini(rdev);
  4495. return r;
  4496. }
  4497. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4498. if (r) {
  4499. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4500. cik_mec_fini(rdev);
  4501. return r;
  4502. }
  4503. /* clear memory. Not sure if this is required or not */
  4504. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4505. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4506. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4507. return 0;
  4508. }
  4509. struct hqd_registers
  4510. {
  4511. u32 cp_mqd_base_addr;
  4512. u32 cp_mqd_base_addr_hi;
  4513. u32 cp_hqd_active;
  4514. u32 cp_hqd_vmid;
  4515. u32 cp_hqd_persistent_state;
  4516. u32 cp_hqd_pipe_priority;
  4517. u32 cp_hqd_queue_priority;
  4518. u32 cp_hqd_quantum;
  4519. u32 cp_hqd_pq_base;
  4520. u32 cp_hqd_pq_base_hi;
  4521. u32 cp_hqd_pq_rptr;
  4522. u32 cp_hqd_pq_rptr_report_addr;
  4523. u32 cp_hqd_pq_rptr_report_addr_hi;
  4524. u32 cp_hqd_pq_wptr_poll_addr;
  4525. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4526. u32 cp_hqd_pq_doorbell_control;
  4527. u32 cp_hqd_pq_wptr;
  4528. u32 cp_hqd_pq_control;
  4529. u32 cp_hqd_ib_base_addr;
  4530. u32 cp_hqd_ib_base_addr_hi;
  4531. u32 cp_hqd_ib_rptr;
  4532. u32 cp_hqd_ib_control;
  4533. u32 cp_hqd_iq_timer;
  4534. u32 cp_hqd_iq_rptr;
  4535. u32 cp_hqd_dequeue_request;
  4536. u32 cp_hqd_dma_offload;
  4537. u32 cp_hqd_sema_cmd;
  4538. u32 cp_hqd_msg_type;
  4539. u32 cp_hqd_atomic0_preop_lo;
  4540. u32 cp_hqd_atomic0_preop_hi;
  4541. u32 cp_hqd_atomic1_preop_lo;
  4542. u32 cp_hqd_atomic1_preop_hi;
  4543. u32 cp_hqd_hq_scheduler0;
  4544. u32 cp_hqd_hq_scheduler1;
  4545. u32 cp_mqd_control;
  4546. };
  4547. struct bonaire_mqd
  4548. {
  4549. u32 header;
  4550. u32 dispatch_initiator;
  4551. u32 dimensions[3];
  4552. u32 start_idx[3];
  4553. u32 num_threads[3];
  4554. u32 pipeline_stat_enable;
  4555. u32 perf_counter_enable;
  4556. u32 pgm[2];
  4557. u32 tba[2];
  4558. u32 tma[2];
  4559. u32 pgm_rsrc[2];
  4560. u32 vmid;
  4561. u32 resource_limits;
  4562. u32 static_thread_mgmt01[2];
  4563. u32 tmp_ring_size;
  4564. u32 static_thread_mgmt23[2];
  4565. u32 restart[3];
  4566. u32 thread_trace_enable;
  4567. u32 reserved1;
  4568. u32 user_data[16];
  4569. u32 vgtcs_invoke_count[2];
  4570. struct hqd_registers queue_state;
  4571. u32 dequeue_cntr;
  4572. u32 interrupt_queue[64];
  4573. };
  4574. /**
  4575. * cik_cp_compute_resume - setup the compute queue registers
  4576. *
  4577. * @rdev: radeon_device pointer
  4578. *
  4579. * Program the compute queues and test them to make sure they
  4580. * are working.
  4581. * Returns 0 for success, error for failure.
  4582. */
  4583. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4584. {
  4585. int r, i, j, idx;
  4586. u32 tmp;
  4587. bool use_doorbell = true;
  4588. u64 hqd_gpu_addr;
  4589. u64 mqd_gpu_addr;
  4590. u64 eop_gpu_addr;
  4591. u64 wb_gpu_addr;
  4592. u32 *buf;
  4593. struct bonaire_mqd *mqd;
  4594. r = cik_cp_compute_start(rdev);
  4595. if (r)
  4596. return r;
  4597. /* fix up chicken bits */
  4598. tmp = RREG32(CP_CPF_DEBUG);
  4599. tmp |= (1 << 23);
  4600. WREG32(CP_CPF_DEBUG, tmp);
  4601. /* init the pipes */
  4602. mutex_lock(&rdev->srbm_mutex);
  4603. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  4604. int me = (i < 4) ? 1 : 2;
  4605. int pipe = (i < 4) ? i : (i - 4);
  4606. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  4607. cik_srbm_select(rdev, me, pipe, 0, 0);
  4608. /* write the EOP addr */
  4609. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4610. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4611. /* set the VMID assigned */
  4612. WREG32(CP_HPD_EOP_VMID, 0);
  4613. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4614. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4615. tmp &= ~EOP_SIZE_MASK;
  4616. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4617. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4618. }
  4619. cik_srbm_select(rdev, 0, 0, 0, 0);
  4620. mutex_unlock(&rdev->srbm_mutex);
  4621. /* init the queues. Just two for now. */
  4622. for (i = 0; i < 2; i++) {
  4623. if (i == 0)
  4624. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4625. else
  4626. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4627. if (rdev->ring[idx].mqd_obj == NULL) {
  4628. r = radeon_bo_create(rdev,
  4629. sizeof(struct bonaire_mqd),
  4630. PAGE_SIZE, true,
  4631. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4632. NULL, &rdev->ring[idx].mqd_obj);
  4633. if (r) {
  4634. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4635. return r;
  4636. }
  4637. }
  4638. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4639. if (unlikely(r != 0)) {
  4640. cik_cp_compute_fini(rdev);
  4641. return r;
  4642. }
  4643. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4644. &mqd_gpu_addr);
  4645. if (r) {
  4646. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4647. cik_cp_compute_fini(rdev);
  4648. return r;
  4649. }
  4650. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4651. if (r) {
  4652. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4653. cik_cp_compute_fini(rdev);
  4654. return r;
  4655. }
  4656. /* init the mqd struct */
  4657. memset(buf, 0, sizeof(struct bonaire_mqd));
  4658. mqd = (struct bonaire_mqd *)buf;
  4659. mqd->header = 0xC0310800;
  4660. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4661. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4662. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4663. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4664. mutex_lock(&rdev->srbm_mutex);
  4665. cik_srbm_select(rdev, rdev->ring[idx].me,
  4666. rdev->ring[idx].pipe,
  4667. rdev->ring[idx].queue, 0);
  4668. /* disable wptr polling */
  4669. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4670. tmp &= ~WPTR_POLL_EN;
  4671. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4672. /* enable doorbell? */
  4673. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4674. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4675. if (use_doorbell)
  4676. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4677. else
  4678. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4679. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4680. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4681. /* disable the queue if it's active */
  4682. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4683. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4684. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4685. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4686. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4687. for (j = 0; j < rdev->usec_timeout; j++) {
  4688. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4689. break;
  4690. udelay(1);
  4691. }
  4692. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4693. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4694. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4695. }
  4696. /* set the pointer to the MQD */
  4697. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4698. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4699. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4700. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4701. /* set MQD vmid to 0 */
  4702. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4703. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4704. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4705. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4706. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4707. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4708. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4709. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4710. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4711. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4712. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4713. mqd->queue_state.cp_hqd_pq_control &=
  4714. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4715. mqd->queue_state.cp_hqd_pq_control |=
  4716. order_base_2(rdev->ring[idx].ring_size / 8);
  4717. mqd->queue_state.cp_hqd_pq_control |=
  4718. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4719. #ifdef __BIG_ENDIAN
  4720. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4721. #endif
  4722. mqd->queue_state.cp_hqd_pq_control &=
  4723. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4724. mqd->queue_state.cp_hqd_pq_control |=
  4725. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4726. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4727. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4728. if (i == 0)
  4729. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4730. else
  4731. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4732. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4733. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4734. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4735. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4736. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4737. /* set the wb address wether it's enabled or not */
  4738. if (i == 0)
  4739. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4740. else
  4741. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4742. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4743. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4744. upper_32_bits(wb_gpu_addr) & 0xffff;
  4745. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4746. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4747. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4748. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4749. /* enable the doorbell if requested */
  4750. if (use_doorbell) {
  4751. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4752. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4753. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4754. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4755. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4756. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4757. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4758. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4759. } else {
  4760. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4761. }
  4762. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4763. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4764. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4765. rdev->ring[idx].wptr = 0;
  4766. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4767. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4768. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4769. /* set the vmid for the queue */
  4770. mqd->queue_state.cp_hqd_vmid = 0;
  4771. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4772. /* activate the queue */
  4773. mqd->queue_state.cp_hqd_active = 1;
  4774. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4775. cik_srbm_select(rdev, 0, 0, 0, 0);
  4776. mutex_unlock(&rdev->srbm_mutex);
  4777. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4778. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4779. rdev->ring[idx].ready = true;
  4780. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4781. if (r)
  4782. rdev->ring[idx].ready = false;
  4783. }
  4784. return 0;
  4785. }
  4786. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4787. {
  4788. cik_cp_gfx_enable(rdev, enable);
  4789. cik_cp_compute_enable(rdev, enable);
  4790. }
  4791. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4792. {
  4793. int r;
  4794. r = cik_cp_gfx_load_microcode(rdev);
  4795. if (r)
  4796. return r;
  4797. r = cik_cp_compute_load_microcode(rdev);
  4798. if (r)
  4799. return r;
  4800. return 0;
  4801. }
  4802. static void cik_cp_fini(struct radeon_device *rdev)
  4803. {
  4804. cik_cp_gfx_fini(rdev);
  4805. cik_cp_compute_fini(rdev);
  4806. }
  4807. static int cik_cp_resume(struct radeon_device *rdev)
  4808. {
  4809. int r;
  4810. cik_enable_gui_idle_interrupt(rdev, false);
  4811. r = cik_cp_load_microcode(rdev);
  4812. if (r)
  4813. return r;
  4814. r = cik_cp_gfx_resume(rdev);
  4815. if (r)
  4816. return r;
  4817. r = cik_cp_compute_resume(rdev);
  4818. if (r)
  4819. return r;
  4820. cik_enable_gui_idle_interrupt(rdev, true);
  4821. return 0;
  4822. }
  4823. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4824. {
  4825. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4826. RREG32(GRBM_STATUS));
  4827. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4828. RREG32(GRBM_STATUS2));
  4829. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4830. RREG32(GRBM_STATUS_SE0));
  4831. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4832. RREG32(GRBM_STATUS_SE1));
  4833. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4834. RREG32(GRBM_STATUS_SE2));
  4835. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4836. RREG32(GRBM_STATUS_SE3));
  4837. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4838. RREG32(SRBM_STATUS));
  4839. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4840. RREG32(SRBM_STATUS2));
  4841. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4842. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4843. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4844. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4845. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4846. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4847. RREG32(CP_STALLED_STAT1));
  4848. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4849. RREG32(CP_STALLED_STAT2));
  4850. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4851. RREG32(CP_STALLED_STAT3));
  4852. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4853. RREG32(CP_CPF_BUSY_STAT));
  4854. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4855. RREG32(CP_CPF_STALLED_STAT1));
  4856. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4857. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4858. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4859. RREG32(CP_CPC_STALLED_STAT1));
  4860. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4861. }
  4862. /**
  4863. * cik_gpu_check_soft_reset - check which blocks are busy
  4864. *
  4865. * @rdev: radeon_device pointer
  4866. *
  4867. * Check which blocks are busy and return the relevant reset
  4868. * mask to be used by cik_gpu_soft_reset().
  4869. * Returns a mask of the blocks to be reset.
  4870. */
  4871. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4872. {
  4873. u32 reset_mask = 0;
  4874. u32 tmp;
  4875. /* GRBM_STATUS */
  4876. tmp = RREG32(GRBM_STATUS);
  4877. if (tmp & (PA_BUSY | SC_BUSY |
  4878. BCI_BUSY | SX_BUSY |
  4879. TA_BUSY | VGT_BUSY |
  4880. DB_BUSY | CB_BUSY |
  4881. GDS_BUSY | SPI_BUSY |
  4882. IA_BUSY | IA_BUSY_NO_DMA))
  4883. reset_mask |= RADEON_RESET_GFX;
  4884. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4885. reset_mask |= RADEON_RESET_CP;
  4886. /* GRBM_STATUS2 */
  4887. tmp = RREG32(GRBM_STATUS2);
  4888. if (tmp & RLC_BUSY)
  4889. reset_mask |= RADEON_RESET_RLC;
  4890. /* SDMA0_STATUS_REG */
  4891. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4892. if (!(tmp & SDMA_IDLE))
  4893. reset_mask |= RADEON_RESET_DMA;
  4894. /* SDMA1_STATUS_REG */
  4895. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4896. if (!(tmp & SDMA_IDLE))
  4897. reset_mask |= RADEON_RESET_DMA1;
  4898. /* SRBM_STATUS2 */
  4899. tmp = RREG32(SRBM_STATUS2);
  4900. if (tmp & SDMA_BUSY)
  4901. reset_mask |= RADEON_RESET_DMA;
  4902. if (tmp & SDMA1_BUSY)
  4903. reset_mask |= RADEON_RESET_DMA1;
  4904. /* SRBM_STATUS */
  4905. tmp = RREG32(SRBM_STATUS);
  4906. if (tmp & IH_BUSY)
  4907. reset_mask |= RADEON_RESET_IH;
  4908. if (tmp & SEM_BUSY)
  4909. reset_mask |= RADEON_RESET_SEM;
  4910. if (tmp & GRBM_RQ_PENDING)
  4911. reset_mask |= RADEON_RESET_GRBM;
  4912. if (tmp & VMC_BUSY)
  4913. reset_mask |= RADEON_RESET_VMC;
  4914. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4915. MCC_BUSY | MCD_BUSY))
  4916. reset_mask |= RADEON_RESET_MC;
  4917. if (evergreen_is_display_hung(rdev))
  4918. reset_mask |= RADEON_RESET_DISPLAY;
  4919. /* Skip MC reset as it's mostly likely not hung, just busy */
  4920. if (reset_mask & RADEON_RESET_MC) {
  4921. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4922. reset_mask &= ~RADEON_RESET_MC;
  4923. }
  4924. return reset_mask;
  4925. }
  4926. /**
  4927. * cik_gpu_soft_reset - soft reset GPU
  4928. *
  4929. * @rdev: radeon_device pointer
  4930. * @reset_mask: mask of which blocks to reset
  4931. *
  4932. * Soft reset the blocks specified in @reset_mask.
  4933. */
  4934. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4935. {
  4936. struct evergreen_mc_save save;
  4937. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4938. u32 tmp;
  4939. if (reset_mask == 0)
  4940. return;
  4941. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4942. cik_print_gpu_status_regs(rdev);
  4943. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4944. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4945. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4946. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4947. /* disable CG/PG */
  4948. cik_fini_pg(rdev);
  4949. cik_fini_cg(rdev);
  4950. /* stop the rlc */
  4951. cik_rlc_stop(rdev);
  4952. /* Disable GFX parsing/prefetching */
  4953. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4954. /* Disable MEC parsing/prefetching */
  4955. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4956. if (reset_mask & RADEON_RESET_DMA) {
  4957. /* sdma0 */
  4958. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4959. tmp |= SDMA_HALT;
  4960. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4961. }
  4962. if (reset_mask & RADEON_RESET_DMA1) {
  4963. /* sdma1 */
  4964. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4965. tmp |= SDMA_HALT;
  4966. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4967. }
  4968. evergreen_mc_stop(rdev, &save);
  4969. if (evergreen_mc_wait_for_idle(rdev)) {
  4970. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4971. }
  4972. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4973. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4974. if (reset_mask & RADEON_RESET_CP) {
  4975. grbm_soft_reset |= SOFT_RESET_CP;
  4976. srbm_soft_reset |= SOFT_RESET_GRBM;
  4977. }
  4978. if (reset_mask & RADEON_RESET_DMA)
  4979. srbm_soft_reset |= SOFT_RESET_SDMA;
  4980. if (reset_mask & RADEON_RESET_DMA1)
  4981. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4982. if (reset_mask & RADEON_RESET_DISPLAY)
  4983. srbm_soft_reset |= SOFT_RESET_DC;
  4984. if (reset_mask & RADEON_RESET_RLC)
  4985. grbm_soft_reset |= SOFT_RESET_RLC;
  4986. if (reset_mask & RADEON_RESET_SEM)
  4987. srbm_soft_reset |= SOFT_RESET_SEM;
  4988. if (reset_mask & RADEON_RESET_IH)
  4989. srbm_soft_reset |= SOFT_RESET_IH;
  4990. if (reset_mask & RADEON_RESET_GRBM)
  4991. srbm_soft_reset |= SOFT_RESET_GRBM;
  4992. if (reset_mask & RADEON_RESET_VMC)
  4993. srbm_soft_reset |= SOFT_RESET_VMC;
  4994. if (!(rdev->flags & RADEON_IS_IGP)) {
  4995. if (reset_mask & RADEON_RESET_MC)
  4996. srbm_soft_reset |= SOFT_RESET_MC;
  4997. }
  4998. if (grbm_soft_reset) {
  4999. tmp = RREG32(GRBM_SOFT_RESET);
  5000. tmp |= grbm_soft_reset;
  5001. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  5002. WREG32(GRBM_SOFT_RESET, tmp);
  5003. tmp = RREG32(GRBM_SOFT_RESET);
  5004. udelay(50);
  5005. tmp &= ~grbm_soft_reset;
  5006. WREG32(GRBM_SOFT_RESET, tmp);
  5007. tmp = RREG32(GRBM_SOFT_RESET);
  5008. }
  5009. if (srbm_soft_reset) {
  5010. tmp = RREG32(SRBM_SOFT_RESET);
  5011. tmp |= srbm_soft_reset;
  5012. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  5013. WREG32(SRBM_SOFT_RESET, tmp);
  5014. tmp = RREG32(SRBM_SOFT_RESET);
  5015. udelay(50);
  5016. tmp &= ~srbm_soft_reset;
  5017. WREG32(SRBM_SOFT_RESET, tmp);
  5018. tmp = RREG32(SRBM_SOFT_RESET);
  5019. }
  5020. /* Wait a little for things to settle down */
  5021. udelay(50);
  5022. evergreen_mc_resume(rdev, &save);
  5023. udelay(50);
  5024. cik_print_gpu_status_regs(rdev);
  5025. }
  5026. struct kv_reset_save_regs {
  5027. u32 gmcon_reng_execute;
  5028. u32 gmcon_misc;
  5029. u32 gmcon_misc3;
  5030. };
  5031. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  5032. struct kv_reset_save_regs *save)
  5033. {
  5034. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  5035. save->gmcon_misc = RREG32(GMCON_MISC);
  5036. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  5037. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  5038. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  5039. STCTRL_STUTTER_EN));
  5040. }
  5041. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  5042. struct kv_reset_save_regs *save)
  5043. {
  5044. int i;
  5045. WREG32(GMCON_PGFSM_WRITE, 0);
  5046. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  5047. for (i = 0; i < 5; i++)
  5048. WREG32(GMCON_PGFSM_WRITE, 0);
  5049. WREG32(GMCON_PGFSM_WRITE, 0);
  5050. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  5051. for (i = 0; i < 5; i++)
  5052. WREG32(GMCON_PGFSM_WRITE, 0);
  5053. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  5054. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  5055. for (i = 0; i < 5; i++)
  5056. WREG32(GMCON_PGFSM_WRITE, 0);
  5057. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  5058. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  5059. for (i = 0; i < 5; i++)
  5060. WREG32(GMCON_PGFSM_WRITE, 0);
  5061. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  5062. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  5063. for (i = 0; i < 5; i++)
  5064. WREG32(GMCON_PGFSM_WRITE, 0);
  5065. WREG32(GMCON_PGFSM_WRITE, 0);
  5066. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  5067. for (i = 0; i < 5; i++)
  5068. WREG32(GMCON_PGFSM_WRITE, 0);
  5069. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  5070. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  5071. for (i = 0; i < 5; i++)
  5072. WREG32(GMCON_PGFSM_WRITE, 0);
  5073. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  5074. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  5075. for (i = 0; i < 5; i++)
  5076. WREG32(GMCON_PGFSM_WRITE, 0);
  5077. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  5078. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  5079. for (i = 0; i < 5; i++)
  5080. WREG32(GMCON_PGFSM_WRITE, 0);
  5081. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  5082. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  5083. for (i = 0; i < 5; i++)
  5084. WREG32(GMCON_PGFSM_WRITE, 0);
  5085. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  5086. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  5087. WREG32(GMCON_MISC3, save->gmcon_misc3);
  5088. WREG32(GMCON_MISC, save->gmcon_misc);
  5089. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  5090. }
  5091. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  5092. {
  5093. struct evergreen_mc_save save;
  5094. struct kv_reset_save_regs kv_save = { 0 };
  5095. u32 tmp, i;
  5096. dev_info(rdev->dev, "GPU pci config reset\n");
  5097. /* disable dpm? */
  5098. /* disable cg/pg */
  5099. cik_fini_pg(rdev);
  5100. cik_fini_cg(rdev);
  5101. /* Disable GFX parsing/prefetching */
  5102. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  5103. /* Disable MEC parsing/prefetching */
  5104. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  5105. /* sdma0 */
  5106. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  5107. tmp |= SDMA_HALT;
  5108. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5109. /* sdma1 */
  5110. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  5111. tmp |= SDMA_HALT;
  5112. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5113. /* XXX other engines? */
  5114. /* halt the rlc, disable cp internal ints */
  5115. cik_rlc_stop(rdev);
  5116. udelay(50);
  5117. /* disable mem access */
  5118. evergreen_mc_stop(rdev, &save);
  5119. if (evergreen_mc_wait_for_idle(rdev)) {
  5120. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  5121. }
  5122. if (rdev->flags & RADEON_IS_IGP)
  5123. kv_save_regs_for_reset(rdev, &kv_save);
  5124. /* disable BM */
  5125. pci_clear_master(rdev->pdev);
  5126. /* reset */
  5127. radeon_pci_config_reset(rdev);
  5128. udelay(100);
  5129. /* wait for asic to come out of reset */
  5130. for (i = 0; i < rdev->usec_timeout; i++) {
  5131. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  5132. break;
  5133. udelay(1);
  5134. }
  5135. /* does asic init need to be run first??? */
  5136. if (rdev->flags & RADEON_IS_IGP)
  5137. kv_restore_regs_for_reset(rdev, &kv_save);
  5138. }
  5139. /**
  5140. * cik_asic_reset - soft reset GPU
  5141. *
  5142. * @rdev: radeon_device pointer
  5143. *
  5144. * Look up which blocks are hung and attempt
  5145. * to reset them.
  5146. * Returns 0 for success.
  5147. */
  5148. int cik_asic_reset(struct radeon_device *rdev)
  5149. {
  5150. u32 reset_mask;
  5151. reset_mask = cik_gpu_check_soft_reset(rdev);
  5152. if (reset_mask)
  5153. r600_set_bios_scratch_engine_hung(rdev, true);
  5154. /* try soft reset */
  5155. cik_gpu_soft_reset(rdev, reset_mask);
  5156. reset_mask = cik_gpu_check_soft_reset(rdev);
  5157. /* try pci config reset */
  5158. if (reset_mask && radeon_hard_reset)
  5159. cik_gpu_pci_config_reset(rdev);
  5160. reset_mask = cik_gpu_check_soft_reset(rdev);
  5161. if (!reset_mask)
  5162. r600_set_bios_scratch_engine_hung(rdev, false);
  5163. return 0;
  5164. }
  5165. /**
  5166. * cik_gfx_is_lockup - check if the 3D engine is locked up
  5167. *
  5168. * @rdev: radeon_device pointer
  5169. * @ring: radeon_ring structure holding ring information
  5170. *
  5171. * Check if the 3D engine is locked up (CIK).
  5172. * Returns true if the engine is locked, false if not.
  5173. */
  5174. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  5175. {
  5176. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  5177. if (!(reset_mask & (RADEON_RESET_GFX |
  5178. RADEON_RESET_COMPUTE |
  5179. RADEON_RESET_CP))) {
  5180. radeon_ring_lockup_update(rdev, ring);
  5181. return false;
  5182. }
  5183. return radeon_ring_test_lockup(rdev, ring);
  5184. }
  5185. /* MC */
  5186. /**
  5187. * cik_mc_program - program the GPU memory controller
  5188. *
  5189. * @rdev: radeon_device pointer
  5190. *
  5191. * Set the location of vram, gart, and AGP in the GPU's
  5192. * physical address space (CIK).
  5193. */
  5194. static void cik_mc_program(struct radeon_device *rdev)
  5195. {
  5196. struct evergreen_mc_save save;
  5197. u32 tmp;
  5198. int i, j;
  5199. /* Initialize HDP */
  5200. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  5201. WREG32((0x2c14 + j), 0x00000000);
  5202. WREG32((0x2c18 + j), 0x00000000);
  5203. WREG32((0x2c1c + j), 0x00000000);
  5204. WREG32((0x2c20 + j), 0x00000000);
  5205. WREG32((0x2c24 + j), 0x00000000);
  5206. }
  5207. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  5208. evergreen_mc_stop(rdev, &save);
  5209. if (radeon_mc_wait_for_idle(rdev)) {
  5210. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5211. }
  5212. /* Lockout access through VGA aperture*/
  5213. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  5214. /* Update configuration */
  5215. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  5216. rdev->mc.vram_start >> 12);
  5217. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  5218. rdev->mc.vram_end >> 12);
  5219. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  5220. rdev->vram_scratch.gpu_addr >> 12);
  5221. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  5222. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  5223. WREG32(MC_VM_FB_LOCATION, tmp);
  5224. /* XXX double check these! */
  5225. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  5226. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  5227. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  5228. WREG32(MC_VM_AGP_BASE, 0);
  5229. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  5230. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  5231. if (radeon_mc_wait_for_idle(rdev)) {
  5232. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5233. }
  5234. evergreen_mc_resume(rdev, &save);
  5235. /* we need to own VRAM, so turn off the VGA renderer here
  5236. * to stop it overwriting our objects */
  5237. rv515_vga_render_disable(rdev);
  5238. }
  5239. /**
  5240. * cik_mc_init - initialize the memory controller driver params
  5241. *
  5242. * @rdev: radeon_device pointer
  5243. *
  5244. * Look up the amount of vram, vram width, and decide how to place
  5245. * vram and gart within the GPU's physical address space (CIK).
  5246. * Returns 0 for success.
  5247. */
  5248. static int cik_mc_init(struct radeon_device *rdev)
  5249. {
  5250. u32 tmp;
  5251. int chansize, numchan;
  5252. /* Get VRAM informations */
  5253. rdev->mc.vram_is_ddr = true;
  5254. tmp = RREG32(MC_ARB_RAMCFG);
  5255. if (tmp & CHANSIZE_MASK) {
  5256. chansize = 64;
  5257. } else {
  5258. chansize = 32;
  5259. }
  5260. tmp = RREG32(MC_SHARED_CHMAP);
  5261. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5262. case 0:
  5263. default:
  5264. numchan = 1;
  5265. break;
  5266. case 1:
  5267. numchan = 2;
  5268. break;
  5269. case 2:
  5270. numchan = 4;
  5271. break;
  5272. case 3:
  5273. numchan = 8;
  5274. break;
  5275. case 4:
  5276. numchan = 3;
  5277. break;
  5278. case 5:
  5279. numchan = 6;
  5280. break;
  5281. case 6:
  5282. numchan = 10;
  5283. break;
  5284. case 7:
  5285. numchan = 12;
  5286. break;
  5287. case 8:
  5288. numchan = 16;
  5289. break;
  5290. }
  5291. rdev->mc.vram_width = numchan * chansize;
  5292. /* Could aper size report 0 ? */
  5293. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  5294. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  5295. /* size in MB on si */
  5296. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5297. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5298. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  5299. si_vram_gtt_location(rdev, &rdev->mc);
  5300. radeon_update_bandwidth_info(rdev);
  5301. return 0;
  5302. }
  5303. /*
  5304. * GART
  5305. * VMID 0 is the physical GPU addresses as used by the kernel.
  5306. * VMIDs 1-15 are used for userspace clients and are handled
  5307. * by the radeon vm/hsa code.
  5308. */
  5309. /**
  5310. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  5311. *
  5312. * @rdev: radeon_device pointer
  5313. *
  5314. * Flush the TLB for the VMID 0 page table (CIK).
  5315. */
  5316. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  5317. {
  5318. /* flush hdp cache */
  5319. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  5320. /* bits 0-15 are the VM contexts0-15 */
  5321. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  5322. }
  5323. /**
  5324. * cik_pcie_gart_enable - gart enable
  5325. *
  5326. * @rdev: radeon_device pointer
  5327. *
  5328. * This sets up the TLBs, programs the page tables for VMID0,
  5329. * sets up the hw for VMIDs 1-15 which are allocated on
  5330. * demand, and sets up the global locations for the LDS, GDS,
  5331. * and GPUVM for FSA64 clients (CIK).
  5332. * Returns 0 for success, errors for failure.
  5333. */
  5334. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  5335. {
  5336. int r, i;
  5337. if (rdev->gart.robj == NULL) {
  5338. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  5339. return -EINVAL;
  5340. }
  5341. r = radeon_gart_table_vram_pin(rdev);
  5342. if (r)
  5343. return r;
  5344. /* Setup TLB control */
  5345. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5346. (0xA << 7) |
  5347. ENABLE_L1_TLB |
  5348. ENABLE_L1_FRAGMENT_PROCESSING |
  5349. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5350. ENABLE_ADVANCED_DRIVER_MODEL |
  5351. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5352. /* Setup L2 cache */
  5353. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5354. ENABLE_L2_FRAGMENT_PROCESSING |
  5355. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5356. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5357. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5358. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5359. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5360. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5361. BANK_SELECT(4) |
  5362. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5363. /* setup context0 */
  5364. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5365. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5366. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5367. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5368. (u32)(rdev->dummy_page.addr >> 12));
  5369. WREG32(VM_CONTEXT0_CNTL2, 0);
  5370. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5371. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5372. WREG32(0x15D4, 0);
  5373. WREG32(0x15D8, 0);
  5374. WREG32(0x15DC, 0);
  5375. /* restore context1-15 */
  5376. /* set vm size, must be a multiple of 4 */
  5377. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5378. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  5379. for (i = 1; i < 16; i++) {
  5380. if (i < 8)
  5381. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5382. rdev->vm_manager.saved_table_addr[i]);
  5383. else
  5384. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5385. rdev->vm_manager.saved_table_addr[i]);
  5386. }
  5387. /* enable context1-15 */
  5388. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5389. (u32)(rdev->dummy_page.addr >> 12));
  5390. WREG32(VM_CONTEXT1_CNTL2, 4);
  5391. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5392. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5393. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5394. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5395. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5396. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5397. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5398. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5399. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5400. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5401. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5402. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5403. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5404. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5405. if (rdev->family == CHIP_KAVERI) {
  5406. u32 tmp = RREG32(CHUB_CONTROL);
  5407. tmp &= ~BYPASS_VM;
  5408. WREG32(CHUB_CONTROL, tmp);
  5409. }
  5410. /* XXX SH_MEM regs */
  5411. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5412. mutex_lock(&rdev->srbm_mutex);
  5413. for (i = 0; i < 16; i++) {
  5414. cik_srbm_select(rdev, 0, 0, 0, i);
  5415. /* CP and shaders */
  5416. WREG32(SH_MEM_CONFIG, 0);
  5417. WREG32(SH_MEM_APE1_BASE, 1);
  5418. WREG32(SH_MEM_APE1_LIMIT, 0);
  5419. WREG32(SH_MEM_BASES, 0);
  5420. /* SDMA GFX */
  5421. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5422. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5423. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5424. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5425. /* XXX SDMA RLC - todo */
  5426. }
  5427. cik_srbm_select(rdev, 0, 0, 0, 0);
  5428. mutex_unlock(&rdev->srbm_mutex);
  5429. cik_pcie_gart_tlb_flush(rdev);
  5430. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5431. (unsigned)(rdev->mc.gtt_size >> 20),
  5432. (unsigned long long)rdev->gart.table_addr);
  5433. rdev->gart.ready = true;
  5434. return 0;
  5435. }
  5436. /**
  5437. * cik_pcie_gart_disable - gart disable
  5438. *
  5439. * @rdev: radeon_device pointer
  5440. *
  5441. * This disables all VM page table (CIK).
  5442. */
  5443. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5444. {
  5445. unsigned i;
  5446. for (i = 1; i < 16; ++i) {
  5447. uint32_t reg;
  5448. if (i < 8)
  5449. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5450. else
  5451. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5452. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5453. }
  5454. /* Disable all tables */
  5455. WREG32(VM_CONTEXT0_CNTL, 0);
  5456. WREG32(VM_CONTEXT1_CNTL, 0);
  5457. /* Setup TLB control */
  5458. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5459. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5460. /* Setup L2 cache */
  5461. WREG32(VM_L2_CNTL,
  5462. ENABLE_L2_FRAGMENT_PROCESSING |
  5463. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5464. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5465. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5466. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5467. WREG32(VM_L2_CNTL2, 0);
  5468. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5469. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5470. radeon_gart_table_vram_unpin(rdev);
  5471. }
  5472. /**
  5473. * cik_pcie_gart_fini - vm fini callback
  5474. *
  5475. * @rdev: radeon_device pointer
  5476. *
  5477. * Tears down the driver GART/VM setup (CIK).
  5478. */
  5479. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5480. {
  5481. cik_pcie_gart_disable(rdev);
  5482. radeon_gart_table_vram_free(rdev);
  5483. radeon_gart_fini(rdev);
  5484. }
  5485. /* vm parser */
  5486. /**
  5487. * cik_ib_parse - vm ib_parse callback
  5488. *
  5489. * @rdev: radeon_device pointer
  5490. * @ib: indirect buffer pointer
  5491. *
  5492. * CIK uses hw IB checking so this is a nop (CIK).
  5493. */
  5494. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5495. {
  5496. return 0;
  5497. }
  5498. /*
  5499. * vm
  5500. * VMID 0 is the physical GPU addresses as used by the kernel.
  5501. * VMIDs 1-15 are used for userspace clients and are handled
  5502. * by the radeon vm/hsa code.
  5503. */
  5504. /**
  5505. * cik_vm_init - cik vm init callback
  5506. *
  5507. * @rdev: radeon_device pointer
  5508. *
  5509. * Inits cik specific vm parameters (number of VMs, base of vram for
  5510. * VMIDs 1-15) (CIK).
  5511. * Returns 0 for success.
  5512. */
  5513. int cik_vm_init(struct radeon_device *rdev)
  5514. {
  5515. /* number of VMs */
  5516. rdev->vm_manager.nvm = 16;
  5517. /* base offset of vram pages */
  5518. if (rdev->flags & RADEON_IS_IGP) {
  5519. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5520. tmp <<= 22;
  5521. rdev->vm_manager.vram_base_offset = tmp;
  5522. } else
  5523. rdev->vm_manager.vram_base_offset = 0;
  5524. return 0;
  5525. }
  5526. /**
  5527. * cik_vm_fini - cik vm fini callback
  5528. *
  5529. * @rdev: radeon_device pointer
  5530. *
  5531. * Tear down any asic specific VM setup (CIK).
  5532. */
  5533. void cik_vm_fini(struct radeon_device *rdev)
  5534. {
  5535. }
  5536. /**
  5537. * cik_vm_decode_fault - print human readable fault info
  5538. *
  5539. * @rdev: radeon_device pointer
  5540. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5541. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5542. *
  5543. * Print human readable fault information (CIK).
  5544. */
  5545. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5546. u32 status, u32 addr, u32 mc_client)
  5547. {
  5548. u32 mc_id;
  5549. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5550. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5551. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5552. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5553. if (rdev->family == CHIP_HAWAII)
  5554. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5555. else
  5556. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5557. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5558. protections, vmid, addr,
  5559. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5560. block, mc_client, mc_id);
  5561. }
  5562. /**
  5563. * cik_vm_flush - cik vm flush using the CP
  5564. *
  5565. * @rdev: radeon_device pointer
  5566. *
  5567. * Update the page table base and flush the VM TLB
  5568. * using the CP (CIK).
  5569. */
  5570. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  5571. {
  5572. struct radeon_ring *ring = &rdev->ring[ridx];
  5573. int usepfp = (ridx == RADEON_RING_TYPE_GFX_INDEX);
  5574. if (vm == NULL)
  5575. return;
  5576. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5577. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5578. WRITE_DATA_DST_SEL(0)));
  5579. if (vm->id < 8) {
  5580. radeon_ring_write(ring,
  5581. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  5582. } else {
  5583. radeon_ring_write(ring,
  5584. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  5585. }
  5586. radeon_ring_write(ring, 0);
  5587. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  5588. /* update SH_MEM_* regs */
  5589. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5590. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5591. WRITE_DATA_DST_SEL(0)));
  5592. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5593. radeon_ring_write(ring, 0);
  5594. radeon_ring_write(ring, VMID(vm->id));
  5595. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5596. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5597. WRITE_DATA_DST_SEL(0)));
  5598. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5599. radeon_ring_write(ring, 0);
  5600. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5601. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5602. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5603. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5604. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5605. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5606. WRITE_DATA_DST_SEL(0)));
  5607. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5608. radeon_ring_write(ring, 0);
  5609. radeon_ring_write(ring, VMID(0));
  5610. /* HDP flush */
  5611. cik_hdp_flush_cp_ring_emit(rdev, ridx);
  5612. /* bits 0-15 are the VM contexts0-15 */
  5613. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5614. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5615. WRITE_DATA_DST_SEL(0)));
  5616. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5617. radeon_ring_write(ring, 0);
  5618. radeon_ring_write(ring, 1 << vm->id);
  5619. /* compute doesn't have PFP */
  5620. if (usepfp) {
  5621. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5622. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5623. radeon_ring_write(ring, 0x0);
  5624. }
  5625. }
  5626. /*
  5627. * RLC
  5628. * The RLC is a multi-purpose microengine that handles a
  5629. * variety of functions, the most important of which is
  5630. * the interrupt controller.
  5631. */
  5632. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5633. bool enable)
  5634. {
  5635. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5636. if (enable)
  5637. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5638. else
  5639. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5640. WREG32(CP_INT_CNTL_RING0, tmp);
  5641. }
  5642. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5643. {
  5644. u32 tmp;
  5645. tmp = RREG32(RLC_LB_CNTL);
  5646. if (enable)
  5647. tmp |= LOAD_BALANCE_ENABLE;
  5648. else
  5649. tmp &= ~LOAD_BALANCE_ENABLE;
  5650. WREG32(RLC_LB_CNTL, tmp);
  5651. }
  5652. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5653. {
  5654. u32 i, j, k;
  5655. u32 mask;
  5656. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5657. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5658. cik_select_se_sh(rdev, i, j);
  5659. for (k = 0; k < rdev->usec_timeout; k++) {
  5660. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5661. break;
  5662. udelay(1);
  5663. }
  5664. }
  5665. }
  5666. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5667. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5668. for (k = 0; k < rdev->usec_timeout; k++) {
  5669. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5670. break;
  5671. udelay(1);
  5672. }
  5673. }
  5674. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5675. {
  5676. u32 tmp;
  5677. tmp = RREG32(RLC_CNTL);
  5678. if (tmp != rlc)
  5679. WREG32(RLC_CNTL, rlc);
  5680. }
  5681. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5682. {
  5683. u32 data, orig;
  5684. orig = data = RREG32(RLC_CNTL);
  5685. if (data & RLC_ENABLE) {
  5686. u32 i;
  5687. data &= ~RLC_ENABLE;
  5688. WREG32(RLC_CNTL, data);
  5689. for (i = 0; i < rdev->usec_timeout; i++) {
  5690. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5691. break;
  5692. udelay(1);
  5693. }
  5694. cik_wait_for_rlc_serdes(rdev);
  5695. }
  5696. return orig;
  5697. }
  5698. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5699. {
  5700. u32 tmp, i, mask;
  5701. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5702. WREG32(RLC_GPR_REG2, tmp);
  5703. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5704. for (i = 0; i < rdev->usec_timeout; i++) {
  5705. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5706. break;
  5707. udelay(1);
  5708. }
  5709. for (i = 0; i < rdev->usec_timeout; i++) {
  5710. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5711. break;
  5712. udelay(1);
  5713. }
  5714. }
  5715. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5716. {
  5717. u32 tmp;
  5718. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5719. WREG32(RLC_GPR_REG2, tmp);
  5720. }
  5721. /**
  5722. * cik_rlc_stop - stop the RLC ME
  5723. *
  5724. * @rdev: radeon_device pointer
  5725. *
  5726. * Halt the RLC ME (MicroEngine) (CIK).
  5727. */
  5728. static void cik_rlc_stop(struct radeon_device *rdev)
  5729. {
  5730. WREG32(RLC_CNTL, 0);
  5731. cik_enable_gui_idle_interrupt(rdev, false);
  5732. cik_wait_for_rlc_serdes(rdev);
  5733. }
  5734. /**
  5735. * cik_rlc_start - start the RLC ME
  5736. *
  5737. * @rdev: radeon_device pointer
  5738. *
  5739. * Unhalt the RLC ME (MicroEngine) (CIK).
  5740. */
  5741. static void cik_rlc_start(struct radeon_device *rdev)
  5742. {
  5743. WREG32(RLC_CNTL, RLC_ENABLE);
  5744. cik_enable_gui_idle_interrupt(rdev, true);
  5745. udelay(50);
  5746. }
  5747. /**
  5748. * cik_rlc_resume - setup the RLC hw
  5749. *
  5750. * @rdev: radeon_device pointer
  5751. *
  5752. * Initialize the RLC registers, load the ucode,
  5753. * and start the RLC (CIK).
  5754. * Returns 0 for success, -EINVAL if the ucode is not available.
  5755. */
  5756. static int cik_rlc_resume(struct radeon_device *rdev)
  5757. {
  5758. u32 i, size, tmp;
  5759. if (!rdev->rlc_fw)
  5760. return -EINVAL;
  5761. cik_rlc_stop(rdev);
  5762. /* disable CG */
  5763. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5764. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5765. si_rlc_reset(rdev);
  5766. cik_init_pg(rdev);
  5767. cik_init_cg(rdev);
  5768. WREG32(RLC_LB_CNTR_INIT, 0);
  5769. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5770. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5771. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5772. WREG32(RLC_LB_PARAMS, 0x00600408);
  5773. WREG32(RLC_LB_CNTL, 0x80000004);
  5774. WREG32(RLC_MC_CNTL, 0);
  5775. WREG32(RLC_UCODE_CNTL, 0);
  5776. if (rdev->new_fw) {
  5777. const struct rlc_firmware_header_v1_0 *hdr =
  5778. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5779. const __le32 *fw_data = (const __le32 *)
  5780. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5781. radeon_ucode_print_rlc_hdr(&hdr->header);
  5782. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5783. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5784. for (i = 0; i < size; i++)
  5785. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5786. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5787. } else {
  5788. const __be32 *fw_data;
  5789. switch (rdev->family) {
  5790. case CHIP_BONAIRE:
  5791. case CHIP_HAWAII:
  5792. default:
  5793. size = BONAIRE_RLC_UCODE_SIZE;
  5794. break;
  5795. case CHIP_KAVERI:
  5796. size = KV_RLC_UCODE_SIZE;
  5797. break;
  5798. case CHIP_KABINI:
  5799. size = KB_RLC_UCODE_SIZE;
  5800. break;
  5801. case CHIP_MULLINS:
  5802. size = ML_RLC_UCODE_SIZE;
  5803. break;
  5804. }
  5805. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5806. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5807. for (i = 0; i < size; i++)
  5808. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5809. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5810. }
  5811. /* XXX - find out what chips support lbpw */
  5812. cik_enable_lbpw(rdev, false);
  5813. if (rdev->family == CHIP_BONAIRE)
  5814. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5815. cik_rlc_start(rdev);
  5816. return 0;
  5817. }
  5818. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5819. {
  5820. u32 data, orig, tmp, tmp2;
  5821. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5822. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5823. cik_enable_gui_idle_interrupt(rdev, true);
  5824. tmp = cik_halt_rlc(rdev);
  5825. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5826. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5827. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5828. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5829. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5830. cik_update_rlc(rdev, tmp);
  5831. data |= CGCG_EN | CGLS_EN;
  5832. } else {
  5833. cik_enable_gui_idle_interrupt(rdev, false);
  5834. RREG32(CB_CGTT_SCLK_CTRL);
  5835. RREG32(CB_CGTT_SCLK_CTRL);
  5836. RREG32(CB_CGTT_SCLK_CTRL);
  5837. RREG32(CB_CGTT_SCLK_CTRL);
  5838. data &= ~(CGCG_EN | CGLS_EN);
  5839. }
  5840. if (orig != data)
  5841. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5842. }
  5843. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5844. {
  5845. u32 data, orig, tmp = 0;
  5846. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5847. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5848. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5849. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5850. data |= CP_MEM_LS_EN;
  5851. if (orig != data)
  5852. WREG32(CP_MEM_SLP_CNTL, data);
  5853. }
  5854. }
  5855. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5856. data |= 0x00000001;
  5857. data &= 0xfffffffd;
  5858. if (orig != data)
  5859. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5860. tmp = cik_halt_rlc(rdev);
  5861. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5862. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5863. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5864. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5865. WREG32(RLC_SERDES_WR_CTRL, data);
  5866. cik_update_rlc(rdev, tmp);
  5867. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5868. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5869. data &= ~SM_MODE_MASK;
  5870. data |= SM_MODE(0x2);
  5871. data |= SM_MODE_ENABLE;
  5872. data &= ~CGTS_OVERRIDE;
  5873. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5874. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5875. data &= ~CGTS_LS_OVERRIDE;
  5876. data &= ~ON_MONITOR_ADD_MASK;
  5877. data |= ON_MONITOR_ADD_EN;
  5878. data |= ON_MONITOR_ADD(0x96);
  5879. if (orig != data)
  5880. WREG32(CGTS_SM_CTRL_REG, data);
  5881. }
  5882. } else {
  5883. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5884. data |= 0x00000003;
  5885. if (orig != data)
  5886. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5887. data = RREG32(RLC_MEM_SLP_CNTL);
  5888. if (data & RLC_MEM_LS_EN) {
  5889. data &= ~RLC_MEM_LS_EN;
  5890. WREG32(RLC_MEM_SLP_CNTL, data);
  5891. }
  5892. data = RREG32(CP_MEM_SLP_CNTL);
  5893. if (data & CP_MEM_LS_EN) {
  5894. data &= ~CP_MEM_LS_EN;
  5895. WREG32(CP_MEM_SLP_CNTL, data);
  5896. }
  5897. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5898. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5899. if (orig != data)
  5900. WREG32(CGTS_SM_CTRL_REG, data);
  5901. tmp = cik_halt_rlc(rdev);
  5902. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5903. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5904. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5905. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5906. WREG32(RLC_SERDES_WR_CTRL, data);
  5907. cik_update_rlc(rdev, tmp);
  5908. }
  5909. }
  5910. static const u32 mc_cg_registers[] =
  5911. {
  5912. MC_HUB_MISC_HUB_CG,
  5913. MC_HUB_MISC_SIP_CG,
  5914. MC_HUB_MISC_VM_CG,
  5915. MC_XPB_CLK_GAT,
  5916. ATC_MISC_CG,
  5917. MC_CITF_MISC_WR_CG,
  5918. MC_CITF_MISC_RD_CG,
  5919. MC_CITF_MISC_VM_CG,
  5920. VM_L2_CG,
  5921. };
  5922. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5923. bool enable)
  5924. {
  5925. int i;
  5926. u32 orig, data;
  5927. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5928. orig = data = RREG32(mc_cg_registers[i]);
  5929. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5930. data |= MC_LS_ENABLE;
  5931. else
  5932. data &= ~MC_LS_ENABLE;
  5933. if (data != orig)
  5934. WREG32(mc_cg_registers[i], data);
  5935. }
  5936. }
  5937. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5938. bool enable)
  5939. {
  5940. int i;
  5941. u32 orig, data;
  5942. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5943. orig = data = RREG32(mc_cg_registers[i]);
  5944. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5945. data |= MC_CG_ENABLE;
  5946. else
  5947. data &= ~MC_CG_ENABLE;
  5948. if (data != orig)
  5949. WREG32(mc_cg_registers[i], data);
  5950. }
  5951. }
  5952. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5953. bool enable)
  5954. {
  5955. u32 orig, data;
  5956. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5957. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5958. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5959. } else {
  5960. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5961. data |= 0xff000000;
  5962. if (data != orig)
  5963. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5964. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5965. data |= 0xff000000;
  5966. if (data != orig)
  5967. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5968. }
  5969. }
  5970. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5971. bool enable)
  5972. {
  5973. u32 orig, data;
  5974. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5975. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5976. data |= 0x100;
  5977. if (orig != data)
  5978. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5979. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5980. data |= 0x100;
  5981. if (orig != data)
  5982. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5983. } else {
  5984. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5985. data &= ~0x100;
  5986. if (orig != data)
  5987. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5988. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5989. data &= ~0x100;
  5990. if (orig != data)
  5991. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5992. }
  5993. }
  5994. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5995. bool enable)
  5996. {
  5997. u32 orig, data;
  5998. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5999. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  6000. data = 0xfff;
  6001. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  6002. orig = data = RREG32(UVD_CGC_CTRL);
  6003. data |= DCM;
  6004. if (orig != data)
  6005. WREG32(UVD_CGC_CTRL, data);
  6006. } else {
  6007. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  6008. data &= ~0xfff;
  6009. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  6010. orig = data = RREG32(UVD_CGC_CTRL);
  6011. data &= ~DCM;
  6012. if (orig != data)
  6013. WREG32(UVD_CGC_CTRL, data);
  6014. }
  6015. }
  6016. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  6017. bool enable)
  6018. {
  6019. u32 orig, data;
  6020. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  6021. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  6022. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6023. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  6024. else
  6025. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6026. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  6027. if (orig != data)
  6028. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  6029. }
  6030. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  6031. bool enable)
  6032. {
  6033. u32 orig, data;
  6034. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  6035. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  6036. data &= ~CLOCK_GATING_DIS;
  6037. else
  6038. data |= CLOCK_GATING_DIS;
  6039. if (orig != data)
  6040. WREG32(HDP_HOST_PATH_CNTL, data);
  6041. }
  6042. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  6043. bool enable)
  6044. {
  6045. u32 orig, data;
  6046. orig = data = RREG32(HDP_MEM_POWER_LS);
  6047. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  6048. data |= HDP_LS_ENABLE;
  6049. else
  6050. data &= ~HDP_LS_ENABLE;
  6051. if (orig != data)
  6052. WREG32(HDP_MEM_POWER_LS, data);
  6053. }
  6054. void cik_update_cg(struct radeon_device *rdev,
  6055. u32 block, bool enable)
  6056. {
  6057. if (block & RADEON_CG_BLOCK_GFX) {
  6058. cik_enable_gui_idle_interrupt(rdev, false);
  6059. /* order matters! */
  6060. if (enable) {
  6061. cik_enable_mgcg(rdev, true);
  6062. cik_enable_cgcg(rdev, true);
  6063. } else {
  6064. cik_enable_cgcg(rdev, false);
  6065. cik_enable_mgcg(rdev, false);
  6066. }
  6067. cik_enable_gui_idle_interrupt(rdev, true);
  6068. }
  6069. if (block & RADEON_CG_BLOCK_MC) {
  6070. if (!(rdev->flags & RADEON_IS_IGP)) {
  6071. cik_enable_mc_mgcg(rdev, enable);
  6072. cik_enable_mc_ls(rdev, enable);
  6073. }
  6074. }
  6075. if (block & RADEON_CG_BLOCK_SDMA) {
  6076. cik_enable_sdma_mgcg(rdev, enable);
  6077. cik_enable_sdma_mgls(rdev, enable);
  6078. }
  6079. if (block & RADEON_CG_BLOCK_BIF) {
  6080. cik_enable_bif_mgls(rdev, enable);
  6081. }
  6082. if (block & RADEON_CG_BLOCK_UVD) {
  6083. if (rdev->has_uvd)
  6084. cik_enable_uvd_mgcg(rdev, enable);
  6085. }
  6086. if (block & RADEON_CG_BLOCK_HDP) {
  6087. cik_enable_hdp_mgcg(rdev, enable);
  6088. cik_enable_hdp_ls(rdev, enable);
  6089. }
  6090. if (block & RADEON_CG_BLOCK_VCE) {
  6091. vce_v2_0_enable_mgcg(rdev, enable);
  6092. }
  6093. }
  6094. static void cik_init_cg(struct radeon_device *rdev)
  6095. {
  6096. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  6097. if (rdev->has_uvd)
  6098. si_init_uvd_internal_cg(rdev);
  6099. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6100. RADEON_CG_BLOCK_SDMA |
  6101. RADEON_CG_BLOCK_BIF |
  6102. RADEON_CG_BLOCK_UVD |
  6103. RADEON_CG_BLOCK_HDP), true);
  6104. }
  6105. static void cik_fini_cg(struct radeon_device *rdev)
  6106. {
  6107. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6108. RADEON_CG_BLOCK_SDMA |
  6109. RADEON_CG_BLOCK_BIF |
  6110. RADEON_CG_BLOCK_UVD |
  6111. RADEON_CG_BLOCK_HDP), false);
  6112. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  6113. }
  6114. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  6115. bool enable)
  6116. {
  6117. u32 data, orig;
  6118. orig = data = RREG32(RLC_PG_CNTL);
  6119. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6120. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6121. else
  6122. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6123. if (orig != data)
  6124. WREG32(RLC_PG_CNTL, data);
  6125. }
  6126. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  6127. bool enable)
  6128. {
  6129. u32 data, orig;
  6130. orig = data = RREG32(RLC_PG_CNTL);
  6131. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6132. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6133. else
  6134. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6135. if (orig != data)
  6136. WREG32(RLC_PG_CNTL, data);
  6137. }
  6138. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  6139. {
  6140. u32 data, orig;
  6141. orig = data = RREG32(RLC_PG_CNTL);
  6142. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  6143. data &= ~DISABLE_CP_PG;
  6144. else
  6145. data |= DISABLE_CP_PG;
  6146. if (orig != data)
  6147. WREG32(RLC_PG_CNTL, data);
  6148. }
  6149. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  6150. {
  6151. u32 data, orig;
  6152. orig = data = RREG32(RLC_PG_CNTL);
  6153. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  6154. data &= ~DISABLE_GDS_PG;
  6155. else
  6156. data |= DISABLE_GDS_PG;
  6157. if (orig != data)
  6158. WREG32(RLC_PG_CNTL, data);
  6159. }
  6160. #define CP_ME_TABLE_SIZE 96
  6161. #define CP_ME_TABLE_OFFSET 2048
  6162. #define CP_MEC_TABLE_OFFSET 4096
  6163. void cik_init_cp_pg_table(struct radeon_device *rdev)
  6164. {
  6165. volatile u32 *dst_ptr;
  6166. int me, i, max_me = 4;
  6167. u32 bo_offset = 0;
  6168. u32 table_offset, table_size;
  6169. if (rdev->family == CHIP_KAVERI)
  6170. max_me = 5;
  6171. if (rdev->rlc.cp_table_ptr == NULL)
  6172. return;
  6173. /* write the cp table buffer */
  6174. dst_ptr = rdev->rlc.cp_table_ptr;
  6175. for (me = 0; me < max_me; me++) {
  6176. if (rdev->new_fw) {
  6177. const __le32 *fw_data;
  6178. const struct gfx_firmware_header_v1_0 *hdr;
  6179. if (me == 0) {
  6180. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  6181. fw_data = (const __le32 *)
  6182. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6183. table_offset = le32_to_cpu(hdr->jt_offset);
  6184. table_size = le32_to_cpu(hdr->jt_size);
  6185. } else if (me == 1) {
  6186. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  6187. fw_data = (const __le32 *)
  6188. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6189. table_offset = le32_to_cpu(hdr->jt_offset);
  6190. table_size = le32_to_cpu(hdr->jt_size);
  6191. } else if (me == 2) {
  6192. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  6193. fw_data = (const __le32 *)
  6194. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6195. table_offset = le32_to_cpu(hdr->jt_offset);
  6196. table_size = le32_to_cpu(hdr->jt_size);
  6197. } else if (me == 3) {
  6198. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  6199. fw_data = (const __le32 *)
  6200. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6201. table_offset = le32_to_cpu(hdr->jt_offset);
  6202. table_size = le32_to_cpu(hdr->jt_size);
  6203. } else {
  6204. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  6205. fw_data = (const __le32 *)
  6206. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6207. table_offset = le32_to_cpu(hdr->jt_offset);
  6208. table_size = le32_to_cpu(hdr->jt_size);
  6209. }
  6210. for (i = 0; i < table_size; i ++) {
  6211. dst_ptr[bo_offset + i] =
  6212. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  6213. }
  6214. bo_offset += table_size;
  6215. } else {
  6216. const __be32 *fw_data;
  6217. table_size = CP_ME_TABLE_SIZE;
  6218. if (me == 0) {
  6219. fw_data = (const __be32 *)rdev->ce_fw->data;
  6220. table_offset = CP_ME_TABLE_OFFSET;
  6221. } else if (me == 1) {
  6222. fw_data = (const __be32 *)rdev->pfp_fw->data;
  6223. table_offset = CP_ME_TABLE_OFFSET;
  6224. } else if (me == 2) {
  6225. fw_data = (const __be32 *)rdev->me_fw->data;
  6226. table_offset = CP_ME_TABLE_OFFSET;
  6227. } else {
  6228. fw_data = (const __be32 *)rdev->mec_fw->data;
  6229. table_offset = CP_MEC_TABLE_OFFSET;
  6230. }
  6231. for (i = 0; i < table_size; i ++) {
  6232. dst_ptr[bo_offset + i] =
  6233. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  6234. }
  6235. bo_offset += table_size;
  6236. }
  6237. }
  6238. }
  6239. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  6240. bool enable)
  6241. {
  6242. u32 data, orig;
  6243. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  6244. orig = data = RREG32(RLC_PG_CNTL);
  6245. data |= GFX_PG_ENABLE;
  6246. if (orig != data)
  6247. WREG32(RLC_PG_CNTL, data);
  6248. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6249. data |= AUTO_PG_EN;
  6250. if (orig != data)
  6251. WREG32(RLC_AUTO_PG_CTRL, data);
  6252. } else {
  6253. orig = data = RREG32(RLC_PG_CNTL);
  6254. data &= ~GFX_PG_ENABLE;
  6255. if (orig != data)
  6256. WREG32(RLC_PG_CNTL, data);
  6257. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6258. data &= ~AUTO_PG_EN;
  6259. if (orig != data)
  6260. WREG32(RLC_AUTO_PG_CTRL, data);
  6261. data = RREG32(DB_RENDER_CONTROL);
  6262. }
  6263. }
  6264. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  6265. {
  6266. u32 mask = 0, tmp, tmp1;
  6267. int i;
  6268. cik_select_se_sh(rdev, se, sh);
  6269. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  6270. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  6271. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  6272. tmp &= 0xffff0000;
  6273. tmp |= tmp1;
  6274. tmp >>= 16;
  6275. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  6276. mask <<= 1;
  6277. mask |= 1;
  6278. }
  6279. return (~tmp) & mask;
  6280. }
  6281. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  6282. {
  6283. u32 i, j, k, active_cu_number = 0;
  6284. u32 mask, counter, cu_bitmap;
  6285. u32 tmp = 0;
  6286. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  6287. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  6288. mask = 1;
  6289. cu_bitmap = 0;
  6290. counter = 0;
  6291. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  6292. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  6293. if (counter < 2)
  6294. cu_bitmap |= mask;
  6295. counter ++;
  6296. }
  6297. mask <<= 1;
  6298. }
  6299. active_cu_number += counter;
  6300. tmp |= (cu_bitmap << (i * 16 + j * 8));
  6301. }
  6302. }
  6303. WREG32(RLC_PG_AO_CU_MASK, tmp);
  6304. tmp = RREG32(RLC_MAX_PG_CU);
  6305. tmp &= ~MAX_PU_CU_MASK;
  6306. tmp |= MAX_PU_CU(active_cu_number);
  6307. WREG32(RLC_MAX_PG_CU, tmp);
  6308. }
  6309. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  6310. bool enable)
  6311. {
  6312. u32 data, orig;
  6313. orig = data = RREG32(RLC_PG_CNTL);
  6314. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  6315. data |= STATIC_PER_CU_PG_ENABLE;
  6316. else
  6317. data &= ~STATIC_PER_CU_PG_ENABLE;
  6318. if (orig != data)
  6319. WREG32(RLC_PG_CNTL, data);
  6320. }
  6321. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  6322. bool enable)
  6323. {
  6324. u32 data, orig;
  6325. orig = data = RREG32(RLC_PG_CNTL);
  6326. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  6327. data |= DYN_PER_CU_PG_ENABLE;
  6328. else
  6329. data &= ~DYN_PER_CU_PG_ENABLE;
  6330. if (orig != data)
  6331. WREG32(RLC_PG_CNTL, data);
  6332. }
  6333. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  6334. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  6335. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  6336. {
  6337. u32 data, orig;
  6338. u32 i;
  6339. if (rdev->rlc.cs_data) {
  6340. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6341. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  6342. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  6343. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  6344. } else {
  6345. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6346. for (i = 0; i < 3; i++)
  6347. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6348. }
  6349. if (rdev->rlc.reg_list) {
  6350. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6351. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6352. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6353. }
  6354. orig = data = RREG32(RLC_PG_CNTL);
  6355. data |= GFX_PG_SRC;
  6356. if (orig != data)
  6357. WREG32(RLC_PG_CNTL, data);
  6358. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6359. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6360. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6361. data &= ~IDLE_POLL_COUNT_MASK;
  6362. data |= IDLE_POLL_COUNT(0x60);
  6363. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6364. data = 0x10101010;
  6365. WREG32(RLC_PG_DELAY, data);
  6366. data = RREG32(RLC_PG_DELAY_2);
  6367. data &= ~0xff;
  6368. data |= 0x3;
  6369. WREG32(RLC_PG_DELAY_2, data);
  6370. data = RREG32(RLC_AUTO_PG_CTRL);
  6371. data &= ~GRBM_REG_SGIT_MASK;
  6372. data |= GRBM_REG_SGIT(0x700);
  6373. WREG32(RLC_AUTO_PG_CTRL, data);
  6374. }
  6375. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6376. {
  6377. cik_enable_gfx_cgpg(rdev, enable);
  6378. cik_enable_gfx_static_mgpg(rdev, enable);
  6379. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6380. }
  6381. u32 cik_get_csb_size(struct radeon_device *rdev)
  6382. {
  6383. u32 count = 0;
  6384. const struct cs_section_def *sect = NULL;
  6385. const struct cs_extent_def *ext = NULL;
  6386. if (rdev->rlc.cs_data == NULL)
  6387. return 0;
  6388. /* begin clear state */
  6389. count += 2;
  6390. /* context control state */
  6391. count += 3;
  6392. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6393. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6394. if (sect->id == SECT_CONTEXT)
  6395. count += 2 + ext->reg_count;
  6396. else
  6397. return 0;
  6398. }
  6399. }
  6400. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6401. count += 4;
  6402. /* end clear state */
  6403. count += 2;
  6404. /* clear state */
  6405. count += 2;
  6406. return count;
  6407. }
  6408. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6409. {
  6410. u32 count = 0, i;
  6411. const struct cs_section_def *sect = NULL;
  6412. const struct cs_extent_def *ext = NULL;
  6413. if (rdev->rlc.cs_data == NULL)
  6414. return;
  6415. if (buffer == NULL)
  6416. return;
  6417. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6418. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6419. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6420. buffer[count++] = cpu_to_le32(0x80000000);
  6421. buffer[count++] = cpu_to_le32(0x80000000);
  6422. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6423. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6424. if (sect->id == SECT_CONTEXT) {
  6425. buffer[count++] =
  6426. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6427. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6428. for (i = 0; i < ext->reg_count; i++)
  6429. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6430. } else {
  6431. return;
  6432. }
  6433. }
  6434. }
  6435. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6436. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6437. switch (rdev->family) {
  6438. case CHIP_BONAIRE:
  6439. buffer[count++] = cpu_to_le32(0x16000012);
  6440. buffer[count++] = cpu_to_le32(0x00000000);
  6441. break;
  6442. case CHIP_KAVERI:
  6443. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6444. buffer[count++] = cpu_to_le32(0x00000000);
  6445. break;
  6446. case CHIP_KABINI:
  6447. case CHIP_MULLINS:
  6448. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6449. buffer[count++] = cpu_to_le32(0x00000000);
  6450. break;
  6451. case CHIP_HAWAII:
  6452. buffer[count++] = cpu_to_le32(0x3a00161a);
  6453. buffer[count++] = cpu_to_le32(0x0000002e);
  6454. break;
  6455. default:
  6456. buffer[count++] = cpu_to_le32(0x00000000);
  6457. buffer[count++] = cpu_to_le32(0x00000000);
  6458. break;
  6459. }
  6460. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6461. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6462. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6463. buffer[count++] = cpu_to_le32(0);
  6464. }
  6465. static void cik_init_pg(struct radeon_device *rdev)
  6466. {
  6467. if (rdev->pg_flags) {
  6468. cik_enable_sck_slowdown_on_pu(rdev, true);
  6469. cik_enable_sck_slowdown_on_pd(rdev, true);
  6470. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6471. cik_init_gfx_cgpg(rdev);
  6472. cik_enable_cp_pg(rdev, true);
  6473. cik_enable_gds_pg(rdev, true);
  6474. }
  6475. cik_init_ao_cu_mask(rdev);
  6476. cik_update_gfx_pg(rdev, true);
  6477. }
  6478. }
  6479. static void cik_fini_pg(struct radeon_device *rdev)
  6480. {
  6481. if (rdev->pg_flags) {
  6482. cik_update_gfx_pg(rdev, false);
  6483. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6484. cik_enable_cp_pg(rdev, false);
  6485. cik_enable_gds_pg(rdev, false);
  6486. }
  6487. }
  6488. }
  6489. /*
  6490. * Interrupts
  6491. * Starting with r6xx, interrupts are handled via a ring buffer.
  6492. * Ring buffers are areas of GPU accessible memory that the GPU
  6493. * writes interrupt vectors into and the host reads vectors out of.
  6494. * There is a rptr (read pointer) that determines where the
  6495. * host is currently reading, and a wptr (write pointer)
  6496. * which determines where the GPU has written. When the
  6497. * pointers are equal, the ring is idle. When the GPU
  6498. * writes vectors to the ring buffer, it increments the
  6499. * wptr. When there is an interrupt, the host then starts
  6500. * fetching commands and processing them until the pointers are
  6501. * equal again at which point it updates the rptr.
  6502. */
  6503. /**
  6504. * cik_enable_interrupts - Enable the interrupt ring buffer
  6505. *
  6506. * @rdev: radeon_device pointer
  6507. *
  6508. * Enable the interrupt ring buffer (CIK).
  6509. */
  6510. static void cik_enable_interrupts(struct radeon_device *rdev)
  6511. {
  6512. u32 ih_cntl = RREG32(IH_CNTL);
  6513. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6514. ih_cntl |= ENABLE_INTR;
  6515. ih_rb_cntl |= IH_RB_ENABLE;
  6516. WREG32(IH_CNTL, ih_cntl);
  6517. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6518. rdev->ih.enabled = true;
  6519. }
  6520. /**
  6521. * cik_disable_interrupts - Disable the interrupt ring buffer
  6522. *
  6523. * @rdev: radeon_device pointer
  6524. *
  6525. * Disable the interrupt ring buffer (CIK).
  6526. */
  6527. static void cik_disable_interrupts(struct radeon_device *rdev)
  6528. {
  6529. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6530. u32 ih_cntl = RREG32(IH_CNTL);
  6531. ih_rb_cntl &= ~IH_RB_ENABLE;
  6532. ih_cntl &= ~ENABLE_INTR;
  6533. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6534. WREG32(IH_CNTL, ih_cntl);
  6535. /* set rptr, wptr to 0 */
  6536. WREG32(IH_RB_RPTR, 0);
  6537. WREG32(IH_RB_WPTR, 0);
  6538. rdev->ih.enabled = false;
  6539. rdev->ih.rptr = 0;
  6540. }
  6541. /**
  6542. * cik_disable_interrupt_state - Disable all interrupt sources
  6543. *
  6544. * @rdev: radeon_device pointer
  6545. *
  6546. * Clear all interrupt enable bits used by the driver (CIK).
  6547. */
  6548. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6549. {
  6550. u32 tmp;
  6551. /* gfx ring */
  6552. tmp = RREG32(CP_INT_CNTL_RING0) &
  6553. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6554. WREG32(CP_INT_CNTL_RING0, tmp);
  6555. /* sdma */
  6556. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6557. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6558. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6559. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6560. /* compute queues */
  6561. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6562. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6563. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6564. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6565. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6566. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6567. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6568. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6569. /* grbm */
  6570. WREG32(GRBM_INT_CNTL, 0);
  6571. /* vline/vblank, etc. */
  6572. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6573. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6574. if (rdev->num_crtc >= 4) {
  6575. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6576. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6577. }
  6578. if (rdev->num_crtc >= 6) {
  6579. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6580. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6581. }
  6582. /* pflip */
  6583. if (rdev->num_crtc >= 2) {
  6584. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6585. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6586. }
  6587. if (rdev->num_crtc >= 4) {
  6588. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6589. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6590. }
  6591. if (rdev->num_crtc >= 6) {
  6592. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6593. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6594. }
  6595. /* dac hotplug */
  6596. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6597. /* digital hotplug */
  6598. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6599. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6600. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6601. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6602. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6603. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6604. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6605. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6606. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6607. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6608. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6609. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6610. }
  6611. /**
  6612. * cik_irq_init - init and enable the interrupt ring
  6613. *
  6614. * @rdev: radeon_device pointer
  6615. *
  6616. * Allocate a ring buffer for the interrupt controller,
  6617. * enable the RLC, disable interrupts, enable the IH
  6618. * ring buffer and enable it (CIK).
  6619. * Called at device load and reume.
  6620. * Returns 0 for success, errors for failure.
  6621. */
  6622. static int cik_irq_init(struct radeon_device *rdev)
  6623. {
  6624. int ret = 0;
  6625. int rb_bufsz;
  6626. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6627. /* allocate ring */
  6628. ret = r600_ih_ring_alloc(rdev);
  6629. if (ret)
  6630. return ret;
  6631. /* disable irqs */
  6632. cik_disable_interrupts(rdev);
  6633. /* init rlc */
  6634. ret = cik_rlc_resume(rdev);
  6635. if (ret) {
  6636. r600_ih_ring_fini(rdev);
  6637. return ret;
  6638. }
  6639. /* setup interrupt control */
  6640. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6641. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6642. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6643. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6644. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6645. */
  6646. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6647. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6648. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6649. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6650. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6651. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6652. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6653. IH_WPTR_OVERFLOW_CLEAR |
  6654. (rb_bufsz << 1));
  6655. if (rdev->wb.enabled)
  6656. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6657. /* set the writeback address whether it's enabled or not */
  6658. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6659. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6660. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6661. /* set rptr, wptr to 0 */
  6662. WREG32(IH_RB_RPTR, 0);
  6663. WREG32(IH_RB_WPTR, 0);
  6664. /* Default settings for IH_CNTL (disabled at first) */
  6665. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6666. /* RPTR_REARM only works if msi's are enabled */
  6667. if (rdev->msi_enabled)
  6668. ih_cntl |= RPTR_REARM;
  6669. WREG32(IH_CNTL, ih_cntl);
  6670. /* force the active interrupt state to all disabled */
  6671. cik_disable_interrupt_state(rdev);
  6672. pci_set_master(rdev->pdev);
  6673. /* enable irqs */
  6674. cik_enable_interrupts(rdev);
  6675. return ret;
  6676. }
  6677. /**
  6678. * cik_irq_set - enable/disable interrupt sources
  6679. *
  6680. * @rdev: radeon_device pointer
  6681. *
  6682. * Enable interrupt sources on the GPU (vblanks, hpd,
  6683. * etc.) (CIK).
  6684. * Returns 0 for success, errors for failure.
  6685. */
  6686. int cik_irq_set(struct radeon_device *rdev)
  6687. {
  6688. u32 cp_int_cntl;
  6689. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  6690. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  6691. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6692. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6693. u32 grbm_int_cntl = 0;
  6694. u32 dma_cntl, dma_cntl1;
  6695. if (!rdev->irq.installed) {
  6696. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6697. return -EINVAL;
  6698. }
  6699. /* don't enable anything if the ih is disabled */
  6700. if (!rdev->ih.enabled) {
  6701. cik_disable_interrupts(rdev);
  6702. /* force the active interrupt state to all disabled */
  6703. cik_disable_interrupt_state(rdev);
  6704. return 0;
  6705. }
  6706. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6707. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6708. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6709. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6710. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6711. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6712. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6713. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6714. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6715. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6716. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6717. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6718. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6719. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6720. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6721. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6722. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6723. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6724. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6725. /* enable CP interrupts on all rings */
  6726. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6727. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6728. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6729. }
  6730. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6731. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6732. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6733. if (ring->me == 1) {
  6734. switch (ring->pipe) {
  6735. case 0:
  6736. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6737. break;
  6738. case 1:
  6739. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6740. break;
  6741. case 2:
  6742. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6743. break;
  6744. case 3:
  6745. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6746. break;
  6747. default:
  6748. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6749. break;
  6750. }
  6751. } else if (ring->me == 2) {
  6752. switch (ring->pipe) {
  6753. case 0:
  6754. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6755. break;
  6756. case 1:
  6757. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6758. break;
  6759. case 2:
  6760. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6761. break;
  6762. case 3:
  6763. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6764. break;
  6765. default:
  6766. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6767. break;
  6768. }
  6769. } else {
  6770. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6771. }
  6772. }
  6773. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6774. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6775. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6776. if (ring->me == 1) {
  6777. switch (ring->pipe) {
  6778. case 0:
  6779. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6780. break;
  6781. case 1:
  6782. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6783. break;
  6784. case 2:
  6785. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6786. break;
  6787. case 3:
  6788. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6789. break;
  6790. default:
  6791. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6792. break;
  6793. }
  6794. } else if (ring->me == 2) {
  6795. switch (ring->pipe) {
  6796. case 0:
  6797. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6798. break;
  6799. case 1:
  6800. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6801. break;
  6802. case 2:
  6803. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6804. break;
  6805. case 3:
  6806. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6807. break;
  6808. default:
  6809. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6810. break;
  6811. }
  6812. } else {
  6813. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6814. }
  6815. }
  6816. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6817. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6818. dma_cntl |= TRAP_ENABLE;
  6819. }
  6820. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6821. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6822. dma_cntl1 |= TRAP_ENABLE;
  6823. }
  6824. if (rdev->irq.crtc_vblank_int[0] ||
  6825. atomic_read(&rdev->irq.pflip[0])) {
  6826. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6827. crtc1 |= VBLANK_INTERRUPT_MASK;
  6828. }
  6829. if (rdev->irq.crtc_vblank_int[1] ||
  6830. atomic_read(&rdev->irq.pflip[1])) {
  6831. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6832. crtc2 |= VBLANK_INTERRUPT_MASK;
  6833. }
  6834. if (rdev->irq.crtc_vblank_int[2] ||
  6835. atomic_read(&rdev->irq.pflip[2])) {
  6836. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6837. crtc3 |= VBLANK_INTERRUPT_MASK;
  6838. }
  6839. if (rdev->irq.crtc_vblank_int[3] ||
  6840. atomic_read(&rdev->irq.pflip[3])) {
  6841. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6842. crtc4 |= VBLANK_INTERRUPT_MASK;
  6843. }
  6844. if (rdev->irq.crtc_vblank_int[4] ||
  6845. atomic_read(&rdev->irq.pflip[4])) {
  6846. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6847. crtc5 |= VBLANK_INTERRUPT_MASK;
  6848. }
  6849. if (rdev->irq.crtc_vblank_int[5] ||
  6850. atomic_read(&rdev->irq.pflip[5])) {
  6851. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6852. crtc6 |= VBLANK_INTERRUPT_MASK;
  6853. }
  6854. if (rdev->irq.hpd[0]) {
  6855. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6856. hpd1 |= DC_HPDx_INT_EN;
  6857. }
  6858. if (rdev->irq.hpd[1]) {
  6859. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6860. hpd2 |= DC_HPDx_INT_EN;
  6861. }
  6862. if (rdev->irq.hpd[2]) {
  6863. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6864. hpd3 |= DC_HPDx_INT_EN;
  6865. }
  6866. if (rdev->irq.hpd[3]) {
  6867. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6868. hpd4 |= DC_HPDx_INT_EN;
  6869. }
  6870. if (rdev->irq.hpd[4]) {
  6871. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6872. hpd5 |= DC_HPDx_INT_EN;
  6873. }
  6874. if (rdev->irq.hpd[5]) {
  6875. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6876. hpd6 |= DC_HPDx_INT_EN;
  6877. }
  6878. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6879. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6880. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6881. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6882. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  6883. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  6884. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  6885. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  6886. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  6887. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  6888. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  6889. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6890. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6891. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6892. if (rdev->num_crtc >= 4) {
  6893. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6894. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6895. }
  6896. if (rdev->num_crtc >= 6) {
  6897. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6898. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6899. }
  6900. if (rdev->num_crtc >= 2) {
  6901. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6902. GRPH_PFLIP_INT_MASK);
  6903. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6904. GRPH_PFLIP_INT_MASK);
  6905. }
  6906. if (rdev->num_crtc >= 4) {
  6907. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6908. GRPH_PFLIP_INT_MASK);
  6909. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6910. GRPH_PFLIP_INT_MASK);
  6911. }
  6912. if (rdev->num_crtc >= 6) {
  6913. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6914. GRPH_PFLIP_INT_MASK);
  6915. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6916. GRPH_PFLIP_INT_MASK);
  6917. }
  6918. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6919. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6920. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6921. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6922. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6923. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6924. /* posting read */
  6925. RREG32(SRBM_STATUS);
  6926. return 0;
  6927. }
  6928. /**
  6929. * cik_irq_ack - ack interrupt sources
  6930. *
  6931. * @rdev: radeon_device pointer
  6932. *
  6933. * Ack interrupt sources on the GPU (vblanks, hpd,
  6934. * etc.) (CIK). Certain interrupts sources are sw
  6935. * generated and do not require an explicit ack.
  6936. */
  6937. static inline void cik_irq_ack(struct radeon_device *rdev)
  6938. {
  6939. u32 tmp;
  6940. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6941. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6942. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6943. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6944. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6945. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6946. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6947. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6948. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6949. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6950. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6951. if (rdev->num_crtc >= 4) {
  6952. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6953. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6954. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6955. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6956. }
  6957. if (rdev->num_crtc >= 6) {
  6958. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6959. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6960. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6961. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6962. }
  6963. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6964. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6965. GRPH_PFLIP_INT_CLEAR);
  6966. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6967. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6968. GRPH_PFLIP_INT_CLEAR);
  6969. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6970. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6971. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6972. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6973. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6974. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6975. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6976. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6977. if (rdev->num_crtc >= 4) {
  6978. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6979. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6980. GRPH_PFLIP_INT_CLEAR);
  6981. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6982. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6983. GRPH_PFLIP_INT_CLEAR);
  6984. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6985. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6986. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6987. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6988. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6989. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6990. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6991. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6992. }
  6993. if (rdev->num_crtc >= 6) {
  6994. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6995. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6996. GRPH_PFLIP_INT_CLEAR);
  6997. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6998. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6999. GRPH_PFLIP_INT_CLEAR);
  7000. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  7001. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  7002. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  7003. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  7004. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  7005. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  7006. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  7007. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  7008. }
  7009. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  7010. tmp = RREG32(DC_HPD1_INT_CONTROL);
  7011. tmp |= DC_HPDx_INT_ACK;
  7012. WREG32(DC_HPD1_INT_CONTROL, tmp);
  7013. }
  7014. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  7015. tmp = RREG32(DC_HPD2_INT_CONTROL);
  7016. tmp |= DC_HPDx_INT_ACK;
  7017. WREG32(DC_HPD2_INT_CONTROL, tmp);
  7018. }
  7019. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  7020. tmp = RREG32(DC_HPD3_INT_CONTROL);
  7021. tmp |= DC_HPDx_INT_ACK;
  7022. WREG32(DC_HPD3_INT_CONTROL, tmp);
  7023. }
  7024. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  7025. tmp = RREG32(DC_HPD4_INT_CONTROL);
  7026. tmp |= DC_HPDx_INT_ACK;
  7027. WREG32(DC_HPD4_INT_CONTROL, tmp);
  7028. }
  7029. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  7030. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7031. tmp |= DC_HPDx_INT_ACK;
  7032. WREG32(DC_HPD5_INT_CONTROL, tmp);
  7033. }
  7034. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  7035. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7036. tmp |= DC_HPDx_INT_ACK;
  7037. WREG32(DC_HPD6_INT_CONTROL, tmp);
  7038. }
  7039. }
  7040. /**
  7041. * cik_irq_disable - disable interrupts
  7042. *
  7043. * @rdev: radeon_device pointer
  7044. *
  7045. * Disable interrupts on the hw (CIK).
  7046. */
  7047. static void cik_irq_disable(struct radeon_device *rdev)
  7048. {
  7049. cik_disable_interrupts(rdev);
  7050. /* Wait and acknowledge irq */
  7051. mdelay(1);
  7052. cik_irq_ack(rdev);
  7053. cik_disable_interrupt_state(rdev);
  7054. }
  7055. /**
  7056. * cik_irq_disable - disable interrupts for suspend
  7057. *
  7058. * @rdev: radeon_device pointer
  7059. *
  7060. * Disable interrupts and stop the RLC (CIK).
  7061. * Used for suspend.
  7062. */
  7063. static void cik_irq_suspend(struct radeon_device *rdev)
  7064. {
  7065. cik_irq_disable(rdev);
  7066. cik_rlc_stop(rdev);
  7067. }
  7068. /**
  7069. * cik_irq_fini - tear down interrupt support
  7070. *
  7071. * @rdev: radeon_device pointer
  7072. *
  7073. * Disable interrupts on the hw and free the IH ring
  7074. * buffer (CIK).
  7075. * Used for driver unload.
  7076. */
  7077. static void cik_irq_fini(struct radeon_device *rdev)
  7078. {
  7079. cik_irq_suspend(rdev);
  7080. r600_ih_ring_fini(rdev);
  7081. }
  7082. /**
  7083. * cik_get_ih_wptr - get the IH ring buffer wptr
  7084. *
  7085. * @rdev: radeon_device pointer
  7086. *
  7087. * Get the IH ring buffer wptr from either the register
  7088. * or the writeback memory buffer (CIK). Also check for
  7089. * ring buffer overflow and deal with it.
  7090. * Used by cik_irq_process().
  7091. * Returns the value of the wptr.
  7092. */
  7093. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  7094. {
  7095. u32 wptr, tmp;
  7096. if (rdev->wb.enabled)
  7097. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  7098. else
  7099. wptr = RREG32(IH_RB_WPTR);
  7100. if (wptr & RB_OVERFLOW) {
  7101. wptr &= ~RB_OVERFLOW;
  7102. /* When a ring buffer overflow happen start parsing interrupt
  7103. * from the last not overwritten vector (wptr + 16). Hopefully
  7104. * this should allow us to catchup.
  7105. */
  7106. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  7107. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  7108. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  7109. tmp = RREG32(IH_RB_CNTL);
  7110. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  7111. WREG32(IH_RB_CNTL, tmp);
  7112. }
  7113. return (wptr & rdev->ih.ptr_mask);
  7114. }
  7115. /* CIK IV Ring
  7116. * Each IV ring entry is 128 bits:
  7117. * [7:0] - interrupt source id
  7118. * [31:8] - reserved
  7119. * [59:32] - interrupt source data
  7120. * [63:60] - reserved
  7121. * [71:64] - RINGID
  7122. * CP:
  7123. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  7124. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  7125. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  7126. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  7127. * PIPE_ID - ME0 0=3D
  7128. * - ME1&2 compute dispatcher (4 pipes each)
  7129. * SDMA:
  7130. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  7131. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  7132. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  7133. * [79:72] - VMID
  7134. * [95:80] - PASID
  7135. * [127:96] - reserved
  7136. */
  7137. /**
  7138. * cik_irq_process - interrupt handler
  7139. *
  7140. * @rdev: radeon_device pointer
  7141. *
  7142. * Interrupt hander (CIK). Walk the IH ring,
  7143. * ack interrupts and schedule work to handle
  7144. * interrupt events.
  7145. * Returns irq process return code.
  7146. */
  7147. int cik_irq_process(struct radeon_device *rdev)
  7148. {
  7149. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7150. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7151. u32 wptr;
  7152. u32 rptr;
  7153. u32 src_id, src_data, ring_id;
  7154. u8 me_id, pipe_id, queue_id;
  7155. u32 ring_index;
  7156. bool queue_hotplug = false;
  7157. bool queue_reset = false;
  7158. u32 addr, status, mc_client;
  7159. bool queue_thermal = false;
  7160. if (!rdev->ih.enabled || rdev->shutdown)
  7161. return IRQ_NONE;
  7162. wptr = cik_get_ih_wptr(rdev);
  7163. restart_ih:
  7164. /* is somebody else already processing irqs? */
  7165. if (atomic_xchg(&rdev->ih.lock, 1))
  7166. return IRQ_NONE;
  7167. rptr = rdev->ih.rptr;
  7168. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  7169. /* Order reading of wptr vs. reading of IH ring data */
  7170. rmb();
  7171. /* display interrupts */
  7172. cik_irq_ack(rdev);
  7173. while (rptr != wptr) {
  7174. /* wptr/rptr are in bytes! */
  7175. ring_index = rptr / 4;
  7176. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  7177. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  7178. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  7179. switch (src_id) {
  7180. case 1: /* D1 vblank/vline */
  7181. switch (src_data) {
  7182. case 0: /* D1 vblank */
  7183. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  7184. if (rdev->irq.crtc_vblank_int[0]) {
  7185. drm_handle_vblank(rdev->ddev, 0);
  7186. rdev->pm.vblank_sync = true;
  7187. wake_up(&rdev->irq.vblank_queue);
  7188. }
  7189. if (atomic_read(&rdev->irq.pflip[0]))
  7190. radeon_crtc_handle_vblank(rdev, 0);
  7191. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  7192. DRM_DEBUG("IH: D1 vblank\n");
  7193. }
  7194. break;
  7195. case 1: /* D1 vline */
  7196. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  7197. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  7198. DRM_DEBUG("IH: D1 vline\n");
  7199. }
  7200. break;
  7201. default:
  7202. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7203. break;
  7204. }
  7205. break;
  7206. case 2: /* D2 vblank/vline */
  7207. switch (src_data) {
  7208. case 0: /* D2 vblank */
  7209. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  7210. if (rdev->irq.crtc_vblank_int[1]) {
  7211. drm_handle_vblank(rdev->ddev, 1);
  7212. rdev->pm.vblank_sync = true;
  7213. wake_up(&rdev->irq.vblank_queue);
  7214. }
  7215. if (atomic_read(&rdev->irq.pflip[1]))
  7216. radeon_crtc_handle_vblank(rdev, 1);
  7217. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  7218. DRM_DEBUG("IH: D2 vblank\n");
  7219. }
  7220. break;
  7221. case 1: /* D2 vline */
  7222. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  7223. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  7224. DRM_DEBUG("IH: D2 vline\n");
  7225. }
  7226. break;
  7227. default:
  7228. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7229. break;
  7230. }
  7231. break;
  7232. case 3: /* D3 vblank/vline */
  7233. switch (src_data) {
  7234. case 0: /* D3 vblank */
  7235. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  7236. if (rdev->irq.crtc_vblank_int[2]) {
  7237. drm_handle_vblank(rdev->ddev, 2);
  7238. rdev->pm.vblank_sync = true;
  7239. wake_up(&rdev->irq.vblank_queue);
  7240. }
  7241. if (atomic_read(&rdev->irq.pflip[2]))
  7242. radeon_crtc_handle_vblank(rdev, 2);
  7243. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  7244. DRM_DEBUG("IH: D3 vblank\n");
  7245. }
  7246. break;
  7247. case 1: /* D3 vline */
  7248. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  7249. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  7250. DRM_DEBUG("IH: D3 vline\n");
  7251. }
  7252. break;
  7253. default:
  7254. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7255. break;
  7256. }
  7257. break;
  7258. case 4: /* D4 vblank/vline */
  7259. switch (src_data) {
  7260. case 0: /* D4 vblank */
  7261. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  7262. if (rdev->irq.crtc_vblank_int[3]) {
  7263. drm_handle_vblank(rdev->ddev, 3);
  7264. rdev->pm.vblank_sync = true;
  7265. wake_up(&rdev->irq.vblank_queue);
  7266. }
  7267. if (atomic_read(&rdev->irq.pflip[3]))
  7268. radeon_crtc_handle_vblank(rdev, 3);
  7269. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  7270. DRM_DEBUG("IH: D4 vblank\n");
  7271. }
  7272. break;
  7273. case 1: /* D4 vline */
  7274. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  7275. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  7276. DRM_DEBUG("IH: D4 vline\n");
  7277. }
  7278. break;
  7279. default:
  7280. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7281. break;
  7282. }
  7283. break;
  7284. case 5: /* D5 vblank/vline */
  7285. switch (src_data) {
  7286. case 0: /* D5 vblank */
  7287. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  7288. if (rdev->irq.crtc_vblank_int[4]) {
  7289. drm_handle_vblank(rdev->ddev, 4);
  7290. rdev->pm.vblank_sync = true;
  7291. wake_up(&rdev->irq.vblank_queue);
  7292. }
  7293. if (atomic_read(&rdev->irq.pflip[4]))
  7294. radeon_crtc_handle_vblank(rdev, 4);
  7295. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  7296. DRM_DEBUG("IH: D5 vblank\n");
  7297. }
  7298. break;
  7299. case 1: /* D5 vline */
  7300. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  7301. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  7302. DRM_DEBUG("IH: D5 vline\n");
  7303. }
  7304. break;
  7305. default:
  7306. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7307. break;
  7308. }
  7309. break;
  7310. case 6: /* D6 vblank/vline */
  7311. switch (src_data) {
  7312. case 0: /* D6 vblank */
  7313. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  7314. if (rdev->irq.crtc_vblank_int[5]) {
  7315. drm_handle_vblank(rdev->ddev, 5);
  7316. rdev->pm.vblank_sync = true;
  7317. wake_up(&rdev->irq.vblank_queue);
  7318. }
  7319. if (atomic_read(&rdev->irq.pflip[5]))
  7320. radeon_crtc_handle_vblank(rdev, 5);
  7321. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  7322. DRM_DEBUG("IH: D6 vblank\n");
  7323. }
  7324. break;
  7325. case 1: /* D6 vline */
  7326. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  7327. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  7328. DRM_DEBUG("IH: D6 vline\n");
  7329. }
  7330. break;
  7331. default:
  7332. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7333. break;
  7334. }
  7335. break;
  7336. case 8: /* D1 page flip */
  7337. case 10: /* D2 page flip */
  7338. case 12: /* D3 page flip */
  7339. case 14: /* D4 page flip */
  7340. case 16: /* D5 page flip */
  7341. case 18: /* D6 page flip */
  7342. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  7343. if (radeon_use_pflipirq > 0)
  7344. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  7345. break;
  7346. case 42: /* HPD hotplug */
  7347. switch (src_data) {
  7348. case 0:
  7349. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  7350. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  7351. queue_hotplug = true;
  7352. DRM_DEBUG("IH: HPD1\n");
  7353. }
  7354. break;
  7355. case 1:
  7356. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  7357. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  7358. queue_hotplug = true;
  7359. DRM_DEBUG("IH: HPD2\n");
  7360. }
  7361. break;
  7362. case 2:
  7363. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  7364. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  7365. queue_hotplug = true;
  7366. DRM_DEBUG("IH: HPD3\n");
  7367. }
  7368. break;
  7369. case 3:
  7370. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  7371. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  7372. queue_hotplug = true;
  7373. DRM_DEBUG("IH: HPD4\n");
  7374. }
  7375. break;
  7376. case 4:
  7377. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  7378. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  7379. queue_hotplug = true;
  7380. DRM_DEBUG("IH: HPD5\n");
  7381. }
  7382. break;
  7383. case 5:
  7384. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  7385. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7386. queue_hotplug = true;
  7387. DRM_DEBUG("IH: HPD6\n");
  7388. }
  7389. break;
  7390. default:
  7391. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7392. break;
  7393. }
  7394. break;
  7395. case 124: /* UVD */
  7396. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7397. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7398. break;
  7399. case 146:
  7400. case 147:
  7401. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7402. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7403. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7404. /* reset addr and status */
  7405. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7406. if (addr == 0x0 && status == 0x0)
  7407. break;
  7408. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7409. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7410. addr);
  7411. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7412. status);
  7413. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7414. break;
  7415. case 167: /* VCE */
  7416. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7417. switch (src_data) {
  7418. case 0:
  7419. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7420. break;
  7421. case 1:
  7422. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7423. break;
  7424. default:
  7425. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7426. break;
  7427. }
  7428. break;
  7429. case 176: /* GFX RB CP_INT */
  7430. case 177: /* GFX IB CP_INT */
  7431. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7432. break;
  7433. case 181: /* CP EOP event */
  7434. DRM_DEBUG("IH: CP EOP\n");
  7435. /* XXX check the bitfield order! */
  7436. me_id = (ring_id & 0x60) >> 5;
  7437. pipe_id = (ring_id & 0x18) >> 3;
  7438. queue_id = (ring_id & 0x7) >> 0;
  7439. switch (me_id) {
  7440. case 0:
  7441. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7442. break;
  7443. case 1:
  7444. case 2:
  7445. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7446. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7447. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7448. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7449. break;
  7450. }
  7451. break;
  7452. case 184: /* CP Privileged reg access */
  7453. DRM_ERROR("Illegal register access in command stream\n");
  7454. /* XXX check the bitfield order! */
  7455. me_id = (ring_id & 0x60) >> 5;
  7456. pipe_id = (ring_id & 0x18) >> 3;
  7457. queue_id = (ring_id & 0x7) >> 0;
  7458. switch (me_id) {
  7459. case 0:
  7460. /* This results in a full GPU reset, but all we need to do is soft
  7461. * reset the CP for gfx
  7462. */
  7463. queue_reset = true;
  7464. break;
  7465. case 1:
  7466. /* XXX compute */
  7467. queue_reset = true;
  7468. break;
  7469. case 2:
  7470. /* XXX compute */
  7471. queue_reset = true;
  7472. break;
  7473. }
  7474. break;
  7475. case 185: /* CP Privileged inst */
  7476. DRM_ERROR("Illegal instruction in command stream\n");
  7477. /* XXX check the bitfield order! */
  7478. me_id = (ring_id & 0x60) >> 5;
  7479. pipe_id = (ring_id & 0x18) >> 3;
  7480. queue_id = (ring_id & 0x7) >> 0;
  7481. switch (me_id) {
  7482. case 0:
  7483. /* This results in a full GPU reset, but all we need to do is soft
  7484. * reset the CP for gfx
  7485. */
  7486. queue_reset = true;
  7487. break;
  7488. case 1:
  7489. /* XXX compute */
  7490. queue_reset = true;
  7491. break;
  7492. case 2:
  7493. /* XXX compute */
  7494. queue_reset = true;
  7495. break;
  7496. }
  7497. break;
  7498. case 224: /* SDMA trap event */
  7499. /* XXX check the bitfield order! */
  7500. me_id = (ring_id & 0x3) >> 0;
  7501. queue_id = (ring_id & 0xc) >> 2;
  7502. DRM_DEBUG("IH: SDMA trap\n");
  7503. switch (me_id) {
  7504. case 0:
  7505. switch (queue_id) {
  7506. case 0:
  7507. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7508. break;
  7509. case 1:
  7510. /* XXX compute */
  7511. break;
  7512. case 2:
  7513. /* XXX compute */
  7514. break;
  7515. }
  7516. break;
  7517. case 1:
  7518. switch (queue_id) {
  7519. case 0:
  7520. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7521. break;
  7522. case 1:
  7523. /* XXX compute */
  7524. break;
  7525. case 2:
  7526. /* XXX compute */
  7527. break;
  7528. }
  7529. break;
  7530. }
  7531. break;
  7532. case 230: /* thermal low to high */
  7533. DRM_DEBUG("IH: thermal low to high\n");
  7534. rdev->pm.dpm.thermal.high_to_low = false;
  7535. queue_thermal = true;
  7536. break;
  7537. case 231: /* thermal high to low */
  7538. DRM_DEBUG("IH: thermal high to low\n");
  7539. rdev->pm.dpm.thermal.high_to_low = true;
  7540. queue_thermal = true;
  7541. break;
  7542. case 233: /* GUI IDLE */
  7543. DRM_DEBUG("IH: GUI idle\n");
  7544. break;
  7545. case 241: /* SDMA Privileged inst */
  7546. case 247: /* SDMA Privileged inst */
  7547. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7548. /* XXX check the bitfield order! */
  7549. me_id = (ring_id & 0x3) >> 0;
  7550. queue_id = (ring_id & 0xc) >> 2;
  7551. switch (me_id) {
  7552. case 0:
  7553. switch (queue_id) {
  7554. case 0:
  7555. queue_reset = true;
  7556. break;
  7557. case 1:
  7558. /* XXX compute */
  7559. queue_reset = true;
  7560. break;
  7561. case 2:
  7562. /* XXX compute */
  7563. queue_reset = true;
  7564. break;
  7565. }
  7566. break;
  7567. case 1:
  7568. switch (queue_id) {
  7569. case 0:
  7570. queue_reset = true;
  7571. break;
  7572. case 1:
  7573. /* XXX compute */
  7574. queue_reset = true;
  7575. break;
  7576. case 2:
  7577. /* XXX compute */
  7578. queue_reset = true;
  7579. break;
  7580. }
  7581. break;
  7582. }
  7583. break;
  7584. default:
  7585. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7586. break;
  7587. }
  7588. /* wptr/rptr are in bytes! */
  7589. rptr += 16;
  7590. rptr &= rdev->ih.ptr_mask;
  7591. WREG32(IH_RB_RPTR, rptr);
  7592. }
  7593. if (queue_hotplug)
  7594. schedule_work(&rdev->hotplug_work);
  7595. if (queue_reset) {
  7596. rdev->needs_reset = true;
  7597. wake_up_all(&rdev->fence_queue);
  7598. }
  7599. if (queue_thermal)
  7600. schedule_work(&rdev->pm.dpm.thermal.work);
  7601. rdev->ih.rptr = rptr;
  7602. atomic_set(&rdev->ih.lock, 0);
  7603. /* make sure wptr hasn't changed while processing */
  7604. wptr = cik_get_ih_wptr(rdev);
  7605. if (wptr != rptr)
  7606. goto restart_ih;
  7607. return IRQ_HANDLED;
  7608. }
  7609. /*
  7610. * startup/shutdown callbacks
  7611. */
  7612. /**
  7613. * cik_startup - program the asic to a functional state
  7614. *
  7615. * @rdev: radeon_device pointer
  7616. *
  7617. * Programs the asic to a functional state (CIK).
  7618. * Called by cik_init() and cik_resume().
  7619. * Returns 0 for success, error for failure.
  7620. */
  7621. static int cik_startup(struct radeon_device *rdev)
  7622. {
  7623. struct radeon_ring *ring;
  7624. u32 nop;
  7625. int r;
  7626. /* enable pcie gen2/3 link */
  7627. cik_pcie_gen3_enable(rdev);
  7628. /* enable aspm */
  7629. cik_program_aspm(rdev);
  7630. /* scratch needs to be initialized before MC */
  7631. r = r600_vram_scratch_init(rdev);
  7632. if (r)
  7633. return r;
  7634. cik_mc_program(rdev);
  7635. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7636. r = ci_mc_load_microcode(rdev);
  7637. if (r) {
  7638. DRM_ERROR("Failed to load MC firmware!\n");
  7639. return r;
  7640. }
  7641. }
  7642. r = cik_pcie_gart_enable(rdev);
  7643. if (r)
  7644. return r;
  7645. cik_gpu_init(rdev);
  7646. /* allocate rlc buffers */
  7647. if (rdev->flags & RADEON_IS_IGP) {
  7648. if (rdev->family == CHIP_KAVERI) {
  7649. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7650. rdev->rlc.reg_list_size =
  7651. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7652. } else {
  7653. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7654. rdev->rlc.reg_list_size =
  7655. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7656. }
  7657. }
  7658. rdev->rlc.cs_data = ci_cs_data;
  7659. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7660. r = sumo_rlc_init(rdev);
  7661. if (r) {
  7662. DRM_ERROR("Failed to init rlc BOs!\n");
  7663. return r;
  7664. }
  7665. /* allocate wb buffer */
  7666. r = radeon_wb_init(rdev);
  7667. if (r)
  7668. return r;
  7669. /* allocate mec buffers */
  7670. r = cik_mec_init(rdev);
  7671. if (r) {
  7672. DRM_ERROR("Failed to init MEC BOs!\n");
  7673. return r;
  7674. }
  7675. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7676. if (r) {
  7677. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7678. return r;
  7679. }
  7680. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7681. if (r) {
  7682. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7683. return r;
  7684. }
  7685. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7686. if (r) {
  7687. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7688. return r;
  7689. }
  7690. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7691. if (r) {
  7692. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7693. return r;
  7694. }
  7695. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7696. if (r) {
  7697. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7698. return r;
  7699. }
  7700. r = radeon_uvd_resume(rdev);
  7701. if (!r) {
  7702. r = uvd_v4_2_resume(rdev);
  7703. if (!r) {
  7704. r = radeon_fence_driver_start_ring(rdev,
  7705. R600_RING_TYPE_UVD_INDEX);
  7706. if (r)
  7707. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7708. }
  7709. }
  7710. if (r)
  7711. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7712. r = radeon_vce_resume(rdev);
  7713. if (!r) {
  7714. r = vce_v2_0_resume(rdev);
  7715. if (!r)
  7716. r = radeon_fence_driver_start_ring(rdev,
  7717. TN_RING_TYPE_VCE1_INDEX);
  7718. if (!r)
  7719. r = radeon_fence_driver_start_ring(rdev,
  7720. TN_RING_TYPE_VCE2_INDEX);
  7721. }
  7722. if (r) {
  7723. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7724. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7725. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7726. }
  7727. /* Enable IRQ */
  7728. if (!rdev->irq.installed) {
  7729. r = radeon_irq_kms_init(rdev);
  7730. if (r)
  7731. return r;
  7732. }
  7733. r = cik_irq_init(rdev);
  7734. if (r) {
  7735. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7736. radeon_irq_kms_fini(rdev);
  7737. return r;
  7738. }
  7739. cik_irq_set(rdev);
  7740. if (rdev->family == CHIP_HAWAII) {
  7741. if (rdev->new_fw)
  7742. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7743. else
  7744. nop = RADEON_CP_PACKET2;
  7745. } else {
  7746. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7747. }
  7748. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7749. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7750. nop);
  7751. if (r)
  7752. return r;
  7753. /* set up the compute queues */
  7754. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7755. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7756. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7757. nop);
  7758. if (r)
  7759. return r;
  7760. ring->me = 1; /* first MEC */
  7761. ring->pipe = 0; /* first pipe */
  7762. ring->queue = 0; /* first queue */
  7763. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7764. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7765. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7766. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7767. nop);
  7768. if (r)
  7769. return r;
  7770. /* dGPU only have 1 MEC */
  7771. ring->me = 1; /* first MEC */
  7772. ring->pipe = 0; /* first pipe */
  7773. ring->queue = 1; /* second queue */
  7774. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7775. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7776. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7777. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7778. if (r)
  7779. return r;
  7780. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7781. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7782. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7783. if (r)
  7784. return r;
  7785. r = cik_cp_resume(rdev);
  7786. if (r)
  7787. return r;
  7788. r = cik_sdma_resume(rdev);
  7789. if (r)
  7790. return r;
  7791. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7792. if (ring->ring_size) {
  7793. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7794. RADEON_CP_PACKET2);
  7795. if (!r)
  7796. r = uvd_v1_0_init(rdev);
  7797. if (r)
  7798. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7799. }
  7800. r = -ENOENT;
  7801. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7802. if (ring->ring_size)
  7803. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7804. VCE_CMD_NO_OP);
  7805. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7806. if (ring->ring_size)
  7807. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7808. VCE_CMD_NO_OP);
  7809. if (!r)
  7810. r = vce_v1_0_init(rdev);
  7811. else if (r != -ENOENT)
  7812. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7813. r = radeon_ib_pool_init(rdev);
  7814. if (r) {
  7815. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7816. return r;
  7817. }
  7818. r = radeon_vm_manager_init(rdev);
  7819. if (r) {
  7820. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7821. return r;
  7822. }
  7823. r = dce6_audio_init(rdev);
  7824. if (r)
  7825. return r;
  7826. return 0;
  7827. }
  7828. /**
  7829. * cik_resume - resume the asic to a functional state
  7830. *
  7831. * @rdev: radeon_device pointer
  7832. *
  7833. * Programs the asic to a functional state (CIK).
  7834. * Called at resume.
  7835. * Returns 0 for success, error for failure.
  7836. */
  7837. int cik_resume(struct radeon_device *rdev)
  7838. {
  7839. int r;
  7840. /* post card */
  7841. atom_asic_init(rdev->mode_info.atom_context);
  7842. /* init golden registers */
  7843. cik_init_golden_registers(rdev);
  7844. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7845. radeon_pm_resume(rdev);
  7846. rdev->accel_working = true;
  7847. r = cik_startup(rdev);
  7848. if (r) {
  7849. DRM_ERROR("cik startup failed on resume\n");
  7850. rdev->accel_working = false;
  7851. return r;
  7852. }
  7853. return r;
  7854. }
  7855. /**
  7856. * cik_suspend - suspend the asic
  7857. *
  7858. * @rdev: radeon_device pointer
  7859. *
  7860. * Bring the chip into a state suitable for suspend (CIK).
  7861. * Called at suspend.
  7862. * Returns 0 for success.
  7863. */
  7864. int cik_suspend(struct radeon_device *rdev)
  7865. {
  7866. radeon_pm_suspend(rdev);
  7867. dce6_audio_fini(rdev);
  7868. radeon_vm_manager_fini(rdev);
  7869. cik_cp_enable(rdev, false);
  7870. cik_sdma_enable(rdev, false);
  7871. uvd_v1_0_fini(rdev);
  7872. radeon_uvd_suspend(rdev);
  7873. radeon_vce_suspend(rdev);
  7874. cik_fini_pg(rdev);
  7875. cik_fini_cg(rdev);
  7876. cik_irq_suspend(rdev);
  7877. radeon_wb_disable(rdev);
  7878. cik_pcie_gart_disable(rdev);
  7879. return 0;
  7880. }
  7881. /* Plan is to move initialization in that function and use
  7882. * helper function so that radeon_device_init pretty much
  7883. * do nothing more than calling asic specific function. This
  7884. * should also allow to remove a bunch of callback function
  7885. * like vram_info.
  7886. */
  7887. /**
  7888. * cik_init - asic specific driver and hw init
  7889. *
  7890. * @rdev: radeon_device pointer
  7891. *
  7892. * Setup asic specific driver variables and program the hw
  7893. * to a functional state (CIK).
  7894. * Called at driver startup.
  7895. * Returns 0 for success, errors for failure.
  7896. */
  7897. int cik_init(struct radeon_device *rdev)
  7898. {
  7899. struct radeon_ring *ring;
  7900. int r;
  7901. /* Read BIOS */
  7902. if (!radeon_get_bios(rdev)) {
  7903. if (ASIC_IS_AVIVO(rdev))
  7904. return -EINVAL;
  7905. }
  7906. /* Must be an ATOMBIOS */
  7907. if (!rdev->is_atom_bios) {
  7908. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7909. return -EINVAL;
  7910. }
  7911. r = radeon_atombios_init(rdev);
  7912. if (r)
  7913. return r;
  7914. /* Post card if necessary */
  7915. if (!radeon_card_posted(rdev)) {
  7916. if (!rdev->bios) {
  7917. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7918. return -EINVAL;
  7919. }
  7920. DRM_INFO("GPU not posted. posting now...\n");
  7921. atom_asic_init(rdev->mode_info.atom_context);
  7922. }
  7923. /* init golden registers */
  7924. cik_init_golden_registers(rdev);
  7925. /* Initialize scratch registers */
  7926. cik_scratch_init(rdev);
  7927. /* Initialize surface registers */
  7928. radeon_surface_init(rdev);
  7929. /* Initialize clocks */
  7930. radeon_get_clock_info(rdev->ddev);
  7931. /* Fence driver */
  7932. r = radeon_fence_driver_init(rdev);
  7933. if (r)
  7934. return r;
  7935. /* initialize memory controller */
  7936. r = cik_mc_init(rdev);
  7937. if (r)
  7938. return r;
  7939. /* Memory manager */
  7940. r = radeon_bo_init(rdev);
  7941. if (r)
  7942. return r;
  7943. if (rdev->flags & RADEON_IS_IGP) {
  7944. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7945. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7946. r = cik_init_microcode(rdev);
  7947. if (r) {
  7948. DRM_ERROR("Failed to load firmware!\n");
  7949. return r;
  7950. }
  7951. }
  7952. } else {
  7953. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7954. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7955. !rdev->mc_fw) {
  7956. r = cik_init_microcode(rdev);
  7957. if (r) {
  7958. DRM_ERROR("Failed to load firmware!\n");
  7959. return r;
  7960. }
  7961. }
  7962. }
  7963. /* Initialize power management */
  7964. radeon_pm_init(rdev);
  7965. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7966. ring->ring_obj = NULL;
  7967. r600_ring_init(rdev, ring, 1024 * 1024);
  7968. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7969. ring->ring_obj = NULL;
  7970. r600_ring_init(rdev, ring, 1024 * 1024);
  7971. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7972. if (r)
  7973. return r;
  7974. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7975. ring->ring_obj = NULL;
  7976. r600_ring_init(rdev, ring, 1024 * 1024);
  7977. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7978. if (r)
  7979. return r;
  7980. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7981. ring->ring_obj = NULL;
  7982. r600_ring_init(rdev, ring, 256 * 1024);
  7983. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7984. ring->ring_obj = NULL;
  7985. r600_ring_init(rdev, ring, 256 * 1024);
  7986. r = radeon_uvd_init(rdev);
  7987. if (!r) {
  7988. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7989. ring->ring_obj = NULL;
  7990. r600_ring_init(rdev, ring, 4096);
  7991. }
  7992. r = radeon_vce_init(rdev);
  7993. if (!r) {
  7994. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7995. ring->ring_obj = NULL;
  7996. r600_ring_init(rdev, ring, 4096);
  7997. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7998. ring->ring_obj = NULL;
  7999. r600_ring_init(rdev, ring, 4096);
  8000. }
  8001. rdev->ih.ring_obj = NULL;
  8002. r600_ih_ring_init(rdev, 64 * 1024);
  8003. r = r600_pcie_gart_init(rdev);
  8004. if (r)
  8005. return r;
  8006. rdev->accel_working = true;
  8007. r = cik_startup(rdev);
  8008. if (r) {
  8009. dev_err(rdev->dev, "disabling GPU acceleration\n");
  8010. cik_cp_fini(rdev);
  8011. cik_sdma_fini(rdev);
  8012. cik_irq_fini(rdev);
  8013. sumo_rlc_fini(rdev);
  8014. cik_mec_fini(rdev);
  8015. radeon_wb_fini(rdev);
  8016. radeon_ib_pool_fini(rdev);
  8017. radeon_vm_manager_fini(rdev);
  8018. radeon_irq_kms_fini(rdev);
  8019. cik_pcie_gart_fini(rdev);
  8020. rdev->accel_working = false;
  8021. }
  8022. /* Don't start up if the MC ucode is missing.
  8023. * The default clocks and voltages before the MC ucode
  8024. * is loaded are not suffient for advanced operations.
  8025. */
  8026. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  8027. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  8028. return -EINVAL;
  8029. }
  8030. return 0;
  8031. }
  8032. /**
  8033. * cik_fini - asic specific driver and hw fini
  8034. *
  8035. * @rdev: radeon_device pointer
  8036. *
  8037. * Tear down the asic specific driver variables and program the hw
  8038. * to an idle state (CIK).
  8039. * Called at driver unload.
  8040. */
  8041. void cik_fini(struct radeon_device *rdev)
  8042. {
  8043. radeon_pm_fini(rdev);
  8044. cik_cp_fini(rdev);
  8045. cik_sdma_fini(rdev);
  8046. cik_fini_pg(rdev);
  8047. cik_fini_cg(rdev);
  8048. cik_irq_fini(rdev);
  8049. sumo_rlc_fini(rdev);
  8050. cik_mec_fini(rdev);
  8051. radeon_wb_fini(rdev);
  8052. radeon_vm_manager_fini(rdev);
  8053. radeon_ib_pool_fini(rdev);
  8054. radeon_irq_kms_fini(rdev);
  8055. uvd_v1_0_fini(rdev);
  8056. radeon_uvd_fini(rdev);
  8057. radeon_vce_fini(rdev);
  8058. cik_pcie_gart_fini(rdev);
  8059. r600_vram_scratch_fini(rdev);
  8060. radeon_gem_fini(rdev);
  8061. radeon_fence_driver_fini(rdev);
  8062. radeon_bo_fini(rdev);
  8063. radeon_atombios_fini(rdev);
  8064. kfree(rdev->bios);
  8065. rdev->bios = NULL;
  8066. }
  8067. void dce8_program_fmt(struct drm_encoder *encoder)
  8068. {
  8069. struct drm_device *dev = encoder->dev;
  8070. struct radeon_device *rdev = dev->dev_private;
  8071. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  8072. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  8073. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  8074. int bpc = 0;
  8075. u32 tmp = 0;
  8076. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  8077. if (connector) {
  8078. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  8079. bpc = radeon_get_monitor_bpc(connector);
  8080. dither = radeon_connector->dither;
  8081. }
  8082. /* LVDS/eDP FMT is set up by atom */
  8083. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  8084. return;
  8085. /* not needed for analog */
  8086. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  8087. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  8088. return;
  8089. if (bpc == 0)
  8090. return;
  8091. switch (bpc) {
  8092. case 6:
  8093. if (dither == RADEON_FMT_DITHER_ENABLE)
  8094. /* XXX sort out optimal dither settings */
  8095. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8096. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  8097. else
  8098. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  8099. break;
  8100. case 8:
  8101. if (dither == RADEON_FMT_DITHER_ENABLE)
  8102. /* XXX sort out optimal dither settings */
  8103. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8104. FMT_RGB_RANDOM_ENABLE |
  8105. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  8106. else
  8107. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  8108. break;
  8109. case 10:
  8110. if (dither == RADEON_FMT_DITHER_ENABLE)
  8111. /* XXX sort out optimal dither settings */
  8112. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8113. FMT_RGB_RANDOM_ENABLE |
  8114. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  8115. else
  8116. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  8117. break;
  8118. default:
  8119. /* not needed */
  8120. break;
  8121. }
  8122. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  8123. }
  8124. /* display watermark setup */
  8125. /**
  8126. * dce8_line_buffer_adjust - Set up the line buffer
  8127. *
  8128. * @rdev: radeon_device pointer
  8129. * @radeon_crtc: the selected display controller
  8130. * @mode: the current display mode on the selected display
  8131. * controller
  8132. *
  8133. * Setup up the line buffer allocation for
  8134. * the selected display controller (CIK).
  8135. * Returns the line buffer size in pixels.
  8136. */
  8137. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  8138. struct radeon_crtc *radeon_crtc,
  8139. struct drm_display_mode *mode)
  8140. {
  8141. u32 tmp, buffer_alloc, i;
  8142. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  8143. /*
  8144. * Line Buffer Setup
  8145. * There are 6 line buffers, one for each display controllers.
  8146. * There are 3 partitions per LB. Select the number of partitions
  8147. * to enable based on the display width. For display widths larger
  8148. * than 4096, you need use to use 2 display controllers and combine
  8149. * them using the stereo blender.
  8150. */
  8151. if (radeon_crtc->base.enabled && mode) {
  8152. if (mode->crtc_hdisplay < 1920) {
  8153. tmp = 1;
  8154. buffer_alloc = 2;
  8155. } else if (mode->crtc_hdisplay < 2560) {
  8156. tmp = 2;
  8157. buffer_alloc = 2;
  8158. } else if (mode->crtc_hdisplay < 4096) {
  8159. tmp = 0;
  8160. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8161. } else {
  8162. DRM_DEBUG_KMS("Mode too big for LB!\n");
  8163. tmp = 0;
  8164. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8165. }
  8166. } else {
  8167. tmp = 1;
  8168. buffer_alloc = 0;
  8169. }
  8170. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  8171. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  8172. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  8173. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  8174. for (i = 0; i < rdev->usec_timeout; i++) {
  8175. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  8176. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  8177. break;
  8178. udelay(1);
  8179. }
  8180. if (radeon_crtc->base.enabled && mode) {
  8181. switch (tmp) {
  8182. case 0:
  8183. default:
  8184. return 4096 * 2;
  8185. case 1:
  8186. return 1920 * 2;
  8187. case 2:
  8188. return 2560 * 2;
  8189. }
  8190. }
  8191. /* controller not enabled, so no lb used */
  8192. return 0;
  8193. }
  8194. /**
  8195. * cik_get_number_of_dram_channels - get the number of dram channels
  8196. *
  8197. * @rdev: radeon_device pointer
  8198. *
  8199. * Look up the number of video ram channels (CIK).
  8200. * Used for display watermark bandwidth calculations
  8201. * Returns the number of dram channels
  8202. */
  8203. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  8204. {
  8205. u32 tmp = RREG32(MC_SHARED_CHMAP);
  8206. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  8207. case 0:
  8208. default:
  8209. return 1;
  8210. case 1:
  8211. return 2;
  8212. case 2:
  8213. return 4;
  8214. case 3:
  8215. return 8;
  8216. case 4:
  8217. return 3;
  8218. case 5:
  8219. return 6;
  8220. case 6:
  8221. return 10;
  8222. case 7:
  8223. return 12;
  8224. case 8:
  8225. return 16;
  8226. }
  8227. }
  8228. struct dce8_wm_params {
  8229. u32 dram_channels; /* number of dram channels */
  8230. u32 yclk; /* bandwidth per dram data pin in kHz */
  8231. u32 sclk; /* engine clock in kHz */
  8232. u32 disp_clk; /* display clock in kHz */
  8233. u32 src_width; /* viewport width */
  8234. u32 active_time; /* active display time in ns */
  8235. u32 blank_time; /* blank time in ns */
  8236. bool interlaced; /* mode is interlaced */
  8237. fixed20_12 vsc; /* vertical scale ratio */
  8238. u32 num_heads; /* number of active crtcs */
  8239. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  8240. u32 lb_size; /* line buffer allocated to pipe */
  8241. u32 vtaps; /* vertical scaler taps */
  8242. };
  8243. /**
  8244. * dce8_dram_bandwidth - get the dram bandwidth
  8245. *
  8246. * @wm: watermark calculation data
  8247. *
  8248. * Calculate the raw dram bandwidth (CIK).
  8249. * Used for display watermark bandwidth calculations
  8250. * Returns the dram bandwidth in MBytes/s
  8251. */
  8252. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8253. {
  8254. /* Calculate raw DRAM Bandwidth */
  8255. fixed20_12 dram_efficiency; /* 0.7 */
  8256. fixed20_12 yclk, dram_channels, bandwidth;
  8257. fixed20_12 a;
  8258. a.full = dfixed_const(1000);
  8259. yclk.full = dfixed_const(wm->yclk);
  8260. yclk.full = dfixed_div(yclk, a);
  8261. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8262. a.full = dfixed_const(10);
  8263. dram_efficiency.full = dfixed_const(7);
  8264. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8265. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8266. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8267. return dfixed_trunc(bandwidth);
  8268. }
  8269. /**
  8270. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8271. *
  8272. * @wm: watermark calculation data
  8273. *
  8274. * Calculate the dram bandwidth used for display (CIK).
  8275. * Used for display watermark bandwidth calculations
  8276. * Returns the dram bandwidth for display in MBytes/s
  8277. */
  8278. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8279. {
  8280. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8281. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8282. fixed20_12 yclk, dram_channels, bandwidth;
  8283. fixed20_12 a;
  8284. a.full = dfixed_const(1000);
  8285. yclk.full = dfixed_const(wm->yclk);
  8286. yclk.full = dfixed_div(yclk, a);
  8287. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8288. a.full = dfixed_const(10);
  8289. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8290. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8291. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8292. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8293. return dfixed_trunc(bandwidth);
  8294. }
  8295. /**
  8296. * dce8_data_return_bandwidth - get the data return bandwidth
  8297. *
  8298. * @wm: watermark calculation data
  8299. *
  8300. * Calculate the data return bandwidth used for display (CIK).
  8301. * Used for display watermark bandwidth calculations
  8302. * Returns the data return bandwidth in MBytes/s
  8303. */
  8304. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8305. {
  8306. /* Calculate the display Data return Bandwidth */
  8307. fixed20_12 return_efficiency; /* 0.8 */
  8308. fixed20_12 sclk, bandwidth;
  8309. fixed20_12 a;
  8310. a.full = dfixed_const(1000);
  8311. sclk.full = dfixed_const(wm->sclk);
  8312. sclk.full = dfixed_div(sclk, a);
  8313. a.full = dfixed_const(10);
  8314. return_efficiency.full = dfixed_const(8);
  8315. return_efficiency.full = dfixed_div(return_efficiency, a);
  8316. a.full = dfixed_const(32);
  8317. bandwidth.full = dfixed_mul(a, sclk);
  8318. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8319. return dfixed_trunc(bandwidth);
  8320. }
  8321. /**
  8322. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8323. *
  8324. * @wm: watermark calculation data
  8325. *
  8326. * Calculate the dmif bandwidth used for display (CIK).
  8327. * Used for display watermark bandwidth calculations
  8328. * Returns the dmif bandwidth in MBytes/s
  8329. */
  8330. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8331. {
  8332. /* Calculate the DMIF Request Bandwidth */
  8333. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8334. fixed20_12 disp_clk, bandwidth;
  8335. fixed20_12 a, b;
  8336. a.full = dfixed_const(1000);
  8337. disp_clk.full = dfixed_const(wm->disp_clk);
  8338. disp_clk.full = dfixed_div(disp_clk, a);
  8339. a.full = dfixed_const(32);
  8340. b.full = dfixed_mul(a, disp_clk);
  8341. a.full = dfixed_const(10);
  8342. disp_clk_request_efficiency.full = dfixed_const(8);
  8343. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8344. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8345. return dfixed_trunc(bandwidth);
  8346. }
  8347. /**
  8348. * dce8_available_bandwidth - get the min available bandwidth
  8349. *
  8350. * @wm: watermark calculation data
  8351. *
  8352. * Calculate the min available bandwidth used for display (CIK).
  8353. * Used for display watermark bandwidth calculations
  8354. * Returns the min available bandwidth in MBytes/s
  8355. */
  8356. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8357. {
  8358. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8359. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8360. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8361. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8362. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8363. }
  8364. /**
  8365. * dce8_average_bandwidth - get the average available bandwidth
  8366. *
  8367. * @wm: watermark calculation data
  8368. *
  8369. * Calculate the average available bandwidth used for display (CIK).
  8370. * Used for display watermark bandwidth calculations
  8371. * Returns the average available bandwidth in MBytes/s
  8372. */
  8373. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8374. {
  8375. /* Calculate the display mode Average Bandwidth
  8376. * DisplayMode should contain the source and destination dimensions,
  8377. * timing, etc.
  8378. */
  8379. fixed20_12 bpp;
  8380. fixed20_12 line_time;
  8381. fixed20_12 src_width;
  8382. fixed20_12 bandwidth;
  8383. fixed20_12 a;
  8384. a.full = dfixed_const(1000);
  8385. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8386. line_time.full = dfixed_div(line_time, a);
  8387. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8388. src_width.full = dfixed_const(wm->src_width);
  8389. bandwidth.full = dfixed_mul(src_width, bpp);
  8390. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8391. bandwidth.full = dfixed_div(bandwidth, line_time);
  8392. return dfixed_trunc(bandwidth);
  8393. }
  8394. /**
  8395. * dce8_latency_watermark - get the latency watermark
  8396. *
  8397. * @wm: watermark calculation data
  8398. *
  8399. * Calculate the latency watermark (CIK).
  8400. * Used for display watermark bandwidth calculations
  8401. * Returns the latency watermark in ns
  8402. */
  8403. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8404. {
  8405. /* First calculate the latency in ns */
  8406. u32 mc_latency = 2000; /* 2000 ns. */
  8407. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8408. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8409. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8410. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8411. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8412. (wm->num_heads * cursor_line_pair_return_time);
  8413. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8414. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8415. u32 tmp, dmif_size = 12288;
  8416. fixed20_12 a, b, c;
  8417. if (wm->num_heads == 0)
  8418. return 0;
  8419. a.full = dfixed_const(2);
  8420. b.full = dfixed_const(1);
  8421. if ((wm->vsc.full > a.full) ||
  8422. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8423. (wm->vtaps >= 5) ||
  8424. ((wm->vsc.full >= a.full) && wm->interlaced))
  8425. max_src_lines_per_dst_line = 4;
  8426. else
  8427. max_src_lines_per_dst_line = 2;
  8428. a.full = dfixed_const(available_bandwidth);
  8429. b.full = dfixed_const(wm->num_heads);
  8430. a.full = dfixed_div(a, b);
  8431. b.full = dfixed_const(mc_latency + 512);
  8432. c.full = dfixed_const(wm->disp_clk);
  8433. b.full = dfixed_div(b, c);
  8434. c.full = dfixed_const(dmif_size);
  8435. b.full = dfixed_div(c, b);
  8436. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8437. b.full = dfixed_const(1000);
  8438. c.full = dfixed_const(wm->disp_clk);
  8439. b.full = dfixed_div(c, b);
  8440. c.full = dfixed_const(wm->bytes_per_pixel);
  8441. b.full = dfixed_mul(b, c);
  8442. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8443. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8444. b.full = dfixed_const(1000);
  8445. c.full = dfixed_const(lb_fill_bw);
  8446. b.full = dfixed_div(c, b);
  8447. a.full = dfixed_div(a, b);
  8448. line_fill_time = dfixed_trunc(a);
  8449. if (line_fill_time < wm->active_time)
  8450. return latency;
  8451. else
  8452. return latency + (line_fill_time - wm->active_time);
  8453. }
  8454. /**
  8455. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8456. * average and available dram bandwidth
  8457. *
  8458. * @wm: watermark calculation data
  8459. *
  8460. * Check if the display average bandwidth fits in the display
  8461. * dram bandwidth (CIK).
  8462. * Used for display watermark bandwidth calculations
  8463. * Returns true if the display fits, false if not.
  8464. */
  8465. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8466. {
  8467. if (dce8_average_bandwidth(wm) <=
  8468. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8469. return true;
  8470. else
  8471. return false;
  8472. }
  8473. /**
  8474. * dce8_average_bandwidth_vs_available_bandwidth - check
  8475. * average and available bandwidth
  8476. *
  8477. * @wm: watermark calculation data
  8478. *
  8479. * Check if the display average bandwidth fits in the display
  8480. * available bandwidth (CIK).
  8481. * Used for display watermark bandwidth calculations
  8482. * Returns true if the display fits, false if not.
  8483. */
  8484. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8485. {
  8486. if (dce8_average_bandwidth(wm) <=
  8487. (dce8_available_bandwidth(wm) / wm->num_heads))
  8488. return true;
  8489. else
  8490. return false;
  8491. }
  8492. /**
  8493. * dce8_check_latency_hiding - check latency hiding
  8494. *
  8495. * @wm: watermark calculation data
  8496. *
  8497. * Check latency hiding (CIK).
  8498. * Used for display watermark bandwidth calculations
  8499. * Returns true if the display fits, false if not.
  8500. */
  8501. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8502. {
  8503. u32 lb_partitions = wm->lb_size / wm->src_width;
  8504. u32 line_time = wm->active_time + wm->blank_time;
  8505. u32 latency_tolerant_lines;
  8506. u32 latency_hiding;
  8507. fixed20_12 a;
  8508. a.full = dfixed_const(1);
  8509. if (wm->vsc.full > a.full)
  8510. latency_tolerant_lines = 1;
  8511. else {
  8512. if (lb_partitions <= (wm->vtaps + 1))
  8513. latency_tolerant_lines = 1;
  8514. else
  8515. latency_tolerant_lines = 2;
  8516. }
  8517. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8518. if (dce8_latency_watermark(wm) <= latency_hiding)
  8519. return true;
  8520. else
  8521. return false;
  8522. }
  8523. /**
  8524. * dce8_program_watermarks - program display watermarks
  8525. *
  8526. * @rdev: radeon_device pointer
  8527. * @radeon_crtc: the selected display controller
  8528. * @lb_size: line buffer size
  8529. * @num_heads: number of display controllers in use
  8530. *
  8531. * Calculate and program the display watermarks for the
  8532. * selected display controller (CIK).
  8533. */
  8534. static void dce8_program_watermarks(struct radeon_device *rdev,
  8535. struct radeon_crtc *radeon_crtc,
  8536. u32 lb_size, u32 num_heads)
  8537. {
  8538. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8539. struct dce8_wm_params wm_low, wm_high;
  8540. u32 pixel_period;
  8541. u32 line_time = 0;
  8542. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8543. u32 tmp, wm_mask;
  8544. if (radeon_crtc->base.enabled && num_heads && mode) {
  8545. pixel_period = 1000000 / (u32)mode->clock;
  8546. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8547. /* watermark for high clocks */
  8548. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8549. rdev->pm.dpm_enabled) {
  8550. wm_high.yclk =
  8551. radeon_dpm_get_mclk(rdev, false) * 10;
  8552. wm_high.sclk =
  8553. radeon_dpm_get_sclk(rdev, false) * 10;
  8554. } else {
  8555. wm_high.yclk = rdev->pm.current_mclk * 10;
  8556. wm_high.sclk = rdev->pm.current_sclk * 10;
  8557. }
  8558. wm_high.disp_clk = mode->clock;
  8559. wm_high.src_width = mode->crtc_hdisplay;
  8560. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8561. wm_high.blank_time = line_time - wm_high.active_time;
  8562. wm_high.interlaced = false;
  8563. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8564. wm_high.interlaced = true;
  8565. wm_high.vsc = radeon_crtc->vsc;
  8566. wm_high.vtaps = 1;
  8567. if (radeon_crtc->rmx_type != RMX_OFF)
  8568. wm_high.vtaps = 2;
  8569. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8570. wm_high.lb_size = lb_size;
  8571. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8572. wm_high.num_heads = num_heads;
  8573. /* set for high clocks */
  8574. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8575. /* possibly force display priority to high */
  8576. /* should really do this at mode validation time... */
  8577. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8578. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8579. !dce8_check_latency_hiding(&wm_high) ||
  8580. (rdev->disp_priority == 2)) {
  8581. DRM_DEBUG_KMS("force priority to high\n");
  8582. }
  8583. /* watermark for low clocks */
  8584. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8585. rdev->pm.dpm_enabled) {
  8586. wm_low.yclk =
  8587. radeon_dpm_get_mclk(rdev, true) * 10;
  8588. wm_low.sclk =
  8589. radeon_dpm_get_sclk(rdev, true) * 10;
  8590. } else {
  8591. wm_low.yclk = rdev->pm.current_mclk * 10;
  8592. wm_low.sclk = rdev->pm.current_sclk * 10;
  8593. }
  8594. wm_low.disp_clk = mode->clock;
  8595. wm_low.src_width = mode->crtc_hdisplay;
  8596. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8597. wm_low.blank_time = line_time - wm_low.active_time;
  8598. wm_low.interlaced = false;
  8599. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8600. wm_low.interlaced = true;
  8601. wm_low.vsc = radeon_crtc->vsc;
  8602. wm_low.vtaps = 1;
  8603. if (radeon_crtc->rmx_type != RMX_OFF)
  8604. wm_low.vtaps = 2;
  8605. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8606. wm_low.lb_size = lb_size;
  8607. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8608. wm_low.num_heads = num_heads;
  8609. /* set for low clocks */
  8610. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8611. /* possibly force display priority to high */
  8612. /* should really do this at mode validation time... */
  8613. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8614. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8615. !dce8_check_latency_hiding(&wm_low) ||
  8616. (rdev->disp_priority == 2)) {
  8617. DRM_DEBUG_KMS("force priority to high\n");
  8618. }
  8619. }
  8620. /* select wm A */
  8621. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8622. tmp = wm_mask;
  8623. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8624. tmp |= LATENCY_WATERMARK_MASK(1);
  8625. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8626. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8627. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8628. LATENCY_HIGH_WATERMARK(line_time)));
  8629. /* select wm B */
  8630. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8631. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8632. tmp |= LATENCY_WATERMARK_MASK(2);
  8633. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8634. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8635. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8636. LATENCY_HIGH_WATERMARK(line_time)));
  8637. /* restore original selection */
  8638. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8639. /* save values for DPM */
  8640. radeon_crtc->line_time = line_time;
  8641. radeon_crtc->wm_high = latency_watermark_a;
  8642. radeon_crtc->wm_low = latency_watermark_b;
  8643. }
  8644. /**
  8645. * dce8_bandwidth_update - program display watermarks
  8646. *
  8647. * @rdev: radeon_device pointer
  8648. *
  8649. * Calculate and program the display watermarks and line
  8650. * buffer allocation (CIK).
  8651. */
  8652. void dce8_bandwidth_update(struct radeon_device *rdev)
  8653. {
  8654. struct drm_display_mode *mode = NULL;
  8655. u32 num_heads = 0, lb_size;
  8656. int i;
  8657. if (!rdev->mode_info.mode_config_initialized)
  8658. return;
  8659. radeon_update_display_priority(rdev);
  8660. for (i = 0; i < rdev->num_crtc; i++) {
  8661. if (rdev->mode_info.crtcs[i]->base.enabled)
  8662. num_heads++;
  8663. }
  8664. for (i = 0; i < rdev->num_crtc; i++) {
  8665. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8666. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8667. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8668. }
  8669. }
  8670. /**
  8671. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8672. *
  8673. * @rdev: radeon_device pointer
  8674. *
  8675. * Fetches a GPU clock counter snapshot (SI).
  8676. * Returns the 64 bit clock counter snapshot.
  8677. */
  8678. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8679. {
  8680. uint64_t clock;
  8681. mutex_lock(&rdev->gpu_clock_mutex);
  8682. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8683. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8684. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8685. mutex_unlock(&rdev->gpu_clock_mutex);
  8686. return clock;
  8687. }
  8688. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8689. u32 cntl_reg, u32 status_reg)
  8690. {
  8691. int r, i;
  8692. struct atom_clock_dividers dividers;
  8693. uint32_t tmp;
  8694. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8695. clock, false, &dividers);
  8696. if (r)
  8697. return r;
  8698. tmp = RREG32_SMC(cntl_reg);
  8699. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8700. tmp |= dividers.post_divider;
  8701. WREG32_SMC(cntl_reg, tmp);
  8702. for (i = 0; i < 100; i++) {
  8703. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8704. break;
  8705. mdelay(10);
  8706. }
  8707. if (i == 100)
  8708. return -ETIMEDOUT;
  8709. return 0;
  8710. }
  8711. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8712. {
  8713. int r = 0;
  8714. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8715. if (r)
  8716. return r;
  8717. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8718. return r;
  8719. }
  8720. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8721. {
  8722. int r, i;
  8723. struct atom_clock_dividers dividers;
  8724. u32 tmp;
  8725. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8726. ecclk, false, &dividers);
  8727. if (r)
  8728. return r;
  8729. for (i = 0; i < 100; i++) {
  8730. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8731. break;
  8732. mdelay(10);
  8733. }
  8734. if (i == 100)
  8735. return -ETIMEDOUT;
  8736. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8737. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8738. tmp |= dividers.post_divider;
  8739. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8740. for (i = 0; i < 100; i++) {
  8741. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8742. break;
  8743. mdelay(10);
  8744. }
  8745. if (i == 100)
  8746. return -ETIMEDOUT;
  8747. return 0;
  8748. }
  8749. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8750. {
  8751. struct pci_dev *root = rdev->pdev->bus->self;
  8752. int bridge_pos, gpu_pos;
  8753. u32 speed_cntl, mask, current_data_rate;
  8754. int ret, i;
  8755. u16 tmp16;
  8756. if (pci_is_root_bus(rdev->pdev->bus))
  8757. return;
  8758. if (radeon_pcie_gen2 == 0)
  8759. return;
  8760. if (rdev->flags & RADEON_IS_IGP)
  8761. return;
  8762. if (!(rdev->flags & RADEON_IS_PCIE))
  8763. return;
  8764. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8765. if (ret != 0)
  8766. return;
  8767. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8768. return;
  8769. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8770. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8771. LC_CURRENT_DATA_RATE_SHIFT;
  8772. if (mask & DRM_PCIE_SPEED_80) {
  8773. if (current_data_rate == 2) {
  8774. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8775. return;
  8776. }
  8777. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8778. } else if (mask & DRM_PCIE_SPEED_50) {
  8779. if (current_data_rate == 1) {
  8780. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8781. return;
  8782. }
  8783. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8784. }
  8785. bridge_pos = pci_pcie_cap(root);
  8786. if (!bridge_pos)
  8787. return;
  8788. gpu_pos = pci_pcie_cap(rdev->pdev);
  8789. if (!gpu_pos)
  8790. return;
  8791. if (mask & DRM_PCIE_SPEED_80) {
  8792. /* re-try equalization if gen3 is not already enabled */
  8793. if (current_data_rate != 2) {
  8794. u16 bridge_cfg, gpu_cfg;
  8795. u16 bridge_cfg2, gpu_cfg2;
  8796. u32 max_lw, current_lw, tmp;
  8797. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8798. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8799. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8800. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8801. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8802. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8803. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8804. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8805. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8806. if (current_lw < max_lw) {
  8807. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8808. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8809. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8810. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8811. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8812. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8813. }
  8814. }
  8815. for (i = 0; i < 10; i++) {
  8816. /* check status */
  8817. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8818. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8819. break;
  8820. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8821. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8822. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8823. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8824. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8825. tmp |= LC_SET_QUIESCE;
  8826. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8827. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8828. tmp |= LC_REDO_EQ;
  8829. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8830. mdelay(100);
  8831. /* linkctl */
  8832. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8833. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8834. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8835. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8836. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8837. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8838. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8839. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8840. /* linkctl2 */
  8841. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8842. tmp16 &= ~((1 << 4) | (7 << 9));
  8843. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8844. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8845. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8846. tmp16 &= ~((1 << 4) | (7 << 9));
  8847. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8848. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8849. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8850. tmp &= ~LC_SET_QUIESCE;
  8851. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8852. }
  8853. }
  8854. }
  8855. /* set the link speed */
  8856. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8857. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8858. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8859. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8860. tmp16 &= ~0xf;
  8861. if (mask & DRM_PCIE_SPEED_80)
  8862. tmp16 |= 3; /* gen3 */
  8863. else if (mask & DRM_PCIE_SPEED_50)
  8864. tmp16 |= 2; /* gen2 */
  8865. else
  8866. tmp16 |= 1; /* gen1 */
  8867. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8868. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8869. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8870. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8871. for (i = 0; i < rdev->usec_timeout; i++) {
  8872. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8873. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8874. break;
  8875. udelay(1);
  8876. }
  8877. }
  8878. static void cik_program_aspm(struct radeon_device *rdev)
  8879. {
  8880. u32 data, orig;
  8881. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8882. bool disable_clkreq = false;
  8883. if (radeon_aspm == 0)
  8884. return;
  8885. /* XXX double check IGPs */
  8886. if (rdev->flags & RADEON_IS_IGP)
  8887. return;
  8888. if (!(rdev->flags & RADEON_IS_PCIE))
  8889. return;
  8890. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8891. data &= ~LC_XMIT_N_FTS_MASK;
  8892. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8893. if (orig != data)
  8894. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8895. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8896. data |= LC_GO_TO_RECOVERY;
  8897. if (orig != data)
  8898. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8899. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8900. data |= P_IGNORE_EDB_ERR;
  8901. if (orig != data)
  8902. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8903. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8904. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8905. data |= LC_PMI_TO_L1_DIS;
  8906. if (!disable_l0s)
  8907. data |= LC_L0S_INACTIVITY(7);
  8908. if (!disable_l1) {
  8909. data |= LC_L1_INACTIVITY(7);
  8910. data &= ~LC_PMI_TO_L1_DIS;
  8911. if (orig != data)
  8912. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8913. if (!disable_plloff_in_l1) {
  8914. bool clk_req_support;
  8915. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8916. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8917. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8918. if (orig != data)
  8919. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8920. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8921. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8922. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8923. if (orig != data)
  8924. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8925. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8926. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8927. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8928. if (orig != data)
  8929. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8930. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8931. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8932. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8933. if (orig != data)
  8934. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8935. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8936. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8937. data |= LC_DYN_LANES_PWR_STATE(3);
  8938. if (orig != data)
  8939. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8940. if (!disable_clkreq &&
  8941. !pci_is_root_bus(rdev->pdev->bus)) {
  8942. struct pci_dev *root = rdev->pdev->bus->self;
  8943. u32 lnkcap;
  8944. clk_req_support = false;
  8945. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8946. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8947. clk_req_support = true;
  8948. } else {
  8949. clk_req_support = false;
  8950. }
  8951. if (clk_req_support) {
  8952. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8953. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8954. if (orig != data)
  8955. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8956. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8957. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8958. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8959. if (orig != data)
  8960. WREG32_SMC(THM_CLK_CNTL, data);
  8961. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8962. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8963. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8964. if (orig != data)
  8965. WREG32_SMC(MISC_CLK_CTRL, data);
  8966. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8967. data &= ~BCLK_AS_XCLK;
  8968. if (orig != data)
  8969. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8970. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8971. data &= ~FORCE_BIF_REFCLK_EN;
  8972. if (orig != data)
  8973. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8974. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8975. data &= ~MPLL_CLKOUT_SEL_MASK;
  8976. data |= MPLL_CLKOUT_SEL(4);
  8977. if (orig != data)
  8978. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8979. }
  8980. }
  8981. } else {
  8982. if (orig != data)
  8983. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8984. }
  8985. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8986. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8987. if (orig != data)
  8988. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8989. if (!disable_l0s) {
  8990. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8991. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8992. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8993. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8994. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8995. data &= ~LC_L0S_INACTIVITY_MASK;
  8996. if (orig != data)
  8997. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8998. }
  8999. }
  9000. }
  9001. }