cik_sdma.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "radeon.h"
  27. #include "radeon_ucode.h"
  28. #include "radeon_asic.h"
  29. #include "radeon_trace.h"
  30. #include "cikd.h"
  31. /* sdma */
  32. #define CIK_SDMA_UCODE_SIZE 1050
  33. #define CIK_SDMA_UCODE_VERSION 64
  34. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
  35. /*
  36. * sDMA - System DMA
  37. * Starting with CIK, the GPU has new asynchronous
  38. * DMA engines. These engines are used for compute
  39. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  40. * and each one supports 1 ring buffer used for gfx
  41. * and 2 queues used for compute.
  42. *
  43. * The programming model is very similar to the CP
  44. * (ring buffer, IBs, etc.), but sDMA has it's own
  45. * packet format that is different from the PM4 format
  46. * used by the CP. sDMA supports copying data, writing
  47. * embedded data, solid fills, and a number of other
  48. * things. It also has support for tiling/detiling of
  49. * buffers.
  50. */
  51. /**
  52. * cik_sdma_get_rptr - get the current read pointer
  53. *
  54. * @rdev: radeon_device pointer
  55. * @ring: radeon ring pointer
  56. *
  57. * Get the current rptr from the hardware (CIK+).
  58. */
  59. uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
  60. struct radeon_ring *ring)
  61. {
  62. u32 rptr, reg;
  63. if (rdev->wb.enabled) {
  64. rptr = rdev->wb.wb[ring->rptr_offs/4];
  65. } else {
  66. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  67. reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
  68. else
  69. reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
  70. rptr = RREG32(reg);
  71. }
  72. return (rptr & 0x3fffc) >> 2;
  73. }
  74. /**
  75. * cik_sdma_get_wptr - get the current write pointer
  76. *
  77. * @rdev: radeon_device pointer
  78. * @ring: radeon ring pointer
  79. *
  80. * Get the current wptr from the hardware (CIK+).
  81. */
  82. uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
  83. struct radeon_ring *ring)
  84. {
  85. u32 reg;
  86. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  87. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  88. else
  89. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  90. return (RREG32(reg) & 0x3fffc) >> 2;
  91. }
  92. /**
  93. * cik_sdma_set_wptr - commit the write pointer
  94. *
  95. * @rdev: radeon_device pointer
  96. * @ring: radeon ring pointer
  97. *
  98. * Write the wptr back to the hardware (CIK+).
  99. */
  100. void cik_sdma_set_wptr(struct radeon_device *rdev,
  101. struct radeon_ring *ring)
  102. {
  103. u32 reg;
  104. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  105. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  106. else
  107. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  108. WREG32(reg, (ring->wptr << 2) & 0x3fffc);
  109. (void)RREG32(reg);
  110. }
  111. /**
  112. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  113. *
  114. * @rdev: radeon_device pointer
  115. * @ib: IB object to schedule
  116. *
  117. * Schedule an IB in the DMA ring (CIK).
  118. */
  119. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  120. struct radeon_ib *ib)
  121. {
  122. struct radeon_ring *ring = &rdev->ring[ib->ring];
  123. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  124. if (rdev->wb.enabled) {
  125. u32 next_rptr = ring->wptr + 5;
  126. while ((next_rptr & 7) != 4)
  127. next_rptr++;
  128. next_rptr += 4;
  129. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  130. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  131. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  132. radeon_ring_write(ring, 1); /* number of DWs to follow */
  133. radeon_ring_write(ring, next_rptr);
  134. }
  135. /* IB packet must end on a 8 DW boundary */
  136. while ((ring->wptr & 7) != 4)
  137. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  138. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  139. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  140. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr));
  141. radeon_ring_write(ring, ib->length_dw);
  142. }
  143. /**
  144. * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  145. *
  146. * @rdev: radeon_device pointer
  147. * @ridx: radeon ring index
  148. *
  149. * Emit an hdp flush packet on the requested DMA ring.
  150. */
  151. static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
  152. int ridx)
  153. {
  154. struct radeon_ring *ring = &rdev->ring[ridx];
  155. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  156. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  157. u32 ref_and_mask;
  158. if (ridx == R600_RING_TYPE_DMA_INDEX)
  159. ref_and_mask = SDMA0;
  160. else
  161. ref_and_mask = SDMA1;
  162. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  163. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  164. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  165. radeon_ring_write(ring, ref_and_mask); /* reference */
  166. radeon_ring_write(ring, ref_and_mask); /* mask */
  167. radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  168. }
  169. /**
  170. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  171. *
  172. * @rdev: radeon_device pointer
  173. * @fence: radeon fence object
  174. *
  175. * Add a DMA fence packet to the ring to write
  176. * the fence seq number and DMA trap packet to generate
  177. * an interrupt if needed (CIK).
  178. */
  179. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  180. struct radeon_fence *fence)
  181. {
  182. struct radeon_ring *ring = &rdev->ring[fence->ring];
  183. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  184. /* write the fence */
  185. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  186. radeon_ring_write(ring, lower_32_bits(addr));
  187. radeon_ring_write(ring, upper_32_bits(addr));
  188. radeon_ring_write(ring, fence->seq);
  189. /* generate an interrupt */
  190. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  191. /* flush HDP */
  192. cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
  193. }
  194. /**
  195. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  196. *
  197. * @rdev: radeon_device pointer
  198. * @ring: radeon_ring structure holding ring information
  199. * @semaphore: radeon semaphore object
  200. * @emit_wait: wait or signal semaphore
  201. *
  202. * Add a DMA semaphore packet to the ring wait on or signal
  203. * other rings (CIK).
  204. */
  205. bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  206. struct radeon_ring *ring,
  207. struct radeon_semaphore *semaphore,
  208. bool emit_wait)
  209. {
  210. u64 addr = semaphore->gpu_addr;
  211. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  212. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  213. radeon_ring_write(ring, addr & 0xfffffff8);
  214. radeon_ring_write(ring, upper_32_bits(addr));
  215. return true;
  216. }
  217. /**
  218. * cik_sdma_gfx_stop - stop the gfx async dma engines
  219. *
  220. * @rdev: radeon_device pointer
  221. *
  222. * Stop the gfx async dma ring buffers (CIK).
  223. */
  224. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  225. {
  226. u32 rb_cntl, reg_offset;
  227. int i;
  228. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  229. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  230. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  231. for (i = 0; i < 2; i++) {
  232. if (i == 0)
  233. reg_offset = SDMA0_REGISTER_OFFSET;
  234. else
  235. reg_offset = SDMA1_REGISTER_OFFSET;
  236. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  237. rb_cntl &= ~SDMA_RB_ENABLE;
  238. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  239. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  240. }
  241. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  242. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  243. /* FIXME use something else than big hammer but after few days can not
  244. * seem to find good combination so reset SDMA blocks as it seems we
  245. * do not shut them down properly. This fix hibernation and does not
  246. * affect suspend to ram.
  247. */
  248. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  249. (void)RREG32(SRBM_SOFT_RESET);
  250. udelay(50);
  251. WREG32(SRBM_SOFT_RESET, 0);
  252. (void)RREG32(SRBM_SOFT_RESET);
  253. }
  254. /**
  255. * cik_sdma_rlc_stop - stop the compute async dma engines
  256. *
  257. * @rdev: radeon_device pointer
  258. *
  259. * Stop the compute async dma queues (CIK).
  260. */
  261. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  262. {
  263. /* XXX todo */
  264. }
  265. /**
  266. * cik_sdma_enable - stop the async dma engines
  267. *
  268. * @rdev: radeon_device pointer
  269. * @enable: enable/disable the DMA MEs.
  270. *
  271. * Halt or unhalt the async dma engines (CIK).
  272. */
  273. void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  274. {
  275. u32 me_cntl, reg_offset;
  276. int i;
  277. if (enable == false) {
  278. cik_sdma_gfx_stop(rdev);
  279. cik_sdma_rlc_stop(rdev);
  280. }
  281. for (i = 0; i < 2; i++) {
  282. if (i == 0)
  283. reg_offset = SDMA0_REGISTER_OFFSET;
  284. else
  285. reg_offset = SDMA1_REGISTER_OFFSET;
  286. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  287. if (enable)
  288. me_cntl &= ~SDMA_HALT;
  289. else
  290. me_cntl |= SDMA_HALT;
  291. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  292. }
  293. }
  294. /**
  295. * cik_sdma_gfx_resume - setup and start the async dma engines
  296. *
  297. * @rdev: radeon_device pointer
  298. *
  299. * Set up the gfx DMA ring buffers and enable them (CIK).
  300. * Returns 0 for success, error for failure.
  301. */
  302. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  303. {
  304. struct radeon_ring *ring;
  305. u32 rb_cntl, ib_cntl;
  306. u32 rb_bufsz;
  307. u32 reg_offset, wb_offset;
  308. int i, r;
  309. for (i = 0; i < 2; i++) {
  310. if (i == 0) {
  311. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  312. reg_offset = SDMA0_REGISTER_OFFSET;
  313. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  314. } else {
  315. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  316. reg_offset = SDMA1_REGISTER_OFFSET;
  317. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  318. }
  319. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  320. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  321. /* Set ring buffer size in dwords */
  322. rb_bufsz = order_base_2(ring->ring_size / 4);
  323. rb_cntl = rb_bufsz << 1;
  324. #ifdef __BIG_ENDIAN
  325. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  326. #endif
  327. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  328. /* Initialize the ring buffer's read and write pointers */
  329. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  330. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  331. /* set the wb address whether it's enabled or not */
  332. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  333. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  334. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  335. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  336. if (rdev->wb.enabled)
  337. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  338. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  339. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  340. ring->wptr = 0;
  341. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  342. /* enable DMA RB */
  343. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  344. ib_cntl = SDMA_IB_ENABLE;
  345. #ifdef __BIG_ENDIAN
  346. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  347. #endif
  348. /* enable DMA IBs */
  349. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  350. ring->ready = true;
  351. r = radeon_ring_test(rdev, ring->idx, ring);
  352. if (r) {
  353. ring->ready = false;
  354. return r;
  355. }
  356. }
  357. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  358. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  359. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  360. return 0;
  361. }
  362. /**
  363. * cik_sdma_rlc_resume - setup and start the async dma engines
  364. *
  365. * @rdev: radeon_device pointer
  366. *
  367. * Set up the compute DMA queues and enable them (CIK).
  368. * Returns 0 for success, error for failure.
  369. */
  370. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  371. {
  372. /* XXX todo */
  373. return 0;
  374. }
  375. /**
  376. * cik_sdma_load_microcode - load the sDMA ME ucode
  377. *
  378. * @rdev: radeon_device pointer
  379. *
  380. * Loads the sDMA0/1 ucode.
  381. * Returns 0 for success, -EINVAL if the ucode is not available.
  382. */
  383. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  384. {
  385. int i;
  386. if (!rdev->sdma_fw)
  387. return -EINVAL;
  388. /* halt the MEs */
  389. cik_sdma_enable(rdev, false);
  390. if (rdev->new_fw) {
  391. const struct sdma_firmware_header_v1_0 *hdr =
  392. (const struct sdma_firmware_header_v1_0 *)rdev->sdma_fw->data;
  393. const __le32 *fw_data;
  394. u32 fw_size;
  395. radeon_ucode_print_sdma_hdr(&hdr->header);
  396. /* sdma0 */
  397. fw_data = (const __le32 *)
  398. (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  399. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  400. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  401. for (i = 0; i < fw_size; i++)
  402. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, le32_to_cpup(fw_data++));
  403. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  404. /* sdma1 */
  405. fw_data = (const __le32 *)
  406. (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  407. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  408. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  409. for (i = 0; i < fw_size; i++)
  410. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, le32_to_cpup(fw_data++));
  411. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  412. } else {
  413. const __be32 *fw_data;
  414. /* sdma0 */
  415. fw_data = (const __be32 *)rdev->sdma_fw->data;
  416. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  417. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  418. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  419. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  420. /* sdma1 */
  421. fw_data = (const __be32 *)rdev->sdma_fw->data;
  422. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  423. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  424. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  425. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  426. }
  427. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  428. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  429. return 0;
  430. }
  431. /**
  432. * cik_sdma_resume - setup and start the async dma engines
  433. *
  434. * @rdev: radeon_device pointer
  435. *
  436. * Set up the DMA engines and enable them (CIK).
  437. * Returns 0 for success, error for failure.
  438. */
  439. int cik_sdma_resume(struct radeon_device *rdev)
  440. {
  441. int r;
  442. r = cik_sdma_load_microcode(rdev);
  443. if (r)
  444. return r;
  445. /* unhalt the MEs */
  446. cik_sdma_enable(rdev, true);
  447. /* start the gfx rings and rlc compute queues */
  448. r = cik_sdma_gfx_resume(rdev);
  449. if (r)
  450. return r;
  451. r = cik_sdma_rlc_resume(rdev);
  452. if (r)
  453. return r;
  454. return 0;
  455. }
  456. /**
  457. * cik_sdma_fini - tear down the async dma engines
  458. *
  459. * @rdev: radeon_device pointer
  460. *
  461. * Stop the async dma engines and free the rings (CIK).
  462. */
  463. void cik_sdma_fini(struct radeon_device *rdev)
  464. {
  465. /* halt the MEs */
  466. cik_sdma_enable(rdev, false);
  467. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  468. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  469. /* XXX - compute dma queue tear down */
  470. }
  471. /**
  472. * cik_copy_dma - copy pages using the DMA engine
  473. *
  474. * @rdev: radeon_device pointer
  475. * @src_offset: src GPU address
  476. * @dst_offset: dst GPU address
  477. * @num_gpu_pages: number of GPU pages to xfer
  478. * @resv: reservation object to sync to
  479. *
  480. * Copy GPU paging using the DMA engine (CIK).
  481. * Used by the radeon ttm implementation to move pages if
  482. * registered as the asic copy callback.
  483. */
  484. struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
  485. uint64_t src_offset, uint64_t dst_offset,
  486. unsigned num_gpu_pages,
  487. struct reservation_object *resv)
  488. {
  489. struct radeon_semaphore *sem = NULL;
  490. struct radeon_fence *fence;
  491. int ring_index = rdev->asic->copy.dma_ring_index;
  492. struct radeon_ring *ring = &rdev->ring[ring_index];
  493. u32 size_in_bytes, cur_size_in_bytes;
  494. int i, num_loops;
  495. int r = 0;
  496. r = radeon_semaphore_create(rdev, &sem);
  497. if (r) {
  498. DRM_ERROR("radeon: moving bo (%d).\n", r);
  499. return ERR_PTR(r);
  500. }
  501. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  502. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  503. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  504. if (r) {
  505. DRM_ERROR("radeon: moving bo (%d).\n", r);
  506. radeon_semaphore_free(rdev, &sem, NULL);
  507. return ERR_PTR(r);
  508. }
  509. radeon_semaphore_sync_resv(rdev, sem, resv, false);
  510. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  511. for (i = 0; i < num_loops; i++) {
  512. cur_size_in_bytes = size_in_bytes;
  513. if (cur_size_in_bytes > 0x1fffff)
  514. cur_size_in_bytes = 0x1fffff;
  515. size_in_bytes -= cur_size_in_bytes;
  516. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  517. radeon_ring_write(ring, cur_size_in_bytes);
  518. radeon_ring_write(ring, 0); /* src/dst endian swap */
  519. radeon_ring_write(ring, lower_32_bits(src_offset));
  520. radeon_ring_write(ring, upper_32_bits(src_offset));
  521. radeon_ring_write(ring, lower_32_bits(dst_offset));
  522. radeon_ring_write(ring, upper_32_bits(dst_offset));
  523. src_offset += cur_size_in_bytes;
  524. dst_offset += cur_size_in_bytes;
  525. }
  526. r = radeon_fence_emit(rdev, &fence, ring->idx);
  527. if (r) {
  528. radeon_ring_unlock_undo(rdev, ring);
  529. radeon_semaphore_free(rdev, &sem, NULL);
  530. return ERR_PTR(r);
  531. }
  532. radeon_ring_unlock_commit(rdev, ring, false);
  533. radeon_semaphore_free(rdev, &sem, fence);
  534. return fence;
  535. }
  536. /**
  537. * cik_sdma_ring_test - simple async dma engine test
  538. *
  539. * @rdev: radeon_device pointer
  540. * @ring: radeon_ring structure holding ring information
  541. *
  542. * Test the DMA engine by writing using it to write an
  543. * value to memory. (CIK).
  544. * Returns 0 for success, error for failure.
  545. */
  546. int cik_sdma_ring_test(struct radeon_device *rdev,
  547. struct radeon_ring *ring)
  548. {
  549. unsigned i;
  550. int r;
  551. unsigned index;
  552. u32 tmp;
  553. u64 gpu_addr;
  554. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  555. index = R600_WB_DMA_RING_TEST_OFFSET;
  556. else
  557. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  558. gpu_addr = rdev->wb.gpu_addr + index;
  559. tmp = 0xCAFEDEAD;
  560. rdev->wb.wb[index/4] = cpu_to_le32(tmp);
  561. r = radeon_ring_lock(rdev, ring, 5);
  562. if (r) {
  563. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  564. return r;
  565. }
  566. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  567. radeon_ring_write(ring, lower_32_bits(gpu_addr));
  568. radeon_ring_write(ring, upper_32_bits(gpu_addr));
  569. radeon_ring_write(ring, 1); /* number of DWs to follow */
  570. radeon_ring_write(ring, 0xDEADBEEF);
  571. radeon_ring_unlock_commit(rdev, ring, false);
  572. for (i = 0; i < rdev->usec_timeout; i++) {
  573. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  574. if (tmp == 0xDEADBEEF)
  575. break;
  576. DRM_UDELAY(1);
  577. }
  578. if (i < rdev->usec_timeout) {
  579. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  580. } else {
  581. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  582. ring->idx, tmp);
  583. r = -EINVAL;
  584. }
  585. return r;
  586. }
  587. /**
  588. * cik_sdma_ib_test - test an IB on the DMA engine
  589. *
  590. * @rdev: radeon_device pointer
  591. * @ring: radeon_ring structure holding ring information
  592. *
  593. * Test a simple IB in the DMA ring (CIK).
  594. * Returns 0 on success, error on failure.
  595. */
  596. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  597. {
  598. struct radeon_ib ib;
  599. unsigned i;
  600. unsigned index;
  601. int r;
  602. u32 tmp = 0;
  603. u64 gpu_addr;
  604. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  605. index = R600_WB_DMA_RING_TEST_OFFSET;
  606. else
  607. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  608. gpu_addr = rdev->wb.gpu_addr + index;
  609. tmp = 0xCAFEDEAD;
  610. rdev->wb.wb[index/4] = cpu_to_le32(tmp);
  611. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  612. if (r) {
  613. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  614. return r;
  615. }
  616. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  617. ib.ptr[1] = lower_32_bits(gpu_addr);
  618. ib.ptr[2] = upper_32_bits(gpu_addr);
  619. ib.ptr[3] = 1;
  620. ib.ptr[4] = 0xDEADBEEF;
  621. ib.length_dw = 5;
  622. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  623. if (r) {
  624. radeon_ib_free(rdev, &ib);
  625. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  626. return r;
  627. }
  628. r = radeon_fence_wait(ib.fence, false);
  629. if (r) {
  630. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  631. return r;
  632. }
  633. for (i = 0; i < rdev->usec_timeout; i++) {
  634. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  635. if (tmp == 0xDEADBEEF)
  636. break;
  637. DRM_UDELAY(1);
  638. }
  639. if (i < rdev->usec_timeout) {
  640. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  641. } else {
  642. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  643. r = -EINVAL;
  644. }
  645. radeon_ib_free(rdev, &ib);
  646. return r;
  647. }
  648. /**
  649. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  650. *
  651. * @rdev: radeon_device pointer
  652. * @ring: radeon_ring structure holding ring information
  653. *
  654. * Check if the async DMA engine is locked up (CIK).
  655. * Returns true if the engine appears to be locked up, false if not.
  656. */
  657. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  658. {
  659. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  660. u32 mask;
  661. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  662. mask = RADEON_RESET_DMA;
  663. else
  664. mask = RADEON_RESET_DMA1;
  665. if (!(reset_mask & mask)) {
  666. radeon_ring_lockup_update(rdev, ring);
  667. return false;
  668. }
  669. return radeon_ring_test_lockup(rdev, ring);
  670. }
  671. /**
  672. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  673. *
  674. * @rdev: radeon_device pointer
  675. * @ib: indirect buffer to fill with commands
  676. * @pe: addr of the page entry
  677. * @src: src addr to copy from
  678. * @count: number of page entries to update
  679. *
  680. * Update PTEs by copying them from the GART using sDMA (CIK).
  681. */
  682. void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
  683. struct radeon_ib *ib,
  684. uint64_t pe, uint64_t src,
  685. unsigned count)
  686. {
  687. while (count) {
  688. unsigned bytes = count * 8;
  689. if (bytes > 0x1FFFF8)
  690. bytes = 0x1FFFF8;
  691. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  692. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  693. ib->ptr[ib->length_dw++] = bytes;
  694. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  695. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  696. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  697. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  698. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  699. pe += bytes;
  700. src += bytes;
  701. count -= bytes / 8;
  702. }
  703. }
  704. /**
  705. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  706. *
  707. * @rdev: radeon_device pointer
  708. * @ib: indirect buffer to fill with commands
  709. * @pe: addr of the page entry
  710. * @addr: dst addr to write into pe
  711. * @count: number of page entries to update
  712. * @incr: increase next addr by incr bytes
  713. * @flags: access flags
  714. *
  715. * Update PTEs by writing them manually using sDMA (CIK).
  716. */
  717. void cik_sdma_vm_write_pages(struct radeon_device *rdev,
  718. struct radeon_ib *ib,
  719. uint64_t pe,
  720. uint64_t addr, unsigned count,
  721. uint32_t incr, uint32_t flags)
  722. {
  723. uint64_t value;
  724. unsigned ndw;
  725. while (count) {
  726. ndw = count * 2;
  727. if (ndw > 0xFFFFE)
  728. ndw = 0xFFFFE;
  729. /* for non-physically contiguous pages (system) */
  730. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  731. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  732. ib->ptr[ib->length_dw++] = pe;
  733. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  734. ib->ptr[ib->length_dw++] = ndw;
  735. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  736. if (flags & R600_PTE_SYSTEM) {
  737. value = radeon_vm_map_gart(rdev, addr);
  738. value &= 0xFFFFFFFFFFFFF000ULL;
  739. } else if (flags & R600_PTE_VALID) {
  740. value = addr;
  741. } else {
  742. value = 0;
  743. }
  744. addr += incr;
  745. value |= flags;
  746. ib->ptr[ib->length_dw++] = value;
  747. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  748. }
  749. }
  750. }
  751. /**
  752. * cik_sdma_vm_set_pages - update the page tables using sDMA
  753. *
  754. * @rdev: radeon_device pointer
  755. * @ib: indirect buffer to fill with commands
  756. * @pe: addr of the page entry
  757. * @addr: dst addr to write into pe
  758. * @count: number of page entries to update
  759. * @incr: increase next addr by incr bytes
  760. * @flags: access flags
  761. *
  762. * Update the page tables using sDMA (CIK).
  763. */
  764. void cik_sdma_vm_set_pages(struct radeon_device *rdev,
  765. struct radeon_ib *ib,
  766. uint64_t pe,
  767. uint64_t addr, unsigned count,
  768. uint32_t incr, uint32_t flags)
  769. {
  770. uint64_t value;
  771. unsigned ndw;
  772. while (count) {
  773. ndw = count;
  774. if (ndw > 0x7FFFF)
  775. ndw = 0x7FFFF;
  776. if (flags & R600_PTE_VALID)
  777. value = addr;
  778. else
  779. value = 0;
  780. /* for physically contiguous pages (vram) */
  781. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  782. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  783. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  784. ib->ptr[ib->length_dw++] = flags; /* mask */
  785. ib->ptr[ib->length_dw++] = 0;
  786. ib->ptr[ib->length_dw++] = value; /* value */
  787. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  788. ib->ptr[ib->length_dw++] = incr; /* increment size */
  789. ib->ptr[ib->length_dw++] = 0;
  790. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  791. pe += ndw * 8;
  792. addr += ndw * incr;
  793. count -= ndw;
  794. }
  795. }
  796. /**
  797. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  798. *
  799. * @ib: indirect buffer to fill with padding
  800. *
  801. */
  802. void cik_sdma_vm_pad_ib(struct radeon_ib *ib)
  803. {
  804. while (ib->length_dw & 0x7)
  805. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  806. }
  807. /**
  808. * cik_dma_vm_flush - cik vm flush using sDMA
  809. *
  810. * @rdev: radeon_device pointer
  811. *
  812. * Update the page table base and flush the VM TLB
  813. * using sDMA (CIK).
  814. */
  815. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  816. {
  817. struct radeon_ring *ring = &rdev->ring[ridx];
  818. if (vm == NULL)
  819. return;
  820. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  821. if (vm->id < 8) {
  822. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  823. } else {
  824. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  825. }
  826. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  827. /* update SH_MEM_* regs */
  828. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  829. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  830. radeon_ring_write(ring, VMID(vm->id));
  831. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  832. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  833. radeon_ring_write(ring, 0);
  834. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  835. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  836. radeon_ring_write(ring, 0);
  837. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  838. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  839. radeon_ring_write(ring, 1);
  840. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  841. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  842. radeon_ring_write(ring, 0);
  843. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  844. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  845. radeon_ring_write(ring, VMID(0));
  846. /* flush HDP */
  847. cik_sdma_hdp_flush_ring_emit(rdev, ridx);
  848. /* flush TLB */
  849. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  850. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  851. radeon_ring_write(ring, 1 << vm->id);
  852. }