r300.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include <drm/radeon_drm.h>
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_UNSNOOPED (1 << 0)
  68. #define R300_PTE_WRITEABLE (1 << 2)
  69. #define R300_PTE_READABLE (1 << 3)
  70. uint64_t rv370_pcie_gart_get_page_entry(uint64_t addr, uint32_t flags)
  71. {
  72. addr = (lower_32_bits(addr) >> 8) |
  73. ((upper_32_bits(addr) & 0xff) << 24);
  74. if (flags & RADEON_GART_PAGE_READ)
  75. addr |= R300_PTE_READABLE;
  76. if (flags & RADEON_GART_PAGE_WRITE)
  77. addr |= R300_PTE_WRITEABLE;
  78. if (!(flags & RADEON_GART_PAGE_SNOOP))
  79. addr |= R300_PTE_UNSNOOPED;
  80. return addr;
  81. }
  82. void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
  83. uint64_t entry)
  84. {
  85. void __iomem *ptr = rdev->gart.ptr;
  86. /* on x86 we want this to be CPU endian, on powerpc
  87. * on powerpc without HW swappers, it'll get swapped on way
  88. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  89. writel(entry, ((void __iomem *)ptr) + (i * 4));
  90. }
  91. int rv370_pcie_gart_init(struct radeon_device *rdev)
  92. {
  93. int r;
  94. if (rdev->gart.robj) {
  95. WARN(1, "RV370 PCIE GART already initialized\n");
  96. return 0;
  97. }
  98. /* Initialize common gart structure */
  99. r = radeon_gart_init(rdev);
  100. if (r)
  101. return r;
  102. r = rv370_debugfs_pcie_gart_info_init(rdev);
  103. if (r)
  104. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  105. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  106. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  107. rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
  108. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  109. return radeon_gart_table_vram_alloc(rdev);
  110. }
  111. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  112. {
  113. uint32_t table_addr;
  114. uint32_t tmp;
  115. int r;
  116. if (rdev->gart.robj == NULL) {
  117. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  118. return -EINVAL;
  119. }
  120. r = radeon_gart_table_vram_pin(rdev);
  121. if (r)
  122. return r;
  123. /* discard memory request outside of configured range */
  124. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  126. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  127. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  128. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  129. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  131. table_addr = rdev->gart.table_addr;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  133. /* FIXME: setup default page */
  134. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  135. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  136. /* Clear error */
  137. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  138. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  139. tmp |= RADEON_PCIE_TX_GART_EN;
  140. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  141. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  142. rv370_pcie_gart_tlb_flush(rdev);
  143. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  144. (unsigned)(rdev->mc.gtt_size >> 20),
  145. (unsigned long long)table_addr);
  146. rdev->gart.ready = true;
  147. return 0;
  148. }
  149. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  150. {
  151. u32 tmp;
  152. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  153. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  154. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  155. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  156. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  157. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  158. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  159. radeon_gart_table_vram_unpin(rdev);
  160. }
  161. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  162. {
  163. radeon_gart_fini(rdev);
  164. rv370_pcie_gart_disable(rdev);
  165. radeon_gart_table_vram_free(rdev);
  166. }
  167. void r300_fence_ring_emit(struct radeon_device *rdev,
  168. struct radeon_fence *fence)
  169. {
  170. struct radeon_ring *ring = &rdev->ring[fence->ring];
  171. /* Who ever call radeon_fence_emit should call ring_lock and ask
  172. * for enough space (today caller are ib schedule and buffer move) */
  173. /* Write SC register so SC & US assert idle */
  174. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  175. radeon_ring_write(ring, 0);
  176. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  177. radeon_ring_write(ring, 0);
  178. /* Flush 3D cache */
  179. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  180. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  181. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  182. radeon_ring_write(ring, R300_ZC_FLUSH);
  183. /* Wait until IDLE & CLEAN */
  184. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  185. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  186. RADEON_WAIT_2D_IDLECLEAN |
  187. RADEON_WAIT_DMA_GUI_IDLE));
  188. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  190. RADEON_HDP_READ_BUFFER_INVALIDATE);
  191. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  192. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  193. /* Emit fence sequence & fire IRQ */
  194. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  195. radeon_ring_write(ring, fence->seq);
  196. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  197. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  198. }
  199. void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  200. {
  201. unsigned gb_tile_config;
  202. int r;
  203. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  204. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  205. switch(rdev->num_gb_pipes) {
  206. case 2:
  207. gb_tile_config |= R300_PIPE_COUNT_R300;
  208. break;
  209. case 3:
  210. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  211. break;
  212. case 4:
  213. gb_tile_config |= R300_PIPE_COUNT_R420;
  214. break;
  215. case 1:
  216. default:
  217. gb_tile_config |= R300_PIPE_COUNT_RV350;
  218. break;
  219. }
  220. r = radeon_ring_lock(rdev, ring, 64);
  221. if (r) {
  222. return;
  223. }
  224. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  225. radeon_ring_write(ring,
  226. RADEON_ISYNC_ANY2D_IDLE3D |
  227. RADEON_ISYNC_ANY3D_IDLE2D |
  228. RADEON_ISYNC_WAIT_IDLEGUI |
  229. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  230. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  231. radeon_ring_write(ring, gb_tile_config);
  232. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  233. radeon_ring_write(ring,
  234. RADEON_WAIT_2D_IDLECLEAN |
  235. RADEON_WAIT_3D_IDLECLEAN);
  236. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  237. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  238. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  239. radeon_ring_write(ring, 0);
  240. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  241. radeon_ring_write(ring, 0);
  242. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  247. radeon_ring_write(ring,
  248. RADEON_WAIT_2D_IDLECLEAN |
  249. RADEON_WAIT_3D_IDLECLEAN);
  250. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  251. radeon_ring_write(ring, 0);
  252. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  253. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  254. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  255. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  256. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  257. radeon_ring_write(ring,
  258. ((6 << R300_MS_X0_SHIFT) |
  259. (6 << R300_MS_Y0_SHIFT) |
  260. (6 << R300_MS_X1_SHIFT) |
  261. (6 << R300_MS_Y1_SHIFT) |
  262. (6 << R300_MS_X2_SHIFT) |
  263. (6 << R300_MS_Y2_SHIFT) |
  264. (6 << R300_MSBD0_Y_SHIFT) |
  265. (6 << R300_MSBD0_X_SHIFT)));
  266. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  267. radeon_ring_write(ring,
  268. ((6 << R300_MS_X3_SHIFT) |
  269. (6 << R300_MS_Y3_SHIFT) |
  270. (6 << R300_MS_X4_SHIFT) |
  271. (6 << R300_MS_Y4_SHIFT) |
  272. (6 << R300_MS_X5_SHIFT) |
  273. (6 << R300_MS_Y5_SHIFT) |
  274. (6 << R300_MSBD1_SHIFT)));
  275. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  276. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  277. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  278. radeon_ring_write(ring,
  279. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  280. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  281. radeon_ring_write(ring,
  282. R300_GEOMETRY_ROUND_NEAREST |
  283. R300_COLOR_ROUND_NEAREST);
  284. radeon_ring_unlock_commit(rdev, ring, false);
  285. }
  286. static void r300_errata(struct radeon_device *rdev)
  287. {
  288. rdev->pll_errata = 0;
  289. if (rdev->family == CHIP_R300 &&
  290. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  291. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  292. }
  293. }
  294. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  295. {
  296. unsigned i;
  297. uint32_t tmp;
  298. for (i = 0; i < rdev->usec_timeout; i++) {
  299. /* read MC_STATUS */
  300. tmp = RREG32(RADEON_MC_STATUS);
  301. if (tmp & R300_MC_IDLE) {
  302. return 0;
  303. }
  304. DRM_UDELAY(1);
  305. }
  306. return -1;
  307. }
  308. static void r300_gpu_init(struct radeon_device *rdev)
  309. {
  310. uint32_t gb_tile_config, tmp;
  311. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  312. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  313. /* r300,r350 */
  314. rdev->num_gb_pipes = 2;
  315. } else {
  316. /* rv350,rv370,rv380,r300 AD, r350 AH */
  317. rdev->num_gb_pipes = 1;
  318. }
  319. rdev->num_z_pipes = 1;
  320. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  321. switch (rdev->num_gb_pipes) {
  322. case 2:
  323. gb_tile_config |= R300_PIPE_COUNT_R300;
  324. break;
  325. case 3:
  326. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  327. break;
  328. case 4:
  329. gb_tile_config |= R300_PIPE_COUNT_R420;
  330. break;
  331. default:
  332. case 1:
  333. gb_tile_config |= R300_PIPE_COUNT_RV350;
  334. break;
  335. }
  336. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  337. if (r100_gui_wait_for_idle(rdev)) {
  338. printk(KERN_WARNING "Failed to wait GUI idle while "
  339. "programming pipes. Bad things might happen.\n");
  340. }
  341. tmp = RREG32(R300_DST_PIPE_CONFIG);
  342. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  343. WREG32(R300_RB2D_DSTCACHE_MODE,
  344. R300_DC_AUTOFLUSH_ENABLE |
  345. R300_DC_DC_DISABLE_IGNORE_PE);
  346. if (r100_gui_wait_for_idle(rdev)) {
  347. printk(KERN_WARNING "Failed to wait GUI idle while "
  348. "programming pipes. Bad things might happen.\n");
  349. }
  350. if (r300_mc_wait_for_idle(rdev)) {
  351. printk(KERN_WARNING "Failed to wait MC idle while "
  352. "programming pipes. Bad things might happen.\n");
  353. }
  354. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  355. rdev->num_gb_pipes, rdev->num_z_pipes);
  356. }
  357. int r300_asic_reset(struct radeon_device *rdev)
  358. {
  359. struct r100_mc_save save;
  360. u32 status, tmp;
  361. int ret = 0;
  362. status = RREG32(R_000E40_RBBM_STATUS);
  363. if (!G_000E40_GUI_ACTIVE(status)) {
  364. return 0;
  365. }
  366. r100_mc_stop(rdev, &save);
  367. status = RREG32(R_000E40_RBBM_STATUS);
  368. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  369. /* stop CP */
  370. WREG32(RADEON_CP_CSQ_CNTL, 0);
  371. tmp = RREG32(RADEON_CP_RB_CNTL);
  372. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  373. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  374. WREG32(RADEON_CP_RB_WPTR, 0);
  375. WREG32(RADEON_CP_RB_CNTL, tmp);
  376. /* save PCI state */
  377. pci_save_state(rdev->pdev);
  378. /* disable bus mastering */
  379. r100_bm_disable(rdev);
  380. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  381. S_0000F0_SOFT_RESET_GA(1));
  382. RREG32(R_0000F0_RBBM_SOFT_RESET);
  383. mdelay(500);
  384. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  385. mdelay(1);
  386. status = RREG32(R_000E40_RBBM_STATUS);
  387. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  388. /* resetting the CP seems to be problematic sometimes it end up
  389. * hard locking the computer, but it's necessary for successful
  390. * reset more test & playing is needed on R3XX/R4XX to find a
  391. * reliable (if any solution)
  392. */
  393. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  394. RREG32(R_0000F0_RBBM_SOFT_RESET);
  395. mdelay(500);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  397. mdelay(1);
  398. status = RREG32(R_000E40_RBBM_STATUS);
  399. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  400. /* restore PCI & busmastering */
  401. pci_restore_state(rdev->pdev);
  402. r100_enable_bm(rdev);
  403. /* Check if GPU is idle */
  404. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  405. dev_err(rdev->dev, "failed to reset GPU\n");
  406. ret = -1;
  407. } else
  408. dev_info(rdev->dev, "GPU reset succeed\n");
  409. r100_mc_resume(rdev, &save);
  410. return ret;
  411. }
  412. /*
  413. * r300,r350,rv350,rv380 VRAM info
  414. */
  415. void r300_mc_init(struct radeon_device *rdev)
  416. {
  417. u64 base;
  418. u32 tmp;
  419. /* DDR for all card after R300 & IGP */
  420. rdev->mc.vram_is_ddr = true;
  421. tmp = RREG32(RADEON_MEM_CNTL);
  422. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  423. switch (tmp) {
  424. case 0: rdev->mc.vram_width = 64; break;
  425. case 1: rdev->mc.vram_width = 128; break;
  426. case 2: rdev->mc.vram_width = 256; break;
  427. default: rdev->mc.vram_width = 128; break;
  428. }
  429. r100_vram_init_sizes(rdev);
  430. base = rdev->mc.aper_base;
  431. if (rdev->flags & RADEON_IS_IGP)
  432. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  433. radeon_vram_location(rdev, &rdev->mc, base);
  434. rdev->mc.gtt_base_align = 0;
  435. if (!(rdev->flags & RADEON_IS_AGP))
  436. radeon_gtt_location(rdev, &rdev->mc);
  437. radeon_update_bandwidth_info(rdev);
  438. }
  439. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  440. {
  441. uint32_t link_width_cntl, mask;
  442. if (rdev->flags & RADEON_IS_IGP)
  443. return;
  444. if (!(rdev->flags & RADEON_IS_PCIE))
  445. return;
  446. /* FIXME wait for idle */
  447. switch (lanes) {
  448. case 0:
  449. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  450. break;
  451. case 1:
  452. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  453. break;
  454. case 2:
  455. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  456. break;
  457. case 4:
  458. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  459. break;
  460. case 8:
  461. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  462. break;
  463. case 12:
  464. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  465. break;
  466. case 16:
  467. default:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  469. break;
  470. }
  471. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  472. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  473. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  474. return;
  475. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  476. RADEON_PCIE_LC_RECONFIG_NOW |
  477. RADEON_PCIE_LC_RECONFIG_LATER |
  478. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  479. link_width_cntl |= mask;
  480. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  481. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  482. RADEON_PCIE_LC_RECONFIG_NOW));
  483. /* wait for lane set to complete */
  484. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  485. while (link_width_cntl == 0xffffffff)
  486. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  487. }
  488. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  489. {
  490. u32 link_width_cntl;
  491. if (rdev->flags & RADEON_IS_IGP)
  492. return 0;
  493. if (!(rdev->flags & RADEON_IS_PCIE))
  494. return 0;
  495. /* FIXME wait for idle */
  496. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  497. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  498. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  499. return 0;
  500. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  501. return 1;
  502. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  503. return 2;
  504. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  505. return 4;
  506. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  507. return 8;
  508. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  509. default:
  510. return 16;
  511. }
  512. }
  513. #if defined(CONFIG_DEBUG_FS)
  514. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  515. {
  516. struct drm_info_node *node = (struct drm_info_node *) m->private;
  517. struct drm_device *dev = node->minor->dev;
  518. struct radeon_device *rdev = dev->dev_private;
  519. uint32_t tmp;
  520. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  521. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  522. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  523. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  524. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  525. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  526. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  527. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  528. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  529. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  530. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  531. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  532. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  533. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  534. return 0;
  535. }
  536. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  537. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  538. };
  539. #endif
  540. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  541. {
  542. #if defined(CONFIG_DEBUG_FS)
  543. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  544. #else
  545. return 0;
  546. #endif
  547. }
  548. static int r300_packet0_check(struct radeon_cs_parser *p,
  549. struct radeon_cs_packet *pkt,
  550. unsigned idx, unsigned reg)
  551. {
  552. struct radeon_cs_reloc *reloc;
  553. struct r100_cs_track *track;
  554. volatile uint32_t *ib;
  555. uint32_t tmp, tile_flags = 0;
  556. unsigned i;
  557. int r;
  558. u32 idx_value;
  559. ib = p->ib.ptr;
  560. track = (struct r100_cs_track *)p->track;
  561. idx_value = radeon_get_ib_value(p, idx);
  562. switch(reg) {
  563. case AVIVO_D1MODE_VLINE_START_END:
  564. case RADEON_CRTC_GUI_TRIG_VLINE:
  565. r = r100_cs_packet_parse_vline(p);
  566. if (r) {
  567. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  568. idx, reg);
  569. radeon_cs_dump_packet(p, pkt);
  570. return r;
  571. }
  572. break;
  573. case RADEON_DST_PITCH_OFFSET:
  574. case RADEON_SRC_PITCH_OFFSET:
  575. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  576. if (r)
  577. return r;
  578. break;
  579. case R300_RB3D_COLOROFFSET0:
  580. case R300_RB3D_COLOROFFSET1:
  581. case R300_RB3D_COLOROFFSET2:
  582. case R300_RB3D_COLOROFFSET3:
  583. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  584. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  585. if (r) {
  586. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  587. idx, reg);
  588. radeon_cs_dump_packet(p, pkt);
  589. return r;
  590. }
  591. track->cb[i].robj = reloc->robj;
  592. track->cb[i].offset = idx_value;
  593. track->cb_dirty = true;
  594. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  595. break;
  596. case R300_ZB_DEPTHOFFSET:
  597. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  598. if (r) {
  599. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  600. idx, reg);
  601. radeon_cs_dump_packet(p, pkt);
  602. return r;
  603. }
  604. track->zb.robj = reloc->robj;
  605. track->zb.offset = idx_value;
  606. track->zb_dirty = true;
  607. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  608. break;
  609. case R300_TX_OFFSET_0:
  610. case R300_TX_OFFSET_0+4:
  611. case R300_TX_OFFSET_0+8:
  612. case R300_TX_OFFSET_0+12:
  613. case R300_TX_OFFSET_0+16:
  614. case R300_TX_OFFSET_0+20:
  615. case R300_TX_OFFSET_0+24:
  616. case R300_TX_OFFSET_0+28:
  617. case R300_TX_OFFSET_0+32:
  618. case R300_TX_OFFSET_0+36:
  619. case R300_TX_OFFSET_0+40:
  620. case R300_TX_OFFSET_0+44:
  621. case R300_TX_OFFSET_0+48:
  622. case R300_TX_OFFSET_0+52:
  623. case R300_TX_OFFSET_0+56:
  624. case R300_TX_OFFSET_0+60:
  625. i = (reg - R300_TX_OFFSET_0) >> 2;
  626. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  627. if (r) {
  628. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  629. idx, reg);
  630. radeon_cs_dump_packet(p, pkt);
  631. return r;
  632. }
  633. if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
  634. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  635. ((idx_value & ~31) + (u32)reloc->gpu_offset);
  636. } else {
  637. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  638. tile_flags |= R300_TXO_MACRO_TILE;
  639. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  640. tile_flags |= R300_TXO_MICRO_TILE;
  641. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  642. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  643. tmp = idx_value + ((u32)reloc->gpu_offset);
  644. tmp |= tile_flags;
  645. ib[idx] = tmp;
  646. }
  647. track->textures[i].robj = reloc->robj;
  648. track->tex_dirty = true;
  649. break;
  650. /* Tracked registers */
  651. case 0x2084:
  652. /* VAP_VF_CNTL */
  653. track->vap_vf_cntl = idx_value;
  654. break;
  655. case 0x20B4:
  656. /* VAP_VTX_SIZE */
  657. track->vtx_size = idx_value & 0x7F;
  658. break;
  659. case 0x2134:
  660. /* VAP_VF_MAX_VTX_INDX */
  661. track->max_indx = idx_value & 0x00FFFFFFUL;
  662. break;
  663. case 0x2088:
  664. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  665. if (p->rdev->family < CHIP_RV515)
  666. goto fail;
  667. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  668. break;
  669. case 0x43E4:
  670. /* SC_SCISSOR1 */
  671. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  672. if (p->rdev->family < CHIP_RV515) {
  673. track->maxy -= 1440;
  674. }
  675. track->cb_dirty = true;
  676. track->zb_dirty = true;
  677. break;
  678. case 0x4E00:
  679. /* RB3D_CCTL */
  680. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  681. p->rdev->cmask_filp != p->filp) {
  682. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  683. return -EINVAL;
  684. }
  685. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  686. track->cb_dirty = true;
  687. break;
  688. case 0x4E38:
  689. case 0x4E3C:
  690. case 0x4E40:
  691. case 0x4E44:
  692. /* RB3D_COLORPITCH0 */
  693. /* RB3D_COLORPITCH1 */
  694. /* RB3D_COLORPITCH2 */
  695. /* RB3D_COLORPITCH3 */
  696. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  697. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  698. if (r) {
  699. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  700. idx, reg);
  701. radeon_cs_dump_packet(p, pkt);
  702. return r;
  703. }
  704. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  705. tile_flags |= R300_COLOR_TILE_ENABLE;
  706. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  707. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  708. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  709. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  710. tmp = idx_value & ~(0x7 << 16);
  711. tmp |= tile_flags;
  712. ib[idx] = tmp;
  713. }
  714. i = (reg - 0x4E38) >> 2;
  715. track->cb[i].pitch = idx_value & 0x3FFE;
  716. switch (((idx_value >> 21) & 0xF)) {
  717. case 9:
  718. case 11:
  719. case 12:
  720. track->cb[i].cpp = 1;
  721. break;
  722. case 3:
  723. case 4:
  724. case 13:
  725. case 15:
  726. track->cb[i].cpp = 2;
  727. break;
  728. case 5:
  729. if (p->rdev->family < CHIP_RV515) {
  730. DRM_ERROR("Invalid color buffer format (%d)!\n",
  731. ((idx_value >> 21) & 0xF));
  732. return -EINVAL;
  733. }
  734. /* Pass through. */
  735. case 6:
  736. track->cb[i].cpp = 4;
  737. break;
  738. case 10:
  739. track->cb[i].cpp = 8;
  740. break;
  741. case 7:
  742. track->cb[i].cpp = 16;
  743. break;
  744. default:
  745. DRM_ERROR("Invalid color buffer format (%d) !\n",
  746. ((idx_value >> 21) & 0xF));
  747. return -EINVAL;
  748. }
  749. track->cb_dirty = true;
  750. break;
  751. case 0x4F00:
  752. /* ZB_CNTL */
  753. if (idx_value & 2) {
  754. track->z_enabled = true;
  755. } else {
  756. track->z_enabled = false;
  757. }
  758. track->zb_dirty = true;
  759. break;
  760. case 0x4F10:
  761. /* ZB_FORMAT */
  762. switch ((idx_value & 0xF)) {
  763. case 0:
  764. case 1:
  765. track->zb.cpp = 2;
  766. break;
  767. case 2:
  768. track->zb.cpp = 4;
  769. break;
  770. default:
  771. DRM_ERROR("Invalid z buffer format (%d) !\n",
  772. (idx_value & 0xF));
  773. return -EINVAL;
  774. }
  775. track->zb_dirty = true;
  776. break;
  777. case 0x4F24:
  778. /* ZB_DEPTHPITCH */
  779. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  780. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  781. if (r) {
  782. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  783. idx, reg);
  784. radeon_cs_dump_packet(p, pkt);
  785. return r;
  786. }
  787. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  788. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  789. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  790. tile_flags |= R300_DEPTHMICROTILE_TILED;
  791. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  792. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  793. tmp = idx_value & ~(0x7 << 16);
  794. tmp |= tile_flags;
  795. ib[idx] = tmp;
  796. }
  797. track->zb.pitch = idx_value & 0x3FFC;
  798. track->zb_dirty = true;
  799. break;
  800. case 0x4104:
  801. /* TX_ENABLE */
  802. for (i = 0; i < 16; i++) {
  803. bool enabled;
  804. enabled = !!(idx_value & (1 << i));
  805. track->textures[i].enabled = enabled;
  806. }
  807. track->tex_dirty = true;
  808. break;
  809. case 0x44C0:
  810. case 0x44C4:
  811. case 0x44C8:
  812. case 0x44CC:
  813. case 0x44D0:
  814. case 0x44D4:
  815. case 0x44D8:
  816. case 0x44DC:
  817. case 0x44E0:
  818. case 0x44E4:
  819. case 0x44E8:
  820. case 0x44EC:
  821. case 0x44F0:
  822. case 0x44F4:
  823. case 0x44F8:
  824. case 0x44FC:
  825. /* TX_FORMAT1_[0-15] */
  826. i = (reg - 0x44C0) >> 2;
  827. tmp = (idx_value >> 25) & 0x3;
  828. track->textures[i].tex_coord_type = tmp;
  829. switch ((idx_value & 0x1F)) {
  830. case R300_TX_FORMAT_X8:
  831. case R300_TX_FORMAT_Y4X4:
  832. case R300_TX_FORMAT_Z3Y3X2:
  833. track->textures[i].cpp = 1;
  834. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  835. break;
  836. case R300_TX_FORMAT_X16:
  837. case R300_TX_FORMAT_FL_I16:
  838. case R300_TX_FORMAT_Y8X8:
  839. case R300_TX_FORMAT_Z5Y6X5:
  840. case R300_TX_FORMAT_Z6Y5X5:
  841. case R300_TX_FORMAT_W4Z4Y4X4:
  842. case R300_TX_FORMAT_W1Z5Y5X5:
  843. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  844. case R300_TX_FORMAT_B8G8_B8G8:
  845. case R300_TX_FORMAT_G8R8_G8B8:
  846. track->textures[i].cpp = 2;
  847. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  848. break;
  849. case R300_TX_FORMAT_Y16X16:
  850. case R300_TX_FORMAT_FL_I16A16:
  851. case R300_TX_FORMAT_Z11Y11X10:
  852. case R300_TX_FORMAT_Z10Y11X11:
  853. case R300_TX_FORMAT_W8Z8Y8X8:
  854. case R300_TX_FORMAT_W2Z10Y10X10:
  855. case 0x17:
  856. case R300_TX_FORMAT_FL_I32:
  857. case 0x1e:
  858. track->textures[i].cpp = 4;
  859. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  860. break;
  861. case R300_TX_FORMAT_W16Z16Y16X16:
  862. case R300_TX_FORMAT_FL_R16G16B16A16:
  863. case R300_TX_FORMAT_FL_I32A32:
  864. track->textures[i].cpp = 8;
  865. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  866. break;
  867. case R300_TX_FORMAT_FL_R32G32B32A32:
  868. track->textures[i].cpp = 16;
  869. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  870. break;
  871. case R300_TX_FORMAT_DXT1:
  872. track->textures[i].cpp = 1;
  873. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  874. break;
  875. case R300_TX_FORMAT_ATI2N:
  876. if (p->rdev->family < CHIP_R420) {
  877. DRM_ERROR("Invalid texture format %u\n",
  878. (idx_value & 0x1F));
  879. return -EINVAL;
  880. }
  881. /* The same rules apply as for DXT3/5. */
  882. /* Pass through. */
  883. case R300_TX_FORMAT_DXT3:
  884. case R300_TX_FORMAT_DXT5:
  885. track->textures[i].cpp = 1;
  886. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  887. break;
  888. default:
  889. DRM_ERROR("Invalid texture format %u\n",
  890. (idx_value & 0x1F));
  891. return -EINVAL;
  892. }
  893. track->tex_dirty = true;
  894. break;
  895. case 0x4400:
  896. case 0x4404:
  897. case 0x4408:
  898. case 0x440C:
  899. case 0x4410:
  900. case 0x4414:
  901. case 0x4418:
  902. case 0x441C:
  903. case 0x4420:
  904. case 0x4424:
  905. case 0x4428:
  906. case 0x442C:
  907. case 0x4430:
  908. case 0x4434:
  909. case 0x4438:
  910. case 0x443C:
  911. /* TX_FILTER0_[0-15] */
  912. i = (reg - 0x4400) >> 2;
  913. tmp = idx_value & 0x7;
  914. if (tmp == 2 || tmp == 4 || tmp == 6) {
  915. track->textures[i].roundup_w = false;
  916. }
  917. tmp = (idx_value >> 3) & 0x7;
  918. if (tmp == 2 || tmp == 4 || tmp == 6) {
  919. track->textures[i].roundup_h = false;
  920. }
  921. track->tex_dirty = true;
  922. break;
  923. case 0x4500:
  924. case 0x4504:
  925. case 0x4508:
  926. case 0x450C:
  927. case 0x4510:
  928. case 0x4514:
  929. case 0x4518:
  930. case 0x451C:
  931. case 0x4520:
  932. case 0x4524:
  933. case 0x4528:
  934. case 0x452C:
  935. case 0x4530:
  936. case 0x4534:
  937. case 0x4538:
  938. case 0x453C:
  939. /* TX_FORMAT2_[0-15] */
  940. i = (reg - 0x4500) >> 2;
  941. tmp = idx_value & 0x3FFF;
  942. track->textures[i].pitch = tmp + 1;
  943. if (p->rdev->family >= CHIP_RV515) {
  944. tmp = ((idx_value >> 15) & 1) << 11;
  945. track->textures[i].width_11 = tmp;
  946. tmp = ((idx_value >> 16) & 1) << 11;
  947. track->textures[i].height_11 = tmp;
  948. /* ATI1N */
  949. if (idx_value & (1 << 14)) {
  950. /* The same rules apply as for DXT1. */
  951. track->textures[i].compress_format =
  952. R100_TRACK_COMP_DXT1;
  953. }
  954. } else if (idx_value & (1 << 14)) {
  955. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  956. return -EINVAL;
  957. }
  958. track->tex_dirty = true;
  959. break;
  960. case 0x4480:
  961. case 0x4484:
  962. case 0x4488:
  963. case 0x448C:
  964. case 0x4490:
  965. case 0x4494:
  966. case 0x4498:
  967. case 0x449C:
  968. case 0x44A0:
  969. case 0x44A4:
  970. case 0x44A8:
  971. case 0x44AC:
  972. case 0x44B0:
  973. case 0x44B4:
  974. case 0x44B8:
  975. case 0x44BC:
  976. /* TX_FORMAT0_[0-15] */
  977. i = (reg - 0x4480) >> 2;
  978. tmp = idx_value & 0x7FF;
  979. track->textures[i].width = tmp + 1;
  980. tmp = (idx_value >> 11) & 0x7FF;
  981. track->textures[i].height = tmp + 1;
  982. tmp = (idx_value >> 26) & 0xF;
  983. track->textures[i].num_levels = tmp;
  984. tmp = idx_value & (1 << 31);
  985. track->textures[i].use_pitch = !!tmp;
  986. tmp = (idx_value >> 22) & 0xF;
  987. track->textures[i].txdepth = tmp;
  988. track->tex_dirty = true;
  989. break;
  990. case R300_ZB_ZPASS_ADDR:
  991. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  992. if (r) {
  993. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  994. idx, reg);
  995. radeon_cs_dump_packet(p, pkt);
  996. return r;
  997. }
  998. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  999. break;
  1000. case 0x4e0c:
  1001. /* RB3D_COLOR_CHANNEL_MASK */
  1002. track->color_channel_mask = idx_value;
  1003. track->cb_dirty = true;
  1004. break;
  1005. case 0x43a4:
  1006. /* SC_HYPERZ_EN */
  1007. /* r300c emits this register - we need to disable hyperz for it
  1008. * without complaining */
  1009. if (p->rdev->hyperz_filp != p->filp) {
  1010. if (idx_value & 0x1)
  1011. ib[idx] = idx_value & ~1;
  1012. }
  1013. break;
  1014. case 0x4f1c:
  1015. /* ZB_BW_CNTL */
  1016. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1017. track->cb_dirty = true;
  1018. track->zb_dirty = true;
  1019. if (p->rdev->hyperz_filp != p->filp) {
  1020. if (idx_value & (R300_HIZ_ENABLE |
  1021. R300_RD_COMP_ENABLE |
  1022. R300_WR_COMP_ENABLE |
  1023. R300_FAST_FILL_ENABLE))
  1024. goto fail;
  1025. }
  1026. break;
  1027. case 0x4e04:
  1028. /* RB3D_BLENDCNTL */
  1029. track->blend_read_enable = !!(idx_value & (1 << 2));
  1030. track->cb_dirty = true;
  1031. break;
  1032. case R300_RB3D_AARESOLVE_OFFSET:
  1033. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1034. if (r) {
  1035. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1036. idx, reg);
  1037. radeon_cs_dump_packet(p, pkt);
  1038. return r;
  1039. }
  1040. track->aa.robj = reloc->robj;
  1041. track->aa.offset = idx_value;
  1042. track->aa_dirty = true;
  1043. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1044. break;
  1045. case R300_RB3D_AARESOLVE_PITCH:
  1046. track->aa.pitch = idx_value & 0x3FFE;
  1047. track->aa_dirty = true;
  1048. break;
  1049. case R300_RB3D_AARESOLVE_CTL:
  1050. track->aaresolve = idx_value & 0x1;
  1051. track->aa_dirty = true;
  1052. break;
  1053. case 0x4f30: /* ZB_MASK_OFFSET */
  1054. case 0x4f34: /* ZB_ZMASK_PITCH */
  1055. case 0x4f44: /* ZB_HIZ_OFFSET */
  1056. case 0x4f54: /* ZB_HIZ_PITCH */
  1057. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1058. goto fail;
  1059. break;
  1060. case 0x4028:
  1061. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1062. goto fail;
  1063. /* GB_Z_PEQ_CONFIG */
  1064. if (p->rdev->family >= CHIP_RV350)
  1065. break;
  1066. goto fail;
  1067. break;
  1068. case 0x4be8:
  1069. /* valid register only on RV530 */
  1070. if (p->rdev->family == CHIP_RV530)
  1071. break;
  1072. /* fallthrough do not move */
  1073. default:
  1074. goto fail;
  1075. }
  1076. return 0;
  1077. fail:
  1078. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1079. reg, idx, idx_value);
  1080. return -EINVAL;
  1081. }
  1082. static int r300_packet3_check(struct radeon_cs_parser *p,
  1083. struct radeon_cs_packet *pkt)
  1084. {
  1085. struct radeon_cs_reloc *reloc;
  1086. struct r100_cs_track *track;
  1087. volatile uint32_t *ib;
  1088. unsigned idx;
  1089. int r;
  1090. ib = p->ib.ptr;
  1091. idx = pkt->idx + 1;
  1092. track = (struct r100_cs_track *)p->track;
  1093. switch(pkt->opcode) {
  1094. case PACKET3_3D_LOAD_VBPNTR:
  1095. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1096. if (r)
  1097. return r;
  1098. break;
  1099. case PACKET3_INDX_BUFFER:
  1100. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1101. if (r) {
  1102. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1103. radeon_cs_dump_packet(p, pkt);
  1104. return r;
  1105. }
  1106. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1107. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1108. if (r) {
  1109. return r;
  1110. }
  1111. break;
  1112. /* Draw packet */
  1113. case PACKET3_3D_DRAW_IMMD:
  1114. /* Number of dwords is vtx_size * (num_vertices - 1)
  1115. * PRIM_WALK must be equal to 3 vertex data in embedded
  1116. * in cmd stream */
  1117. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1118. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1119. return -EINVAL;
  1120. }
  1121. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1122. track->immd_dwords = pkt->count - 1;
  1123. r = r100_cs_track_check(p->rdev, track);
  1124. if (r) {
  1125. return r;
  1126. }
  1127. break;
  1128. case PACKET3_3D_DRAW_IMMD_2:
  1129. /* Number of dwords is vtx_size * (num_vertices - 1)
  1130. * PRIM_WALK must be equal to 3 vertex data in embedded
  1131. * in cmd stream */
  1132. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1133. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1134. return -EINVAL;
  1135. }
  1136. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1137. track->immd_dwords = pkt->count;
  1138. r = r100_cs_track_check(p->rdev, track);
  1139. if (r) {
  1140. return r;
  1141. }
  1142. break;
  1143. case PACKET3_3D_DRAW_VBUF:
  1144. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1145. r = r100_cs_track_check(p->rdev, track);
  1146. if (r) {
  1147. return r;
  1148. }
  1149. break;
  1150. case PACKET3_3D_DRAW_VBUF_2:
  1151. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1152. r = r100_cs_track_check(p->rdev, track);
  1153. if (r) {
  1154. return r;
  1155. }
  1156. break;
  1157. case PACKET3_3D_DRAW_INDX:
  1158. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1159. r = r100_cs_track_check(p->rdev, track);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. break;
  1164. case PACKET3_3D_DRAW_INDX_2:
  1165. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1166. r = r100_cs_track_check(p->rdev, track);
  1167. if (r) {
  1168. return r;
  1169. }
  1170. break;
  1171. case PACKET3_3D_CLEAR_HIZ:
  1172. case PACKET3_3D_CLEAR_ZMASK:
  1173. if (p->rdev->hyperz_filp != p->filp)
  1174. return -EINVAL;
  1175. break;
  1176. case PACKET3_3D_CLEAR_CMASK:
  1177. if (p->rdev->cmask_filp != p->filp)
  1178. return -EINVAL;
  1179. break;
  1180. case PACKET3_NOP:
  1181. break;
  1182. default:
  1183. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1184. return -EINVAL;
  1185. }
  1186. return 0;
  1187. }
  1188. int r300_cs_parse(struct radeon_cs_parser *p)
  1189. {
  1190. struct radeon_cs_packet pkt;
  1191. struct r100_cs_track *track;
  1192. int r;
  1193. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1194. if (track == NULL)
  1195. return -ENOMEM;
  1196. r100_cs_track_clear(p->rdev, track);
  1197. p->track = track;
  1198. do {
  1199. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1200. if (r) {
  1201. return r;
  1202. }
  1203. p->idx += pkt.count + 2;
  1204. switch (pkt.type) {
  1205. case RADEON_PACKET_TYPE0:
  1206. r = r100_cs_parse_packet0(p, &pkt,
  1207. p->rdev->config.r300.reg_safe_bm,
  1208. p->rdev->config.r300.reg_safe_bm_size,
  1209. &r300_packet0_check);
  1210. break;
  1211. case RADEON_PACKET_TYPE2:
  1212. break;
  1213. case RADEON_PACKET_TYPE3:
  1214. r = r300_packet3_check(p, &pkt);
  1215. break;
  1216. default:
  1217. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1218. return -EINVAL;
  1219. }
  1220. if (r) {
  1221. return r;
  1222. }
  1223. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1224. return 0;
  1225. }
  1226. void r300_set_reg_safe(struct radeon_device *rdev)
  1227. {
  1228. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1229. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1230. }
  1231. void r300_mc_program(struct radeon_device *rdev)
  1232. {
  1233. struct r100_mc_save save;
  1234. int r;
  1235. r = r100_debugfs_mc_info_init(rdev);
  1236. if (r) {
  1237. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1238. }
  1239. /* Stops all mc clients */
  1240. r100_mc_stop(rdev, &save);
  1241. if (rdev->flags & RADEON_IS_AGP) {
  1242. WREG32(R_00014C_MC_AGP_LOCATION,
  1243. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1244. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1245. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1246. WREG32(R_00015C_AGP_BASE_2,
  1247. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1248. } else {
  1249. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1250. WREG32(R_000170_AGP_BASE, 0);
  1251. WREG32(R_00015C_AGP_BASE_2, 0);
  1252. }
  1253. /* Wait for mc idle */
  1254. if (r300_mc_wait_for_idle(rdev))
  1255. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1256. /* Program MC, should be a 32bits limited address space */
  1257. WREG32(R_000148_MC_FB_LOCATION,
  1258. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1259. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1260. r100_mc_resume(rdev, &save);
  1261. }
  1262. void r300_clock_startup(struct radeon_device *rdev)
  1263. {
  1264. u32 tmp;
  1265. if (radeon_dynclks != -1 && radeon_dynclks)
  1266. radeon_legacy_set_clock_gating(rdev, 1);
  1267. /* We need to force on some of the block */
  1268. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1269. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1270. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1271. tmp |= S_00000D_FORCE_VAP(1);
  1272. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1273. }
  1274. static int r300_startup(struct radeon_device *rdev)
  1275. {
  1276. int r;
  1277. /* set common regs */
  1278. r100_set_common_regs(rdev);
  1279. /* program mc */
  1280. r300_mc_program(rdev);
  1281. /* Resume clock */
  1282. r300_clock_startup(rdev);
  1283. /* Initialize GPU configuration (# pipes, ...) */
  1284. r300_gpu_init(rdev);
  1285. /* Initialize GART (initialize after TTM so we can allocate
  1286. * memory through TTM but finalize after TTM) */
  1287. if (rdev->flags & RADEON_IS_PCIE) {
  1288. r = rv370_pcie_gart_enable(rdev);
  1289. if (r)
  1290. return r;
  1291. }
  1292. if (rdev->family == CHIP_R300 ||
  1293. rdev->family == CHIP_R350 ||
  1294. rdev->family == CHIP_RV350)
  1295. r100_enable_bm(rdev);
  1296. if (rdev->flags & RADEON_IS_PCI) {
  1297. r = r100_pci_gart_enable(rdev);
  1298. if (r)
  1299. return r;
  1300. }
  1301. /* allocate wb buffer */
  1302. r = radeon_wb_init(rdev);
  1303. if (r)
  1304. return r;
  1305. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1306. if (r) {
  1307. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1308. return r;
  1309. }
  1310. /* Enable IRQ */
  1311. if (!rdev->irq.installed) {
  1312. r = radeon_irq_kms_init(rdev);
  1313. if (r)
  1314. return r;
  1315. }
  1316. r100_irq_set(rdev);
  1317. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1318. /* 1M ring buffer */
  1319. r = r100_cp_init(rdev, 1024 * 1024);
  1320. if (r) {
  1321. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1322. return r;
  1323. }
  1324. r = radeon_ib_pool_init(rdev);
  1325. if (r) {
  1326. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1327. return r;
  1328. }
  1329. return 0;
  1330. }
  1331. int r300_resume(struct radeon_device *rdev)
  1332. {
  1333. int r;
  1334. /* Make sur GART are not working */
  1335. if (rdev->flags & RADEON_IS_PCIE)
  1336. rv370_pcie_gart_disable(rdev);
  1337. if (rdev->flags & RADEON_IS_PCI)
  1338. r100_pci_gart_disable(rdev);
  1339. /* Resume clock before doing reset */
  1340. r300_clock_startup(rdev);
  1341. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1342. if (radeon_asic_reset(rdev)) {
  1343. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1344. RREG32(R_000E40_RBBM_STATUS),
  1345. RREG32(R_0007C0_CP_STAT));
  1346. }
  1347. /* post */
  1348. radeon_combios_asic_init(rdev->ddev);
  1349. /* Resume clock after posting */
  1350. r300_clock_startup(rdev);
  1351. /* Initialize surface registers */
  1352. radeon_surface_init(rdev);
  1353. rdev->accel_working = true;
  1354. r = r300_startup(rdev);
  1355. if (r) {
  1356. rdev->accel_working = false;
  1357. }
  1358. return r;
  1359. }
  1360. int r300_suspend(struct radeon_device *rdev)
  1361. {
  1362. radeon_pm_suspend(rdev);
  1363. r100_cp_disable(rdev);
  1364. radeon_wb_disable(rdev);
  1365. r100_irq_disable(rdev);
  1366. if (rdev->flags & RADEON_IS_PCIE)
  1367. rv370_pcie_gart_disable(rdev);
  1368. if (rdev->flags & RADEON_IS_PCI)
  1369. r100_pci_gart_disable(rdev);
  1370. return 0;
  1371. }
  1372. void r300_fini(struct radeon_device *rdev)
  1373. {
  1374. radeon_pm_fini(rdev);
  1375. r100_cp_fini(rdev);
  1376. radeon_wb_fini(rdev);
  1377. radeon_ib_pool_fini(rdev);
  1378. radeon_gem_fini(rdev);
  1379. if (rdev->flags & RADEON_IS_PCIE)
  1380. rv370_pcie_gart_fini(rdev);
  1381. if (rdev->flags & RADEON_IS_PCI)
  1382. r100_pci_gart_fini(rdev);
  1383. radeon_agp_fini(rdev);
  1384. radeon_irq_kms_fini(rdev);
  1385. radeon_fence_driver_fini(rdev);
  1386. radeon_bo_fini(rdev);
  1387. radeon_atombios_fini(rdev);
  1388. kfree(rdev->bios);
  1389. rdev->bios = NULL;
  1390. }
  1391. int r300_init(struct radeon_device *rdev)
  1392. {
  1393. int r;
  1394. /* Disable VGA */
  1395. r100_vga_render_disable(rdev);
  1396. /* Initialize scratch registers */
  1397. radeon_scratch_init(rdev);
  1398. /* Initialize surface registers */
  1399. radeon_surface_init(rdev);
  1400. /* TODO: disable VGA need to use VGA request */
  1401. /* restore some register to sane defaults */
  1402. r100_restore_sanity(rdev);
  1403. /* BIOS*/
  1404. if (!radeon_get_bios(rdev)) {
  1405. if (ASIC_IS_AVIVO(rdev))
  1406. return -EINVAL;
  1407. }
  1408. if (rdev->is_atom_bios) {
  1409. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1410. return -EINVAL;
  1411. } else {
  1412. r = radeon_combios_init(rdev);
  1413. if (r)
  1414. return r;
  1415. }
  1416. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1417. if (radeon_asic_reset(rdev)) {
  1418. dev_warn(rdev->dev,
  1419. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1420. RREG32(R_000E40_RBBM_STATUS),
  1421. RREG32(R_0007C0_CP_STAT));
  1422. }
  1423. /* check if cards are posted or not */
  1424. if (radeon_boot_test_post_card(rdev) == false)
  1425. return -EINVAL;
  1426. /* Set asic errata */
  1427. r300_errata(rdev);
  1428. /* Initialize clocks */
  1429. radeon_get_clock_info(rdev->ddev);
  1430. /* initialize AGP */
  1431. if (rdev->flags & RADEON_IS_AGP) {
  1432. r = radeon_agp_init(rdev);
  1433. if (r) {
  1434. radeon_agp_disable(rdev);
  1435. }
  1436. }
  1437. /* initialize memory controller */
  1438. r300_mc_init(rdev);
  1439. /* Fence driver */
  1440. r = radeon_fence_driver_init(rdev);
  1441. if (r)
  1442. return r;
  1443. /* Memory manager */
  1444. r = radeon_bo_init(rdev);
  1445. if (r)
  1446. return r;
  1447. if (rdev->flags & RADEON_IS_PCIE) {
  1448. r = rv370_pcie_gart_init(rdev);
  1449. if (r)
  1450. return r;
  1451. }
  1452. if (rdev->flags & RADEON_IS_PCI) {
  1453. r = r100_pci_gart_init(rdev);
  1454. if (r)
  1455. return r;
  1456. }
  1457. r300_set_reg_safe(rdev);
  1458. /* Initialize power management */
  1459. radeon_pm_init(rdev);
  1460. rdev->accel_working = true;
  1461. r = r300_startup(rdev);
  1462. if (r) {
  1463. /* Something went wrong with the accel init, so stop accel */
  1464. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1465. r100_cp_fini(rdev);
  1466. radeon_wb_fini(rdev);
  1467. radeon_ib_pool_fini(rdev);
  1468. radeon_irq_kms_fini(rdev);
  1469. if (rdev->flags & RADEON_IS_PCIE)
  1470. rv370_pcie_gart_fini(rdev);
  1471. if (rdev->flags & RADEON_IS_PCI)
  1472. r100_pci_gart_fini(rdev);
  1473. radeon_agp_fini(rdev);
  1474. rdev->accel_working = false;
  1475. }
  1476. return 0;
  1477. }