radeon.h 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <linux/interval_tree.h>
  65. #include <linux/hashtable.h>
  66. #include <linux/fence.h>
  67. #include <ttm/ttm_bo_api.h>
  68. #include <ttm/ttm_bo_driver.h>
  69. #include <ttm/ttm_placement.h>
  70. #include <ttm/ttm_module.h>
  71. #include <ttm/ttm_execbuf_util.h>
  72. #include <drm/drm_gem.h>
  73. #include "radeon_family.h"
  74. #include "radeon_mode.h"
  75. #include "radeon_reg.h"
  76. /*
  77. * Modules parameters.
  78. */
  79. extern int radeon_no_wb;
  80. extern int radeon_modeset;
  81. extern int radeon_dynclks;
  82. extern int radeon_r4xx_atom;
  83. extern int radeon_agpmode;
  84. extern int radeon_vram_limit;
  85. extern int radeon_gart_size;
  86. extern int radeon_benchmarking;
  87. extern int radeon_testing;
  88. extern int radeon_connector_table;
  89. extern int radeon_tv;
  90. extern int radeon_audio;
  91. extern int radeon_disp_priority;
  92. extern int radeon_hw_i2c;
  93. extern int radeon_pcie_gen2;
  94. extern int radeon_msi;
  95. extern int radeon_lockup_timeout;
  96. extern int radeon_fastfb;
  97. extern int radeon_dpm;
  98. extern int radeon_aspm;
  99. extern int radeon_runtime_pm;
  100. extern int radeon_hard_reset;
  101. extern int radeon_vm_size;
  102. extern int radeon_vm_block_size;
  103. extern int radeon_deep_color;
  104. extern int radeon_use_pflipirq;
  105. extern int radeon_bapm;
  106. extern int radeon_backlight;
  107. /*
  108. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  109. * symbol;
  110. */
  111. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  112. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  113. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  114. #define RADEON_IB_POOL_SIZE 16
  115. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  116. #define RADEONFB_CONN_LIMIT 4
  117. #define RADEON_BIOS_NUM_SCRATCH 8
  118. /* internal ring indices */
  119. /* r1xx+ has gfx CP ring */
  120. #define RADEON_RING_TYPE_GFX_INDEX 0
  121. /* cayman has 2 compute CP rings */
  122. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  123. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  124. /* R600+ has an async dma ring */
  125. #define R600_RING_TYPE_DMA_INDEX 3
  126. /* cayman add a second async dma ring */
  127. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  128. /* R600+ */
  129. #define R600_RING_TYPE_UVD_INDEX 5
  130. /* TN+ */
  131. #define TN_RING_TYPE_VCE1_INDEX 6
  132. #define TN_RING_TYPE_VCE2_INDEX 7
  133. /* max number of rings */
  134. #define RADEON_NUM_RINGS 8
  135. /* number of hw syncs before falling back on blocking */
  136. #define RADEON_NUM_SYNCS 4
  137. /* number of hw syncs before falling back on blocking */
  138. #define RADEON_NUM_SYNCS 4
  139. /* hardcode those limit for now */
  140. #define RADEON_VA_IB_OFFSET (1 << 20)
  141. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  142. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  143. /* hard reset data */
  144. #define RADEON_ASIC_RESET_DATA 0x39d5e86b
  145. /* reset flags */
  146. #define RADEON_RESET_GFX (1 << 0)
  147. #define RADEON_RESET_COMPUTE (1 << 1)
  148. #define RADEON_RESET_DMA (1 << 2)
  149. #define RADEON_RESET_CP (1 << 3)
  150. #define RADEON_RESET_GRBM (1 << 4)
  151. #define RADEON_RESET_DMA1 (1 << 5)
  152. #define RADEON_RESET_RLC (1 << 6)
  153. #define RADEON_RESET_SEM (1 << 7)
  154. #define RADEON_RESET_IH (1 << 8)
  155. #define RADEON_RESET_VMC (1 << 9)
  156. #define RADEON_RESET_MC (1 << 10)
  157. #define RADEON_RESET_DISPLAY (1 << 11)
  158. /* CG block flags */
  159. #define RADEON_CG_BLOCK_GFX (1 << 0)
  160. #define RADEON_CG_BLOCK_MC (1 << 1)
  161. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  162. #define RADEON_CG_BLOCK_UVD (1 << 3)
  163. #define RADEON_CG_BLOCK_VCE (1 << 4)
  164. #define RADEON_CG_BLOCK_HDP (1 << 5)
  165. #define RADEON_CG_BLOCK_BIF (1 << 6)
  166. /* CG flags */
  167. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  168. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  169. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  170. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  171. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  172. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  173. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  174. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  175. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  176. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  177. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  178. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  179. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  180. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  181. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  182. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  183. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  184. /* PG flags */
  185. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  186. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  187. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  188. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  189. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  190. #define RADEON_PG_SUPPORT_CP (1 << 5)
  191. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  192. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  193. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  194. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  195. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  196. /* max cursor sizes (in pixels) */
  197. #define CURSOR_WIDTH 64
  198. #define CURSOR_HEIGHT 64
  199. #define CIK_CURSOR_WIDTH 128
  200. #define CIK_CURSOR_HEIGHT 128
  201. /*
  202. * Errata workarounds.
  203. */
  204. enum radeon_pll_errata {
  205. CHIP_ERRATA_R300_CG = 0x00000001,
  206. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  207. CHIP_ERRATA_PLL_DELAY = 0x00000004
  208. };
  209. struct radeon_device;
  210. /*
  211. * BIOS.
  212. */
  213. bool radeon_get_bios(struct radeon_device *rdev);
  214. /*
  215. * Dummy page
  216. */
  217. struct radeon_dummy_page {
  218. uint64_t entry;
  219. struct page *page;
  220. dma_addr_t addr;
  221. };
  222. int radeon_dummy_page_init(struct radeon_device *rdev);
  223. void radeon_dummy_page_fini(struct radeon_device *rdev);
  224. /*
  225. * Clocks
  226. */
  227. struct radeon_clock {
  228. struct radeon_pll p1pll;
  229. struct radeon_pll p2pll;
  230. struct radeon_pll dcpll;
  231. struct radeon_pll spll;
  232. struct radeon_pll mpll;
  233. /* 10 Khz units */
  234. uint32_t default_mclk;
  235. uint32_t default_sclk;
  236. uint32_t default_dispclk;
  237. uint32_t current_dispclk;
  238. uint32_t dp_extclk;
  239. uint32_t max_pixel_clock;
  240. };
  241. /*
  242. * Power management
  243. */
  244. int radeon_pm_init(struct radeon_device *rdev);
  245. int radeon_pm_late_init(struct radeon_device *rdev);
  246. void radeon_pm_fini(struct radeon_device *rdev);
  247. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  248. void radeon_pm_suspend(struct radeon_device *rdev);
  249. void radeon_pm_resume(struct radeon_device *rdev);
  250. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  251. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  252. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  253. u8 clock_type,
  254. u32 clock,
  255. bool strobe_mode,
  256. struct atom_clock_dividers *dividers);
  257. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  258. u32 clock,
  259. bool strobe_mode,
  260. struct atom_mpll_param *mpll_param);
  261. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  262. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  263. u16 voltage_level, u8 voltage_type,
  264. u32 *gpio_value, u32 *gpio_mask);
  265. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  266. u32 eng_clock, u32 mem_clock);
  267. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  268. u8 voltage_type, u16 *voltage_step);
  269. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  270. u16 voltage_id, u16 *voltage);
  271. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  272. u16 *voltage,
  273. u16 leakage_idx);
  274. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  275. u16 *leakage_id);
  276. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  277. u16 *vddc, u16 *vddci,
  278. u16 virtual_voltage_id,
  279. u16 vbios_voltage_id);
  280. int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
  281. u16 virtual_voltage_id,
  282. u16 *voltage);
  283. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  284. u8 voltage_type,
  285. u16 nominal_voltage,
  286. u16 *true_voltage);
  287. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  288. u8 voltage_type, u16 *min_voltage);
  289. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  290. u8 voltage_type, u16 *max_voltage);
  291. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  292. u8 voltage_type, u8 voltage_mode,
  293. struct atom_voltage_table *voltage_table);
  294. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  295. u8 voltage_type, u8 voltage_mode);
  296. int radeon_atom_get_svi2_info(struct radeon_device *rdev,
  297. u8 voltage_type,
  298. u8 *svd_gpio_id, u8 *svc_gpio_id);
  299. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  300. u32 mem_clock);
  301. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  302. u32 mem_clock);
  303. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  304. u8 module_index,
  305. struct atom_mc_reg_table *reg_table);
  306. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  307. u8 module_index, struct atom_memory_info *mem_info);
  308. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  309. bool gddr5, u8 module_index,
  310. struct atom_memory_clock_range_table *mclk_range_table);
  311. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  312. u16 voltage_id, u16 *voltage);
  313. void rs690_pm_info(struct radeon_device *rdev);
  314. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  315. unsigned *bankh, unsigned *mtaspect,
  316. unsigned *tile_split);
  317. /*
  318. * Fences.
  319. */
  320. struct radeon_fence_driver {
  321. struct radeon_device *rdev;
  322. uint32_t scratch_reg;
  323. uint64_t gpu_addr;
  324. volatile uint32_t *cpu_addr;
  325. /* sync_seq is protected by ring emission lock */
  326. uint64_t sync_seq[RADEON_NUM_RINGS];
  327. atomic64_t last_seq;
  328. bool initialized, delayed_irq;
  329. struct delayed_work lockup_work;
  330. };
  331. struct radeon_fence {
  332. struct fence base;
  333. struct radeon_device *rdev;
  334. uint64_t seq;
  335. /* RB, DMA, etc. */
  336. unsigned ring;
  337. wait_queue_t fence_wake;
  338. };
  339. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  340. int radeon_fence_driver_init(struct radeon_device *rdev);
  341. void radeon_fence_driver_fini(struct radeon_device *rdev);
  342. void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
  343. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  344. void radeon_fence_process(struct radeon_device *rdev, int ring);
  345. bool radeon_fence_signaled(struct radeon_fence *fence);
  346. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  347. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  348. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  349. int radeon_fence_wait_any(struct radeon_device *rdev,
  350. struct radeon_fence **fences,
  351. bool intr);
  352. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  353. void radeon_fence_unref(struct radeon_fence **fence);
  354. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  355. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  356. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  357. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  358. struct radeon_fence *b)
  359. {
  360. if (!a) {
  361. return b;
  362. }
  363. if (!b) {
  364. return a;
  365. }
  366. BUG_ON(a->ring != b->ring);
  367. if (a->seq > b->seq) {
  368. return a;
  369. } else {
  370. return b;
  371. }
  372. }
  373. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  374. struct radeon_fence *b)
  375. {
  376. if (!a) {
  377. return false;
  378. }
  379. if (!b) {
  380. return true;
  381. }
  382. BUG_ON(a->ring != b->ring);
  383. return a->seq < b->seq;
  384. }
  385. /*
  386. * Tiling registers
  387. */
  388. struct radeon_surface_reg {
  389. struct radeon_bo *bo;
  390. };
  391. #define RADEON_GEM_MAX_SURFACES 8
  392. /*
  393. * TTM.
  394. */
  395. struct radeon_mman {
  396. struct ttm_bo_global_ref bo_global_ref;
  397. struct drm_global_reference mem_global_ref;
  398. struct ttm_bo_device bdev;
  399. bool mem_global_referenced;
  400. bool initialized;
  401. #if defined(CONFIG_DEBUG_FS)
  402. struct dentry *vram;
  403. struct dentry *gtt;
  404. #endif
  405. };
  406. /* bo virtual address in a specific vm */
  407. struct radeon_bo_va {
  408. /* protected by bo being reserved */
  409. struct list_head bo_list;
  410. uint32_t flags;
  411. uint64_t addr;
  412. unsigned ref_count;
  413. /* protected by vm mutex */
  414. struct interval_tree_node it;
  415. struct list_head vm_status;
  416. /* constant after initialization */
  417. struct radeon_vm *vm;
  418. struct radeon_bo *bo;
  419. };
  420. struct radeon_bo {
  421. /* Protected by gem.mutex */
  422. struct list_head list;
  423. /* Protected by tbo.reserved */
  424. u32 initial_domain;
  425. struct ttm_place placements[3];
  426. struct ttm_placement placement;
  427. struct ttm_buffer_object tbo;
  428. struct ttm_bo_kmap_obj kmap;
  429. u32 flags;
  430. unsigned pin_count;
  431. void *kptr;
  432. u32 tiling_flags;
  433. u32 pitch;
  434. int surface_reg;
  435. /* list of all virtual address to which this bo
  436. * is associated to
  437. */
  438. struct list_head va;
  439. /* Constant after initialization */
  440. struct radeon_device *rdev;
  441. struct drm_gem_object gem_base;
  442. struct ttm_bo_kmap_obj dma_buf_vmap;
  443. pid_t pid;
  444. struct radeon_mn *mn;
  445. struct interval_tree_node mn_it;
  446. };
  447. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  448. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  449. /* sub-allocation manager, it has to be protected by another lock.
  450. * By conception this is an helper for other part of the driver
  451. * like the indirect buffer or semaphore, which both have their
  452. * locking.
  453. *
  454. * Principe is simple, we keep a list of sub allocation in offset
  455. * order (first entry has offset == 0, last entry has the highest
  456. * offset).
  457. *
  458. * When allocating new object we first check if there is room at
  459. * the end total_size - (last_object_offset + last_object_size) >=
  460. * alloc_size. If so we allocate new object there.
  461. *
  462. * When there is not enough room at the end, we start waiting for
  463. * each sub object until we reach object_offset+object_size >=
  464. * alloc_size, this object then become the sub object we return.
  465. *
  466. * Alignment can't be bigger than page size.
  467. *
  468. * Hole are not considered for allocation to keep things simple.
  469. * Assumption is that there won't be hole (all object on same
  470. * alignment).
  471. */
  472. struct radeon_sa_manager {
  473. wait_queue_head_t wq;
  474. struct radeon_bo *bo;
  475. struct list_head *hole;
  476. struct list_head flist[RADEON_NUM_RINGS];
  477. struct list_head olist;
  478. unsigned size;
  479. uint64_t gpu_addr;
  480. void *cpu_ptr;
  481. uint32_t domain;
  482. uint32_t align;
  483. };
  484. struct radeon_sa_bo;
  485. /* sub-allocation buffer */
  486. struct radeon_sa_bo {
  487. struct list_head olist;
  488. struct list_head flist;
  489. struct radeon_sa_manager *manager;
  490. unsigned soffset;
  491. unsigned eoffset;
  492. struct radeon_fence *fence;
  493. };
  494. /*
  495. * GEM objects.
  496. */
  497. struct radeon_gem {
  498. struct mutex mutex;
  499. struct list_head objects;
  500. };
  501. int radeon_gem_init(struct radeon_device *rdev);
  502. void radeon_gem_fini(struct radeon_device *rdev);
  503. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  504. int alignment, int initial_domain,
  505. u32 flags, bool kernel,
  506. struct drm_gem_object **obj);
  507. int radeon_mode_dumb_create(struct drm_file *file_priv,
  508. struct drm_device *dev,
  509. struct drm_mode_create_dumb *args);
  510. int radeon_mode_dumb_mmap(struct drm_file *filp,
  511. struct drm_device *dev,
  512. uint32_t handle, uint64_t *offset_p);
  513. /*
  514. * Semaphores.
  515. */
  516. struct radeon_semaphore {
  517. struct radeon_sa_bo *sa_bo;
  518. signed waiters;
  519. uint64_t gpu_addr;
  520. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  521. };
  522. int radeon_semaphore_create(struct radeon_device *rdev,
  523. struct radeon_semaphore **semaphore);
  524. bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  525. struct radeon_semaphore *semaphore);
  526. bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  527. struct radeon_semaphore *semaphore);
  528. void radeon_semaphore_sync_fence(struct radeon_semaphore *semaphore,
  529. struct radeon_fence *fence);
  530. int radeon_semaphore_sync_resv(struct radeon_device *rdev,
  531. struct radeon_semaphore *semaphore,
  532. struct reservation_object *resv,
  533. bool shared);
  534. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  535. struct radeon_semaphore *semaphore,
  536. int waiting_ring);
  537. void radeon_semaphore_free(struct radeon_device *rdev,
  538. struct radeon_semaphore **semaphore,
  539. struct radeon_fence *fence);
  540. /*
  541. * GART structures, functions & helpers
  542. */
  543. struct radeon_mc;
  544. #define RADEON_GPU_PAGE_SIZE 4096
  545. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  546. #define RADEON_GPU_PAGE_SHIFT 12
  547. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  548. #define RADEON_GART_PAGE_DUMMY 0
  549. #define RADEON_GART_PAGE_VALID (1 << 0)
  550. #define RADEON_GART_PAGE_READ (1 << 1)
  551. #define RADEON_GART_PAGE_WRITE (1 << 2)
  552. #define RADEON_GART_PAGE_SNOOP (1 << 3)
  553. struct radeon_gart {
  554. dma_addr_t table_addr;
  555. struct radeon_bo *robj;
  556. void *ptr;
  557. unsigned num_gpu_pages;
  558. unsigned num_cpu_pages;
  559. unsigned table_size;
  560. struct page **pages;
  561. dma_addr_t *pages_addr;
  562. uint64_t *pages_entry;
  563. bool ready;
  564. };
  565. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  566. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  567. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  568. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  569. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  570. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  571. int radeon_gart_init(struct radeon_device *rdev);
  572. void radeon_gart_fini(struct radeon_device *rdev);
  573. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  574. int pages);
  575. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  576. int pages, struct page **pagelist,
  577. dma_addr_t *dma_addr, uint32_t flags);
  578. /*
  579. * GPU MC structures, functions & helpers
  580. */
  581. struct radeon_mc {
  582. resource_size_t aper_size;
  583. resource_size_t aper_base;
  584. resource_size_t agp_base;
  585. /* for some chips with <= 32MB we need to lie
  586. * about vram size near mc fb location */
  587. u64 mc_vram_size;
  588. u64 visible_vram_size;
  589. u64 gtt_size;
  590. u64 gtt_start;
  591. u64 gtt_end;
  592. u64 vram_start;
  593. u64 vram_end;
  594. unsigned vram_width;
  595. u64 real_vram_size;
  596. int vram_mtrr;
  597. bool vram_is_ddr;
  598. bool igp_sideport_enabled;
  599. u64 gtt_base_align;
  600. u64 mc_mask;
  601. };
  602. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  603. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  604. /*
  605. * GPU scratch registers structures, functions & helpers
  606. */
  607. struct radeon_scratch {
  608. unsigned num_reg;
  609. uint32_t reg_base;
  610. bool free[32];
  611. uint32_t reg[32];
  612. };
  613. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  614. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  615. /*
  616. * GPU doorbell structures, functions & helpers
  617. */
  618. #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
  619. struct radeon_doorbell {
  620. /* doorbell mmio */
  621. resource_size_t base;
  622. resource_size_t size;
  623. u32 __iomem *ptr;
  624. u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
  625. unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
  626. };
  627. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  628. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  629. /*
  630. * IRQS.
  631. */
  632. struct radeon_flip_work {
  633. struct work_struct flip_work;
  634. struct work_struct unpin_work;
  635. struct radeon_device *rdev;
  636. int crtc_id;
  637. uint64_t base;
  638. struct drm_pending_vblank_event *event;
  639. struct radeon_bo *old_rbo;
  640. struct fence *fence;
  641. };
  642. struct r500_irq_stat_regs {
  643. u32 disp_int;
  644. u32 hdmi0_status;
  645. };
  646. struct r600_irq_stat_regs {
  647. u32 disp_int;
  648. u32 disp_int_cont;
  649. u32 disp_int_cont2;
  650. u32 d1grph_int;
  651. u32 d2grph_int;
  652. u32 hdmi0_status;
  653. u32 hdmi1_status;
  654. };
  655. struct evergreen_irq_stat_regs {
  656. u32 disp_int;
  657. u32 disp_int_cont;
  658. u32 disp_int_cont2;
  659. u32 disp_int_cont3;
  660. u32 disp_int_cont4;
  661. u32 disp_int_cont5;
  662. u32 d1grph_int;
  663. u32 d2grph_int;
  664. u32 d3grph_int;
  665. u32 d4grph_int;
  666. u32 d5grph_int;
  667. u32 d6grph_int;
  668. u32 afmt_status1;
  669. u32 afmt_status2;
  670. u32 afmt_status3;
  671. u32 afmt_status4;
  672. u32 afmt_status5;
  673. u32 afmt_status6;
  674. };
  675. struct cik_irq_stat_regs {
  676. u32 disp_int;
  677. u32 disp_int_cont;
  678. u32 disp_int_cont2;
  679. u32 disp_int_cont3;
  680. u32 disp_int_cont4;
  681. u32 disp_int_cont5;
  682. u32 disp_int_cont6;
  683. u32 d1grph_int;
  684. u32 d2grph_int;
  685. u32 d3grph_int;
  686. u32 d4grph_int;
  687. u32 d5grph_int;
  688. u32 d6grph_int;
  689. };
  690. union radeon_irq_stat_regs {
  691. struct r500_irq_stat_regs r500;
  692. struct r600_irq_stat_regs r600;
  693. struct evergreen_irq_stat_regs evergreen;
  694. struct cik_irq_stat_regs cik;
  695. };
  696. struct radeon_irq {
  697. bool installed;
  698. spinlock_t lock;
  699. atomic_t ring_int[RADEON_NUM_RINGS];
  700. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  701. atomic_t pflip[RADEON_MAX_CRTCS];
  702. wait_queue_head_t vblank_queue;
  703. bool hpd[RADEON_MAX_HPD_PINS];
  704. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  705. union radeon_irq_stat_regs stat_regs;
  706. bool dpm_thermal;
  707. };
  708. int radeon_irq_kms_init(struct radeon_device *rdev);
  709. void radeon_irq_kms_fini(struct radeon_device *rdev);
  710. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  711. bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
  712. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  713. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  714. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  715. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  716. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  717. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  718. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  719. /*
  720. * CP & rings.
  721. */
  722. struct radeon_ib {
  723. struct radeon_sa_bo *sa_bo;
  724. uint32_t length_dw;
  725. uint64_t gpu_addr;
  726. uint32_t *ptr;
  727. int ring;
  728. struct radeon_fence *fence;
  729. struct radeon_vm *vm;
  730. bool is_const_ib;
  731. struct radeon_semaphore *semaphore;
  732. };
  733. struct radeon_ring {
  734. struct radeon_bo *ring_obj;
  735. volatile uint32_t *ring;
  736. unsigned rptr_offs;
  737. unsigned rptr_save_reg;
  738. u64 next_rptr_gpu_addr;
  739. volatile u32 *next_rptr_cpu_addr;
  740. unsigned wptr;
  741. unsigned wptr_old;
  742. unsigned ring_size;
  743. unsigned ring_free_dw;
  744. int count_dw;
  745. atomic_t last_rptr;
  746. atomic64_t last_activity;
  747. uint64_t gpu_addr;
  748. uint32_t align_mask;
  749. uint32_t ptr_mask;
  750. bool ready;
  751. u32 nop;
  752. u32 idx;
  753. u64 last_semaphore_signal_addr;
  754. u64 last_semaphore_wait_addr;
  755. /* for CIK queues */
  756. u32 me;
  757. u32 pipe;
  758. u32 queue;
  759. struct radeon_bo *mqd_obj;
  760. u32 doorbell_index;
  761. unsigned wptr_offs;
  762. };
  763. struct radeon_mec {
  764. struct radeon_bo *hpd_eop_obj;
  765. u64 hpd_eop_gpu_addr;
  766. u32 num_pipe;
  767. u32 num_mec;
  768. u32 num_queue;
  769. };
  770. /*
  771. * VM
  772. */
  773. /* maximum number of VMIDs */
  774. #define RADEON_NUM_VM 16
  775. /* number of entries in page table */
  776. #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
  777. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  778. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  779. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  780. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  781. #define R600_PTE_VALID (1 << 0)
  782. #define R600_PTE_SYSTEM (1 << 1)
  783. #define R600_PTE_SNOOPED (1 << 2)
  784. #define R600_PTE_READABLE (1 << 5)
  785. #define R600_PTE_WRITEABLE (1 << 6)
  786. /* PTE (Page Table Entry) fragment field for different page sizes */
  787. #define R600_PTE_FRAG_4KB (0 << 7)
  788. #define R600_PTE_FRAG_64KB (4 << 7)
  789. #define R600_PTE_FRAG_256KB (6 << 7)
  790. /* flags needed to be set so we can copy directly from the GART table */
  791. #define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
  792. R600_PTE_SYSTEM | R600_PTE_VALID )
  793. struct radeon_vm_pt {
  794. struct radeon_bo *bo;
  795. uint64_t addr;
  796. };
  797. struct radeon_vm {
  798. struct rb_root va;
  799. unsigned id;
  800. /* BOs moved, but not yet updated in the PT */
  801. struct list_head invalidated;
  802. /* BOs freed, but not yet updated in the PT */
  803. struct list_head freed;
  804. /* contains the page directory */
  805. struct radeon_bo *page_directory;
  806. uint64_t pd_gpu_addr;
  807. unsigned max_pde_used;
  808. /* array of page tables, one for each page directory entry */
  809. struct radeon_vm_pt *page_tables;
  810. struct radeon_bo_va *ib_bo_va;
  811. struct mutex mutex;
  812. /* last fence for cs using this vm */
  813. struct radeon_fence *fence;
  814. /* last flush or NULL if we still need to flush */
  815. struct radeon_fence *last_flush;
  816. /* last use of vmid */
  817. struct radeon_fence *last_id_use;
  818. };
  819. struct radeon_vm_manager {
  820. struct radeon_fence *active[RADEON_NUM_VM];
  821. uint32_t max_pfn;
  822. /* number of VMIDs */
  823. unsigned nvm;
  824. /* vram base address for page table entry */
  825. u64 vram_base_offset;
  826. /* is vm enabled? */
  827. bool enabled;
  828. /* for hw to save the PD addr on suspend/resume */
  829. uint32_t saved_table_addr[RADEON_NUM_VM];
  830. };
  831. /*
  832. * file private structure
  833. */
  834. struct radeon_fpriv {
  835. struct radeon_vm vm;
  836. };
  837. /*
  838. * R6xx+ IH ring
  839. */
  840. struct r600_ih {
  841. struct radeon_bo *ring_obj;
  842. volatile uint32_t *ring;
  843. unsigned rptr;
  844. unsigned ring_size;
  845. uint64_t gpu_addr;
  846. uint32_t ptr_mask;
  847. atomic_t lock;
  848. bool enabled;
  849. };
  850. /*
  851. * RLC stuff
  852. */
  853. #include "clearstate_defs.h"
  854. struct radeon_rlc {
  855. /* for power gating */
  856. struct radeon_bo *save_restore_obj;
  857. uint64_t save_restore_gpu_addr;
  858. volatile uint32_t *sr_ptr;
  859. const u32 *reg_list;
  860. u32 reg_list_size;
  861. /* for clear state */
  862. struct radeon_bo *clear_state_obj;
  863. uint64_t clear_state_gpu_addr;
  864. volatile uint32_t *cs_ptr;
  865. const struct cs_section_def *cs_data;
  866. u32 clear_state_size;
  867. /* for cp tables */
  868. struct radeon_bo *cp_table_obj;
  869. uint64_t cp_table_gpu_addr;
  870. volatile uint32_t *cp_table_ptr;
  871. u32 cp_table_size;
  872. };
  873. int radeon_ib_get(struct radeon_device *rdev, int ring,
  874. struct radeon_ib *ib, struct radeon_vm *vm,
  875. unsigned size);
  876. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  877. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  878. struct radeon_ib *const_ib, bool hdp_flush);
  879. int radeon_ib_pool_init(struct radeon_device *rdev);
  880. void radeon_ib_pool_fini(struct radeon_device *rdev);
  881. int radeon_ib_ring_tests(struct radeon_device *rdev);
  882. /* Ring access between begin & end cannot sleep */
  883. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  884. struct radeon_ring *ring);
  885. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  886. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  887. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  888. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  889. bool hdp_flush);
  890. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  891. bool hdp_flush);
  892. void radeon_ring_undo(struct radeon_ring *ring);
  893. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  894. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  895. void radeon_ring_lockup_update(struct radeon_device *rdev,
  896. struct radeon_ring *ring);
  897. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  898. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  899. uint32_t **data);
  900. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  901. unsigned size, uint32_t *data);
  902. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  903. unsigned rptr_offs, u32 nop);
  904. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  905. /* r600 async dma */
  906. void r600_dma_stop(struct radeon_device *rdev);
  907. int r600_dma_resume(struct radeon_device *rdev);
  908. void r600_dma_fini(struct radeon_device *rdev);
  909. void cayman_dma_stop(struct radeon_device *rdev);
  910. int cayman_dma_resume(struct radeon_device *rdev);
  911. void cayman_dma_fini(struct radeon_device *rdev);
  912. /*
  913. * CS.
  914. */
  915. struct radeon_cs_reloc {
  916. struct drm_gem_object *gobj;
  917. struct radeon_bo *robj;
  918. struct ttm_validate_buffer tv;
  919. uint64_t gpu_offset;
  920. unsigned prefered_domains;
  921. unsigned allowed_domains;
  922. uint32_t tiling_flags;
  923. uint32_t handle;
  924. };
  925. struct radeon_cs_chunk {
  926. uint32_t chunk_id;
  927. uint32_t length_dw;
  928. uint32_t *kdata;
  929. void __user *user_ptr;
  930. };
  931. struct radeon_cs_parser {
  932. struct device *dev;
  933. struct radeon_device *rdev;
  934. struct drm_file *filp;
  935. /* chunks */
  936. unsigned nchunks;
  937. struct radeon_cs_chunk *chunks;
  938. uint64_t *chunks_array;
  939. /* IB */
  940. unsigned idx;
  941. /* relocations */
  942. unsigned nrelocs;
  943. struct radeon_cs_reloc *relocs;
  944. struct radeon_cs_reloc **relocs_ptr;
  945. struct radeon_cs_reloc *vm_bos;
  946. struct list_head validated;
  947. unsigned dma_reloc_idx;
  948. /* indices of various chunks */
  949. int chunk_ib_idx;
  950. int chunk_relocs_idx;
  951. int chunk_flags_idx;
  952. int chunk_const_ib_idx;
  953. struct radeon_ib ib;
  954. struct radeon_ib const_ib;
  955. void *track;
  956. unsigned family;
  957. int parser_error;
  958. u32 cs_flags;
  959. u32 ring;
  960. s32 priority;
  961. struct ww_acquire_ctx ticket;
  962. };
  963. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  964. {
  965. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  966. if (ibc->kdata)
  967. return ibc->kdata[idx];
  968. return p->ib.ptr[idx];
  969. }
  970. struct radeon_cs_packet {
  971. unsigned idx;
  972. unsigned type;
  973. unsigned reg;
  974. unsigned opcode;
  975. int count;
  976. unsigned one_reg_wr;
  977. };
  978. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  979. struct radeon_cs_packet *pkt,
  980. unsigned idx, unsigned reg);
  981. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  982. struct radeon_cs_packet *pkt);
  983. /*
  984. * AGP
  985. */
  986. int radeon_agp_init(struct radeon_device *rdev);
  987. void radeon_agp_resume(struct radeon_device *rdev);
  988. void radeon_agp_suspend(struct radeon_device *rdev);
  989. void radeon_agp_fini(struct radeon_device *rdev);
  990. /*
  991. * Writeback
  992. */
  993. struct radeon_wb {
  994. struct radeon_bo *wb_obj;
  995. volatile uint32_t *wb;
  996. uint64_t gpu_addr;
  997. bool enabled;
  998. bool use_event;
  999. };
  1000. #define RADEON_WB_SCRATCH_OFFSET 0
  1001. #define RADEON_WB_RING0_NEXT_RPTR 256
  1002. #define RADEON_WB_CP_RPTR_OFFSET 1024
  1003. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  1004. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  1005. #define R600_WB_DMA_RPTR_OFFSET 1792
  1006. #define R600_WB_IH_WPTR_OFFSET 2048
  1007. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  1008. #define R600_WB_EVENT_OFFSET 3072
  1009. #define CIK_WB_CP1_WPTR_OFFSET 3328
  1010. #define CIK_WB_CP2_WPTR_OFFSET 3584
  1011. #define R600_WB_DMA_RING_TEST_OFFSET 3588
  1012. #define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
  1013. /**
  1014. * struct radeon_pm - power management datas
  1015. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  1016. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  1017. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  1018. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  1019. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  1020. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  1021. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  1022. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  1023. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  1024. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  1025. * @needed_bandwidth: current bandwidth needs
  1026. *
  1027. * It keeps track of various data needed to take powermanagement decision.
  1028. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  1029. * Equation between gpu/memory clock and available bandwidth is hw dependent
  1030. * (type of memory, bus size, efficiency, ...)
  1031. */
  1032. enum radeon_pm_method {
  1033. PM_METHOD_PROFILE,
  1034. PM_METHOD_DYNPM,
  1035. PM_METHOD_DPM,
  1036. };
  1037. enum radeon_dynpm_state {
  1038. DYNPM_STATE_DISABLED,
  1039. DYNPM_STATE_MINIMUM,
  1040. DYNPM_STATE_PAUSED,
  1041. DYNPM_STATE_ACTIVE,
  1042. DYNPM_STATE_SUSPENDED,
  1043. };
  1044. enum radeon_dynpm_action {
  1045. DYNPM_ACTION_NONE,
  1046. DYNPM_ACTION_MINIMUM,
  1047. DYNPM_ACTION_DOWNCLOCK,
  1048. DYNPM_ACTION_UPCLOCK,
  1049. DYNPM_ACTION_DEFAULT
  1050. };
  1051. enum radeon_voltage_type {
  1052. VOLTAGE_NONE = 0,
  1053. VOLTAGE_GPIO,
  1054. VOLTAGE_VDDC,
  1055. VOLTAGE_SW
  1056. };
  1057. enum radeon_pm_state_type {
  1058. /* not used for dpm */
  1059. POWER_STATE_TYPE_DEFAULT,
  1060. POWER_STATE_TYPE_POWERSAVE,
  1061. /* user selectable states */
  1062. POWER_STATE_TYPE_BATTERY,
  1063. POWER_STATE_TYPE_BALANCED,
  1064. POWER_STATE_TYPE_PERFORMANCE,
  1065. /* internal states */
  1066. POWER_STATE_TYPE_INTERNAL_UVD,
  1067. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1068. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1069. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1070. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1071. POWER_STATE_TYPE_INTERNAL_BOOT,
  1072. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1073. POWER_STATE_TYPE_INTERNAL_ACPI,
  1074. POWER_STATE_TYPE_INTERNAL_ULV,
  1075. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1076. };
  1077. enum radeon_pm_profile_type {
  1078. PM_PROFILE_DEFAULT,
  1079. PM_PROFILE_AUTO,
  1080. PM_PROFILE_LOW,
  1081. PM_PROFILE_MID,
  1082. PM_PROFILE_HIGH,
  1083. };
  1084. #define PM_PROFILE_DEFAULT_IDX 0
  1085. #define PM_PROFILE_LOW_SH_IDX 1
  1086. #define PM_PROFILE_MID_SH_IDX 2
  1087. #define PM_PROFILE_HIGH_SH_IDX 3
  1088. #define PM_PROFILE_LOW_MH_IDX 4
  1089. #define PM_PROFILE_MID_MH_IDX 5
  1090. #define PM_PROFILE_HIGH_MH_IDX 6
  1091. #define PM_PROFILE_MAX 7
  1092. struct radeon_pm_profile {
  1093. int dpms_off_ps_idx;
  1094. int dpms_on_ps_idx;
  1095. int dpms_off_cm_idx;
  1096. int dpms_on_cm_idx;
  1097. };
  1098. enum radeon_int_thermal_type {
  1099. THERMAL_TYPE_NONE,
  1100. THERMAL_TYPE_EXTERNAL,
  1101. THERMAL_TYPE_EXTERNAL_GPIO,
  1102. THERMAL_TYPE_RV6XX,
  1103. THERMAL_TYPE_RV770,
  1104. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1105. THERMAL_TYPE_EVERGREEN,
  1106. THERMAL_TYPE_SUMO,
  1107. THERMAL_TYPE_NI,
  1108. THERMAL_TYPE_SI,
  1109. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1110. THERMAL_TYPE_CI,
  1111. THERMAL_TYPE_KV,
  1112. };
  1113. struct radeon_voltage {
  1114. enum radeon_voltage_type type;
  1115. /* gpio voltage */
  1116. struct radeon_gpio_rec gpio;
  1117. u32 delay; /* delay in usec from voltage drop to sclk change */
  1118. bool active_high; /* voltage drop is active when bit is high */
  1119. /* VDDC voltage */
  1120. u8 vddc_id; /* index into vddc voltage table */
  1121. u8 vddci_id; /* index into vddci voltage table */
  1122. bool vddci_enabled;
  1123. /* r6xx+ sw */
  1124. u16 voltage;
  1125. /* evergreen+ vddci */
  1126. u16 vddci;
  1127. };
  1128. /* clock mode flags */
  1129. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1130. struct radeon_pm_clock_info {
  1131. /* memory clock */
  1132. u32 mclk;
  1133. /* engine clock */
  1134. u32 sclk;
  1135. /* voltage info */
  1136. struct radeon_voltage voltage;
  1137. /* standardized clock flags */
  1138. u32 flags;
  1139. };
  1140. /* state flags */
  1141. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1142. struct radeon_power_state {
  1143. enum radeon_pm_state_type type;
  1144. struct radeon_pm_clock_info *clock_info;
  1145. /* number of valid clock modes in this power state */
  1146. int num_clock_modes;
  1147. struct radeon_pm_clock_info *default_clock_mode;
  1148. /* standardized state flags */
  1149. u32 flags;
  1150. u32 misc; /* vbios specific flags */
  1151. u32 misc2; /* vbios specific flags */
  1152. int pcie_lanes; /* pcie lanes */
  1153. };
  1154. /*
  1155. * Some modes are overclocked by very low value, accept them
  1156. */
  1157. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1158. enum radeon_dpm_auto_throttle_src {
  1159. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1160. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1161. };
  1162. enum radeon_dpm_event_src {
  1163. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1164. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1165. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1166. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1167. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1168. };
  1169. #define RADEON_MAX_VCE_LEVELS 6
  1170. enum radeon_vce_level {
  1171. RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1172. RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1173. RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1174. RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1175. RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1176. RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1177. };
  1178. struct radeon_ps {
  1179. u32 caps; /* vbios flags */
  1180. u32 class; /* vbios flags */
  1181. u32 class2; /* vbios flags */
  1182. /* UVD clocks */
  1183. u32 vclk;
  1184. u32 dclk;
  1185. /* VCE clocks */
  1186. u32 evclk;
  1187. u32 ecclk;
  1188. bool vce_active;
  1189. enum radeon_vce_level vce_level;
  1190. /* asic priv */
  1191. void *ps_priv;
  1192. };
  1193. struct radeon_dpm_thermal {
  1194. /* thermal interrupt work */
  1195. struct work_struct work;
  1196. /* low temperature threshold */
  1197. int min_temp;
  1198. /* high temperature threshold */
  1199. int max_temp;
  1200. /* was interrupt low to high or high to low */
  1201. bool high_to_low;
  1202. };
  1203. enum radeon_clk_action
  1204. {
  1205. RADEON_SCLK_UP = 1,
  1206. RADEON_SCLK_DOWN
  1207. };
  1208. struct radeon_blacklist_clocks
  1209. {
  1210. u32 sclk;
  1211. u32 mclk;
  1212. enum radeon_clk_action action;
  1213. };
  1214. struct radeon_clock_and_voltage_limits {
  1215. u32 sclk;
  1216. u32 mclk;
  1217. u16 vddc;
  1218. u16 vddci;
  1219. };
  1220. struct radeon_clock_array {
  1221. u32 count;
  1222. u32 *values;
  1223. };
  1224. struct radeon_clock_voltage_dependency_entry {
  1225. u32 clk;
  1226. u16 v;
  1227. };
  1228. struct radeon_clock_voltage_dependency_table {
  1229. u32 count;
  1230. struct radeon_clock_voltage_dependency_entry *entries;
  1231. };
  1232. union radeon_cac_leakage_entry {
  1233. struct {
  1234. u16 vddc;
  1235. u32 leakage;
  1236. };
  1237. struct {
  1238. u16 vddc1;
  1239. u16 vddc2;
  1240. u16 vddc3;
  1241. };
  1242. };
  1243. struct radeon_cac_leakage_table {
  1244. u32 count;
  1245. union radeon_cac_leakage_entry *entries;
  1246. };
  1247. struct radeon_phase_shedding_limits_entry {
  1248. u16 voltage;
  1249. u32 sclk;
  1250. u32 mclk;
  1251. };
  1252. struct radeon_phase_shedding_limits_table {
  1253. u32 count;
  1254. struct radeon_phase_shedding_limits_entry *entries;
  1255. };
  1256. struct radeon_uvd_clock_voltage_dependency_entry {
  1257. u32 vclk;
  1258. u32 dclk;
  1259. u16 v;
  1260. };
  1261. struct radeon_uvd_clock_voltage_dependency_table {
  1262. u8 count;
  1263. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1264. };
  1265. struct radeon_vce_clock_voltage_dependency_entry {
  1266. u32 ecclk;
  1267. u32 evclk;
  1268. u16 v;
  1269. };
  1270. struct radeon_vce_clock_voltage_dependency_table {
  1271. u8 count;
  1272. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1273. };
  1274. struct radeon_ppm_table {
  1275. u8 ppm_design;
  1276. u16 cpu_core_number;
  1277. u32 platform_tdp;
  1278. u32 small_ac_platform_tdp;
  1279. u32 platform_tdc;
  1280. u32 small_ac_platform_tdc;
  1281. u32 apu_tdp;
  1282. u32 dgpu_tdp;
  1283. u32 dgpu_ulv_power;
  1284. u32 tj_max;
  1285. };
  1286. struct radeon_cac_tdp_table {
  1287. u16 tdp;
  1288. u16 configurable_tdp;
  1289. u16 tdc;
  1290. u16 battery_power_limit;
  1291. u16 small_power_limit;
  1292. u16 low_cac_leakage;
  1293. u16 high_cac_leakage;
  1294. u16 maximum_power_delivery_limit;
  1295. };
  1296. struct radeon_dpm_dynamic_state {
  1297. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1298. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1299. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1300. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1301. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1302. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1303. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1304. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1305. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1306. struct radeon_clock_array valid_sclk_values;
  1307. struct radeon_clock_array valid_mclk_values;
  1308. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1309. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1310. u32 mclk_sclk_ratio;
  1311. u32 sclk_mclk_delta;
  1312. u16 vddc_vddci_delta;
  1313. u16 min_vddc_for_pcie_gen2;
  1314. struct radeon_cac_leakage_table cac_leakage_table;
  1315. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1316. struct radeon_ppm_table *ppm_table;
  1317. struct radeon_cac_tdp_table *cac_tdp_table;
  1318. };
  1319. struct radeon_dpm_fan {
  1320. u16 t_min;
  1321. u16 t_med;
  1322. u16 t_high;
  1323. u16 pwm_min;
  1324. u16 pwm_med;
  1325. u16 pwm_high;
  1326. u8 t_hyst;
  1327. u32 cycle_delay;
  1328. u16 t_max;
  1329. bool ucode_fan_control;
  1330. };
  1331. enum radeon_pcie_gen {
  1332. RADEON_PCIE_GEN1 = 0,
  1333. RADEON_PCIE_GEN2 = 1,
  1334. RADEON_PCIE_GEN3 = 2,
  1335. RADEON_PCIE_GEN_INVALID = 0xffff
  1336. };
  1337. enum radeon_dpm_forced_level {
  1338. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1339. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1340. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1341. };
  1342. struct radeon_vce_state {
  1343. /* vce clocks */
  1344. u32 evclk;
  1345. u32 ecclk;
  1346. /* gpu clocks */
  1347. u32 sclk;
  1348. u32 mclk;
  1349. u8 clk_idx;
  1350. u8 pstate;
  1351. };
  1352. struct radeon_dpm {
  1353. struct radeon_ps *ps;
  1354. /* number of valid power states */
  1355. int num_ps;
  1356. /* current power state that is active */
  1357. struct radeon_ps *current_ps;
  1358. /* requested power state */
  1359. struct radeon_ps *requested_ps;
  1360. /* boot up power state */
  1361. struct radeon_ps *boot_ps;
  1362. /* default uvd power state */
  1363. struct radeon_ps *uvd_ps;
  1364. /* vce requirements */
  1365. struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
  1366. enum radeon_vce_level vce_level;
  1367. enum radeon_pm_state_type state;
  1368. enum radeon_pm_state_type user_state;
  1369. u32 platform_caps;
  1370. u32 voltage_response_time;
  1371. u32 backbias_response_time;
  1372. void *priv;
  1373. u32 new_active_crtcs;
  1374. int new_active_crtc_count;
  1375. u32 current_active_crtcs;
  1376. int current_active_crtc_count;
  1377. bool single_display;
  1378. struct radeon_dpm_dynamic_state dyn_state;
  1379. struct radeon_dpm_fan fan;
  1380. u32 tdp_limit;
  1381. u32 near_tdp_limit;
  1382. u32 near_tdp_limit_adjusted;
  1383. u32 sq_ramping_threshold;
  1384. u32 cac_leakage;
  1385. u16 tdp_od_limit;
  1386. u32 tdp_adjustment;
  1387. u16 load_line_slope;
  1388. bool power_control;
  1389. bool ac_power;
  1390. /* special states active */
  1391. bool thermal_active;
  1392. bool uvd_active;
  1393. bool vce_active;
  1394. /* thermal handling */
  1395. struct radeon_dpm_thermal thermal;
  1396. /* forced levels */
  1397. enum radeon_dpm_forced_level forced_level;
  1398. /* track UVD streams */
  1399. unsigned sd;
  1400. unsigned hd;
  1401. };
  1402. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1403. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
  1404. struct radeon_pm {
  1405. struct mutex mutex;
  1406. /* write locked while reprogramming mclk */
  1407. struct rw_semaphore mclk_lock;
  1408. u32 active_crtcs;
  1409. int active_crtc_count;
  1410. int req_vblank;
  1411. bool vblank_sync;
  1412. fixed20_12 max_bandwidth;
  1413. fixed20_12 igp_sideport_mclk;
  1414. fixed20_12 igp_system_mclk;
  1415. fixed20_12 igp_ht_link_clk;
  1416. fixed20_12 igp_ht_link_width;
  1417. fixed20_12 k8_bandwidth;
  1418. fixed20_12 sideport_bandwidth;
  1419. fixed20_12 ht_bandwidth;
  1420. fixed20_12 core_bandwidth;
  1421. fixed20_12 sclk;
  1422. fixed20_12 mclk;
  1423. fixed20_12 needed_bandwidth;
  1424. struct radeon_power_state *power_state;
  1425. /* number of valid power states */
  1426. int num_power_states;
  1427. int current_power_state_index;
  1428. int current_clock_mode_index;
  1429. int requested_power_state_index;
  1430. int requested_clock_mode_index;
  1431. int default_power_state_index;
  1432. u32 current_sclk;
  1433. u32 current_mclk;
  1434. u16 current_vddc;
  1435. u16 current_vddci;
  1436. u32 default_sclk;
  1437. u32 default_mclk;
  1438. u16 default_vddc;
  1439. u16 default_vddci;
  1440. struct radeon_i2c_chan *i2c_bus;
  1441. /* selected pm method */
  1442. enum radeon_pm_method pm_method;
  1443. /* dynpm power management */
  1444. struct delayed_work dynpm_idle_work;
  1445. enum radeon_dynpm_state dynpm_state;
  1446. enum radeon_dynpm_action dynpm_planned_action;
  1447. unsigned long dynpm_action_timeout;
  1448. bool dynpm_can_upclock;
  1449. bool dynpm_can_downclock;
  1450. /* profile-based power management */
  1451. enum radeon_pm_profile_type profile;
  1452. int profile_index;
  1453. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1454. /* internal thermal controller on rv6xx+ */
  1455. enum radeon_int_thermal_type int_thermal_type;
  1456. struct device *int_hwmon_dev;
  1457. /* dpm */
  1458. bool dpm_enabled;
  1459. struct radeon_dpm dpm;
  1460. };
  1461. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1462. enum radeon_pm_state_type ps_type,
  1463. int instance);
  1464. /*
  1465. * UVD
  1466. */
  1467. #define RADEON_MAX_UVD_HANDLES 10
  1468. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1469. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1470. struct radeon_uvd {
  1471. struct radeon_bo *vcpu_bo;
  1472. void *cpu_addr;
  1473. uint64_t gpu_addr;
  1474. void *saved_bo;
  1475. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1476. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1477. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1478. struct delayed_work idle_work;
  1479. };
  1480. int radeon_uvd_init(struct radeon_device *rdev);
  1481. void radeon_uvd_fini(struct radeon_device *rdev);
  1482. int radeon_uvd_suspend(struct radeon_device *rdev);
  1483. int radeon_uvd_resume(struct radeon_device *rdev);
  1484. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1485. uint32_t handle, struct radeon_fence **fence);
  1486. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1487. uint32_t handle, struct radeon_fence **fence);
  1488. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
  1489. uint32_t allowed_domains);
  1490. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1491. struct drm_file *filp);
  1492. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1493. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1494. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1495. unsigned vclk, unsigned dclk,
  1496. unsigned vco_min, unsigned vco_max,
  1497. unsigned fb_factor, unsigned fb_mask,
  1498. unsigned pd_min, unsigned pd_max,
  1499. unsigned pd_even,
  1500. unsigned *optimal_fb_div,
  1501. unsigned *optimal_vclk_div,
  1502. unsigned *optimal_dclk_div);
  1503. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1504. unsigned cg_upll_func_cntl);
  1505. /*
  1506. * VCE
  1507. */
  1508. #define RADEON_MAX_VCE_HANDLES 16
  1509. #define RADEON_VCE_STACK_SIZE (1024*1024)
  1510. #define RADEON_VCE_HEAP_SIZE (4*1024*1024)
  1511. struct radeon_vce {
  1512. struct radeon_bo *vcpu_bo;
  1513. uint64_t gpu_addr;
  1514. unsigned fw_version;
  1515. unsigned fb_version;
  1516. atomic_t handles[RADEON_MAX_VCE_HANDLES];
  1517. struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
  1518. unsigned img_size[RADEON_MAX_VCE_HANDLES];
  1519. struct delayed_work idle_work;
  1520. };
  1521. int radeon_vce_init(struct radeon_device *rdev);
  1522. void radeon_vce_fini(struct radeon_device *rdev);
  1523. int radeon_vce_suspend(struct radeon_device *rdev);
  1524. int radeon_vce_resume(struct radeon_device *rdev);
  1525. int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
  1526. uint32_t handle, struct radeon_fence **fence);
  1527. int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
  1528. uint32_t handle, struct radeon_fence **fence);
  1529. void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
  1530. void radeon_vce_note_usage(struct radeon_device *rdev);
  1531. int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
  1532. int radeon_vce_cs_parse(struct radeon_cs_parser *p);
  1533. bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
  1534. struct radeon_ring *ring,
  1535. struct radeon_semaphore *semaphore,
  1536. bool emit_wait);
  1537. void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  1538. void radeon_vce_fence_emit(struct radeon_device *rdev,
  1539. struct radeon_fence *fence);
  1540. int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1541. int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1542. struct r600_audio_pin {
  1543. int channels;
  1544. int rate;
  1545. int bits_per_sample;
  1546. u8 status_bits;
  1547. u8 category_code;
  1548. u32 offset;
  1549. bool connected;
  1550. u32 id;
  1551. };
  1552. struct r600_audio {
  1553. bool enabled;
  1554. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1555. int num_pins;
  1556. };
  1557. /*
  1558. * Benchmarking
  1559. */
  1560. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1561. /*
  1562. * Testing
  1563. */
  1564. void radeon_test_moves(struct radeon_device *rdev);
  1565. void radeon_test_ring_sync(struct radeon_device *rdev,
  1566. struct radeon_ring *cpA,
  1567. struct radeon_ring *cpB);
  1568. void radeon_test_syncing(struct radeon_device *rdev);
  1569. /*
  1570. * MMU Notifier
  1571. */
  1572. int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
  1573. void radeon_mn_unregister(struct radeon_bo *bo);
  1574. /*
  1575. * Debugfs
  1576. */
  1577. struct radeon_debugfs {
  1578. struct drm_info_list *files;
  1579. unsigned num_files;
  1580. };
  1581. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1582. struct drm_info_list *files,
  1583. unsigned nfiles);
  1584. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1585. /*
  1586. * ASIC ring specific functions.
  1587. */
  1588. struct radeon_asic_ring {
  1589. /* ring read/write ptr handling */
  1590. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1591. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1592. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1593. /* validating and patching of IBs */
  1594. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1595. int (*cs_parse)(struct radeon_cs_parser *p);
  1596. /* command emmit functions */
  1597. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1598. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1599. void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
  1600. bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1601. struct radeon_semaphore *semaphore, bool emit_wait);
  1602. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1603. /* testing functions */
  1604. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1605. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1606. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1607. /* deprecated */
  1608. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1609. };
  1610. /*
  1611. * ASIC specific functions.
  1612. */
  1613. struct radeon_asic {
  1614. int (*init)(struct radeon_device *rdev);
  1615. void (*fini)(struct radeon_device *rdev);
  1616. int (*resume)(struct radeon_device *rdev);
  1617. int (*suspend)(struct radeon_device *rdev);
  1618. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1619. int (*asic_reset)(struct radeon_device *rdev);
  1620. /* Flush the HDP cache via MMIO */
  1621. void (*mmio_hdp_flush)(struct radeon_device *rdev);
  1622. /* check if 3D engine is idle */
  1623. bool (*gui_idle)(struct radeon_device *rdev);
  1624. /* wait for mc_idle */
  1625. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1626. /* get the reference clock */
  1627. u32 (*get_xclk)(struct radeon_device *rdev);
  1628. /* get the gpu clock counter */
  1629. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1630. /* gart */
  1631. struct {
  1632. void (*tlb_flush)(struct radeon_device *rdev);
  1633. uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
  1634. void (*set_page)(struct radeon_device *rdev, unsigned i,
  1635. uint64_t entry);
  1636. } gart;
  1637. struct {
  1638. int (*init)(struct radeon_device *rdev);
  1639. void (*fini)(struct radeon_device *rdev);
  1640. void (*copy_pages)(struct radeon_device *rdev,
  1641. struct radeon_ib *ib,
  1642. uint64_t pe, uint64_t src,
  1643. unsigned count);
  1644. void (*write_pages)(struct radeon_device *rdev,
  1645. struct radeon_ib *ib,
  1646. uint64_t pe,
  1647. uint64_t addr, unsigned count,
  1648. uint32_t incr, uint32_t flags);
  1649. void (*set_pages)(struct radeon_device *rdev,
  1650. struct radeon_ib *ib,
  1651. uint64_t pe,
  1652. uint64_t addr, unsigned count,
  1653. uint32_t incr, uint32_t flags);
  1654. void (*pad_ib)(struct radeon_ib *ib);
  1655. } vm;
  1656. /* ring specific callbacks */
  1657. struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1658. /* irqs */
  1659. struct {
  1660. int (*set)(struct radeon_device *rdev);
  1661. int (*process)(struct radeon_device *rdev);
  1662. } irq;
  1663. /* displays */
  1664. struct {
  1665. /* display watermarks */
  1666. void (*bandwidth_update)(struct radeon_device *rdev);
  1667. /* get frame count */
  1668. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1669. /* wait for vblank */
  1670. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1671. /* set backlight level */
  1672. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1673. /* get backlight level */
  1674. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1675. /* audio callbacks */
  1676. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1677. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1678. } display;
  1679. /* copy functions for bo handling */
  1680. struct {
  1681. struct radeon_fence *(*blit)(struct radeon_device *rdev,
  1682. uint64_t src_offset,
  1683. uint64_t dst_offset,
  1684. unsigned num_gpu_pages,
  1685. struct reservation_object *resv);
  1686. u32 blit_ring_index;
  1687. struct radeon_fence *(*dma)(struct radeon_device *rdev,
  1688. uint64_t src_offset,
  1689. uint64_t dst_offset,
  1690. unsigned num_gpu_pages,
  1691. struct reservation_object *resv);
  1692. u32 dma_ring_index;
  1693. /* method used for bo copy */
  1694. struct radeon_fence *(*copy)(struct radeon_device *rdev,
  1695. uint64_t src_offset,
  1696. uint64_t dst_offset,
  1697. unsigned num_gpu_pages,
  1698. struct reservation_object *resv);
  1699. /* ring used for bo copies */
  1700. u32 copy_ring_index;
  1701. } copy;
  1702. /* surfaces */
  1703. struct {
  1704. int (*set_reg)(struct radeon_device *rdev, int reg,
  1705. uint32_t tiling_flags, uint32_t pitch,
  1706. uint32_t offset, uint32_t obj_size);
  1707. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1708. } surface;
  1709. /* hotplug detect */
  1710. struct {
  1711. void (*init)(struct radeon_device *rdev);
  1712. void (*fini)(struct radeon_device *rdev);
  1713. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1714. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1715. } hpd;
  1716. /* static power management */
  1717. struct {
  1718. void (*misc)(struct radeon_device *rdev);
  1719. void (*prepare)(struct radeon_device *rdev);
  1720. void (*finish)(struct radeon_device *rdev);
  1721. void (*init_profile)(struct radeon_device *rdev);
  1722. void (*get_dynpm_state)(struct radeon_device *rdev);
  1723. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1724. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1725. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1726. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1727. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1728. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1729. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1730. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1731. int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
  1732. int (*get_temperature)(struct radeon_device *rdev);
  1733. } pm;
  1734. /* dynamic power management */
  1735. struct {
  1736. int (*init)(struct radeon_device *rdev);
  1737. void (*setup_asic)(struct radeon_device *rdev);
  1738. int (*enable)(struct radeon_device *rdev);
  1739. int (*late_enable)(struct radeon_device *rdev);
  1740. void (*disable)(struct radeon_device *rdev);
  1741. int (*pre_set_power_state)(struct radeon_device *rdev);
  1742. int (*set_power_state)(struct radeon_device *rdev);
  1743. void (*post_set_power_state)(struct radeon_device *rdev);
  1744. void (*display_configuration_changed)(struct radeon_device *rdev);
  1745. void (*fini)(struct radeon_device *rdev);
  1746. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1747. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1748. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1749. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1750. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1751. bool (*vblank_too_short)(struct radeon_device *rdev);
  1752. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1753. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1754. } dpm;
  1755. /* pageflipping */
  1756. struct {
  1757. void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1758. bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
  1759. } pflip;
  1760. };
  1761. /*
  1762. * Asic structures
  1763. */
  1764. struct r100_asic {
  1765. const unsigned *reg_safe_bm;
  1766. unsigned reg_safe_bm_size;
  1767. u32 hdp_cntl;
  1768. };
  1769. struct r300_asic {
  1770. const unsigned *reg_safe_bm;
  1771. unsigned reg_safe_bm_size;
  1772. u32 resync_scratch;
  1773. u32 hdp_cntl;
  1774. };
  1775. struct r600_asic {
  1776. unsigned max_pipes;
  1777. unsigned max_tile_pipes;
  1778. unsigned max_simds;
  1779. unsigned max_backends;
  1780. unsigned max_gprs;
  1781. unsigned max_threads;
  1782. unsigned max_stack_entries;
  1783. unsigned max_hw_contexts;
  1784. unsigned max_gs_threads;
  1785. unsigned sx_max_export_size;
  1786. unsigned sx_max_export_pos_size;
  1787. unsigned sx_max_export_smx_size;
  1788. unsigned sq_num_cf_insts;
  1789. unsigned tiling_nbanks;
  1790. unsigned tiling_npipes;
  1791. unsigned tiling_group_size;
  1792. unsigned tile_config;
  1793. unsigned backend_map;
  1794. unsigned active_simds;
  1795. };
  1796. struct rv770_asic {
  1797. unsigned max_pipes;
  1798. unsigned max_tile_pipes;
  1799. unsigned max_simds;
  1800. unsigned max_backends;
  1801. unsigned max_gprs;
  1802. unsigned max_threads;
  1803. unsigned max_stack_entries;
  1804. unsigned max_hw_contexts;
  1805. unsigned max_gs_threads;
  1806. unsigned sx_max_export_size;
  1807. unsigned sx_max_export_pos_size;
  1808. unsigned sx_max_export_smx_size;
  1809. unsigned sq_num_cf_insts;
  1810. unsigned sx_num_of_sets;
  1811. unsigned sc_prim_fifo_size;
  1812. unsigned sc_hiz_tile_fifo_size;
  1813. unsigned sc_earlyz_tile_fifo_fize;
  1814. unsigned tiling_nbanks;
  1815. unsigned tiling_npipes;
  1816. unsigned tiling_group_size;
  1817. unsigned tile_config;
  1818. unsigned backend_map;
  1819. unsigned active_simds;
  1820. };
  1821. struct evergreen_asic {
  1822. unsigned num_ses;
  1823. unsigned max_pipes;
  1824. unsigned max_tile_pipes;
  1825. unsigned max_simds;
  1826. unsigned max_backends;
  1827. unsigned max_gprs;
  1828. unsigned max_threads;
  1829. unsigned max_stack_entries;
  1830. unsigned max_hw_contexts;
  1831. unsigned max_gs_threads;
  1832. unsigned sx_max_export_size;
  1833. unsigned sx_max_export_pos_size;
  1834. unsigned sx_max_export_smx_size;
  1835. unsigned sq_num_cf_insts;
  1836. unsigned sx_num_of_sets;
  1837. unsigned sc_prim_fifo_size;
  1838. unsigned sc_hiz_tile_fifo_size;
  1839. unsigned sc_earlyz_tile_fifo_size;
  1840. unsigned tiling_nbanks;
  1841. unsigned tiling_npipes;
  1842. unsigned tiling_group_size;
  1843. unsigned tile_config;
  1844. unsigned backend_map;
  1845. unsigned active_simds;
  1846. };
  1847. struct cayman_asic {
  1848. unsigned max_shader_engines;
  1849. unsigned max_pipes_per_simd;
  1850. unsigned max_tile_pipes;
  1851. unsigned max_simds_per_se;
  1852. unsigned max_backends_per_se;
  1853. unsigned max_texture_channel_caches;
  1854. unsigned max_gprs;
  1855. unsigned max_threads;
  1856. unsigned max_gs_threads;
  1857. unsigned max_stack_entries;
  1858. unsigned sx_num_of_sets;
  1859. unsigned sx_max_export_size;
  1860. unsigned sx_max_export_pos_size;
  1861. unsigned sx_max_export_smx_size;
  1862. unsigned max_hw_contexts;
  1863. unsigned sq_num_cf_insts;
  1864. unsigned sc_prim_fifo_size;
  1865. unsigned sc_hiz_tile_fifo_size;
  1866. unsigned sc_earlyz_tile_fifo_size;
  1867. unsigned num_shader_engines;
  1868. unsigned num_shader_pipes_per_simd;
  1869. unsigned num_tile_pipes;
  1870. unsigned num_simds_per_se;
  1871. unsigned num_backends_per_se;
  1872. unsigned backend_disable_mask_per_asic;
  1873. unsigned backend_map;
  1874. unsigned num_texture_channel_caches;
  1875. unsigned mem_max_burst_length_bytes;
  1876. unsigned mem_row_size_in_kb;
  1877. unsigned shader_engine_tile_size;
  1878. unsigned num_gpus;
  1879. unsigned multi_gpu_tile_size;
  1880. unsigned tile_config;
  1881. unsigned active_simds;
  1882. };
  1883. struct si_asic {
  1884. unsigned max_shader_engines;
  1885. unsigned max_tile_pipes;
  1886. unsigned max_cu_per_sh;
  1887. unsigned max_sh_per_se;
  1888. unsigned max_backends_per_se;
  1889. unsigned max_texture_channel_caches;
  1890. unsigned max_gprs;
  1891. unsigned max_gs_threads;
  1892. unsigned max_hw_contexts;
  1893. unsigned sc_prim_fifo_size_frontend;
  1894. unsigned sc_prim_fifo_size_backend;
  1895. unsigned sc_hiz_tile_fifo_size;
  1896. unsigned sc_earlyz_tile_fifo_size;
  1897. unsigned num_tile_pipes;
  1898. unsigned backend_enable_mask;
  1899. unsigned backend_disable_mask_per_asic;
  1900. unsigned backend_map;
  1901. unsigned num_texture_channel_caches;
  1902. unsigned mem_max_burst_length_bytes;
  1903. unsigned mem_row_size_in_kb;
  1904. unsigned shader_engine_tile_size;
  1905. unsigned num_gpus;
  1906. unsigned multi_gpu_tile_size;
  1907. unsigned tile_config;
  1908. uint32_t tile_mode_array[32];
  1909. uint32_t active_cus;
  1910. };
  1911. struct cik_asic {
  1912. unsigned max_shader_engines;
  1913. unsigned max_tile_pipes;
  1914. unsigned max_cu_per_sh;
  1915. unsigned max_sh_per_se;
  1916. unsigned max_backends_per_se;
  1917. unsigned max_texture_channel_caches;
  1918. unsigned max_gprs;
  1919. unsigned max_gs_threads;
  1920. unsigned max_hw_contexts;
  1921. unsigned sc_prim_fifo_size_frontend;
  1922. unsigned sc_prim_fifo_size_backend;
  1923. unsigned sc_hiz_tile_fifo_size;
  1924. unsigned sc_earlyz_tile_fifo_size;
  1925. unsigned num_tile_pipes;
  1926. unsigned backend_enable_mask;
  1927. unsigned backend_disable_mask_per_asic;
  1928. unsigned backend_map;
  1929. unsigned num_texture_channel_caches;
  1930. unsigned mem_max_burst_length_bytes;
  1931. unsigned mem_row_size_in_kb;
  1932. unsigned shader_engine_tile_size;
  1933. unsigned num_gpus;
  1934. unsigned multi_gpu_tile_size;
  1935. unsigned tile_config;
  1936. uint32_t tile_mode_array[32];
  1937. uint32_t macrotile_mode_array[16];
  1938. uint32_t active_cus;
  1939. };
  1940. union radeon_asic_config {
  1941. struct r300_asic r300;
  1942. struct r100_asic r100;
  1943. struct r600_asic r600;
  1944. struct rv770_asic rv770;
  1945. struct evergreen_asic evergreen;
  1946. struct cayman_asic cayman;
  1947. struct si_asic si;
  1948. struct cik_asic cik;
  1949. };
  1950. /*
  1951. * asic initizalization from radeon_asic.c
  1952. */
  1953. void radeon_agp_disable(struct radeon_device *rdev);
  1954. int radeon_asic_init(struct radeon_device *rdev);
  1955. /*
  1956. * IOCTL.
  1957. */
  1958. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1959. struct drm_file *filp);
  1960. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1961. struct drm_file *filp);
  1962. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1963. struct drm_file *filp);
  1964. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1965. struct drm_file *file_priv);
  1966. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1967. struct drm_file *file_priv);
  1968. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1969. struct drm_file *file_priv);
  1970. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1971. struct drm_file *file_priv);
  1972. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1973. struct drm_file *filp);
  1974. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1975. struct drm_file *filp);
  1976. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1977. struct drm_file *filp);
  1978. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1979. struct drm_file *filp);
  1980. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1981. struct drm_file *filp);
  1982. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  1983. struct drm_file *filp);
  1984. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1985. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1986. struct drm_file *filp);
  1987. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1988. struct drm_file *filp);
  1989. /* VRAM scratch page for HDP bug, default vram page */
  1990. struct r600_vram_scratch {
  1991. struct radeon_bo *robj;
  1992. volatile uint32_t *ptr;
  1993. u64 gpu_addr;
  1994. };
  1995. /*
  1996. * ACPI
  1997. */
  1998. struct radeon_atif_notification_cfg {
  1999. bool enabled;
  2000. int command_code;
  2001. };
  2002. struct radeon_atif_notifications {
  2003. bool display_switch;
  2004. bool expansion_mode_change;
  2005. bool thermal_state;
  2006. bool forced_power_state;
  2007. bool system_power_state;
  2008. bool display_conf_change;
  2009. bool px_gfx_switch;
  2010. bool brightness_change;
  2011. bool dgpu_display_event;
  2012. };
  2013. struct radeon_atif_functions {
  2014. bool system_params;
  2015. bool sbios_requests;
  2016. bool select_active_disp;
  2017. bool lid_state;
  2018. bool get_tv_standard;
  2019. bool set_tv_standard;
  2020. bool get_panel_expansion_mode;
  2021. bool set_panel_expansion_mode;
  2022. bool temperature_change;
  2023. bool graphics_device_types;
  2024. };
  2025. struct radeon_atif {
  2026. struct radeon_atif_notifications notifications;
  2027. struct radeon_atif_functions functions;
  2028. struct radeon_atif_notification_cfg notification_cfg;
  2029. struct radeon_encoder *encoder_for_bl;
  2030. };
  2031. struct radeon_atcs_functions {
  2032. bool get_ext_state;
  2033. bool pcie_perf_req;
  2034. bool pcie_dev_rdy;
  2035. bool pcie_bus_width;
  2036. };
  2037. struct radeon_atcs {
  2038. struct radeon_atcs_functions functions;
  2039. };
  2040. /*
  2041. * Core structure, functions and helpers.
  2042. */
  2043. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  2044. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  2045. struct radeon_device {
  2046. struct device *dev;
  2047. struct drm_device *ddev;
  2048. struct pci_dev *pdev;
  2049. struct rw_semaphore exclusive_lock;
  2050. /* ASIC */
  2051. union radeon_asic_config config;
  2052. enum radeon_family family;
  2053. unsigned long flags;
  2054. int usec_timeout;
  2055. enum radeon_pll_errata pll_errata;
  2056. int num_gb_pipes;
  2057. int num_z_pipes;
  2058. int disp_priority;
  2059. /* BIOS */
  2060. uint8_t *bios;
  2061. bool is_atom_bios;
  2062. uint16_t bios_header_start;
  2063. struct radeon_bo *stollen_vga_memory;
  2064. /* Register mmio */
  2065. resource_size_t rmmio_base;
  2066. resource_size_t rmmio_size;
  2067. /* protects concurrent MM_INDEX/DATA based register access */
  2068. spinlock_t mmio_idx_lock;
  2069. /* protects concurrent SMC based register access */
  2070. spinlock_t smc_idx_lock;
  2071. /* protects concurrent PLL register access */
  2072. spinlock_t pll_idx_lock;
  2073. /* protects concurrent MC register access */
  2074. spinlock_t mc_idx_lock;
  2075. /* protects concurrent PCIE register access */
  2076. spinlock_t pcie_idx_lock;
  2077. /* protects concurrent PCIE_PORT register access */
  2078. spinlock_t pciep_idx_lock;
  2079. /* protects concurrent PIF register access */
  2080. spinlock_t pif_idx_lock;
  2081. /* protects concurrent CG register access */
  2082. spinlock_t cg_idx_lock;
  2083. /* protects concurrent UVD register access */
  2084. spinlock_t uvd_idx_lock;
  2085. /* protects concurrent RCU register access */
  2086. spinlock_t rcu_idx_lock;
  2087. /* protects concurrent DIDT register access */
  2088. spinlock_t didt_idx_lock;
  2089. /* protects concurrent ENDPOINT (audio) register access */
  2090. spinlock_t end_idx_lock;
  2091. void __iomem *rmmio;
  2092. radeon_rreg_t mc_rreg;
  2093. radeon_wreg_t mc_wreg;
  2094. radeon_rreg_t pll_rreg;
  2095. radeon_wreg_t pll_wreg;
  2096. uint32_t pcie_reg_mask;
  2097. radeon_rreg_t pciep_rreg;
  2098. radeon_wreg_t pciep_wreg;
  2099. /* io port */
  2100. void __iomem *rio_mem;
  2101. resource_size_t rio_mem_size;
  2102. struct radeon_clock clock;
  2103. struct radeon_mc mc;
  2104. struct radeon_gart gart;
  2105. struct radeon_mode_info mode_info;
  2106. struct radeon_scratch scratch;
  2107. struct radeon_doorbell doorbell;
  2108. struct radeon_mman mman;
  2109. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  2110. wait_queue_head_t fence_queue;
  2111. unsigned fence_context;
  2112. struct mutex ring_lock;
  2113. struct radeon_ring ring[RADEON_NUM_RINGS];
  2114. bool ib_pool_ready;
  2115. struct radeon_sa_manager ring_tmp_bo;
  2116. struct radeon_irq irq;
  2117. struct radeon_asic *asic;
  2118. struct radeon_gem gem;
  2119. struct radeon_pm pm;
  2120. struct radeon_uvd uvd;
  2121. struct radeon_vce vce;
  2122. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  2123. struct radeon_wb wb;
  2124. struct radeon_dummy_page dummy_page;
  2125. bool shutdown;
  2126. bool suspend;
  2127. bool need_dma32;
  2128. bool accel_working;
  2129. bool fastfb_working; /* IGP feature*/
  2130. bool needs_reset, in_reset;
  2131. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  2132. const struct firmware *me_fw; /* all family ME firmware */
  2133. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  2134. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  2135. const struct firmware *mc_fw; /* NI MC firmware */
  2136. const struct firmware *ce_fw; /* SI CE firmware */
  2137. const struct firmware *mec_fw; /* CIK MEC firmware */
  2138. const struct firmware *mec2_fw; /* KV MEC2 firmware */
  2139. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  2140. const struct firmware *smc_fw; /* SMC firmware */
  2141. const struct firmware *uvd_fw; /* UVD firmware */
  2142. const struct firmware *vce_fw; /* VCE firmware */
  2143. bool new_fw;
  2144. struct r600_vram_scratch vram_scratch;
  2145. int msi_enabled; /* msi enabled */
  2146. struct r600_ih ih; /* r6/700 interrupt ring */
  2147. struct radeon_rlc rlc;
  2148. struct radeon_mec mec;
  2149. struct work_struct hotplug_work;
  2150. struct work_struct audio_work;
  2151. int num_crtc; /* number of crtcs */
  2152. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2153. bool has_uvd;
  2154. struct r600_audio audio; /* audio stuff */
  2155. struct notifier_block acpi_nb;
  2156. /* only one userspace can use Hyperz features or CMASK at a time */
  2157. struct drm_file *hyperz_filp;
  2158. struct drm_file *cmask_filp;
  2159. /* i2c buses */
  2160. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2161. /* debugfs */
  2162. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2163. unsigned debugfs_count;
  2164. /* virtual memory */
  2165. struct radeon_vm_manager vm_manager;
  2166. struct mutex gpu_clock_mutex;
  2167. /* memory stats */
  2168. atomic64_t vram_usage;
  2169. atomic64_t gtt_usage;
  2170. atomic64_t num_bytes_moved;
  2171. /* ACPI interface */
  2172. struct radeon_atif atif;
  2173. struct radeon_atcs atcs;
  2174. /* srbm instance registers */
  2175. struct mutex srbm_mutex;
  2176. /* clock, powergating flags */
  2177. u32 cg_flags;
  2178. u32 pg_flags;
  2179. struct dev_pm_domain vga_pm_domain;
  2180. bool have_disp_power_ref;
  2181. u32 px_quirk_flags;
  2182. /* tracking pinned memory */
  2183. u64 vram_pin_size;
  2184. u64 gart_pin_size;
  2185. struct mutex mn_lock;
  2186. DECLARE_HASHTABLE(mn_hash, 7);
  2187. };
  2188. bool radeon_is_px(struct drm_device *dev);
  2189. int radeon_device_init(struct radeon_device *rdev,
  2190. struct drm_device *ddev,
  2191. struct pci_dev *pdev,
  2192. uint32_t flags);
  2193. void radeon_device_fini(struct radeon_device *rdev);
  2194. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2195. #define RADEON_MIN_MMIO_SIZE 0x10000
  2196. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2197. bool always_indirect)
  2198. {
  2199. /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
  2200. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2201. return readl(((void __iomem *)rdev->rmmio) + reg);
  2202. else {
  2203. unsigned long flags;
  2204. uint32_t ret;
  2205. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  2206. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  2207. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  2208. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  2209. return ret;
  2210. }
  2211. }
  2212. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2213. bool always_indirect)
  2214. {
  2215. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2216. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  2217. else {
  2218. unsigned long flags;
  2219. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  2220. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  2221. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  2222. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  2223. }
  2224. }
  2225. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2226. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2227. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
  2228. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
  2229. /*
  2230. * Cast helper
  2231. */
  2232. extern const struct fence_ops radeon_fence_ops;
  2233. static inline struct radeon_fence *to_radeon_fence(struct fence *f)
  2234. {
  2235. struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
  2236. if (__f->base.ops == &radeon_fence_ops)
  2237. return __f;
  2238. return NULL;
  2239. }
  2240. /*
  2241. * Registers read & write functions.
  2242. */
  2243. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2244. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2245. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2246. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2247. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2248. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2249. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  2250. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2251. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2252. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2253. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2254. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2255. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2256. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2257. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2258. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2259. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2260. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2261. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2262. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2263. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2264. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2265. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2266. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2267. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2268. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2269. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2270. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2271. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2272. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2273. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2274. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2275. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2276. #define WREG32_P(reg, val, mask) \
  2277. do { \
  2278. uint32_t tmp_ = RREG32(reg); \
  2279. tmp_ &= (mask); \
  2280. tmp_ |= ((val) & ~(mask)); \
  2281. WREG32(reg, tmp_); \
  2282. } while (0)
  2283. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2284. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2285. #define WREG32_PLL_P(reg, val, mask) \
  2286. do { \
  2287. uint32_t tmp_ = RREG32_PLL(reg); \
  2288. tmp_ &= (mask); \
  2289. tmp_ |= ((val) & ~(mask)); \
  2290. WREG32_PLL(reg, tmp_); \
  2291. } while (0)
  2292. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2293. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2294. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2295. #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
  2296. #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
  2297. /*
  2298. * Indirect registers accessor
  2299. */
  2300. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2301. {
  2302. unsigned long flags;
  2303. uint32_t r;
  2304. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2305. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2306. r = RREG32(RADEON_PCIE_DATA);
  2307. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2308. return r;
  2309. }
  2310. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2311. {
  2312. unsigned long flags;
  2313. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2314. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2315. WREG32(RADEON_PCIE_DATA, (v));
  2316. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2317. }
  2318. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2319. {
  2320. unsigned long flags;
  2321. u32 r;
  2322. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2323. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2324. r = RREG32(TN_SMC_IND_DATA_0);
  2325. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2326. return r;
  2327. }
  2328. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2329. {
  2330. unsigned long flags;
  2331. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2332. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2333. WREG32(TN_SMC_IND_DATA_0, (v));
  2334. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2335. }
  2336. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2337. {
  2338. unsigned long flags;
  2339. u32 r;
  2340. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2341. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2342. r = RREG32(R600_RCU_DATA);
  2343. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2344. return r;
  2345. }
  2346. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2347. {
  2348. unsigned long flags;
  2349. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2350. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2351. WREG32(R600_RCU_DATA, (v));
  2352. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2353. }
  2354. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2355. {
  2356. unsigned long flags;
  2357. u32 r;
  2358. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2359. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2360. r = RREG32(EVERGREEN_CG_IND_DATA);
  2361. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2362. return r;
  2363. }
  2364. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2365. {
  2366. unsigned long flags;
  2367. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2368. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2369. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2370. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2371. }
  2372. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2373. {
  2374. unsigned long flags;
  2375. u32 r;
  2376. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2377. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2378. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2379. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2380. return r;
  2381. }
  2382. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2383. {
  2384. unsigned long flags;
  2385. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2386. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2387. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2388. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2389. }
  2390. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2391. {
  2392. unsigned long flags;
  2393. u32 r;
  2394. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2395. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2396. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2397. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2398. return r;
  2399. }
  2400. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2401. {
  2402. unsigned long flags;
  2403. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2404. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2405. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2406. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2407. }
  2408. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2409. {
  2410. unsigned long flags;
  2411. u32 r;
  2412. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2413. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2414. r = RREG32(R600_UVD_CTX_DATA);
  2415. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2416. return r;
  2417. }
  2418. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2419. {
  2420. unsigned long flags;
  2421. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2422. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2423. WREG32(R600_UVD_CTX_DATA, (v));
  2424. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2425. }
  2426. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2427. {
  2428. unsigned long flags;
  2429. u32 r;
  2430. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2431. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2432. r = RREG32(CIK_DIDT_IND_DATA);
  2433. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2434. return r;
  2435. }
  2436. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2437. {
  2438. unsigned long flags;
  2439. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2440. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2441. WREG32(CIK_DIDT_IND_DATA, (v));
  2442. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2443. }
  2444. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2445. /*
  2446. * ASICs helpers.
  2447. */
  2448. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2449. (rdev->pdev->device == 0x5969))
  2450. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2451. (rdev->family == CHIP_RV200) || \
  2452. (rdev->family == CHIP_RS100) || \
  2453. (rdev->family == CHIP_RS200) || \
  2454. (rdev->family == CHIP_RV250) || \
  2455. (rdev->family == CHIP_RV280) || \
  2456. (rdev->family == CHIP_RS300))
  2457. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2458. (rdev->family == CHIP_RV350) || \
  2459. (rdev->family == CHIP_R350) || \
  2460. (rdev->family == CHIP_RV380) || \
  2461. (rdev->family == CHIP_R420) || \
  2462. (rdev->family == CHIP_R423) || \
  2463. (rdev->family == CHIP_RV410) || \
  2464. (rdev->family == CHIP_RS400) || \
  2465. (rdev->family == CHIP_RS480))
  2466. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2467. (rdev->ddev->pdev->device == 0x9443) || \
  2468. (rdev->ddev->pdev->device == 0x944B) || \
  2469. (rdev->ddev->pdev->device == 0x9506) || \
  2470. (rdev->ddev->pdev->device == 0x9509) || \
  2471. (rdev->ddev->pdev->device == 0x950F) || \
  2472. (rdev->ddev->pdev->device == 0x689C) || \
  2473. (rdev->ddev->pdev->device == 0x689D))
  2474. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2475. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2476. (rdev->family == CHIP_RS690) || \
  2477. (rdev->family == CHIP_RS740) || \
  2478. (rdev->family >= CHIP_R600))
  2479. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2480. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2481. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2482. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2483. (rdev->flags & RADEON_IS_IGP))
  2484. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2485. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2486. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2487. (rdev->flags & RADEON_IS_IGP))
  2488. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2489. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2490. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2491. #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
  2492. #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
  2493. #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
  2494. (rdev->family == CHIP_MULLINS))
  2495. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2496. (rdev->ddev->pdev->device == 0x6850) || \
  2497. (rdev->ddev->pdev->device == 0x6858) || \
  2498. (rdev->ddev->pdev->device == 0x6859) || \
  2499. (rdev->ddev->pdev->device == 0x6840) || \
  2500. (rdev->ddev->pdev->device == 0x6841) || \
  2501. (rdev->ddev->pdev->device == 0x6842) || \
  2502. (rdev->ddev->pdev->device == 0x6843))
  2503. /*
  2504. * BIOS helpers.
  2505. */
  2506. #define RBIOS8(i) (rdev->bios[i])
  2507. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2508. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2509. int radeon_combios_init(struct radeon_device *rdev);
  2510. void radeon_combios_fini(struct radeon_device *rdev);
  2511. int radeon_atombios_init(struct radeon_device *rdev);
  2512. void radeon_atombios_fini(struct radeon_device *rdev);
  2513. /*
  2514. * RING helpers.
  2515. */
  2516. /**
  2517. * radeon_ring_write - write a value to the ring
  2518. *
  2519. * @ring: radeon_ring structure holding ring information
  2520. * @v: dword (dw) value to write
  2521. *
  2522. * Write a value to the requested ring buffer (all asics).
  2523. */
  2524. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2525. {
  2526. if (ring->count_dw <= 0)
  2527. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  2528. ring->ring[ring->wptr++] = v;
  2529. ring->wptr &= ring->ptr_mask;
  2530. ring->count_dw--;
  2531. ring->ring_free_dw--;
  2532. }
  2533. /*
  2534. * ASICs macro.
  2535. */
  2536. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2537. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2538. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2539. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2540. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2541. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2542. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2543. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2544. #define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
  2545. #define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
  2546. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2547. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2548. #define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
  2549. #define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2550. #define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2551. #define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
  2552. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2553. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2554. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2555. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2556. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2557. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2558. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
  2559. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2560. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2561. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2562. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2563. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2564. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2565. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2566. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2567. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2568. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2569. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2570. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2571. #define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
  2572. #define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
  2573. #define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
  2574. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2575. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2576. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2577. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2578. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2579. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2580. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2581. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2582. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2583. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2584. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2585. #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
  2586. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2587. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2588. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2589. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2590. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2591. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2592. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2593. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2594. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2595. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2596. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2597. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2598. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2599. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2600. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2601. #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
  2602. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2603. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2604. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2605. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2606. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2607. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2608. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2609. #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
  2610. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2611. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2612. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2613. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2614. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2615. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2616. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2617. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2618. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2619. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2620. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2621. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2622. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2623. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2624. /* Common functions */
  2625. /* AGP */
  2626. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2627. extern void radeon_pci_config_reset(struct radeon_device *rdev);
  2628. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2629. extern void radeon_agp_disable(struct radeon_device *rdev);
  2630. extern int radeon_modeset_init(struct radeon_device *rdev);
  2631. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2632. extern bool radeon_card_posted(struct radeon_device *rdev);
  2633. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2634. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2635. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2636. extern void radeon_scratch_init(struct radeon_device *rdev);
  2637. extern void radeon_wb_fini(struct radeon_device *rdev);
  2638. extern int radeon_wb_init(struct radeon_device *rdev);
  2639. extern void radeon_wb_disable(struct radeon_device *rdev);
  2640. extern void radeon_surface_init(struct radeon_device *rdev);
  2641. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2642. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2643. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2644. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2645. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2646. extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2647. uint32_t flags);
  2648. extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2649. extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2650. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2651. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2652. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2653. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2654. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2655. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2656. const u32 *registers,
  2657. const u32 array_size);
  2658. /*
  2659. * vm
  2660. */
  2661. int radeon_vm_manager_init(struct radeon_device *rdev);
  2662. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2663. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2664. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2665. struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
  2666. struct radeon_vm *vm,
  2667. struct list_head *head);
  2668. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2669. struct radeon_vm *vm, int ring);
  2670. void radeon_vm_flush(struct radeon_device *rdev,
  2671. struct radeon_vm *vm,
  2672. int ring);
  2673. void radeon_vm_fence(struct radeon_device *rdev,
  2674. struct radeon_vm *vm,
  2675. struct radeon_fence *fence);
  2676. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2677. int radeon_vm_update_page_directory(struct radeon_device *rdev,
  2678. struct radeon_vm *vm);
  2679. int radeon_vm_clear_freed(struct radeon_device *rdev,
  2680. struct radeon_vm *vm);
  2681. int radeon_vm_clear_invalids(struct radeon_device *rdev,
  2682. struct radeon_vm *vm);
  2683. int radeon_vm_bo_update(struct radeon_device *rdev,
  2684. struct radeon_bo_va *bo_va,
  2685. struct ttm_mem_reg *mem);
  2686. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2687. struct radeon_bo *bo);
  2688. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2689. struct radeon_bo *bo);
  2690. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2691. struct radeon_vm *vm,
  2692. struct radeon_bo *bo);
  2693. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2694. struct radeon_bo_va *bo_va,
  2695. uint64_t offset,
  2696. uint32_t flags);
  2697. void radeon_vm_bo_rmv(struct radeon_device *rdev,
  2698. struct radeon_bo_va *bo_va);
  2699. /* audio */
  2700. void r600_audio_update_hdmi(struct work_struct *work);
  2701. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2702. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2703. void r600_audio_enable(struct radeon_device *rdev,
  2704. struct r600_audio_pin *pin,
  2705. u8 enable_mask);
  2706. void dce6_audio_enable(struct radeon_device *rdev,
  2707. struct r600_audio_pin *pin,
  2708. u8 enable_mask);
  2709. /*
  2710. * R600 vram scratch functions
  2711. */
  2712. int r600_vram_scratch_init(struct radeon_device *rdev);
  2713. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2714. /*
  2715. * r600 cs checking helper
  2716. */
  2717. unsigned r600_mip_minify(unsigned size, unsigned level);
  2718. bool r600_fmt_is_valid_color(u32 format);
  2719. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2720. int r600_fmt_get_blocksize(u32 format);
  2721. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2722. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2723. /*
  2724. * r600 functions used by radeon_encoder.c
  2725. */
  2726. struct radeon_hdmi_acr {
  2727. u32 clock;
  2728. int n_32khz;
  2729. int cts_32khz;
  2730. int n_44_1khz;
  2731. int cts_44_1khz;
  2732. int n_48khz;
  2733. int cts_48khz;
  2734. };
  2735. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2736. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2737. u32 tiling_pipe_num,
  2738. u32 max_rb_num,
  2739. u32 total_max_rb_num,
  2740. u32 enabled_rb_mask);
  2741. /*
  2742. * evergreen functions used by radeon_encoder.c
  2743. */
  2744. extern int ni_init_microcode(struct radeon_device *rdev);
  2745. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2746. /* radeon_acpi.c */
  2747. #if defined(CONFIG_ACPI)
  2748. extern int radeon_acpi_init(struct radeon_device *rdev);
  2749. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2750. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2751. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2752. u8 perf_req, bool advertise);
  2753. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2754. #else
  2755. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2756. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2757. #endif
  2758. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2759. struct radeon_cs_packet *pkt,
  2760. unsigned idx);
  2761. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2762. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2763. struct radeon_cs_packet *pkt);
  2764. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2765. struct radeon_cs_reloc **cs_reloc,
  2766. int nomm);
  2767. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2768. uint32_t *vline_start_end,
  2769. uint32_t *vline_status);
  2770. #include "radeon_object.h"
  2771. #endif