radeon_asic.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
  155. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  156. } else {
  157. DRM_INFO("Forcing AGP to PCI mode\n");
  158. rdev->flags |= RADEON_IS_PCI;
  159. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  160. rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
  161. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  162. }
  163. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  164. }
  165. /*
  166. * ASIC
  167. */
  168. static struct radeon_asic_ring r100_gfx_ring = {
  169. .ib_execute = &r100_ring_ib_execute,
  170. .emit_fence = &r100_fence_ring_emit,
  171. .emit_semaphore = &r100_semaphore_ring_emit,
  172. .cs_parse = &r100_cs_parse,
  173. .ring_start = &r100_ring_start,
  174. .ring_test = &r100_ring_test,
  175. .ib_test = &r100_ib_test,
  176. .is_lockup = &r100_gpu_is_lockup,
  177. .get_rptr = &r100_gfx_get_rptr,
  178. .get_wptr = &r100_gfx_get_wptr,
  179. .set_wptr = &r100_gfx_set_wptr,
  180. };
  181. static struct radeon_asic r100_asic = {
  182. .init = &r100_init,
  183. .fini = &r100_fini,
  184. .suspend = &r100_suspend,
  185. .resume = &r100_resume,
  186. .vga_set_state = &r100_vga_set_state,
  187. .asic_reset = &r100_asic_reset,
  188. .mmio_hdp_flush = NULL,
  189. .gui_idle = &r100_gui_idle,
  190. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  191. .gart = {
  192. .tlb_flush = &r100_pci_gart_tlb_flush,
  193. .get_page_entry = &r100_pci_gart_get_page_entry,
  194. .set_page = &r100_pci_gart_set_page,
  195. },
  196. .ring = {
  197. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  198. },
  199. .irq = {
  200. .set = &r100_irq_set,
  201. .process = &r100_irq_process,
  202. },
  203. .display = {
  204. .bandwidth_update = &r100_bandwidth_update,
  205. .get_vblank_counter = &r100_get_vblank_counter,
  206. .wait_for_vblank = &r100_wait_for_vblank,
  207. .set_backlight_level = &radeon_legacy_set_backlight_level,
  208. .get_backlight_level = &radeon_legacy_get_backlight_level,
  209. },
  210. .copy = {
  211. .blit = &r100_copy_blit,
  212. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  213. .dma = NULL,
  214. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  215. .copy = &r100_copy_blit,
  216. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  217. },
  218. .surface = {
  219. .set_reg = r100_set_surface_reg,
  220. .clear_reg = r100_clear_surface_reg,
  221. },
  222. .hpd = {
  223. .init = &r100_hpd_init,
  224. .fini = &r100_hpd_fini,
  225. .sense = &r100_hpd_sense,
  226. .set_polarity = &r100_hpd_set_polarity,
  227. },
  228. .pm = {
  229. .misc = &r100_pm_misc,
  230. .prepare = &r100_pm_prepare,
  231. .finish = &r100_pm_finish,
  232. .init_profile = &r100_pm_init_profile,
  233. .get_dynpm_state = &r100_pm_get_dynpm_state,
  234. .get_engine_clock = &radeon_legacy_get_engine_clock,
  235. .set_engine_clock = &radeon_legacy_set_engine_clock,
  236. .get_memory_clock = &radeon_legacy_get_memory_clock,
  237. .set_memory_clock = NULL,
  238. .get_pcie_lanes = NULL,
  239. .set_pcie_lanes = NULL,
  240. .set_clock_gating = &radeon_legacy_set_clock_gating,
  241. },
  242. .pflip = {
  243. .page_flip = &r100_page_flip,
  244. .page_flip_pending = &r100_page_flip_pending,
  245. },
  246. };
  247. static struct radeon_asic r200_asic = {
  248. .init = &r100_init,
  249. .fini = &r100_fini,
  250. .suspend = &r100_suspend,
  251. .resume = &r100_resume,
  252. .vga_set_state = &r100_vga_set_state,
  253. .asic_reset = &r100_asic_reset,
  254. .mmio_hdp_flush = NULL,
  255. .gui_idle = &r100_gui_idle,
  256. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  257. .gart = {
  258. .tlb_flush = &r100_pci_gart_tlb_flush,
  259. .get_page_entry = &r100_pci_gart_get_page_entry,
  260. .set_page = &r100_pci_gart_set_page,
  261. },
  262. .ring = {
  263. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  264. },
  265. .irq = {
  266. .set = &r100_irq_set,
  267. .process = &r100_irq_process,
  268. },
  269. .display = {
  270. .bandwidth_update = &r100_bandwidth_update,
  271. .get_vblank_counter = &r100_get_vblank_counter,
  272. .wait_for_vblank = &r100_wait_for_vblank,
  273. .set_backlight_level = &radeon_legacy_set_backlight_level,
  274. .get_backlight_level = &radeon_legacy_get_backlight_level,
  275. },
  276. .copy = {
  277. .blit = &r100_copy_blit,
  278. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  279. .dma = &r200_copy_dma,
  280. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  281. .copy = &r100_copy_blit,
  282. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  283. },
  284. .surface = {
  285. .set_reg = r100_set_surface_reg,
  286. .clear_reg = r100_clear_surface_reg,
  287. },
  288. .hpd = {
  289. .init = &r100_hpd_init,
  290. .fini = &r100_hpd_fini,
  291. .sense = &r100_hpd_sense,
  292. .set_polarity = &r100_hpd_set_polarity,
  293. },
  294. .pm = {
  295. .misc = &r100_pm_misc,
  296. .prepare = &r100_pm_prepare,
  297. .finish = &r100_pm_finish,
  298. .init_profile = &r100_pm_init_profile,
  299. .get_dynpm_state = &r100_pm_get_dynpm_state,
  300. .get_engine_clock = &radeon_legacy_get_engine_clock,
  301. .set_engine_clock = &radeon_legacy_set_engine_clock,
  302. .get_memory_clock = &radeon_legacy_get_memory_clock,
  303. .set_memory_clock = NULL,
  304. .get_pcie_lanes = NULL,
  305. .set_pcie_lanes = NULL,
  306. .set_clock_gating = &radeon_legacy_set_clock_gating,
  307. },
  308. .pflip = {
  309. .page_flip = &r100_page_flip,
  310. .page_flip_pending = &r100_page_flip_pending,
  311. },
  312. };
  313. static struct radeon_asic_ring r300_gfx_ring = {
  314. .ib_execute = &r100_ring_ib_execute,
  315. .emit_fence = &r300_fence_ring_emit,
  316. .emit_semaphore = &r100_semaphore_ring_emit,
  317. .cs_parse = &r300_cs_parse,
  318. .ring_start = &r300_ring_start,
  319. .ring_test = &r100_ring_test,
  320. .ib_test = &r100_ib_test,
  321. .is_lockup = &r100_gpu_is_lockup,
  322. .get_rptr = &r100_gfx_get_rptr,
  323. .get_wptr = &r100_gfx_get_wptr,
  324. .set_wptr = &r100_gfx_set_wptr,
  325. };
  326. static struct radeon_asic_ring rv515_gfx_ring = {
  327. .ib_execute = &r100_ring_ib_execute,
  328. .emit_fence = &r300_fence_ring_emit,
  329. .emit_semaphore = &r100_semaphore_ring_emit,
  330. .cs_parse = &r300_cs_parse,
  331. .ring_start = &rv515_ring_start,
  332. .ring_test = &r100_ring_test,
  333. .ib_test = &r100_ib_test,
  334. .is_lockup = &r100_gpu_is_lockup,
  335. .get_rptr = &r100_gfx_get_rptr,
  336. .get_wptr = &r100_gfx_get_wptr,
  337. .set_wptr = &r100_gfx_set_wptr,
  338. };
  339. static struct radeon_asic r300_asic = {
  340. .init = &r300_init,
  341. .fini = &r300_fini,
  342. .suspend = &r300_suspend,
  343. .resume = &r300_resume,
  344. .vga_set_state = &r100_vga_set_state,
  345. .asic_reset = &r300_asic_reset,
  346. .mmio_hdp_flush = NULL,
  347. .gui_idle = &r100_gui_idle,
  348. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  349. .gart = {
  350. .tlb_flush = &r100_pci_gart_tlb_flush,
  351. .get_page_entry = &r100_pci_gart_get_page_entry,
  352. .set_page = &r100_pci_gart_set_page,
  353. },
  354. .ring = {
  355. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  356. },
  357. .irq = {
  358. .set = &r100_irq_set,
  359. .process = &r100_irq_process,
  360. },
  361. .display = {
  362. .bandwidth_update = &r100_bandwidth_update,
  363. .get_vblank_counter = &r100_get_vblank_counter,
  364. .wait_for_vblank = &r100_wait_for_vblank,
  365. .set_backlight_level = &radeon_legacy_set_backlight_level,
  366. .get_backlight_level = &radeon_legacy_get_backlight_level,
  367. },
  368. .copy = {
  369. .blit = &r100_copy_blit,
  370. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  371. .dma = &r200_copy_dma,
  372. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  373. .copy = &r100_copy_blit,
  374. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  375. },
  376. .surface = {
  377. .set_reg = r100_set_surface_reg,
  378. .clear_reg = r100_clear_surface_reg,
  379. },
  380. .hpd = {
  381. .init = &r100_hpd_init,
  382. .fini = &r100_hpd_fini,
  383. .sense = &r100_hpd_sense,
  384. .set_polarity = &r100_hpd_set_polarity,
  385. },
  386. .pm = {
  387. .misc = &r100_pm_misc,
  388. .prepare = &r100_pm_prepare,
  389. .finish = &r100_pm_finish,
  390. .init_profile = &r100_pm_init_profile,
  391. .get_dynpm_state = &r100_pm_get_dynpm_state,
  392. .get_engine_clock = &radeon_legacy_get_engine_clock,
  393. .set_engine_clock = &radeon_legacy_set_engine_clock,
  394. .get_memory_clock = &radeon_legacy_get_memory_clock,
  395. .set_memory_clock = NULL,
  396. .get_pcie_lanes = &rv370_get_pcie_lanes,
  397. .set_pcie_lanes = &rv370_set_pcie_lanes,
  398. .set_clock_gating = &radeon_legacy_set_clock_gating,
  399. },
  400. .pflip = {
  401. .page_flip = &r100_page_flip,
  402. .page_flip_pending = &r100_page_flip_pending,
  403. },
  404. };
  405. static struct radeon_asic r300_asic_pcie = {
  406. .init = &r300_init,
  407. .fini = &r300_fini,
  408. .suspend = &r300_suspend,
  409. .resume = &r300_resume,
  410. .vga_set_state = &r100_vga_set_state,
  411. .asic_reset = &r300_asic_reset,
  412. .mmio_hdp_flush = NULL,
  413. .gui_idle = &r100_gui_idle,
  414. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  415. .gart = {
  416. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  417. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  418. .set_page = &rv370_pcie_gart_set_page,
  419. },
  420. .ring = {
  421. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  422. },
  423. .irq = {
  424. .set = &r100_irq_set,
  425. .process = &r100_irq_process,
  426. },
  427. .display = {
  428. .bandwidth_update = &r100_bandwidth_update,
  429. .get_vblank_counter = &r100_get_vblank_counter,
  430. .wait_for_vblank = &r100_wait_for_vblank,
  431. .set_backlight_level = &radeon_legacy_set_backlight_level,
  432. .get_backlight_level = &radeon_legacy_get_backlight_level,
  433. },
  434. .copy = {
  435. .blit = &r100_copy_blit,
  436. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  437. .dma = &r200_copy_dma,
  438. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  439. .copy = &r100_copy_blit,
  440. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  441. },
  442. .surface = {
  443. .set_reg = r100_set_surface_reg,
  444. .clear_reg = r100_clear_surface_reg,
  445. },
  446. .hpd = {
  447. .init = &r100_hpd_init,
  448. .fini = &r100_hpd_fini,
  449. .sense = &r100_hpd_sense,
  450. .set_polarity = &r100_hpd_set_polarity,
  451. },
  452. .pm = {
  453. .misc = &r100_pm_misc,
  454. .prepare = &r100_pm_prepare,
  455. .finish = &r100_pm_finish,
  456. .init_profile = &r100_pm_init_profile,
  457. .get_dynpm_state = &r100_pm_get_dynpm_state,
  458. .get_engine_clock = &radeon_legacy_get_engine_clock,
  459. .set_engine_clock = &radeon_legacy_set_engine_clock,
  460. .get_memory_clock = &radeon_legacy_get_memory_clock,
  461. .set_memory_clock = NULL,
  462. .get_pcie_lanes = &rv370_get_pcie_lanes,
  463. .set_pcie_lanes = &rv370_set_pcie_lanes,
  464. .set_clock_gating = &radeon_legacy_set_clock_gating,
  465. },
  466. .pflip = {
  467. .page_flip = &r100_page_flip,
  468. .page_flip_pending = &r100_page_flip_pending,
  469. },
  470. };
  471. static struct radeon_asic r420_asic = {
  472. .init = &r420_init,
  473. .fini = &r420_fini,
  474. .suspend = &r420_suspend,
  475. .resume = &r420_resume,
  476. .vga_set_state = &r100_vga_set_state,
  477. .asic_reset = &r300_asic_reset,
  478. .mmio_hdp_flush = NULL,
  479. .gui_idle = &r100_gui_idle,
  480. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  481. .gart = {
  482. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  483. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  484. .set_page = &rv370_pcie_gart_set_page,
  485. },
  486. .ring = {
  487. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  488. },
  489. .irq = {
  490. .set = &r100_irq_set,
  491. .process = &r100_irq_process,
  492. },
  493. .display = {
  494. .bandwidth_update = &r100_bandwidth_update,
  495. .get_vblank_counter = &r100_get_vblank_counter,
  496. .wait_for_vblank = &r100_wait_for_vblank,
  497. .set_backlight_level = &atombios_set_backlight_level,
  498. .get_backlight_level = &atombios_get_backlight_level,
  499. },
  500. .copy = {
  501. .blit = &r100_copy_blit,
  502. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  503. .dma = &r200_copy_dma,
  504. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  505. .copy = &r100_copy_blit,
  506. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  507. },
  508. .surface = {
  509. .set_reg = r100_set_surface_reg,
  510. .clear_reg = r100_clear_surface_reg,
  511. },
  512. .hpd = {
  513. .init = &r100_hpd_init,
  514. .fini = &r100_hpd_fini,
  515. .sense = &r100_hpd_sense,
  516. .set_polarity = &r100_hpd_set_polarity,
  517. },
  518. .pm = {
  519. .misc = &r100_pm_misc,
  520. .prepare = &r100_pm_prepare,
  521. .finish = &r100_pm_finish,
  522. .init_profile = &r420_pm_init_profile,
  523. .get_dynpm_state = &r100_pm_get_dynpm_state,
  524. .get_engine_clock = &radeon_atom_get_engine_clock,
  525. .set_engine_clock = &radeon_atom_set_engine_clock,
  526. .get_memory_clock = &radeon_atom_get_memory_clock,
  527. .set_memory_clock = &radeon_atom_set_memory_clock,
  528. .get_pcie_lanes = &rv370_get_pcie_lanes,
  529. .set_pcie_lanes = &rv370_set_pcie_lanes,
  530. .set_clock_gating = &radeon_atom_set_clock_gating,
  531. },
  532. .pflip = {
  533. .page_flip = &r100_page_flip,
  534. .page_flip_pending = &r100_page_flip_pending,
  535. },
  536. };
  537. static struct radeon_asic rs400_asic = {
  538. .init = &rs400_init,
  539. .fini = &rs400_fini,
  540. .suspend = &rs400_suspend,
  541. .resume = &rs400_resume,
  542. .vga_set_state = &r100_vga_set_state,
  543. .asic_reset = &r300_asic_reset,
  544. .mmio_hdp_flush = NULL,
  545. .gui_idle = &r100_gui_idle,
  546. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  547. .gart = {
  548. .tlb_flush = &rs400_gart_tlb_flush,
  549. .get_page_entry = &rs400_gart_get_page_entry,
  550. .set_page = &rs400_gart_set_page,
  551. },
  552. .ring = {
  553. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  554. },
  555. .irq = {
  556. .set = &r100_irq_set,
  557. .process = &r100_irq_process,
  558. },
  559. .display = {
  560. .bandwidth_update = &r100_bandwidth_update,
  561. .get_vblank_counter = &r100_get_vblank_counter,
  562. .wait_for_vblank = &r100_wait_for_vblank,
  563. .set_backlight_level = &radeon_legacy_set_backlight_level,
  564. .get_backlight_level = &radeon_legacy_get_backlight_level,
  565. },
  566. .copy = {
  567. .blit = &r100_copy_blit,
  568. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  569. .dma = &r200_copy_dma,
  570. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  571. .copy = &r100_copy_blit,
  572. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  573. },
  574. .surface = {
  575. .set_reg = r100_set_surface_reg,
  576. .clear_reg = r100_clear_surface_reg,
  577. },
  578. .hpd = {
  579. .init = &r100_hpd_init,
  580. .fini = &r100_hpd_fini,
  581. .sense = &r100_hpd_sense,
  582. .set_polarity = &r100_hpd_set_polarity,
  583. },
  584. .pm = {
  585. .misc = &r100_pm_misc,
  586. .prepare = &r100_pm_prepare,
  587. .finish = &r100_pm_finish,
  588. .init_profile = &r100_pm_init_profile,
  589. .get_dynpm_state = &r100_pm_get_dynpm_state,
  590. .get_engine_clock = &radeon_legacy_get_engine_clock,
  591. .set_engine_clock = &radeon_legacy_set_engine_clock,
  592. .get_memory_clock = &radeon_legacy_get_memory_clock,
  593. .set_memory_clock = NULL,
  594. .get_pcie_lanes = NULL,
  595. .set_pcie_lanes = NULL,
  596. .set_clock_gating = &radeon_legacy_set_clock_gating,
  597. },
  598. .pflip = {
  599. .page_flip = &r100_page_flip,
  600. .page_flip_pending = &r100_page_flip_pending,
  601. },
  602. };
  603. static struct radeon_asic rs600_asic = {
  604. .init = &rs600_init,
  605. .fini = &rs600_fini,
  606. .suspend = &rs600_suspend,
  607. .resume = &rs600_resume,
  608. .vga_set_state = &r100_vga_set_state,
  609. .asic_reset = &rs600_asic_reset,
  610. .mmio_hdp_flush = NULL,
  611. .gui_idle = &r100_gui_idle,
  612. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  613. .gart = {
  614. .tlb_flush = &rs600_gart_tlb_flush,
  615. .get_page_entry = &rs600_gart_get_page_entry,
  616. .set_page = &rs600_gart_set_page,
  617. },
  618. .ring = {
  619. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  620. },
  621. .irq = {
  622. .set = &rs600_irq_set,
  623. .process = &rs600_irq_process,
  624. },
  625. .display = {
  626. .bandwidth_update = &rs600_bandwidth_update,
  627. .get_vblank_counter = &rs600_get_vblank_counter,
  628. .wait_for_vblank = &avivo_wait_for_vblank,
  629. .set_backlight_level = &atombios_set_backlight_level,
  630. .get_backlight_level = &atombios_get_backlight_level,
  631. .hdmi_enable = &r600_hdmi_enable,
  632. .hdmi_setmode = &r600_hdmi_setmode,
  633. },
  634. .copy = {
  635. .blit = &r100_copy_blit,
  636. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  637. .dma = &r200_copy_dma,
  638. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  639. .copy = &r100_copy_blit,
  640. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  641. },
  642. .surface = {
  643. .set_reg = r100_set_surface_reg,
  644. .clear_reg = r100_clear_surface_reg,
  645. },
  646. .hpd = {
  647. .init = &rs600_hpd_init,
  648. .fini = &rs600_hpd_fini,
  649. .sense = &rs600_hpd_sense,
  650. .set_polarity = &rs600_hpd_set_polarity,
  651. },
  652. .pm = {
  653. .misc = &rs600_pm_misc,
  654. .prepare = &rs600_pm_prepare,
  655. .finish = &rs600_pm_finish,
  656. .init_profile = &r420_pm_init_profile,
  657. .get_dynpm_state = &r100_pm_get_dynpm_state,
  658. .get_engine_clock = &radeon_atom_get_engine_clock,
  659. .set_engine_clock = &radeon_atom_set_engine_clock,
  660. .get_memory_clock = &radeon_atom_get_memory_clock,
  661. .set_memory_clock = &radeon_atom_set_memory_clock,
  662. .get_pcie_lanes = NULL,
  663. .set_pcie_lanes = NULL,
  664. .set_clock_gating = &radeon_atom_set_clock_gating,
  665. },
  666. .pflip = {
  667. .page_flip = &rs600_page_flip,
  668. .page_flip_pending = &rs600_page_flip_pending,
  669. },
  670. };
  671. static struct radeon_asic rs690_asic = {
  672. .init = &rs690_init,
  673. .fini = &rs690_fini,
  674. .suspend = &rs690_suspend,
  675. .resume = &rs690_resume,
  676. .vga_set_state = &r100_vga_set_state,
  677. .asic_reset = &rs600_asic_reset,
  678. .mmio_hdp_flush = NULL,
  679. .gui_idle = &r100_gui_idle,
  680. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  681. .gart = {
  682. .tlb_flush = &rs400_gart_tlb_flush,
  683. .get_page_entry = &rs400_gart_get_page_entry,
  684. .set_page = &rs400_gart_set_page,
  685. },
  686. .ring = {
  687. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  688. },
  689. .irq = {
  690. .set = &rs600_irq_set,
  691. .process = &rs600_irq_process,
  692. },
  693. .display = {
  694. .get_vblank_counter = &rs600_get_vblank_counter,
  695. .bandwidth_update = &rs690_bandwidth_update,
  696. .wait_for_vblank = &avivo_wait_for_vblank,
  697. .set_backlight_level = &atombios_set_backlight_level,
  698. .get_backlight_level = &atombios_get_backlight_level,
  699. .hdmi_enable = &r600_hdmi_enable,
  700. .hdmi_setmode = &r600_hdmi_setmode,
  701. },
  702. .copy = {
  703. .blit = &r100_copy_blit,
  704. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  705. .dma = &r200_copy_dma,
  706. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  707. .copy = &r200_copy_dma,
  708. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  709. },
  710. .surface = {
  711. .set_reg = r100_set_surface_reg,
  712. .clear_reg = r100_clear_surface_reg,
  713. },
  714. .hpd = {
  715. .init = &rs600_hpd_init,
  716. .fini = &rs600_hpd_fini,
  717. .sense = &rs600_hpd_sense,
  718. .set_polarity = &rs600_hpd_set_polarity,
  719. },
  720. .pm = {
  721. .misc = &rs600_pm_misc,
  722. .prepare = &rs600_pm_prepare,
  723. .finish = &rs600_pm_finish,
  724. .init_profile = &r420_pm_init_profile,
  725. .get_dynpm_state = &r100_pm_get_dynpm_state,
  726. .get_engine_clock = &radeon_atom_get_engine_clock,
  727. .set_engine_clock = &radeon_atom_set_engine_clock,
  728. .get_memory_clock = &radeon_atom_get_memory_clock,
  729. .set_memory_clock = &radeon_atom_set_memory_clock,
  730. .get_pcie_lanes = NULL,
  731. .set_pcie_lanes = NULL,
  732. .set_clock_gating = &radeon_atom_set_clock_gating,
  733. },
  734. .pflip = {
  735. .page_flip = &rs600_page_flip,
  736. .page_flip_pending = &rs600_page_flip_pending,
  737. },
  738. };
  739. static struct radeon_asic rv515_asic = {
  740. .init = &rv515_init,
  741. .fini = &rv515_fini,
  742. .suspend = &rv515_suspend,
  743. .resume = &rv515_resume,
  744. .vga_set_state = &r100_vga_set_state,
  745. .asic_reset = &rs600_asic_reset,
  746. .mmio_hdp_flush = NULL,
  747. .gui_idle = &r100_gui_idle,
  748. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  749. .gart = {
  750. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  751. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  752. .set_page = &rv370_pcie_gart_set_page,
  753. },
  754. .ring = {
  755. [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
  756. },
  757. .irq = {
  758. .set = &rs600_irq_set,
  759. .process = &rs600_irq_process,
  760. },
  761. .display = {
  762. .get_vblank_counter = &rs600_get_vblank_counter,
  763. .bandwidth_update = &rv515_bandwidth_update,
  764. .wait_for_vblank = &avivo_wait_for_vblank,
  765. .set_backlight_level = &atombios_set_backlight_level,
  766. .get_backlight_level = &atombios_get_backlight_level,
  767. },
  768. .copy = {
  769. .blit = &r100_copy_blit,
  770. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  771. .dma = &r200_copy_dma,
  772. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  773. .copy = &r100_copy_blit,
  774. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  775. },
  776. .surface = {
  777. .set_reg = r100_set_surface_reg,
  778. .clear_reg = r100_clear_surface_reg,
  779. },
  780. .hpd = {
  781. .init = &rs600_hpd_init,
  782. .fini = &rs600_hpd_fini,
  783. .sense = &rs600_hpd_sense,
  784. .set_polarity = &rs600_hpd_set_polarity,
  785. },
  786. .pm = {
  787. .misc = &rs600_pm_misc,
  788. .prepare = &rs600_pm_prepare,
  789. .finish = &rs600_pm_finish,
  790. .init_profile = &r420_pm_init_profile,
  791. .get_dynpm_state = &r100_pm_get_dynpm_state,
  792. .get_engine_clock = &radeon_atom_get_engine_clock,
  793. .set_engine_clock = &radeon_atom_set_engine_clock,
  794. .get_memory_clock = &radeon_atom_get_memory_clock,
  795. .set_memory_clock = &radeon_atom_set_memory_clock,
  796. .get_pcie_lanes = &rv370_get_pcie_lanes,
  797. .set_pcie_lanes = &rv370_set_pcie_lanes,
  798. .set_clock_gating = &radeon_atom_set_clock_gating,
  799. },
  800. .pflip = {
  801. .page_flip = &rs600_page_flip,
  802. .page_flip_pending = &rs600_page_flip_pending,
  803. },
  804. };
  805. static struct radeon_asic r520_asic = {
  806. .init = &r520_init,
  807. .fini = &rv515_fini,
  808. .suspend = &rv515_suspend,
  809. .resume = &r520_resume,
  810. .vga_set_state = &r100_vga_set_state,
  811. .asic_reset = &rs600_asic_reset,
  812. .mmio_hdp_flush = NULL,
  813. .gui_idle = &r100_gui_idle,
  814. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  815. .gart = {
  816. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  817. .get_page_entry = &rv370_pcie_gart_get_page_entry,
  818. .set_page = &rv370_pcie_gart_set_page,
  819. },
  820. .ring = {
  821. [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
  822. },
  823. .irq = {
  824. .set = &rs600_irq_set,
  825. .process = &rs600_irq_process,
  826. },
  827. .display = {
  828. .bandwidth_update = &rv515_bandwidth_update,
  829. .get_vblank_counter = &rs600_get_vblank_counter,
  830. .wait_for_vblank = &avivo_wait_for_vblank,
  831. .set_backlight_level = &atombios_set_backlight_level,
  832. .get_backlight_level = &atombios_get_backlight_level,
  833. },
  834. .copy = {
  835. .blit = &r100_copy_blit,
  836. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  837. .dma = &r200_copy_dma,
  838. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  839. .copy = &r100_copy_blit,
  840. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  841. },
  842. .surface = {
  843. .set_reg = r100_set_surface_reg,
  844. .clear_reg = r100_clear_surface_reg,
  845. },
  846. .hpd = {
  847. .init = &rs600_hpd_init,
  848. .fini = &rs600_hpd_fini,
  849. .sense = &rs600_hpd_sense,
  850. .set_polarity = &rs600_hpd_set_polarity,
  851. },
  852. .pm = {
  853. .misc = &rs600_pm_misc,
  854. .prepare = &rs600_pm_prepare,
  855. .finish = &rs600_pm_finish,
  856. .init_profile = &r420_pm_init_profile,
  857. .get_dynpm_state = &r100_pm_get_dynpm_state,
  858. .get_engine_clock = &radeon_atom_get_engine_clock,
  859. .set_engine_clock = &radeon_atom_set_engine_clock,
  860. .get_memory_clock = &radeon_atom_get_memory_clock,
  861. .set_memory_clock = &radeon_atom_set_memory_clock,
  862. .get_pcie_lanes = &rv370_get_pcie_lanes,
  863. .set_pcie_lanes = &rv370_set_pcie_lanes,
  864. .set_clock_gating = &radeon_atom_set_clock_gating,
  865. },
  866. .pflip = {
  867. .page_flip = &rs600_page_flip,
  868. .page_flip_pending = &rs600_page_flip_pending,
  869. },
  870. };
  871. static struct radeon_asic_ring r600_gfx_ring = {
  872. .ib_execute = &r600_ring_ib_execute,
  873. .emit_fence = &r600_fence_ring_emit,
  874. .emit_semaphore = &r600_semaphore_ring_emit,
  875. .cs_parse = &r600_cs_parse,
  876. .ring_test = &r600_ring_test,
  877. .ib_test = &r600_ib_test,
  878. .is_lockup = &r600_gfx_is_lockup,
  879. .get_rptr = &r600_gfx_get_rptr,
  880. .get_wptr = &r600_gfx_get_wptr,
  881. .set_wptr = &r600_gfx_set_wptr,
  882. };
  883. static struct radeon_asic_ring r600_dma_ring = {
  884. .ib_execute = &r600_dma_ring_ib_execute,
  885. .emit_fence = &r600_dma_fence_ring_emit,
  886. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  887. .cs_parse = &r600_dma_cs_parse,
  888. .ring_test = &r600_dma_ring_test,
  889. .ib_test = &r600_dma_ib_test,
  890. .is_lockup = &r600_dma_is_lockup,
  891. .get_rptr = &r600_dma_get_rptr,
  892. .get_wptr = &r600_dma_get_wptr,
  893. .set_wptr = &r600_dma_set_wptr,
  894. };
  895. static struct radeon_asic r600_asic = {
  896. .init = &r600_init,
  897. .fini = &r600_fini,
  898. .suspend = &r600_suspend,
  899. .resume = &r600_resume,
  900. .vga_set_state = &r600_vga_set_state,
  901. .asic_reset = &r600_asic_reset,
  902. .mmio_hdp_flush = r600_mmio_hdp_flush,
  903. .gui_idle = &r600_gui_idle,
  904. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  905. .get_xclk = &r600_get_xclk,
  906. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  907. .gart = {
  908. .tlb_flush = &r600_pcie_gart_tlb_flush,
  909. .get_page_entry = &rs600_gart_get_page_entry,
  910. .set_page = &rs600_gart_set_page,
  911. },
  912. .ring = {
  913. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  914. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  915. },
  916. .irq = {
  917. .set = &r600_irq_set,
  918. .process = &r600_irq_process,
  919. },
  920. .display = {
  921. .bandwidth_update = &rv515_bandwidth_update,
  922. .get_vblank_counter = &rs600_get_vblank_counter,
  923. .wait_for_vblank = &avivo_wait_for_vblank,
  924. .set_backlight_level = &atombios_set_backlight_level,
  925. .get_backlight_level = &atombios_get_backlight_level,
  926. .hdmi_enable = &r600_hdmi_enable,
  927. .hdmi_setmode = &r600_hdmi_setmode,
  928. },
  929. .copy = {
  930. .blit = &r600_copy_cpdma,
  931. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  932. .dma = &r600_copy_dma,
  933. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  934. .copy = &r600_copy_cpdma,
  935. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  936. },
  937. .surface = {
  938. .set_reg = r600_set_surface_reg,
  939. .clear_reg = r600_clear_surface_reg,
  940. },
  941. .hpd = {
  942. .init = &r600_hpd_init,
  943. .fini = &r600_hpd_fini,
  944. .sense = &r600_hpd_sense,
  945. .set_polarity = &r600_hpd_set_polarity,
  946. },
  947. .pm = {
  948. .misc = &r600_pm_misc,
  949. .prepare = &rs600_pm_prepare,
  950. .finish = &rs600_pm_finish,
  951. .init_profile = &r600_pm_init_profile,
  952. .get_dynpm_state = &r600_pm_get_dynpm_state,
  953. .get_engine_clock = &radeon_atom_get_engine_clock,
  954. .set_engine_clock = &radeon_atom_set_engine_clock,
  955. .get_memory_clock = &radeon_atom_get_memory_clock,
  956. .set_memory_clock = &radeon_atom_set_memory_clock,
  957. .get_pcie_lanes = &r600_get_pcie_lanes,
  958. .set_pcie_lanes = &r600_set_pcie_lanes,
  959. .set_clock_gating = NULL,
  960. .get_temperature = &rv6xx_get_temp,
  961. },
  962. .pflip = {
  963. .page_flip = &rs600_page_flip,
  964. .page_flip_pending = &rs600_page_flip_pending,
  965. },
  966. };
  967. static struct radeon_asic_ring rv6xx_uvd_ring = {
  968. .ib_execute = &uvd_v1_0_ib_execute,
  969. .emit_fence = &uvd_v1_0_fence_emit,
  970. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  971. .cs_parse = &radeon_uvd_cs_parse,
  972. .ring_test = &uvd_v1_0_ring_test,
  973. .ib_test = &uvd_v1_0_ib_test,
  974. .is_lockup = &radeon_ring_test_lockup,
  975. .get_rptr = &uvd_v1_0_get_rptr,
  976. .get_wptr = &uvd_v1_0_get_wptr,
  977. .set_wptr = &uvd_v1_0_set_wptr,
  978. };
  979. static struct radeon_asic rv6xx_asic = {
  980. .init = &r600_init,
  981. .fini = &r600_fini,
  982. .suspend = &r600_suspend,
  983. .resume = &r600_resume,
  984. .vga_set_state = &r600_vga_set_state,
  985. .asic_reset = &r600_asic_reset,
  986. .mmio_hdp_flush = r600_mmio_hdp_flush,
  987. .gui_idle = &r600_gui_idle,
  988. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  989. .get_xclk = &r600_get_xclk,
  990. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  991. .gart = {
  992. .tlb_flush = &r600_pcie_gart_tlb_flush,
  993. .get_page_entry = &rs600_gart_get_page_entry,
  994. .set_page = &rs600_gart_set_page,
  995. },
  996. .ring = {
  997. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  998. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  999. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  1000. },
  1001. .irq = {
  1002. .set = &r600_irq_set,
  1003. .process = &r600_irq_process,
  1004. },
  1005. .display = {
  1006. .bandwidth_update = &rv515_bandwidth_update,
  1007. .get_vblank_counter = &rs600_get_vblank_counter,
  1008. .wait_for_vblank = &avivo_wait_for_vblank,
  1009. .set_backlight_level = &atombios_set_backlight_level,
  1010. .get_backlight_level = &atombios_get_backlight_level,
  1011. .hdmi_enable = &r600_hdmi_enable,
  1012. .hdmi_setmode = &r600_hdmi_setmode,
  1013. },
  1014. .copy = {
  1015. .blit = &r600_copy_cpdma,
  1016. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1017. .dma = &r600_copy_dma,
  1018. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1019. .copy = &r600_copy_cpdma,
  1020. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1021. },
  1022. .surface = {
  1023. .set_reg = r600_set_surface_reg,
  1024. .clear_reg = r600_clear_surface_reg,
  1025. },
  1026. .hpd = {
  1027. .init = &r600_hpd_init,
  1028. .fini = &r600_hpd_fini,
  1029. .sense = &r600_hpd_sense,
  1030. .set_polarity = &r600_hpd_set_polarity,
  1031. },
  1032. .pm = {
  1033. .misc = &r600_pm_misc,
  1034. .prepare = &rs600_pm_prepare,
  1035. .finish = &rs600_pm_finish,
  1036. .init_profile = &r600_pm_init_profile,
  1037. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1038. .get_engine_clock = &radeon_atom_get_engine_clock,
  1039. .set_engine_clock = &radeon_atom_set_engine_clock,
  1040. .get_memory_clock = &radeon_atom_get_memory_clock,
  1041. .set_memory_clock = &radeon_atom_set_memory_clock,
  1042. .get_pcie_lanes = &r600_get_pcie_lanes,
  1043. .set_pcie_lanes = &r600_set_pcie_lanes,
  1044. .set_clock_gating = NULL,
  1045. .get_temperature = &rv6xx_get_temp,
  1046. .set_uvd_clocks = &r600_set_uvd_clocks,
  1047. },
  1048. .dpm = {
  1049. .init = &rv6xx_dpm_init,
  1050. .setup_asic = &rv6xx_setup_asic,
  1051. .enable = &rv6xx_dpm_enable,
  1052. .late_enable = &r600_dpm_late_enable,
  1053. .disable = &rv6xx_dpm_disable,
  1054. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1055. .set_power_state = &rv6xx_dpm_set_power_state,
  1056. .post_set_power_state = &r600_dpm_post_set_power_state,
  1057. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1058. .fini = &rv6xx_dpm_fini,
  1059. .get_sclk = &rv6xx_dpm_get_sclk,
  1060. .get_mclk = &rv6xx_dpm_get_mclk,
  1061. .print_power_state = &rv6xx_dpm_print_power_state,
  1062. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1063. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1064. },
  1065. .pflip = {
  1066. .page_flip = &rs600_page_flip,
  1067. .page_flip_pending = &rs600_page_flip_pending,
  1068. },
  1069. };
  1070. static struct radeon_asic rs780_asic = {
  1071. .init = &r600_init,
  1072. .fini = &r600_fini,
  1073. .suspend = &r600_suspend,
  1074. .resume = &r600_resume,
  1075. .vga_set_state = &r600_vga_set_state,
  1076. .asic_reset = &r600_asic_reset,
  1077. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1078. .gui_idle = &r600_gui_idle,
  1079. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1080. .get_xclk = &r600_get_xclk,
  1081. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1082. .gart = {
  1083. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1084. .get_page_entry = &rs600_gart_get_page_entry,
  1085. .set_page = &rs600_gart_set_page,
  1086. },
  1087. .ring = {
  1088. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1089. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1090. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  1091. },
  1092. .irq = {
  1093. .set = &r600_irq_set,
  1094. .process = &r600_irq_process,
  1095. },
  1096. .display = {
  1097. .bandwidth_update = &rs690_bandwidth_update,
  1098. .get_vblank_counter = &rs600_get_vblank_counter,
  1099. .wait_for_vblank = &avivo_wait_for_vblank,
  1100. .set_backlight_level = &atombios_set_backlight_level,
  1101. .get_backlight_level = &atombios_get_backlight_level,
  1102. .hdmi_enable = &r600_hdmi_enable,
  1103. .hdmi_setmode = &r600_hdmi_setmode,
  1104. },
  1105. .copy = {
  1106. .blit = &r600_copy_cpdma,
  1107. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1108. .dma = &r600_copy_dma,
  1109. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1110. .copy = &r600_copy_cpdma,
  1111. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1112. },
  1113. .surface = {
  1114. .set_reg = r600_set_surface_reg,
  1115. .clear_reg = r600_clear_surface_reg,
  1116. },
  1117. .hpd = {
  1118. .init = &r600_hpd_init,
  1119. .fini = &r600_hpd_fini,
  1120. .sense = &r600_hpd_sense,
  1121. .set_polarity = &r600_hpd_set_polarity,
  1122. },
  1123. .pm = {
  1124. .misc = &r600_pm_misc,
  1125. .prepare = &rs600_pm_prepare,
  1126. .finish = &rs600_pm_finish,
  1127. .init_profile = &rs780_pm_init_profile,
  1128. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1129. .get_engine_clock = &radeon_atom_get_engine_clock,
  1130. .set_engine_clock = &radeon_atom_set_engine_clock,
  1131. .get_memory_clock = NULL,
  1132. .set_memory_clock = NULL,
  1133. .get_pcie_lanes = NULL,
  1134. .set_pcie_lanes = NULL,
  1135. .set_clock_gating = NULL,
  1136. .get_temperature = &rv6xx_get_temp,
  1137. .set_uvd_clocks = &r600_set_uvd_clocks,
  1138. },
  1139. .dpm = {
  1140. .init = &rs780_dpm_init,
  1141. .setup_asic = &rs780_dpm_setup_asic,
  1142. .enable = &rs780_dpm_enable,
  1143. .late_enable = &r600_dpm_late_enable,
  1144. .disable = &rs780_dpm_disable,
  1145. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1146. .set_power_state = &rs780_dpm_set_power_state,
  1147. .post_set_power_state = &r600_dpm_post_set_power_state,
  1148. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1149. .fini = &rs780_dpm_fini,
  1150. .get_sclk = &rs780_dpm_get_sclk,
  1151. .get_mclk = &rs780_dpm_get_mclk,
  1152. .print_power_state = &rs780_dpm_print_power_state,
  1153. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1154. .force_performance_level = &rs780_dpm_force_performance_level,
  1155. },
  1156. .pflip = {
  1157. .page_flip = &rs600_page_flip,
  1158. .page_flip_pending = &rs600_page_flip_pending,
  1159. },
  1160. };
  1161. static struct radeon_asic_ring rv770_uvd_ring = {
  1162. .ib_execute = &uvd_v1_0_ib_execute,
  1163. .emit_fence = &uvd_v2_2_fence_emit,
  1164. .emit_semaphore = &uvd_v2_2_semaphore_emit,
  1165. .cs_parse = &radeon_uvd_cs_parse,
  1166. .ring_test = &uvd_v1_0_ring_test,
  1167. .ib_test = &uvd_v1_0_ib_test,
  1168. .is_lockup = &radeon_ring_test_lockup,
  1169. .get_rptr = &uvd_v1_0_get_rptr,
  1170. .get_wptr = &uvd_v1_0_get_wptr,
  1171. .set_wptr = &uvd_v1_0_set_wptr,
  1172. };
  1173. static struct radeon_asic rv770_asic = {
  1174. .init = &rv770_init,
  1175. .fini = &rv770_fini,
  1176. .suspend = &rv770_suspend,
  1177. .resume = &rv770_resume,
  1178. .asic_reset = &r600_asic_reset,
  1179. .vga_set_state = &r600_vga_set_state,
  1180. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1181. .gui_idle = &r600_gui_idle,
  1182. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1183. .get_xclk = &rv770_get_xclk,
  1184. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1185. .gart = {
  1186. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1187. .get_page_entry = &rs600_gart_get_page_entry,
  1188. .set_page = &rs600_gart_set_page,
  1189. },
  1190. .ring = {
  1191. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1192. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1193. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1194. },
  1195. .irq = {
  1196. .set = &r600_irq_set,
  1197. .process = &r600_irq_process,
  1198. },
  1199. .display = {
  1200. .bandwidth_update = &rv515_bandwidth_update,
  1201. .get_vblank_counter = &rs600_get_vblank_counter,
  1202. .wait_for_vblank = &avivo_wait_for_vblank,
  1203. .set_backlight_level = &atombios_set_backlight_level,
  1204. .get_backlight_level = &atombios_get_backlight_level,
  1205. .hdmi_enable = &r600_hdmi_enable,
  1206. .hdmi_setmode = &dce3_1_hdmi_setmode,
  1207. },
  1208. .copy = {
  1209. .blit = &r600_copy_cpdma,
  1210. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1211. .dma = &rv770_copy_dma,
  1212. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1213. .copy = &rv770_copy_dma,
  1214. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1215. },
  1216. .surface = {
  1217. .set_reg = r600_set_surface_reg,
  1218. .clear_reg = r600_clear_surface_reg,
  1219. },
  1220. .hpd = {
  1221. .init = &r600_hpd_init,
  1222. .fini = &r600_hpd_fini,
  1223. .sense = &r600_hpd_sense,
  1224. .set_polarity = &r600_hpd_set_polarity,
  1225. },
  1226. .pm = {
  1227. .misc = &rv770_pm_misc,
  1228. .prepare = &rs600_pm_prepare,
  1229. .finish = &rs600_pm_finish,
  1230. .init_profile = &r600_pm_init_profile,
  1231. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1232. .get_engine_clock = &radeon_atom_get_engine_clock,
  1233. .set_engine_clock = &radeon_atom_set_engine_clock,
  1234. .get_memory_clock = &radeon_atom_get_memory_clock,
  1235. .set_memory_clock = &radeon_atom_set_memory_clock,
  1236. .get_pcie_lanes = &r600_get_pcie_lanes,
  1237. .set_pcie_lanes = &r600_set_pcie_lanes,
  1238. .set_clock_gating = &radeon_atom_set_clock_gating,
  1239. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1240. .get_temperature = &rv770_get_temp,
  1241. },
  1242. .dpm = {
  1243. .init = &rv770_dpm_init,
  1244. .setup_asic = &rv770_dpm_setup_asic,
  1245. .enable = &rv770_dpm_enable,
  1246. .late_enable = &rv770_dpm_late_enable,
  1247. .disable = &rv770_dpm_disable,
  1248. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1249. .set_power_state = &rv770_dpm_set_power_state,
  1250. .post_set_power_state = &r600_dpm_post_set_power_state,
  1251. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1252. .fini = &rv770_dpm_fini,
  1253. .get_sclk = &rv770_dpm_get_sclk,
  1254. .get_mclk = &rv770_dpm_get_mclk,
  1255. .print_power_state = &rv770_dpm_print_power_state,
  1256. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1257. .force_performance_level = &rv770_dpm_force_performance_level,
  1258. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1259. },
  1260. .pflip = {
  1261. .page_flip = &rv770_page_flip,
  1262. .page_flip_pending = &rv770_page_flip_pending,
  1263. },
  1264. };
  1265. static struct radeon_asic_ring evergreen_gfx_ring = {
  1266. .ib_execute = &evergreen_ring_ib_execute,
  1267. .emit_fence = &r600_fence_ring_emit,
  1268. .emit_semaphore = &r600_semaphore_ring_emit,
  1269. .cs_parse = &evergreen_cs_parse,
  1270. .ring_test = &r600_ring_test,
  1271. .ib_test = &r600_ib_test,
  1272. .is_lockup = &evergreen_gfx_is_lockup,
  1273. .get_rptr = &r600_gfx_get_rptr,
  1274. .get_wptr = &r600_gfx_get_wptr,
  1275. .set_wptr = &r600_gfx_set_wptr,
  1276. };
  1277. static struct radeon_asic_ring evergreen_dma_ring = {
  1278. .ib_execute = &evergreen_dma_ring_ib_execute,
  1279. .emit_fence = &evergreen_dma_fence_ring_emit,
  1280. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1281. .cs_parse = &evergreen_dma_cs_parse,
  1282. .ring_test = &r600_dma_ring_test,
  1283. .ib_test = &r600_dma_ib_test,
  1284. .is_lockup = &evergreen_dma_is_lockup,
  1285. .get_rptr = &r600_dma_get_rptr,
  1286. .get_wptr = &r600_dma_get_wptr,
  1287. .set_wptr = &r600_dma_set_wptr,
  1288. };
  1289. static struct radeon_asic evergreen_asic = {
  1290. .init = &evergreen_init,
  1291. .fini = &evergreen_fini,
  1292. .suspend = &evergreen_suspend,
  1293. .resume = &evergreen_resume,
  1294. .asic_reset = &evergreen_asic_reset,
  1295. .vga_set_state = &r600_vga_set_state,
  1296. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1297. .gui_idle = &r600_gui_idle,
  1298. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1299. .get_xclk = &rv770_get_xclk,
  1300. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1301. .gart = {
  1302. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1303. .get_page_entry = &rs600_gart_get_page_entry,
  1304. .set_page = &rs600_gart_set_page,
  1305. },
  1306. .ring = {
  1307. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1308. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1309. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1310. },
  1311. .irq = {
  1312. .set = &evergreen_irq_set,
  1313. .process = &evergreen_irq_process,
  1314. },
  1315. .display = {
  1316. .bandwidth_update = &evergreen_bandwidth_update,
  1317. .get_vblank_counter = &evergreen_get_vblank_counter,
  1318. .wait_for_vblank = &dce4_wait_for_vblank,
  1319. .set_backlight_level = &atombios_set_backlight_level,
  1320. .get_backlight_level = &atombios_get_backlight_level,
  1321. .hdmi_enable = &evergreen_hdmi_enable,
  1322. .hdmi_setmode = &evergreen_hdmi_setmode,
  1323. },
  1324. .copy = {
  1325. .blit = &r600_copy_cpdma,
  1326. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1327. .dma = &evergreen_copy_dma,
  1328. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1329. .copy = &evergreen_copy_dma,
  1330. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1331. },
  1332. .surface = {
  1333. .set_reg = r600_set_surface_reg,
  1334. .clear_reg = r600_clear_surface_reg,
  1335. },
  1336. .hpd = {
  1337. .init = &evergreen_hpd_init,
  1338. .fini = &evergreen_hpd_fini,
  1339. .sense = &evergreen_hpd_sense,
  1340. .set_polarity = &evergreen_hpd_set_polarity,
  1341. },
  1342. .pm = {
  1343. .misc = &evergreen_pm_misc,
  1344. .prepare = &evergreen_pm_prepare,
  1345. .finish = &evergreen_pm_finish,
  1346. .init_profile = &r600_pm_init_profile,
  1347. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1348. .get_engine_clock = &radeon_atom_get_engine_clock,
  1349. .set_engine_clock = &radeon_atom_set_engine_clock,
  1350. .get_memory_clock = &radeon_atom_get_memory_clock,
  1351. .set_memory_clock = &radeon_atom_set_memory_clock,
  1352. .get_pcie_lanes = &r600_get_pcie_lanes,
  1353. .set_pcie_lanes = &r600_set_pcie_lanes,
  1354. .set_clock_gating = NULL,
  1355. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1356. .get_temperature = &evergreen_get_temp,
  1357. },
  1358. .dpm = {
  1359. .init = &cypress_dpm_init,
  1360. .setup_asic = &cypress_dpm_setup_asic,
  1361. .enable = &cypress_dpm_enable,
  1362. .late_enable = &rv770_dpm_late_enable,
  1363. .disable = &cypress_dpm_disable,
  1364. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1365. .set_power_state = &cypress_dpm_set_power_state,
  1366. .post_set_power_state = &r600_dpm_post_set_power_state,
  1367. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1368. .fini = &cypress_dpm_fini,
  1369. .get_sclk = &rv770_dpm_get_sclk,
  1370. .get_mclk = &rv770_dpm_get_mclk,
  1371. .print_power_state = &rv770_dpm_print_power_state,
  1372. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1373. .force_performance_level = &rv770_dpm_force_performance_level,
  1374. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1375. },
  1376. .pflip = {
  1377. .page_flip = &evergreen_page_flip,
  1378. .page_flip_pending = &evergreen_page_flip_pending,
  1379. },
  1380. };
  1381. static struct radeon_asic sumo_asic = {
  1382. .init = &evergreen_init,
  1383. .fini = &evergreen_fini,
  1384. .suspend = &evergreen_suspend,
  1385. .resume = &evergreen_resume,
  1386. .asic_reset = &evergreen_asic_reset,
  1387. .vga_set_state = &r600_vga_set_state,
  1388. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1389. .gui_idle = &r600_gui_idle,
  1390. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1391. .get_xclk = &r600_get_xclk,
  1392. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1393. .gart = {
  1394. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1395. .get_page_entry = &rs600_gart_get_page_entry,
  1396. .set_page = &rs600_gart_set_page,
  1397. },
  1398. .ring = {
  1399. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1400. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1401. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1402. },
  1403. .irq = {
  1404. .set = &evergreen_irq_set,
  1405. .process = &evergreen_irq_process,
  1406. },
  1407. .display = {
  1408. .bandwidth_update = &evergreen_bandwidth_update,
  1409. .get_vblank_counter = &evergreen_get_vblank_counter,
  1410. .wait_for_vblank = &dce4_wait_for_vblank,
  1411. .set_backlight_level = &atombios_set_backlight_level,
  1412. .get_backlight_level = &atombios_get_backlight_level,
  1413. .hdmi_enable = &evergreen_hdmi_enable,
  1414. .hdmi_setmode = &evergreen_hdmi_setmode,
  1415. },
  1416. .copy = {
  1417. .blit = &r600_copy_cpdma,
  1418. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1419. .dma = &evergreen_copy_dma,
  1420. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1421. .copy = &evergreen_copy_dma,
  1422. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1423. },
  1424. .surface = {
  1425. .set_reg = r600_set_surface_reg,
  1426. .clear_reg = r600_clear_surface_reg,
  1427. },
  1428. .hpd = {
  1429. .init = &evergreen_hpd_init,
  1430. .fini = &evergreen_hpd_fini,
  1431. .sense = &evergreen_hpd_sense,
  1432. .set_polarity = &evergreen_hpd_set_polarity,
  1433. },
  1434. .pm = {
  1435. .misc = &evergreen_pm_misc,
  1436. .prepare = &evergreen_pm_prepare,
  1437. .finish = &evergreen_pm_finish,
  1438. .init_profile = &sumo_pm_init_profile,
  1439. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1440. .get_engine_clock = &radeon_atom_get_engine_clock,
  1441. .set_engine_clock = &radeon_atom_set_engine_clock,
  1442. .get_memory_clock = NULL,
  1443. .set_memory_clock = NULL,
  1444. .get_pcie_lanes = NULL,
  1445. .set_pcie_lanes = NULL,
  1446. .set_clock_gating = NULL,
  1447. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1448. .get_temperature = &sumo_get_temp,
  1449. },
  1450. .dpm = {
  1451. .init = &sumo_dpm_init,
  1452. .setup_asic = &sumo_dpm_setup_asic,
  1453. .enable = &sumo_dpm_enable,
  1454. .late_enable = &sumo_dpm_late_enable,
  1455. .disable = &sumo_dpm_disable,
  1456. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1457. .set_power_state = &sumo_dpm_set_power_state,
  1458. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1459. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1460. .fini = &sumo_dpm_fini,
  1461. .get_sclk = &sumo_dpm_get_sclk,
  1462. .get_mclk = &sumo_dpm_get_mclk,
  1463. .print_power_state = &sumo_dpm_print_power_state,
  1464. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1465. .force_performance_level = &sumo_dpm_force_performance_level,
  1466. },
  1467. .pflip = {
  1468. .page_flip = &evergreen_page_flip,
  1469. .page_flip_pending = &evergreen_page_flip_pending,
  1470. },
  1471. };
  1472. static struct radeon_asic btc_asic = {
  1473. .init = &evergreen_init,
  1474. .fini = &evergreen_fini,
  1475. .suspend = &evergreen_suspend,
  1476. .resume = &evergreen_resume,
  1477. .asic_reset = &evergreen_asic_reset,
  1478. .vga_set_state = &r600_vga_set_state,
  1479. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1480. .gui_idle = &r600_gui_idle,
  1481. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1482. .get_xclk = &rv770_get_xclk,
  1483. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1484. .gart = {
  1485. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1486. .get_page_entry = &rs600_gart_get_page_entry,
  1487. .set_page = &rs600_gart_set_page,
  1488. },
  1489. .ring = {
  1490. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1491. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1492. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1493. },
  1494. .irq = {
  1495. .set = &evergreen_irq_set,
  1496. .process = &evergreen_irq_process,
  1497. },
  1498. .display = {
  1499. .bandwidth_update = &evergreen_bandwidth_update,
  1500. .get_vblank_counter = &evergreen_get_vblank_counter,
  1501. .wait_for_vblank = &dce4_wait_for_vblank,
  1502. .set_backlight_level = &atombios_set_backlight_level,
  1503. .get_backlight_level = &atombios_get_backlight_level,
  1504. .hdmi_enable = &evergreen_hdmi_enable,
  1505. .hdmi_setmode = &evergreen_hdmi_setmode,
  1506. },
  1507. .copy = {
  1508. .blit = &r600_copy_cpdma,
  1509. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1510. .dma = &evergreen_copy_dma,
  1511. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1512. .copy = &evergreen_copy_dma,
  1513. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1514. },
  1515. .surface = {
  1516. .set_reg = r600_set_surface_reg,
  1517. .clear_reg = r600_clear_surface_reg,
  1518. },
  1519. .hpd = {
  1520. .init = &evergreen_hpd_init,
  1521. .fini = &evergreen_hpd_fini,
  1522. .sense = &evergreen_hpd_sense,
  1523. .set_polarity = &evergreen_hpd_set_polarity,
  1524. },
  1525. .pm = {
  1526. .misc = &evergreen_pm_misc,
  1527. .prepare = &evergreen_pm_prepare,
  1528. .finish = &evergreen_pm_finish,
  1529. .init_profile = &btc_pm_init_profile,
  1530. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1531. .get_engine_clock = &radeon_atom_get_engine_clock,
  1532. .set_engine_clock = &radeon_atom_set_engine_clock,
  1533. .get_memory_clock = &radeon_atom_get_memory_clock,
  1534. .set_memory_clock = &radeon_atom_set_memory_clock,
  1535. .get_pcie_lanes = &r600_get_pcie_lanes,
  1536. .set_pcie_lanes = &r600_set_pcie_lanes,
  1537. .set_clock_gating = NULL,
  1538. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1539. .get_temperature = &evergreen_get_temp,
  1540. },
  1541. .dpm = {
  1542. .init = &btc_dpm_init,
  1543. .setup_asic = &btc_dpm_setup_asic,
  1544. .enable = &btc_dpm_enable,
  1545. .late_enable = &rv770_dpm_late_enable,
  1546. .disable = &btc_dpm_disable,
  1547. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1548. .set_power_state = &btc_dpm_set_power_state,
  1549. .post_set_power_state = &btc_dpm_post_set_power_state,
  1550. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1551. .fini = &btc_dpm_fini,
  1552. .get_sclk = &btc_dpm_get_sclk,
  1553. .get_mclk = &btc_dpm_get_mclk,
  1554. .print_power_state = &rv770_dpm_print_power_state,
  1555. .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
  1556. .force_performance_level = &rv770_dpm_force_performance_level,
  1557. .vblank_too_short = &btc_dpm_vblank_too_short,
  1558. },
  1559. .pflip = {
  1560. .page_flip = &evergreen_page_flip,
  1561. .page_flip_pending = &evergreen_page_flip_pending,
  1562. },
  1563. };
  1564. static struct radeon_asic_ring cayman_gfx_ring = {
  1565. .ib_execute = &cayman_ring_ib_execute,
  1566. .ib_parse = &evergreen_ib_parse,
  1567. .emit_fence = &cayman_fence_ring_emit,
  1568. .emit_semaphore = &r600_semaphore_ring_emit,
  1569. .cs_parse = &evergreen_cs_parse,
  1570. .ring_test = &r600_ring_test,
  1571. .ib_test = &r600_ib_test,
  1572. .is_lockup = &cayman_gfx_is_lockup,
  1573. .vm_flush = &cayman_vm_flush,
  1574. .get_rptr = &cayman_gfx_get_rptr,
  1575. .get_wptr = &cayman_gfx_get_wptr,
  1576. .set_wptr = &cayman_gfx_set_wptr,
  1577. };
  1578. static struct radeon_asic_ring cayman_dma_ring = {
  1579. .ib_execute = &cayman_dma_ring_ib_execute,
  1580. .ib_parse = &evergreen_dma_ib_parse,
  1581. .emit_fence = &evergreen_dma_fence_ring_emit,
  1582. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1583. .cs_parse = &evergreen_dma_cs_parse,
  1584. .ring_test = &r600_dma_ring_test,
  1585. .ib_test = &r600_dma_ib_test,
  1586. .is_lockup = &cayman_dma_is_lockup,
  1587. .vm_flush = &cayman_dma_vm_flush,
  1588. .get_rptr = &cayman_dma_get_rptr,
  1589. .get_wptr = &cayman_dma_get_wptr,
  1590. .set_wptr = &cayman_dma_set_wptr
  1591. };
  1592. static struct radeon_asic_ring cayman_uvd_ring = {
  1593. .ib_execute = &uvd_v1_0_ib_execute,
  1594. .emit_fence = &uvd_v2_2_fence_emit,
  1595. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1596. .cs_parse = &radeon_uvd_cs_parse,
  1597. .ring_test = &uvd_v1_0_ring_test,
  1598. .ib_test = &uvd_v1_0_ib_test,
  1599. .is_lockup = &radeon_ring_test_lockup,
  1600. .get_rptr = &uvd_v1_0_get_rptr,
  1601. .get_wptr = &uvd_v1_0_get_wptr,
  1602. .set_wptr = &uvd_v1_0_set_wptr,
  1603. };
  1604. static struct radeon_asic cayman_asic = {
  1605. .init = &cayman_init,
  1606. .fini = &cayman_fini,
  1607. .suspend = &cayman_suspend,
  1608. .resume = &cayman_resume,
  1609. .asic_reset = &cayman_asic_reset,
  1610. .vga_set_state = &r600_vga_set_state,
  1611. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1612. .gui_idle = &r600_gui_idle,
  1613. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1614. .get_xclk = &rv770_get_xclk,
  1615. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1616. .gart = {
  1617. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1618. .get_page_entry = &rs600_gart_get_page_entry,
  1619. .set_page = &rs600_gart_set_page,
  1620. },
  1621. .vm = {
  1622. .init = &cayman_vm_init,
  1623. .fini = &cayman_vm_fini,
  1624. .copy_pages = &cayman_dma_vm_copy_pages,
  1625. .write_pages = &cayman_dma_vm_write_pages,
  1626. .set_pages = &cayman_dma_vm_set_pages,
  1627. .pad_ib = &cayman_dma_vm_pad_ib,
  1628. },
  1629. .ring = {
  1630. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1631. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1632. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1633. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1634. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1635. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1636. },
  1637. .irq = {
  1638. .set = &evergreen_irq_set,
  1639. .process = &evergreen_irq_process,
  1640. },
  1641. .display = {
  1642. .bandwidth_update = &evergreen_bandwidth_update,
  1643. .get_vblank_counter = &evergreen_get_vblank_counter,
  1644. .wait_for_vblank = &dce4_wait_for_vblank,
  1645. .set_backlight_level = &atombios_set_backlight_level,
  1646. .get_backlight_level = &atombios_get_backlight_level,
  1647. .hdmi_enable = &evergreen_hdmi_enable,
  1648. .hdmi_setmode = &evergreen_hdmi_setmode,
  1649. },
  1650. .copy = {
  1651. .blit = &r600_copy_cpdma,
  1652. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1653. .dma = &evergreen_copy_dma,
  1654. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1655. .copy = &evergreen_copy_dma,
  1656. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1657. },
  1658. .surface = {
  1659. .set_reg = r600_set_surface_reg,
  1660. .clear_reg = r600_clear_surface_reg,
  1661. },
  1662. .hpd = {
  1663. .init = &evergreen_hpd_init,
  1664. .fini = &evergreen_hpd_fini,
  1665. .sense = &evergreen_hpd_sense,
  1666. .set_polarity = &evergreen_hpd_set_polarity,
  1667. },
  1668. .pm = {
  1669. .misc = &evergreen_pm_misc,
  1670. .prepare = &evergreen_pm_prepare,
  1671. .finish = &evergreen_pm_finish,
  1672. .init_profile = &btc_pm_init_profile,
  1673. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1674. .get_engine_clock = &radeon_atom_get_engine_clock,
  1675. .set_engine_clock = &radeon_atom_set_engine_clock,
  1676. .get_memory_clock = &radeon_atom_get_memory_clock,
  1677. .set_memory_clock = &radeon_atom_set_memory_clock,
  1678. .get_pcie_lanes = &r600_get_pcie_lanes,
  1679. .set_pcie_lanes = &r600_set_pcie_lanes,
  1680. .set_clock_gating = NULL,
  1681. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1682. .get_temperature = &evergreen_get_temp,
  1683. },
  1684. .dpm = {
  1685. .init = &ni_dpm_init,
  1686. .setup_asic = &ni_dpm_setup_asic,
  1687. .enable = &ni_dpm_enable,
  1688. .late_enable = &rv770_dpm_late_enable,
  1689. .disable = &ni_dpm_disable,
  1690. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1691. .set_power_state = &ni_dpm_set_power_state,
  1692. .post_set_power_state = &ni_dpm_post_set_power_state,
  1693. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1694. .fini = &ni_dpm_fini,
  1695. .get_sclk = &ni_dpm_get_sclk,
  1696. .get_mclk = &ni_dpm_get_mclk,
  1697. .print_power_state = &ni_dpm_print_power_state,
  1698. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1699. .force_performance_level = &ni_dpm_force_performance_level,
  1700. .vblank_too_short = &ni_dpm_vblank_too_short,
  1701. },
  1702. .pflip = {
  1703. .page_flip = &evergreen_page_flip,
  1704. .page_flip_pending = &evergreen_page_flip_pending,
  1705. },
  1706. };
  1707. static struct radeon_asic trinity_asic = {
  1708. .init = &cayman_init,
  1709. .fini = &cayman_fini,
  1710. .suspend = &cayman_suspend,
  1711. .resume = &cayman_resume,
  1712. .asic_reset = &cayman_asic_reset,
  1713. .vga_set_state = &r600_vga_set_state,
  1714. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1715. .gui_idle = &r600_gui_idle,
  1716. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1717. .get_xclk = &r600_get_xclk,
  1718. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1719. .gart = {
  1720. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1721. .get_page_entry = &rs600_gart_get_page_entry,
  1722. .set_page = &rs600_gart_set_page,
  1723. },
  1724. .vm = {
  1725. .init = &cayman_vm_init,
  1726. .fini = &cayman_vm_fini,
  1727. .copy_pages = &cayman_dma_vm_copy_pages,
  1728. .write_pages = &cayman_dma_vm_write_pages,
  1729. .set_pages = &cayman_dma_vm_set_pages,
  1730. .pad_ib = &cayman_dma_vm_pad_ib,
  1731. },
  1732. .ring = {
  1733. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1734. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1735. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1736. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1737. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1738. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1739. },
  1740. .irq = {
  1741. .set = &evergreen_irq_set,
  1742. .process = &evergreen_irq_process,
  1743. },
  1744. .display = {
  1745. .bandwidth_update = &dce6_bandwidth_update,
  1746. .get_vblank_counter = &evergreen_get_vblank_counter,
  1747. .wait_for_vblank = &dce4_wait_for_vblank,
  1748. .set_backlight_level = &atombios_set_backlight_level,
  1749. .get_backlight_level = &atombios_get_backlight_level,
  1750. .hdmi_enable = &evergreen_hdmi_enable,
  1751. .hdmi_setmode = &evergreen_hdmi_setmode,
  1752. },
  1753. .copy = {
  1754. .blit = &r600_copy_cpdma,
  1755. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1756. .dma = &evergreen_copy_dma,
  1757. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1758. .copy = &evergreen_copy_dma,
  1759. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1760. },
  1761. .surface = {
  1762. .set_reg = r600_set_surface_reg,
  1763. .clear_reg = r600_clear_surface_reg,
  1764. },
  1765. .hpd = {
  1766. .init = &evergreen_hpd_init,
  1767. .fini = &evergreen_hpd_fini,
  1768. .sense = &evergreen_hpd_sense,
  1769. .set_polarity = &evergreen_hpd_set_polarity,
  1770. },
  1771. .pm = {
  1772. .misc = &evergreen_pm_misc,
  1773. .prepare = &evergreen_pm_prepare,
  1774. .finish = &evergreen_pm_finish,
  1775. .init_profile = &sumo_pm_init_profile,
  1776. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1777. .get_engine_clock = &radeon_atom_get_engine_clock,
  1778. .set_engine_clock = &radeon_atom_set_engine_clock,
  1779. .get_memory_clock = NULL,
  1780. .set_memory_clock = NULL,
  1781. .get_pcie_lanes = NULL,
  1782. .set_pcie_lanes = NULL,
  1783. .set_clock_gating = NULL,
  1784. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1785. .get_temperature = &tn_get_temp,
  1786. },
  1787. .dpm = {
  1788. .init = &trinity_dpm_init,
  1789. .setup_asic = &trinity_dpm_setup_asic,
  1790. .enable = &trinity_dpm_enable,
  1791. .late_enable = &trinity_dpm_late_enable,
  1792. .disable = &trinity_dpm_disable,
  1793. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1794. .set_power_state = &trinity_dpm_set_power_state,
  1795. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1796. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1797. .fini = &trinity_dpm_fini,
  1798. .get_sclk = &trinity_dpm_get_sclk,
  1799. .get_mclk = &trinity_dpm_get_mclk,
  1800. .print_power_state = &trinity_dpm_print_power_state,
  1801. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1802. .force_performance_level = &trinity_dpm_force_performance_level,
  1803. .enable_bapm = &trinity_dpm_enable_bapm,
  1804. },
  1805. .pflip = {
  1806. .page_flip = &evergreen_page_flip,
  1807. .page_flip_pending = &evergreen_page_flip_pending,
  1808. },
  1809. };
  1810. static struct radeon_asic_ring si_gfx_ring = {
  1811. .ib_execute = &si_ring_ib_execute,
  1812. .ib_parse = &si_ib_parse,
  1813. .emit_fence = &si_fence_ring_emit,
  1814. .emit_semaphore = &r600_semaphore_ring_emit,
  1815. .cs_parse = NULL,
  1816. .ring_test = &r600_ring_test,
  1817. .ib_test = &r600_ib_test,
  1818. .is_lockup = &si_gfx_is_lockup,
  1819. .vm_flush = &si_vm_flush,
  1820. .get_rptr = &cayman_gfx_get_rptr,
  1821. .get_wptr = &cayman_gfx_get_wptr,
  1822. .set_wptr = &cayman_gfx_set_wptr,
  1823. };
  1824. static struct radeon_asic_ring si_dma_ring = {
  1825. .ib_execute = &cayman_dma_ring_ib_execute,
  1826. .ib_parse = &evergreen_dma_ib_parse,
  1827. .emit_fence = &evergreen_dma_fence_ring_emit,
  1828. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1829. .cs_parse = NULL,
  1830. .ring_test = &r600_dma_ring_test,
  1831. .ib_test = &r600_dma_ib_test,
  1832. .is_lockup = &si_dma_is_lockup,
  1833. .vm_flush = &si_dma_vm_flush,
  1834. .get_rptr = &cayman_dma_get_rptr,
  1835. .get_wptr = &cayman_dma_get_wptr,
  1836. .set_wptr = &cayman_dma_set_wptr,
  1837. };
  1838. static struct radeon_asic si_asic = {
  1839. .init = &si_init,
  1840. .fini = &si_fini,
  1841. .suspend = &si_suspend,
  1842. .resume = &si_resume,
  1843. .asic_reset = &si_asic_reset,
  1844. .vga_set_state = &r600_vga_set_state,
  1845. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1846. .gui_idle = &r600_gui_idle,
  1847. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1848. .get_xclk = &si_get_xclk,
  1849. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1850. .gart = {
  1851. .tlb_flush = &si_pcie_gart_tlb_flush,
  1852. .get_page_entry = &rs600_gart_get_page_entry,
  1853. .set_page = &rs600_gart_set_page,
  1854. },
  1855. .vm = {
  1856. .init = &si_vm_init,
  1857. .fini = &si_vm_fini,
  1858. .copy_pages = &si_dma_vm_copy_pages,
  1859. .write_pages = &si_dma_vm_write_pages,
  1860. .set_pages = &si_dma_vm_set_pages,
  1861. .pad_ib = &cayman_dma_vm_pad_ib,
  1862. },
  1863. .ring = {
  1864. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1865. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1866. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1867. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1868. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1869. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1870. },
  1871. .irq = {
  1872. .set = &si_irq_set,
  1873. .process = &si_irq_process,
  1874. },
  1875. .display = {
  1876. .bandwidth_update = &dce6_bandwidth_update,
  1877. .get_vblank_counter = &evergreen_get_vblank_counter,
  1878. .wait_for_vblank = &dce4_wait_for_vblank,
  1879. .set_backlight_level = &atombios_set_backlight_level,
  1880. .get_backlight_level = &atombios_get_backlight_level,
  1881. .hdmi_enable = &evergreen_hdmi_enable,
  1882. .hdmi_setmode = &evergreen_hdmi_setmode,
  1883. },
  1884. .copy = {
  1885. .blit = &r600_copy_cpdma,
  1886. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1887. .dma = &si_copy_dma,
  1888. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1889. .copy = &si_copy_dma,
  1890. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1891. },
  1892. .surface = {
  1893. .set_reg = r600_set_surface_reg,
  1894. .clear_reg = r600_clear_surface_reg,
  1895. },
  1896. .hpd = {
  1897. .init = &evergreen_hpd_init,
  1898. .fini = &evergreen_hpd_fini,
  1899. .sense = &evergreen_hpd_sense,
  1900. .set_polarity = &evergreen_hpd_set_polarity,
  1901. },
  1902. .pm = {
  1903. .misc = &evergreen_pm_misc,
  1904. .prepare = &evergreen_pm_prepare,
  1905. .finish = &evergreen_pm_finish,
  1906. .init_profile = &sumo_pm_init_profile,
  1907. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1908. .get_engine_clock = &radeon_atom_get_engine_clock,
  1909. .set_engine_clock = &radeon_atom_set_engine_clock,
  1910. .get_memory_clock = &radeon_atom_get_memory_clock,
  1911. .set_memory_clock = &radeon_atom_set_memory_clock,
  1912. .get_pcie_lanes = &r600_get_pcie_lanes,
  1913. .set_pcie_lanes = &r600_set_pcie_lanes,
  1914. .set_clock_gating = NULL,
  1915. .set_uvd_clocks = &si_set_uvd_clocks,
  1916. .get_temperature = &si_get_temp,
  1917. },
  1918. .dpm = {
  1919. .init = &si_dpm_init,
  1920. .setup_asic = &si_dpm_setup_asic,
  1921. .enable = &si_dpm_enable,
  1922. .late_enable = &si_dpm_late_enable,
  1923. .disable = &si_dpm_disable,
  1924. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1925. .set_power_state = &si_dpm_set_power_state,
  1926. .post_set_power_state = &si_dpm_post_set_power_state,
  1927. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1928. .fini = &si_dpm_fini,
  1929. .get_sclk = &ni_dpm_get_sclk,
  1930. .get_mclk = &ni_dpm_get_mclk,
  1931. .print_power_state = &ni_dpm_print_power_state,
  1932. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1933. .force_performance_level = &si_dpm_force_performance_level,
  1934. .vblank_too_short = &ni_dpm_vblank_too_short,
  1935. },
  1936. .pflip = {
  1937. .page_flip = &evergreen_page_flip,
  1938. .page_flip_pending = &evergreen_page_flip_pending,
  1939. },
  1940. };
  1941. static struct radeon_asic_ring ci_gfx_ring = {
  1942. .ib_execute = &cik_ring_ib_execute,
  1943. .ib_parse = &cik_ib_parse,
  1944. .emit_fence = &cik_fence_gfx_ring_emit,
  1945. .emit_semaphore = &cik_semaphore_ring_emit,
  1946. .cs_parse = NULL,
  1947. .ring_test = &cik_ring_test,
  1948. .ib_test = &cik_ib_test,
  1949. .is_lockup = &cik_gfx_is_lockup,
  1950. .vm_flush = &cik_vm_flush,
  1951. .get_rptr = &cik_gfx_get_rptr,
  1952. .get_wptr = &cik_gfx_get_wptr,
  1953. .set_wptr = &cik_gfx_set_wptr,
  1954. };
  1955. static struct radeon_asic_ring ci_cp_ring = {
  1956. .ib_execute = &cik_ring_ib_execute,
  1957. .ib_parse = &cik_ib_parse,
  1958. .emit_fence = &cik_fence_compute_ring_emit,
  1959. .emit_semaphore = &cik_semaphore_ring_emit,
  1960. .cs_parse = NULL,
  1961. .ring_test = &cik_ring_test,
  1962. .ib_test = &cik_ib_test,
  1963. .is_lockup = &cik_gfx_is_lockup,
  1964. .vm_flush = &cik_vm_flush,
  1965. .get_rptr = &cik_compute_get_rptr,
  1966. .get_wptr = &cik_compute_get_wptr,
  1967. .set_wptr = &cik_compute_set_wptr,
  1968. };
  1969. static struct radeon_asic_ring ci_dma_ring = {
  1970. .ib_execute = &cik_sdma_ring_ib_execute,
  1971. .ib_parse = &cik_ib_parse,
  1972. .emit_fence = &cik_sdma_fence_ring_emit,
  1973. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  1974. .cs_parse = NULL,
  1975. .ring_test = &cik_sdma_ring_test,
  1976. .ib_test = &cik_sdma_ib_test,
  1977. .is_lockup = &cik_sdma_is_lockup,
  1978. .vm_flush = &cik_dma_vm_flush,
  1979. .get_rptr = &cik_sdma_get_rptr,
  1980. .get_wptr = &cik_sdma_get_wptr,
  1981. .set_wptr = &cik_sdma_set_wptr,
  1982. };
  1983. static struct radeon_asic_ring ci_vce_ring = {
  1984. .ib_execute = &radeon_vce_ib_execute,
  1985. .emit_fence = &radeon_vce_fence_emit,
  1986. .emit_semaphore = &radeon_vce_semaphore_emit,
  1987. .cs_parse = &radeon_vce_cs_parse,
  1988. .ring_test = &radeon_vce_ring_test,
  1989. .ib_test = &radeon_vce_ib_test,
  1990. .is_lockup = &radeon_ring_test_lockup,
  1991. .get_rptr = &vce_v1_0_get_rptr,
  1992. .get_wptr = &vce_v1_0_get_wptr,
  1993. .set_wptr = &vce_v1_0_set_wptr,
  1994. };
  1995. static struct radeon_asic ci_asic = {
  1996. .init = &cik_init,
  1997. .fini = &cik_fini,
  1998. .suspend = &cik_suspend,
  1999. .resume = &cik_resume,
  2000. .asic_reset = &cik_asic_reset,
  2001. .vga_set_state = &r600_vga_set_state,
  2002. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  2003. .gui_idle = &r600_gui_idle,
  2004. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2005. .get_xclk = &cik_get_xclk,
  2006. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2007. .gart = {
  2008. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2009. .get_page_entry = &rs600_gart_get_page_entry,
  2010. .set_page = &rs600_gart_set_page,
  2011. },
  2012. .vm = {
  2013. .init = &cik_vm_init,
  2014. .fini = &cik_vm_fini,
  2015. .copy_pages = &cik_sdma_vm_copy_pages,
  2016. .write_pages = &cik_sdma_vm_write_pages,
  2017. .set_pages = &cik_sdma_vm_set_pages,
  2018. .pad_ib = &cik_sdma_vm_pad_ib,
  2019. },
  2020. .ring = {
  2021. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2022. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2023. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2024. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2025. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2026. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2027. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2028. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2029. },
  2030. .irq = {
  2031. .set = &cik_irq_set,
  2032. .process = &cik_irq_process,
  2033. },
  2034. .display = {
  2035. .bandwidth_update = &dce8_bandwidth_update,
  2036. .get_vblank_counter = &evergreen_get_vblank_counter,
  2037. .wait_for_vblank = &dce4_wait_for_vblank,
  2038. .set_backlight_level = &atombios_set_backlight_level,
  2039. .get_backlight_level = &atombios_get_backlight_level,
  2040. .hdmi_enable = &evergreen_hdmi_enable,
  2041. .hdmi_setmode = &evergreen_hdmi_setmode,
  2042. },
  2043. .copy = {
  2044. .blit = &cik_copy_cpdma,
  2045. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2046. .dma = &cik_copy_dma,
  2047. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2048. .copy = &cik_copy_dma,
  2049. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2050. },
  2051. .surface = {
  2052. .set_reg = r600_set_surface_reg,
  2053. .clear_reg = r600_clear_surface_reg,
  2054. },
  2055. .hpd = {
  2056. .init = &evergreen_hpd_init,
  2057. .fini = &evergreen_hpd_fini,
  2058. .sense = &evergreen_hpd_sense,
  2059. .set_polarity = &evergreen_hpd_set_polarity,
  2060. },
  2061. .pm = {
  2062. .misc = &evergreen_pm_misc,
  2063. .prepare = &evergreen_pm_prepare,
  2064. .finish = &evergreen_pm_finish,
  2065. .init_profile = &sumo_pm_init_profile,
  2066. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2067. .get_engine_clock = &radeon_atom_get_engine_clock,
  2068. .set_engine_clock = &radeon_atom_set_engine_clock,
  2069. .get_memory_clock = &radeon_atom_get_memory_clock,
  2070. .set_memory_clock = &radeon_atom_set_memory_clock,
  2071. .get_pcie_lanes = NULL,
  2072. .set_pcie_lanes = NULL,
  2073. .set_clock_gating = NULL,
  2074. .set_uvd_clocks = &cik_set_uvd_clocks,
  2075. .set_vce_clocks = &cik_set_vce_clocks,
  2076. .get_temperature = &ci_get_temp,
  2077. },
  2078. .dpm = {
  2079. .init = &ci_dpm_init,
  2080. .setup_asic = &ci_dpm_setup_asic,
  2081. .enable = &ci_dpm_enable,
  2082. .late_enable = &ci_dpm_late_enable,
  2083. .disable = &ci_dpm_disable,
  2084. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2085. .set_power_state = &ci_dpm_set_power_state,
  2086. .post_set_power_state = &ci_dpm_post_set_power_state,
  2087. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2088. .fini = &ci_dpm_fini,
  2089. .get_sclk = &ci_dpm_get_sclk,
  2090. .get_mclk = &ci_dpm_get_mclk,
  2091. .print_power_state = &ci_dpm_print_power_state,
  2092. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2093. .force_performance_level = &ci_dpm_force_performance_level,
  2094. .vblank_too_short = &ci_dpm_vblank_too_short,
  2095. .powergate_uvd = &ci_dpm_powergate_uvd,
  2096. },
  2097. .pflip = {
  2098. .page_flip = &evergreen_page_flip,
  2099. .page_flip_pending = &evergreen_page_flip_pending,
  2100. },
  2101. };
  2102. static struct radeon_asic kv_asic = {
  2103. .init = &cik_init,
  2104. .fini = &cik_fini,
  2105. .suspend = &cik_suspend,
  2106. .resume = &cik_resume,
  2107. .asic_reset = &cik_asic_reset,
  2108. .vga_set_state = &r600_vga_set_state,
  2109. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  2110. .gui_idle = &r600_gui_idle,
  2111. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2112. .get_xclk = &cik_get_xclk,
  2113. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2114. .gart = {
  2115. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2116. .get_page_entry = &rs600_gart_get_page_entry,
  2117. .set_page = &rs600_gart_set_page,
  2118. },
  2119. .vm = {
  2120. .init = &cik_vm_init,
  2121. .fini = &cik_vm_fini,
  2122. .copy_pages = &cik_sdma_vm_copy_pages,
  2123. .write_pages = &cik_sdma_vm_write_pages,
  2124. .set_pages = &cik_sdma_vm_set_pages,
  2125. .pad_ib = &cik_sdma_vm_pad_ib,
  2126. },
  2127. .ring = {
  2128. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2129. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2130. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2131. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2132. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2133. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2134. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2135. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2136. },
  2137. .irq = {
  2138. .set = &cik_irq_set,
  2139. .process = &cik_irq_process,
  2140. },
  2141. .display = {
  2142. .bandwidth_update = &dce8_bandwidth_update,
  2143. .get_vblank_counter = &evergreen_get_vblank_counter,
  2144. .wait_for_vblank = &dce4_wait_for_vblank,
  2145. .set_backlight_level = &atombios_set_backlight_level,
  2146. .get_backlight_level = &atombios_get_backlight_level,
  2147. .hdmi_enable = &evergreen_hdmi_enable,
  2148. .hdmi_setmode = &evergreen_hdmi_setmode,
  2149. },
  2150. .copy = {
  2151. .blit = &cik_copy_cpdma,
  2152. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2153. .dma = &cik_copy_dma,
  2154. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2155. .copy = &cik_copy_dma,
  2156. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2157. },
  2158. .surface = {
  2159. .set_reg = r600_set_surface_reg,
  2160. .clear_reg = r600_clear_surface_reg,
  2161. },
  2162. .hpd = {
  2163. .init = &evergreen_hpd_init,
  2164. .fini = &evergreen_hpd_fini,
  2165. .sense = &evergreen_hpd_sense,
  2166. .set_polarity = &evergreen_hpd_set_polarity,
  2167. },
  2168. .pm = {
  2169. .misc = &evergreen_pm_misc,
  2170. .prepare = &evergreen_pm_prepare,
  2171. .finish = &evergreen_pm_finish,
  2172. .init_profile = &sumo_pm_init_profile,
  2173. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2174. .get_engine_clock = &radeon_atom_get_engine_clock,
  2175. .set_engine_clock = &radeon_atom_set_engine_clock,
  2176. .get_memory_clock = &radeon_atom_get_memory_clock,
  2177. .set_memory_clock = &radeon_atom_set_memory_clock,
  2178. .get_pcie_lanes = NULL,
  2179. .set_pcie_lanes = NULL,
  2180. .set_clock_gating = NULL,
  2181. .set_uvd_clocks = &cik_set_uvd_clocks,
  2182. .set_vce_clocks = &cik_set_vce_clocks,
  2183. .get_temperature = &kv_get_temp,
  2184. },
  2185. .dpm = {
  2186. .init = &kv_dpm_init,
  2187. .setup_asic = &kv_dpm_setup_asic,
  2188. .enable = &kv_dpm_enable,
  2189. .late_enable = &kv_dpm_late_enable,
  2190. .disable = &kv_dpm_disable,
  2191. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2192. .set_power_state = &kv_dpm_set_power_state,
  2193. .post_set_power_state = &kv_dpm_post_set_power_state,
  2194. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2195. .fini = &kv_dpm_fini,
  2196. .get_sclk = &kv_dpm_get_sclk,
  2197. .get_mclk = &kv_dpm_get_mclk,
  2198. .print_power_state = &kv_dpm_print_power_state,
  2199. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2200. .force_performance_level = &kv_dpm_force_performance_level,
  2201. .powergate_uvd = &kv_dpm_powergate_uvd,
  2202. .enable_bapm = &kv_dpm_enable_bapm,
  2203. },
  2204. .pflip = {
  2205. .page_flip = &evergreen_page_flip,
  2206. .page_flip_pending = &evergreen_page_flip_pending,
  2207. },
  2208. };
  2209. /**
  2210. * radeon_asic_init - register asic specific callbacks
  2211. *
  2212. * @rdev: radeon device pointer
  2213. *
  2214. * Registers the appropriate asic specific callbacks for each
  2215. * chip family. Also sets other asics specific info like the number
  2216. * of crtcs and the register aperture accessors (all asics).
  2217. * Returns 0 for success.
  2218. */
  2219. int radeon_asic_init(struct radeon_device *rdev)
  2220. {
  2221. radeon_register_accessor_init(rdev);
  2222. /* set the number of crtcs */
  2223. if (rdev->flags & RADEON_SINGLE_CRTC)
  2224. rdev->num_crtc = 1;
  2225. else
  2226. rdev->num_crtc = 2;
  2227. rdev->has_uvd = false;
  2228. switch (rdev->family) {
  2229. case CHIP_R100:
  2230. case CHIP_RV100:
  2231. case CHIP_RS100:
  2232. case CHIP_RV200:
  2233. case CHIP_RS200:
  2234. rdev->asic = &r100_asic;
  2235. break;
  2236. case CHIP_R200:
  2237. case CHIP_RV250:
  2238. case CHIP_RS300:
  2239. case CHIP_RV280:
  2240. rdev->asic = &r200_asic;
  2241. break;
  2242. case CHIP_R300:
  2243. case CHIP_R350:
  2244. case CHIP_RV350:
  2245. case CHIP_RV380:
  2246. if (rdev->flags & RADEON_IS_PCIE)
  2247. rdev->asic = &r300_asic_pcie;
  2248. else
  2249. rdev->asic = &r300_asic;
  2250. break;
  2251. case CHIP_R420:
  2252. case CHIP_R423:
  2253. case CHIP_RV410:
  2254. rdev->asic = &r420_asic;
  2255. /* handle macs */
  2256. if (rdev->bios == NULL) {
  2257. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2258. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2259. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2260. rdev->asic->pm.set_memory_clock = NULL;
  2261. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2262. }
  2263. break;
  2264. case CHIP_RS400:
  2265. case CHIP_RS480:
  2266. rdev->asic = &rs400_asic;
  2267. break;
  2268. case CHIP_RS600:
  2269. rdev->asic = &rs600_asic;
  2270. break;
  2271. case CHIP_RS690:
  2272. case CHIP_RS740:
  2273. rdev->asic = &rs690_asic;
  2274. break;
  2275. case CHIP_RV515:
  2276. rdev->asic = &rv515_asic;
  2277. break;
  2278. case CHIP_R520:
  2279. case CHIP_RV530:
  2280. case CHIP_RV560:
  2281. case CHIP_RV570:
  2282. case CHIP_R580:
  2283. rdev->asic = &r520_asic;
  2284. break;
  2285. case CHIP_R600:
  2286. rdev->asic = &r600_asic;
  2287. break;
  2288. case CHIP_RV610:
  2289. case CHIP_RV630:
  2290. case CHIP_RV620:
  2291. case CHIP_RV635:
  2292. case CHIP_RV670:
  2293. rdev->asic = &rv6xx_asic;
  2294. rdev->has_uvd = true;
  2295. break;
  2296. case CHIP_RS780:
  2297. case CHIP_RS880:
  2298. rdev->asic = &rs780_asic;
  2299. /* 760G/780V/880V don't have UVD */
  2300. if ((rdev->pdev->device == 0x9616)||
  2301. (rdev->pdev->device == 0x9611)||
  2302. (rdev->pdev->device == 0x9613)||
  2303. (rdev->pdev->device == 0x9711)||
  2304. (rdev->pdev->device == 0x9713))
  2305. rdev->has_uvd = false;
  2306. else
  2307. rdev->has_uvd = true;
  2308. break;
  2309. case CHIP_RV770:
  2310. case CHIP_RV730:
  2311. case CHIP_RV710:
  2312. case CHIP_RV740:
  2313. rdev->asic = &rv770_asic;
  2314. rdev->has_uvd = true;
  2315. break;
  2316. case CHIP_CEDAR:
  2317. case CHIP_REDWOOD:
  2318. case CHIP_JUNIPER:
  2319. case CHIP_CYPRESS:
  2320. case CHIP_HEMLOCK:
  2321. /* set num crtcs */
  2322. if (rdev->family == CHIP_CEDAR)
  2323. rdev->num_crtc = 4;
  2324. else
  2325. rdev->num_crtc = 6;
  2326. rdev->asic = &evergreen_asic;
  2327. rdev->has_uvd = true;
  2328. break;
  2329. case CHIP_PALM:
  2330. case CHIP_SUMO:
  2331. case CHIP_SUMO2:
  2332. rdev->asic = &sumo_asic;
  2333. rdev->has_uvd = true;
  2334. break;
  2335. case CHIP_BARTS:
  2336. case CHIP_TURKS:
  2337. case CHIP_CAICOS:
  2338. /* set num crtcs */
  2339. if (rdev->family == CHIP_CAICOS)
  2340. rdev->num_crtc = 4;
  2341. else
  2342. rdev->num_crtc = 6;
  2343. rdev->asic = &btc_asic;
  2344. rdev->has_uvd = true;
  2345. break;
  2346. case CHIP_CAYMAN:
  2347. rdev->asic = &cayman_asic;
  2348. /* set num crtcs */
  2349. rdev->num_crtc = 6;
  2350. rdev->has_uvd = true;
  2351. break;
  2352. case CHIP_ARUBA:
  2353. rdev->asic = &trinity_asic;
  2354. /* set num crtcs */
  2355. rdev->num_crtc = 4;
  2356. rdev->has_uvd = true;
  2357. break;
  2358. case CHIP_TAHITI:
  2359. case CHIP_PITCAIRN:
  2360. case CHIP_VERDE:
  2361. case CHIP_OLAND:
  2362. case CHIP_HAINAN:
  2363. rdev->asic = &si_asic;
  2364. /* set num crtcs */
  2365. if (rdev->family == CHIP_HAINAN)
  2366. rdev->num_crtc = 0;
  2367. else if (rdev->family == CHIP_OLAND)
  2368. rdev->num_crtc = 2;
  2369. else
  2370. rdev->num_crtc = 6;
  2371. if (rdev->family == CHIP_HAINAN)
  2372. rdev->has_uvd = false;
  2373. else
  2374. rdev->has_uvd = true;
  2375. switch (rdev->family) {
  2376. case CHIP_TAHITI:
  2377. rdev->cg_flags =
  2378. RADEON_CG_SUPPORT_GFX_MGCG |
  2379. RADEON_CG_SUPPORT_GFX_MGLS |
  2380. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2381. RADEON_CG_SUPPORT_GFX_CGLS |
  2382. RADEON_CG_SUPPORT_GFX_CGTS |
  2383. RADEON_CG_SUPPORT_GFX_CP_LS |
  2384. RADEON_CG_SUPPORT_MC_MGCG |
  2385. RADEON_CG_SUPPORT_SDMA_MGCG |
  2386. RADEON_CG_SUPPORT_BIF_LS |
  2387. RADEON_CG_SUPPORT_VCE_MGCG |
  2388. RADEON_CG_SUPPORT_UVD_MGCG |
  2389. RADEON_CG_SUPPORT_HDP_LS |
  2390. RADEON_CG_SUPPORT_HDP_MGCG;
  2391. rdev->pg_flags = 0;
  2392. break;
  2393. case CHIP_PITCAIRN:
  2394. rdev->cg_flags =
  2395. RADEON_CG_SUPPORT_GFX_MGCG |
  2396. RADEON_CG_SUPPORT_GFX_MGLS |
  2397. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2398. RADEON_CG_SUPPORT_GFX_CGLS |
  2399. RADEON_CG_SUPPORT_GFX_CGTS |
  2400. RADEON_CG_SUPPORT_GFX_CP_LS |
  2401. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2402. RADEON_CG_SUPPORT_MC_LS |
  2403. RADEON_CG_SUPPORT_MC_MGCG |
  2404. RADEON_CG_SUPPORT_SDMA_MGCG |
  2405. RADEON_CG_SUPPORT_BIF_LS |
  2406. RADEON_CG_SUPPORT_VCE_MGCG |
  2407. RADEON_CG_SUPPORT_UVD_MGCG |
  2408. RADEON_CG_SUPPORT_HDP_LS |
  2409. RADEON_CG_SUPPORT_HDP_MGCG;
  2410. rdev->pg_flags = 0;
  2411. break;
  2412. case CHIP_VERDE:
  2413. rdev->cg_flags =
  2414. RADEON_CG_SUPPORT_GFX_MGCG |
  2415. RADEON_CG_SUPPORT_GFX_MGLS |
  2416. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2417. RADEON_CG_SUPPORT_GFX_CGLS |
  2418. RADEON_CG_SUPPORT_GFX_CGTS |
  2419. RADEON_CG_SUPPORT_GFX_CP_LS |
  2420. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2421. RADEON_CG_SUPPORT_MC_LS |
  2422. RADEON_CG_SUPPORT_MC_MGCG |
  2423. RADEON_CG_SUPPORT_SDMA_MGCG |
  2424. RADEON_CG_SUPPORT_BIF_LS |
  2425. RADEON_CG_SUPPORT_VCE_MGCG |
  2426. RADEON_CG_SUPPORT_UVD_MGCG |
  2427. RADEON_CG_SUPPORT_HDP_LS |
  2428. RADEON_CG_SUPPORT_HDP_MGCG;
  2429. rdev->pg_flags = 0 |
  2430. /*RADEON_PG_SUPPORT_GFX_PG | */
  2431. RADEON_PG_SUPPORT_SDMA;
  2432. break;
  2433. case CHIP_OLAND:
  2434. rdev->cg_flags =
  2435. RADEON_CG_SUPPORT_GFX_MGCG |
  2436. RADEON_CG_SUPPORT_GFX_MGLS |
  2437. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2438. RADEON_CG_SUPPORT_GFX_CGLS |
  2439. RADEON_CG_SUPPORT_GFX_CGTS |
  2440. RADEON_CG_SUPPORT_GFX_CP_LS |
  2441. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2442. RADEON_CG_SUPPORT_MC_LS |
  2443. RADEON_CG_SUPPORT_MC_MGCG |
  2444. RADEON_CG_SUPPORT_SDMA_MGCG |
  2445. RADEON_CG_SUPPORT_BIF_LS |
  2446. RADEON_CG_SUPPORT_UVD_MGCG |
  2447. RADEON_CG_SUPPORT_HDP_LS |
  2448. RADEON_CG_SUPPORT_HDP_MGCG;
  2449. rdev->pg_flags = 0;
  2450. break;
  2451. case CHIP_HAINAN:
  2452. rdev->cg_flags =
  2453. RADEON_CG_SUPPORT_GFX_MGCG |
  2454. RADEON_CG_SUPPORT_GFX_MGLS |
  2455. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2456. RADEON_CG_SUPPORT_GFX_CGLS |
  2457. RADEON_CG_SUPPORT_GFX_CGTS |
  2458. RADEON_CG_SUPPORT_GFX_CP_LS |
  2459. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2460. RADEON_CG_SUPPORT_MC_LS |
  2461. RADEON_CG_SUPPORT_MC_MGCG |
  2462. RADEON_CG_SUPPORT_SDMA_MGCG |
  2463. RADEON_CG_SUPPORT_BIF_LS |
  2464. RADEON_CG_SUPPORT_HDP_LS |
  2465. RADEON_CG_SUPPORT_HDP_MGCG;
  2466. rdev->pg_flags = 0;
  2467. break;
  2468. default:
  2469. rdev->cg_flags = 0;
  2470. rdev->pg_flags = 0;
  2471. break;
  2472. }
  2473. break;
  2474. case CHIP_BONAIRE:
  2475. case CHIP_HAWAII:
  2476. rdev->asic = &ci_asic;
  2477. rdev->num_crtc = 6;
  2478. rdev->has_uvd = true;
  2479. if (rdev->family == CHIP_BONAIRE) {
  2480. rdev->cg_flags =
  2481. RADEON_CG_SUPPORT_GFX_MGCG |
  2482. RADEON_CG_SUPPORT_GFX_MGLS |
  2483. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2484. RADEON_CG_SUPPORT_GFX_CGLS |
  2485. RADEON_CG_SUPPORT_GFX_CGTS |
  2486. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2487. RADEON_CG_SUPPORT_GFX_CP_LS |
  2488. RADEON_CG_SUPPORT_MC_LS |
  2489. RADEON_CG_SUPPORT_MC_MGCG |
  2490. RADEON_CG_SUPPORT_SDMA_MGCG |
  2491. RADEON_CG_SUPPORT_SDMA_LS |
  2492. RADEON_CG_SUPPORT_BIF_LS |
  2493. RADEON_CG_SUPPORT_VCE_MGCG |
  2494. RADEON_CG_SUPPORT_UVD_MGCG |
  2495. RADEON_CG_SUPPORT_HDP_LS |
  2496. RADEON_CG_SUPPORT_HDP_MGCG;
  2497. rdev->pg_flags = 0;
  2498. } else {
  2499. rdev->cg_flags =
  2500. RADEON_CG_SUPPORT_GFX_MGCG |
  2501. RADEON_CG_SUPPORT_GFX_MGLS |
  2502. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2503. RADEON_CG_SUPPORT_GFX_CGLS |
  2504. RADEON_CG_SUPPORT_GFX_CGTS |
  2505. RADEON_CG_SUPPORT_GFX_CP_LS |
  2506. RADEON_CG_SUPPORT_MC_LS |
  2507. RADEON_CG_SUPPORT_MC_MGCG |
  2508. RADEON_CG_SUPPORT_SDMA_MGCG |
  2509. RADEON_CG_SUPPORT_SDMA_LS |
  2510. RADEON_CG_SUPPORT_BIF_LS |
  2511. RADEON_CG_SUPPORT_VCE_MGCG |
  2512. RADEON_CG_SUPPORT_UVD_MGCG |
  2513. RADEON_CG_SUPPORT_HDP_LS |
  2514. RADEON_CG_SUPPORT_HDP_MGCG;
  2515. rdev->pg_flags = 0;
  2516. }
  2517. break;
  2518. case CHIP_KAVERI:
  2519. case CHIP_KABINI:
  2520. case CHIP_MULLINS:
  2521. rdev->asic = &kv_asic;
  2522. /* set num crtcs */
  2523. if (rdev->family == CHIP_KAVERI) {
  2524. rdev->num_crtc = 4;
  2525. rdev->cg_flags =
  2526. RADEON_CG_SUPPORT_GFX_MGCG |
  2527. RADEON_CG_SUPPORT_GFX_MGLS |
  2528. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2529. RADEON_CG_SUPPORT_GFX_CGLS |
  2530. RADEON_CG_SUPPORT_GFX_CGTS |
  2531. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2532. RADEON_CG_SUPPORT_GFX_CP_LS |
  2533. RADEON_CG_SUPPORT_SDMA_MGCG |
  2534. RADEON_CG_SUPPORT_SDMA_LS |
  2535. RADEON_CG_SUPPORT_BIF_LS |
  2536. RADEON_CG_SUPPORT_VCE_MGCG |
  2537. RADEON_CG_SUPPORT_UVD_MGCG |
  2538. RADEON_CG_SUPPORT_HDP_LS |
  2539. RADEON_CG_SUPPORT_HDP_MGCG;
  2540. rdev->pg_flags = 0;
  2541. /*RADEON_PG_SUPPORT_GFX_PG |
  2542. RADEON_PG_SUPPORT_GFX_SMG |
  2543. RADEON_PG_SUPPORT_GFX_DMG |
  2544. RADEON_PG_SUPPORT_UVD |
  2545. RADEON_PG_SUPPORT_VCE |
  2546. RADEON_PG_SUPPORT_CP |
  2547. RADEON_PG_SUPPORT_GDS |
  2548. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2549. RADEON_PG_SUPPORT_ACP |
  2550. RADEON_PG_SUPPORT_SAMU;*/
  2551. } else {
  2552. rdev->num_crtc = 2;
  2553. rdev->cg_flags =
  2554. RADEON_CG_SUPPORT_GFX_MGCG |
  2555. RADEON_CG_SUPPORT_GFX_MGLS |
  2556. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2557. RADEON_CG_SUPPORT_GFX_CGLS |
  2558. RADEON_CG_SUPPORT_GFX_CGTS |
  2559. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2560. RADEON_CG_SUPPORT_GFX_CP_LS |
  2561. RADEON_CG_SUPPORT_SDMA_MGCG |
  2562. RADEON_CG_SUPPORT_SDMA_LS |
  2563. RADEON_CG_SUPPORT_BIF_LS |
  2564. RADEON_CG_SUPPORT_VCE_MGCG |
  2565. RADEON_CG_SUPPORT_UVD_MGCG |
  2566. RADEON_CG_SUPPORT_HDP_LS |
  2567. RADEON_CG_SUPPORT_HDP_MGCG;
  2568. rdev->pg_flags = 0;
  2569. /*RADEON_PG_SUPPORT_GFX_PG |
  2570. RADEON_PG_SUPPORT_GFX_SMG |
  2571. RADEON_PG_SUPPORT_UVD |
  2572. RADEON_PG_SUPPORT_VCE |
  2573. RADEON_PG_SUPPORT_CP |
  2574. RADEON_PG_SUPPORT_GDS |
  2575. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2576. RADEON_PG_SUPPORT_SAMU;*/
  2577. }
  2578. rdev->has_uvd = true;
  2579. break;
  2580. default:
  2581. /* FIXME: not supported yet */
  2582. return -EINVAL;
  2583. }
  2584. if (rdev->flags & RADEON_IS_IGP) {
  2585. rdev->asic->pm.get_memory_clock = NULL;
  2586. rdev->asic->pm.set_memory_clock = NULL;
  2587. }
  2588. return 0;
  2589. }