radeon_kms.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #if defined(CONFIG_VGA_SWITCHEROO)
  36. bool radeon_has_atpx(void);
  37. #else
  38. static inline bool radeon_has_atpx(void) { return false; }
  39. #endif
  40. /**
  41. * radeon_driver_unload_kms - Main unload function for KMS.
  42. *
  43. * @dev: drm dev pointer
  44. *
  45. * This is the main unload function for KMS (all asics).
  46. * It calls radeon_modeset_fini() to tear down the
  47. * displays, and radeon_device_fini() to tear down
  48. * the rest of the device (CP, writeback, etc.).
  49. * Returns 0 on success.
  50. */
  51. int radeon_driver_unload_kms(struct drm_device *dev)
  52. {
  53. struct radeon_device *rdev = dev->dev_private;
  54. if (rdev == NULL)
  55. return 0;
  56. if (rdev->rmmio == NULL)
  57. goto done_free;
  58. pm_runtime_get_sync(dev->dev);
  59. radeon_acpi_fini(rdev);
  60. radeon_modeset_fini(rdev);
  61. radeon_device_fini(rdev);
  62. done_free:
  63. kfree(rdev);
  64. dev->dev_private = NULL;
  65. return 0;
  66. }
  67. /**
  68. * radeon_driver_load_kms - Main load function for KMS.
  69. *
  70. * @dev: drm dev pointer
  71. * @flags: device flags
  72. *
  73. * This is the main load function for KMS (all asics).
  74. * It calls radeon_device_init() to set up the non-display
  75. * parts of the chip (asic init, CP, writeback, etc.), and
  76. * radeon_modeset_init() to set up the display parts
  77. * (crtcs, encoders, hotplug detect, etc.).
  78. * Returns 0 on success, error on failure.
  79. */
  80. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  81. {
  82. struct radeon_device *rdev;
  83. int r, acpi_status;
  84. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  85. if (rdev == NULL) {
  86. return -ENOMEM;
  87. }
  88. dev->dev_private = (void *)rdev;
  89. /* update BUS flag */
  90. if (drm_pci_device_is_agp(dev)) {
  91. flags |= RADEON_IS_AGP;
  92. } else if (pci_is_pcie(dev->pdev)) {
  93. flags |= RADEON_IS_PCIE;
  94. } else {
  95. flags |= RADEON_IS_PCI;
  96. }
  97. if ((radeon_runtime_pm != 0) &&
  98. radeon_has_atpx() &&
  99. ((flags & RADEON_IS_IGP) == 0))
  100. flags |= RADEON_IS_PX;
  101. /* radeon_device_init should report only fatal error
  102. * like memory allocation failure or iomapping failure,
  103. * or memory manager initialization failure, it must
  104. * properly initialize the GPU MC controller and permit
  105. * VRAM allocation
  106. */
  107. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  108. if (r) {
  109. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  110. goto out;
  111. }
  112. /* Again modeset_init should fail only on fatal error
  113. * otherwise it should provide enough functionalities
  114. * for shadowfb to run
  115. */
  116. r = radeon_modeset_init(rdev);
  117. if (r)
  118. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  119. /* Call ACPI methods: require modeset init
  120. * but failure is not fatal
  121. */
  122. if (!r) {
  123. acpi_status = radeon_acpi_init(rdev);
  124. if (acpi_status)
  125. dev_dbg(&dev->pdev->dev,
  126. "Error during ACPI methods call\n");
  127. }
  128. if (radeon_is_px(dev)) {
  129. pm_runtime_use_autosuspend(dev->dev);
  130. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  131. pm_runtime_set_active(dev->dev);
  132. pm_runtime_allow(dev->dev);
  133. pm_runtime_mark_last_busy(dev->dev);
  134. pm_runtime_put_autosuspend(dev->dev);
  135. }
  136. out:
  137. if (r)
  138. radeon_driver_unload_kms(dev);
  139. return r;
  140. }
  141. /**
  142. * radeon_set_filp_rights - Set filp right.
  143. *
  144. * @dev: drm dev pointer
  145. * @owner: drm file
  146. * @applier: drm file
  147. * @value: value
  148. *
  149. * Sets the filp rights for the device (all asics).
  150. */
  151. static void radeon_set_filp_rights(struct drm_device *dev,
  152. struct drm_file **owner,
  153. struct drm_file *applier,
  154. uint32_t *value)
  155. {
  156. mutex_lock(&dev->struct_mutex);
  157. if (*value == 1) {
  158. /* wants rights */
  159. if (!*owner)
  160. *owner = applier;
  161. } else if (*value == 0) {
  162. /* revokes rights */
  163. if (*owner == applier)
  164. *owner = NULL;
  165. }
  166. *value = *owner == applier ? 1 : 0;
  167. mutex_unlock(&dev->struct_mutex);
  168. }
  169. /*
  170. * Userspace get information ioctl
  171. */
  172. /**
  173. * radeon_info_ioctl - answer a device specific request.
  174. *
  175. * @rdev: radeon device pointer
  176. * @data: request object
  177. * @filp: drm filp
  178. *
  179. * This function is used to pass device specific parameters to the userspace
  180. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  181. * etc. (all asics).
  182. * Returns 0 on success, -EINVAL on failure.
  183. */
  184. static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  185. {
  186. struct radeon_device *rdev = dev->dev_private;
  187. struct drm_radeon_info *info = data;
  188. struct radeon_mode_info *minfo = &rdev->mode_info;
  189. uint32_t *value, value_tmp, *value_ptr, value_size;
  190. uint64_t value64;
  191. struct drm_crtc *crtc;
  192. int i, found;
  193. value_ptr = (uint32_t *)((unsigned long)info->value);
  194. value = &value_tmp;
  195. value_size = sizeof(uint32_t);
  196. switch (info->request) {
  197. case RADEON_INFO_DEVICE_ID:
  198. *value = dev->pdev->device;
  199. break;
  200. case RADEON_INFO_NUM_GB_PIPES:
  201. *value = rdev->num_gb_pipes;
  202. break;
  203. case RADEON_INFO_NUM_Z_PIPES:
  204. *value = rdev->num_z_pipes;
  205. break;
  206. case RADEON_INFO_ACCEL_WORKING:
  207. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  208. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  209. *value = false;
  210. else
  211. *value = rdev->accel_working;
  212. break;
  213. case RADEON_INFO_CRTC_FROM_ID:
  214. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  215. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  216. return -EFAULT;
  217. }
  218. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  219. crtc = (struct drm_crtc *)minfo->crtcs[i];
  220. if (crtc && crtc->base.id == *value) {
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. *value = radeon_crtc->crtc_id;
  223. found = 1;
  224. break;
  225. }
  226. }
  227. if (!found) {
  228. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  229. return -EINVAL;
  230. }
  231. break;
  232. case RADEON_INFO_ACCEL_WORKING2:
  233. if (rdev->family == CHIP_HAWAII) {
  234. if (rdev->accel_working) {
  235. if (rdev->new_fw)
  236. *value = 3;
  237. else
  238. *value = 2;
  239. } else {
  240. *value = 0;
  241. }
  242. } else {
  243. *value = rdev->accel_working;
  244. }
  245. break;
  246. case RADEON_INFO_TILING_CONFIG:
  247. if (rdev->family >= CHIP_BONAIRE)
  248. *value = rdev->config.cik.tile_config;
  249. else if (rdev->family >= CHIP_TAHITI)
  250. *value = rdev->config.si.tile_config;
  251. else if (rdev->family >= CHIP_CAYMAN)
  252. *value = rdev->config.cayman.tile_config;
  253. else if (rdev->family >= CHIP_CEDAR)
  254. *value = rdev->config.evergreen.tile_config;
  255. else if (rdev->family >= CHIP_RV770)
  256. *value = rdev->config.rv770.tile_config;
  257. else if (rdev->family >= CHIP_R600)
  258. *value = rdev->config.r600.tile_config;
  259. else {
  260. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  261. return -EINVAL;
  262. }
  263. break;
  264. case RADEON_INFO_WANT_HYPERZ:
  265. /* The "value" here is both an input and output parameter.
  266. * If the input value is 1, filp requests hyper-z access.
  267. * If the input value is 0, filp revokes its hyper-z access.
  268. *
  269. * When returning, the value is 1 if filp owns hyper-z access,
  270. * 0 otherwise. */
  271. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  272. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  273. return -EFAULT;
  274. }
  275. if (*value >= 2) {
  276. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  277. return -EINVAL;
  278. }
  279. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  280. break;
  281. case RADEON_INFO_WANT_CMASK:
  282. /* The same logic as Hyper-Z. */
  283. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  284. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  285. return -EFAULT;
  286. }
  287. if (*value >= 2) {
  288. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  289. return -EINVAL;
  290. }
  291. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  292. break;
  293. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  294. /* return clock value in KHz */
  295. if (rdev->asic->get_xclk)
  296. *value = radeon_get_xclk(rdev) * 10;
  297. else
  298. *value = rdev->clock.spll.reference_freq * 10;
  299. break;
  300. case RADEON_INFO_NUM_BACKENDS:
  301. if (rdev->family >= CHIP_BONAIRE)
  302. *value = rdev->config.cik.max_backends_per_se *
  303. rdev->config.cik.max_shader_engines;
  304. else if (rdev->family >= CHIP_TAHITI)
  305. *value = rdev->config.si.max_backends_per_se *
  306. rdev->config.si.max_shader_engines;
  307. else if (rdev->family >= CHIP_CAYMAN)
  308. *value = rdev->config.cayman.max_backends_per_se *
  309. rdev->config.cayman.max_shader_engines;
  310. else if (rdev->family >= CHIP_CEDAR)
  311. *value = rdev->config.evergreen.max_backends;
  312. else if (rdev->family >= CHIP_RV770)
  313. *value = rdev->config.rv770.max_backends;
  314. else if (rdev->family >= CHIP_R600)
  315. *value = rdev->config.r600.max_backends;
  316. else {
  317. return -EINVAL;
  318. }
  319. break;
  320. case RADEON_INFO_NUM_TILE_PIPES:
  321. if (rdev->family >= CHIP_BONAIRE)
  322. *value = rdev->config.cik.max_tile_pipes;
  323. else if (rdev->family >= CHIP_TAHITI)
  324. *value = rdev->config.si.max_tile_pipes;
  325. else if (rdev->family >= CHIP_CAYMAN)
  326. *value = rdev->config.cayman.max_tile_pipes;
  327. else if (rdev->family >= CHIP_CEDAR)
  328. *value = rdev->config.evergreen.max_tile_pipes;
  329. else if (rdev->family >= CHIP_RV770)
  330. *value = rdev->config.rv770.max_tile_pipes;
  331. else if (rdev->family >= CHIP_R600)
  332. *value = rdev->config.r600.max_tile_pipes;
  333. else {
  334. return -EINVAL;
  335. }
  336. break;
  337. case RADEON_INFO_FUSION_GART_WORKING:
  338. *value = 1;
  339. break;
  340. case RADEON_INFO_BACKEND_MAP:
  341. if (rdev->family >= CHIP_BONAIRE)
  342. *value = rdev->config.cik.backend_map;
  343. else if (rdev->family >= CHIP_TAHITI)
  344. *value = rdev->config.si.backend_map;
  345. else if (rdev->family >= CHIP_CAYMAN)
  346. *value = rdev->config.cayman.backend_map;
  347. else if (rdev->family >= CHIP_CEDAR)
  348. *value = rdev->config.evergreen.backend_map;
  349. else if (rdev->family >= CHIP_RV770)
  350. *value = rdev->config.rv770.backend_map;
  351. else if (rdev->family >= CHIP_R600)
  352. *value = rdev->config.r600.backend_map;
  353. else {
  354. return -EINVAL;
  355. }
  356. break;
  357. case RADEON_INFO_VA_START:
  358. /* this is where we report if vm is supported or not */
  359. if (rdev->family < CHIP_CAYMAN)
  360. return -EINVAL;
  361. *value = RADEON_VA_RESERVED_SIZE;
  362. break;
  363. case RADEON_INFO_IB_VM_MAX_SIZE:
  364. /* this is where we report if vm is supported or not */
  365. if (rdev->family < CHIP_CAYMAN)
  366. return -EINVAL;
  367. *value = RADEON_IB_VM_MAX_SIZE;
  368. break;
  369. case RADEON_INFO_MAX_PIPES:
  370. if (rdev->family >= CHIP_BONAIRE)
  371. *value = rdev->config.cik.max_cu_per_sh;
  372. else if (rdev->family >= CHIP_TAHITI)
  373. *value = rdev->config.si.max_cu_per_sh;
  374. else if (rdev->family >= CHIP_CAYMAN)
  375. *value = rdev->config.cayman.max_pipes_per_simd;
  376. else if (rdev->family >= CHIP_CEDAR)
  377. *value = rdev->config.evergreen.max_pipes;
  378. else if (rdev->family >= CHIP_RV770)
  379. *value = rdev->config.rv770.max_pipes;
  380. else if (rdev->family >= CHIP_R600)
  381. *value = rdev->config.r600.max_pipes;
  382. else {
  383. return -EINVAL;
  384. }
  385. break;
  386. case RADEON_INFO_TIMESTAMP:
  387. if (rdev->family < CHIP_R600) {
  388. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  389. return -EINVAL;
  390. }
  391. value = (uint32_t*)&value64;
  392. value_size = sizeof(uint64_t);
  393. value64 = radeon_get_gpu_clock_counter(rdev);
  394. break;
  395. case RADEON_INFO_MAX_SE:
  396. if (rdev->family >= CHIP_BONAIRE)
  397. *value = rdev->config.cik.max_shader_engines;
  398. else if (rdev->family >= CHIP_TAHITI)
  399. *value = rdev->config.si.max_shader_engines;
  400. else if (rdev->family >= CHIP_CAYMAN)
  401. *value = rdev->config.cayman.max_shader_engines;
  402. else if (rdev->family >= CHIP_CEDAR)
  403. *value = rdev->config.evergreen.num_ses;
  404. else
  405. *value = 1;
  406. break;
  407. case RADEON_INFO_MAX_SH_PER_SE:
  408. if (rdev->family >= CHIP_BONAIRE)
  409. *value = rdev->config.cik.max_sh_per_se;
  410. else if (rdev->family >= CHIP_TAHITI)
  411. *value = rdev->config.si.max_sh_per_se;
  412. else
  413. return -EINVAL;
  414. break;
  415. case RADEON_INFO_FASTFB_WORKING:
  416. *value = rdev->fastfb_working;
  417. break;
  418. case RADEON_INFO_RING_WORKING:
  419. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  420. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  421. return -EFAULT;
  422. }
  423. switch (*value) {
  424. case RADEON_CS_RING_GFX:
  425. case RADEON_CS_RING_COMPUTE:
  426. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  427. break;
  428. case RADEON_CS_RING_DMA:
  429. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  430. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  431. break;
  432. case RADEON_CS_RING_UVD:
  433. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  434. break;
  435. case RADEON_CS_RING_VCE:
  436. *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
  437. break;
  438. default:
  439. return -EINVAL;
  440. }
  441. break;
  442. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  443. if (rdev->family >= CHIP_BONAIRE) {
  444. value = rdev->config.cik.tile_mode_array;
  445. value_size = sizeof(uint32_t)*32;
  446. } else if (rdev->family >= CHIP_TAHITI) {
  447. value = rdev->config.si.tile_mode_array;
  448. value_size = sizeof(uint32_t)*32;
  449. } else {
  450. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  451. return -EINVAL;
  452. }
  453. break;
  454. case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
  455. if (rdev->family >= CHIP_BONAIRE) {
  456. value = rdev->config.cik.macrotile_mode_array;
  457. value_size = sizeof(uint32_t)*16;
  458. } else {
  459. DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
  460. return -EINVAL;
  461. }
  462. break;
  463. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  464. *value = 1;
  465. break;
  466. case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
  467. if (rdev->family >= CHIP_BONAIRE) {
  468. *value = rdev->config.cik.backend_enable_mask;
  469. } else if (rdev->family >= CHIP_TAHITI) {
  470. *value = rdev->config.si.backend_enable_mask;
  471. } else {
  472. DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
  473. }
  474. break;
  475. case RADEON_INFO_MAX_SCLK:
  476. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  477. rdev->pm.dpm_enabled)
  478. *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
  479. else
  480. *value = rdev->pm.default_sclk * 10;
  481. break;
  482. case RADEON_INFO_VCE_FW_VERSION:
  483. *value = rdev->vce.fw_version;
  484. break;
  485. case RADEON_INFO_VCE_FB_VERSION:
  486. *value = rdev->vce.fb_version;
  487. break;
  488. case RADEON_INFO_NUM_BYTES_MOVED:
  489. value = (uint32_t*)&value64;
  490. value_size = sizeof(uint64_t);
  491. value64 = atomic64_read(&rdev->num_bytes_moved);
  492. break;
  493. case RADEON_INFO_VRAM_USAGE:
  494. value = (uint32_t*)&value64;
  495. value_size = sizeof(uint64_t);
  496. value64 = atomic64_read(&rdev->vram_usage);
  497. break;
  498. case RADEON_INFO_GTT_USAGE:
  499. value = (uint32_t*)&value64;
  500. value_size = sizeof(uint64_t);
  501. value64 = atomic64_read(&rdev->gtt_usage);
  502. break;
  503. case RADEON_INFO_ACTIVE_CU_COUNT:
  504. if (rdev->family >= CHIP_BONAIRE)
  505. *value = rdev->config.cik.active_cus;
  506. else if (rdev->family >= CHIP_TAHITI)
  507. *value = rdev->config.si.active_cus;
  508. else if (rdev->family >= CHIP_CAYMAN)
  509. *value = rdev->config.cayman.active_simds;
  510. else if (rdev->family >= CHIP_CEDAR)
  511. *value = rdev->config.evergreen.active_simds;
  512. else if (rdev->family >= CHIP_RV770)
  513. *value = rdev->config.rv770.active_simds;
  514. else if (rdev->family >= CHIP_R600)
  515. *value = rdev->config.r600.active_simds;
  516. else
  517. *value = 1;
  518. break;
  519. case RADEON_INFO_VA_UNMAP_WORKING:
  520. *value = true;
  521. break;
  522. default:
  523. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  524. return -EINVAL;
  525. }
  526. if (copy_to_user(value_ptr, (char*)value, value_size)) {
  527. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  528. return -EFAULT;
  529. }
  530. return 0;
  531. }
  532. /*
  533. * Outdated mess for old drm with Xorg being in charge (void function now).
  534. */
  535. /**
  536. * radeon_driver_firstopen_kms - drm callback for last close
  537. *
  538. * @dev: drm dev pointer
  539. *
  540. * Switch vga switcheroo state after last close (all asics).
  541. */
  542. void radeon_driver_lastclose_kms(struct drm_device *dev)
  543. {
  544. vga_switcheroo_process_delayed_switch();
  545. }
  546. /**
  547. * radeon_driver_open_kms - drm callback for open
  548. *
  549. * @dev: drm dev pointer
  550. * @file_priv: drm file
  551. *
  552. * On device open, init vm on cayman+ (all asics).
  553. * Returns 0 on success, error on failure.
  554. */
  555. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  556. {
  557. struct radeon_device *rdev = dev->dev_private;
  558. int r;
  559. file_priv->driver_priv = NULL;
  560. r = pm_runtime_get_sync(dev->dev);
  561. if (r < 0)
  562. return r;
  563. /* new gpu have virtual address space support */
  564. if (rdev->family >= CHIP_CAYMAN) {
  565. struct radeon_fpriv *fpriv;
  566. struct radeon_vm *vm;
  567. int r;
  568. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  569. if (unlikely(!fpriv)) {
  570. return -ENOMEM;
  571. }
  572. if (rdev->accel_working) {
  573. vm = &fpriv->vm;
  574. r = radeon_vm_init(rdev, vm);
  575. if (r) {
  576. kfree(fpriv);
  577. return r;
  578. }
  579. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  580. if (r) {
  581. radeon_vm_fini(rdev, vm);
  582. kfree(fpriv);
  583. return r;
  584. }
  585. /* map the ib pool buffer read only into
  586. * virtual address space */
  587. vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
  588. rdev->ring_tmp_bo.bo);
  589. r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
  590. RADEON_VA_IB_OFFSET,
  591. RADEON_VM_PAGE_READABLE |
  592. RADEON_VM_PAGE_SNOOPED);
  593. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  594. if (r) {
  595. radeon_vm_fini(rdev, vm);
  596. kfree(fpriv);
  597. return r;
  598. }
  599. }
  600. file_priv->driver_priv = fpriv;
  601. }
  602. pm_runtime_mark_last_busy(dev->dev);
  603. pm_runtime_put_autosuspend(dev->dev);
  604. return 0;
  605. }
  606. /**
  607. * radeon_driver_postclose_kms - drm callback for post close
  608. *
  609. * @dev: drm dev pointer
  610. * @file_priv: drm file
  611. *
  612. * On device post close, tear down vm on cayman+ (all asics).
  613. */
  614. void radeon_driver_postclose_kms(struct drm_device *dev,
  615. struct drm_file *file_priv)
  616. {
  617. struct radeon_device *rdev = dev->dev_private;
  618. /* new gpu have virtual address space support */
  619. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  620. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  621. struct radeon_vm *vm = &fpriv->vm;
  622. int r;
  623. if (rdev->accel_working) {
  624. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  625. if (!r) {
  626. if (vm->ib_bo_va)
  627. radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
  628. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  629. }
  630. radeon_vm_fini(rdev, vm);
  631. }
  632. kfree(fpriv);
  633. file_priv->driver_priv = NULL;
  634. }
  635. }
  636. /**
  637. * radeon_driver_preclose_kms - drm callback for pre close
  638. *
  639. * @dev: drm dev pointer
  640. * @file_priv: drm file
  641. *
  642. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  643. * (all asics).
  644. */
  645. void radeon_driver_preclose_kms(struct drm_device *dev,
  646. struct drm_file *file_priv)
  647. {
  648. struct radeon_device *rdev = dev->dev_private;
  649. if (rdev->hyperz_filp == file_priv)
  650. rdev->hyperz_filp = NULL;
  651. if (rdev->cmask_filp == file_priv)
  652. rdev->cmask_filp = NULL;
  653. radeon_uvd_free_handles(rdev, file_priv);
  654. radeon_vce_free_handles(rdev, file_priv);
  655. }
  656. /*
  657. * VBlank related functions.
  658. */
  659. /**
  660. * radeon_get_vblank_counter_kms - get frame count
  661. *
  662. * @dev: drm dev pointer
  663. * @crtc: crtc to get the frame count from
  664. *
  665. * Gets the frame count on the requested crtc (all asics).
  666. * Returns frame count on success, -EINVAL on failure.
  667. */
  668. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  669. {
  670. struct radeon_device *rdev = dev->dev_private;
  671. if (crtc < 0 || crtc >= rdev->num_crtc) {
  672. DRM_ERROR("Invalid crtc %d\n", crtc);
  673. return -EINVAL;
  674. }
  675. return radeon_get_vblank_counter(rdev, crtc);
  676. }
  677. /**
  678. * radeon_enable_vblank_kms - enable vblank interrupt
  679. *
  680. * @dev: drm dev pointer
  681. * @crtc: crtc to enable vblank interrupt for
  682. *
  683. * Enable the interrupt on the requested crtc (all asics).
  684. * Returns 0 on success, -EINVAL on failure.
  685. */
  686. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  687. {
  688. struct radeon_device *rdev = dev->dev_private;
  689. unsigned long irqflags;
  690. int r;
  691. if (crtc < 0 || crtc >= rdev->num_crtc) {
  692. DRM_ERROR("Invalid crtc %d\n", crtc);
  693. return -EINVAL;
  694. }
  695. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  696. rdev->irq.crtc_vblank_int[crtc] = true;
  697. r = radeon_irq_set(rdev);
  698. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  699. return r;
  700. }
  701. /**
  702. * radeon_disable_vblank_kms - disable vblank interrupt
  703. *
  704. * @dev: drm dev pointer
  705. * @crtc: crtc to disable vblank interrupt for
  706. *
  707. * Disable the interrupt on the requested crtc (all asics).
  708. */
  709. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  710. {
  711. struct radeon_device *rdev = dev->dev_private;
  712. unsigned long irqflags;
  713. if (crtc < 0 || crtc >= rdev->num_crtc) {
  714. DRM_ERROR("Invalid crtc %d\n", crtc);
  715. return;
  716. }
  717. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  718. rdev->irq.crtc_vblank_int[crtc] = false;
  719. radeon_irq_set(rdev);
  720. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  721. }
  722. /**
  723. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  724. *
  725. * @dev: drm dev pointer
  726. * @crtc: crtc to get the timestamp for
  727. * @max_error: max error
  728. * @vblank_time: time value
  729. * @flags: flags passed to the driver
  730. *
  731. * Gets the timestamp on the requested crtc based on the
  732. * scanout position. (all asics).
  733. * Returns postive status flags on success, negative error on failure.
  734. */
  735. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  736. int *max_error,
  737. struct timeval *vblank_time,
  738. unsigned flags)
  739. {
  740. struct drm_crtc *drmcrtc;
  741. struct radeon_device *rdev = dev->dev_private;
  742. if (crtc < 0 || crtc >= dev->num_crtcs) {
  743. DRM_ERROR("Invalid crtc %d\n", crtc);
  744. return -EINVAL;
  745. }
  746. /* Get associated drm_crtc: */
  747. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  748. if (!drmcrtc)
  749. return -EINVAL;
  750. /* Helper routine in DRM core does all the work: */
  751. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  752. vblank_time, flags,
  753. drmcrtc, &drmcrtc->hwmode);
  754. }
  755. #define KMS_INVALID_IOCTL(name) \
  756. static int name(struct drm_device *dev, void *data, struct drm_file \
  757. *file_priv) \
  758. { \
  759. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  760. return -EINVAL; \
  761. }
  762. /*
  763. * All these ioctls are invalid in kms world.
  764. */
  765. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  766. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  767. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  768. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  769. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  770. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  771. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  772. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  773. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  774. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  775. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  776. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  777. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  778. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  779. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  780. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  781. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  782. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  783. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  784. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  785. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  786. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  787. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  788. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  789. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  790. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  791. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  792. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  793. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  794. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  795. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  796. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  797. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  798. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  799. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  800. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  801. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  802. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  803. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  804. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  805. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  806. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  807. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  808. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  809. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  810. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  811. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  812. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  813. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  814. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  815. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  816. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  817. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  818. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  819. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  820. /* KMS */
  821. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  822. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  823. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  824. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  825. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  826. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  827. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  828. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  829. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  830. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  831. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  832. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  833. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  834. DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  835. DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  836. };
  837. int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);