radeon_ttm.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "radeon_reg.h"
  46. #include "radeon.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  49. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
  50. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  51. {
  52. struct radeon_mman *mman;
  53. struct radeon_device *rdev;
  54. mman = container_of(bdev, struct radeon_mman, bdev);
  55. rdev = container_of(mman, struct radeon_device, mman);
  56. return rdev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int radeon_ttm_global_init(struct radeon_device *rdev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. int r;
  73. rdev->mman.mem_global_referenced = false;
  74. global_ref = &rdev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &radeon_ttm_mem_global_init;
  78. global_ref->release = &radeon_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r != 0) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. return r;
  84. }
  85. rdev->mman.bo_global_ref.mem_glob =
  86. rdev->mman.mem_global_ref.object;
  87. global_ref = &rdev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. drm_global_item_unref(&rdev->mman.mem_global_ref);
  96. return r;
  97. }
  98. rdev->mman.mem_global_referenced = true;
  99. return 0;
  100. }
  101. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  102. {
  103. if (rdev->mman.mem_global_referenced) {
  104. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  105. drm_global_item_unref(&rdev->mman.mem_global_ref);
  106. rdev->mman.mem_global_referenced = false;
  107. }
  108. }
  109. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  110. {
  111. return 0;
  112. }
  113. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  114. struct ttm_mem_type_manager *man)
  115. {
  116. struct radeon_device *rdev;
  117. rdev = radeon_get_rdev(bdev);
  118. switch (type) {
  119. case TTM_PL_SYSTEM:
  120. /* System memory */
  121. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  122. man->available_caching = TTM_PL_MASK_CACHING;
  123. man->default_caching = TTM_PL_FLAG_CACHED;
  124. break;
  125. case TTM_PL_TT:
  126. man->func = &ttm_bo_manager_func;
  127. man->gpu_offset = rdev->mc.gtt_start;
  128. man->available_caching = TTM_PL_MASK_CACHING;
  129. man->default_caching = TTM_PL_FLAG_CACHED;
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  131. #if __OS_HAS_AGP
  132. if (rdev->flags & RADEON_IS_AGP) {
  133. if (!rdev->ddev->agp) {
  134. DRM_ERROR("AGP is not enabled for memory type %u\n",
  135. (unsigned)type);
  136. return -EINVAL;
  137. }
  138. if (!rdev->ddev->agp->cant_use_aperture)
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_FLAG_UNCACHED |
  141. TTM_PL_FLAG_WC;
  142. man->default_caching = TTM_PL_FLAG_WC;
  143. }
  144. #endif
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = rdev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. default:
  156. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  157. return -EINVAL;
  158. }
  159. return 0;
  160. }
  161. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  162. struct ttm_placement *placement)
  163. {
  164. static struct ttm_place placements = {
  165. .fpfn = 0,
  166. .lpfn = 0,
  167. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  168. };
  169. struct radeon_bo *rbo;
  170. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  171. placement->placement = &placements;
  172. placement->busy_placement = &placements;
  173. placement->num_placement = 1;
  174. placement->num_busy_placement = 1;
  175. return;
  176. }
  177. rbo = container_of(bo, struct radeon_bo, tbo);
  178. switch (bo->mem.mem_type) {
  179. case TTM_PL_VRAM:
  180. if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
  181. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  182. else
  183. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  184. break;
  185. case TTM_PL_TT:
  186. default:
  187. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  188. }
  189. *placement = rbo->placement;
  190. }
  191. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  192. {
  193. struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
  194. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  195. }
  196. static void radeon_move_null(struct ttm_buffer_object *bo,
  197. struct ttm_mem_reg *new_mem)
  198. {
  199. struct ttm_mem_reg *old_mem = &bo->mem;
  200. BUG_ON(old_mem->mm_node != NULL);
  201. *old_mem = *new_mem;
  202. new_mem->mm_node = NULL;
  203. }
  204. static int radeon_move_blit(struct ttm_buffer_object *bo,
  205. bool evict, bool no_wait_gpu,
  206. struct ttm_mem_reg *new_mem,
  207. struct ttm_mem_reg *old_mem)
  208. {
  209. struct radeon_device *rdev;
  210. uint64_t old_start, new_start;
  211. struct radeon_fence *fence;
  212. unsigned num_pages;
  213. int r, ridx;
  214. rdev = radeon_get_rdev(bo->bdev);
  215. ridx = radeon_copy_ring_index(rdev);
  216. old_start = old_mem->start << PAGE_SHIFT;
  217. new_start = new_mem->start << PAGE_SHIFT;
  218. switch (old_mem->mem_type) {
  219. case TTM_PL_VRAM:
  220. old_start += rdev->mc.vram_start;
  221. break;
  222. case TTM_PL_TT:
  223. old_start += rdev->mc.gtt_start;
  224. break;
  225. default:
  226. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  227. return -EINVAL;
  228. }
  229. switch (new_mem->mem_type) {
  230. case TTM_PL_VRAM:
  231. new_start += rdev->mc.vram_start;
  232. break;
  233. case TTM_PL_TT:
  234. new_start += rdev->mc.gtt_start;
  235. break;
  236. default:
  237. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  238. return -EINVAL;
  239. }
  240. if (!rdev->ring[ridx].ready) {
  241. DRM_ERROR("Trying to move memory with ring turned off.\n");
  242. return -EINVAL;
  243. }
  244. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  245. num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  246. fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
  247. if (IS_ERR(fence))
  248. return PTR_ERR(fence);
  249. r = ttm_bo_move_accel_cleanup(bo, &fence->base,
  250. evict, no_wait_gpu, new_mem);
  251. radeon_fence_unref(&fence);
  252. return r;
  253. }
  254. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  255. bool evict, bool interruptible,
  256. bool no_wait_gpu,
  257. struct ttm_mem_reg *new_mem)
  258. {
  259. struct radeon_device *rdev;
  260. struct ttm_mem_reg *old_mem = &bo->mem;
  261. struct ttm_mem_reg tmp_mem;
  262. struct ttm_place placements;
  263. struct ttm_placement placement;
  264. int r;
  265. rdev = radeon_get_rdev(bo->bdev);
  266. tmp_mem = *new_mem;
  267. tmp_mem.mm_node = NULL;
  268. placement.num_placement = 1;
  269. placement.placement = &placements;
  270. placement.num_busy_placement = 1;
  271. placement.busy_placement = &placements;
  272. placements.fpfn = 0;
  273. placements.lpfn = 0;
  274. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  275. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  276. interruptible, no_wait_gpu);
  277. if (unlikely(r)) {
  278. return r;
  279. }
  280. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  281. if (unlikely(r)) {
  282. goto out_cleanup;
  283. }
  284. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  285. if (unlikely(r)) {
  286. goto out_cleanup;
  287. }
  288. r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  289. if (unlikely(r)) {
  290. goto out_cleanup;
  291. }
  292. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  293. out_cleanup:
  294. ttm_bo_mem_put(bo, &tmp_mem);
  295. return r;
  296. }
  297. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  298. bool evict, bool interruptible,
  299. bool no_wait_gpu,
  300. struct ttm_mem_reg *new_mem)
  301. {
  302. struct radeon_device *rdev;
  303. struct ttm_mem_reg *old_mem = &bo->mem;
  304. struct ttm_mem_reg tmp_mem;
  305. struct ttm_placement placement;
  306. struct ttm_place placements;
  307. int r;
  308. rdev = radeon_get_rdev(bo->bdev);
  309. tmp_mem = *new_mem;
  310. tmp_mem.mm_node = NULL;
  311. placement.num_placement = 1;
  312. placement.placement = &placements;
  313. placement.num_busy_placement = 1;
  314. placement.busy_placement = &placements;
  315. placements.fpfn = 0;
  316. placements.lpfn = 0;
  317. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  318. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  319. interruptible, no_wait_gpu);
  320. if (unlikely(r)) {
  321. return r;
  322. }
  323. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  324. if (unlikely(r)) {
  325. goto out_cleanup;
  326. }
  327. r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  328. if (unlikely(r)) {
  329. goto out_cleanup;
  330. }
  331. out_cleanup:
  332. ttm_bo_mem_put(bo, &tmp_mem);
  333. return r;
  334. }
  335. static int radeon_bo_move(struct ttm_buffer_object *bo,
  336. bool evict, bool interruptible,
  337. bool no_wait_gpu,
  338. struct ttm_mem_reg *new_mem)
  339. {
  340. struct radeon_device *rdev;
  341. struct ttm_mem_reg *old_mem = &bo->mem;
  342. int r;
  343. rdev = radeon_get_rdev(bo->bdev);
  344. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  345. radeon_move_null(bo, new_mem);
  346. return 0;
  347. }
  348. if ((old_mem->mem_type == TTM_PL_TT &&
  349. new_mem->mem_type == TTM_PL_SYSTEM) ||
  350. (old_mem->mem_type == TTM_PL_SYSTEM &&
  351. new_mem->mem_type == TTM_PL_TT)) {
  352. /* bind is enough */
  353. radeon_move_null(bo, new_mem);
  354. return 0;
  355. }
  356. if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
  357. rdev->asic->copy.copy == NULL) {
  358. /* use memcpy */
  359. goto memcpy;
  360. }
  361. if (old_mem->mem_type == TTM_PL_VRAM &&
  362. new_mem->mem_type == TTM_PL_SYSTEM) {
  363. r = radeon_move_vram_ram(bo, evict, interruptible,
  364. no_wait_gpu, new_mem);
  365. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  366. new_mem->mem_type == TTM_PL_VRAM) {
  367. r = radeon_move_ram_vram(bo, evict, interruptible,
  368. no_wait_gpu, new_mem);
  369. } else {
  370. r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  371. }
  372. if (r) {
  373. memcpy:
  374. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  375. if (r) {
  376. return r;
  377. }
  378. }
  379. /* update statistics */
  380. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
  381. return 0;
  382. }
  383. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  384. {
  385. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  386. struct radeon_device *rdev = radeon_get_rdev(bdev);
  387. mem->bus.addr = NULL;
  388. mem->bus.offset = 0;
  389. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  390. mem->bus.base = 0;
  391. mem->bus.is_iomem = false;
  392. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  393. return -EINVAL;
  394. switch (mem->mem_type) {
  395. case TTM_PL_SYSTEM:
  396. /* system memory */
  397. return 0;
  398. case TTM_PL_TT:
  399. #if __OS_HAS_AGP
  400. if (rdev->flags & RADEON_IS_AGP) {
  401. /* RADEON_IS_AGP is set only if AGP is active */
  402. mem->bus.offset = mem->start << PAGE_SHIFT;
  403. mem->bus.base = rdev->mc.agp_base;
  404. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  405. }
  406. #endif
  407. break;
  408. case TTM_PL_VRAM:
  409. mem->bus.offset = mem->start << PAGE_SHIFT;
  410. /* check if it's visible */
  411. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  412. return -EINVAL;
  413. mem->bus.base = rdev->mc.aper_base;
  414. mem->bus.is_iomem = true;
  415. #ifdef __alpha__
  416. /*
  417. * Alpha: use bus.addr to hold the ioremap() return,
  418. * so we can modify bus.base below.
  419. */
  420. if (mem->placement & TTM_PL_FLAG_WC)
  421. mem->bus.addr =
  422. ioremap_wc(mem->bus.base + mem->bus.offset,
  423. mem->bus.size);
  424. else
  425. mem->bus.addr =
  426. ioremap_nocache(mem->bus.base + mem->bus.offset,
  427. mem->bus.size);
  428. /*
  429. * Alpha: Use just the bus offset plus
  430. * the hose/domain memory base for bus.base.
  431. * It then can be used to build PTEs for VRAM
  432. * access, as done in ttm_bo_vm_fault().
  433. */
  434. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  435. rdev->ddev->hose->dense_mem_base;
  436. #endif
  437. break;
  438. default:
  439. return -EINVAL;
  440. }
  441. return 0;
  442. }
  443. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  444. {
  445. }
  446. /*
  447. * TTM backend functions.
  448. */
  449. struct radeon_ttm_tt {
  450. struct ttm_dma_tt ttm;
  451. struct radeon_device *rdev;
  452. u64 offset;
  453. uint64_t userptr;
  454. struct mm_struct *usermm;
  455. uint32_t userflags;
  456. };
  457. /* prepare the sg table with the user pages */
  458. static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  459. {
  460. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  461. struct radeon_ttm_tt *gtt = (void *)ttm;
  462. unsigned pinned = 0, nents;
  463. int r;
  464. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  465. enum dma_data_direction direction = write ?
  466. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  467. if (current->mm != gtt->usermm)
  468. return -EPERM;
  469. if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
  470. /* check that we only pin down anonymous memory
  471. to prevent problems with writeback */
  472. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  473. struct vm_area_struct *vma;
  474. vma = find_vma(gtt->usermm, gtt->userptr);
  475. if (!vma || vma->vm_file || vma->vm_end < end)
  476. return -EPERM;
  477. }
  478. do {
  479. unsigned num_pages = ttm->num_pages - pinned;
  480. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  481. struct page **pages = ttm->pages + pinned;
  482. r = get_user_pages(current, current->mm, userptr, num_pages,
  483. write, 0, pages, NULL);
  484. if (r < 0)
  485. goto release_pages;
  486. pinned += r;
  487. } while (pinned < ttm->num_pages);
  488. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  489. ttm->num_pages << PAGE_SHIFT,
  490. GFP_KERNEL);
  491. if (r)
  492. goto release_sg;
  493. r = -ENOMEM;
  494. nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  495. if (nents != ttm->sg->nents)
  496. goto release_sg;
  497. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  498. gtt->ttm.dma_address, ttm->num_pages);
  499. return 0;
  500. release_sg:
  501. kfree(ttm->sg);
  502. release_pages:
  503. release_pages(ttm->pages, pinned, 0);
  504. return r;
  505. }
  506. static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  507. {
  508. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  509. struct radeon_ttm_tt *gtt = (void *)ttm;
  510. struct sg_page_iter sg_iter;
  511. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  512. enum dma_data_direction direction = write ?
  513. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  514. /* double check that we don't free the table twice */
  515. if (!ttm->sg->sgl)
  516. return;
  517. /* free the sg table and pages again */
  518. dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  519. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  520. struct page *page = sg_page_iter_page(&sg_iter);
  521. if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
  522. set_page_dirty(page);
  523. mark_page_accessed(page);
  524. page_cache_release(page);
  525. }
  526. sg_free_table(ttm->sg);
  527. }
  528. static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
  529. struct ttm_mem_reg *bo_mem)
  530. {
  531. struct radeon_ttm_tt *gtt = (void*)ttm;
  532. uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
  533. RADEON_GART_PAGE_WRITE;
  534. int r;
  535. if (gtt->userptr) {
  536. radeon_ttm_tt_pin_userptr(ttm);
  537. flags &= ~RADEON_GART_PAGE_WRITE;
  538. }
  539. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  540. if (!ttm->num_pages) {
  541. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  542. ttm->num_pages, bo_mem, ttm);
  543. }
  544. if (ttm->caching_state == tt_cached)
  545. flags |= RADEON_GART_PAGE_SNOOP;
  546. r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
  547. ttm->pages, gtt->ttm.dma_address, flags);
  548. if (r) {
  549. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  550. ttm->num_pages, (unsigned)gtt->offset);
  551. return r;
  552. }
  553. return 0;
  554. }
  555. static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
  556. {
  557. struct radeon_ttm_tt *gtt = (void *)ttm;
  558. radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
  559. if (gtt->userptr)
  560. radeon_ttm_tt_unpin_userptr(ttm);
  561. return 0;
  562. }
  563. static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
  564. {
  565. struct radeon_ttm_tt *gtt = (void *)ttm;
  566. ttm_dma_tt_fini(&gtt->ttm);
  567. kfree(gtt);
  568. }
  569. static struct ttm_backend_func radeon_backend_func = {
  570. .bind = &radeon_ttm_backend_bind,
  571. .unbind = &radeon_ttm_backend_unbind,
  572. .destroy = &radeon_ttm_backend_destroy,
  573. };
  574. static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
  575. unsigned long size, uint32_t page_flags,
  576. struct page *dummy_read_page)
  577. {
  578. struct radeon_device *rdev;
  579. struct radeon_ttm_tt *gtt;
  580. rdev = radeon_get_rdev(bdev);
  581. #if __OS_HAS_AGP
  582. if (rdev->flags & RADEON_IS_AGP) {
  583. return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
  584. size, page_flags, dummy_read_page);
  585. }
  586. #endif
  587. gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
  588. if (gtt == NULL) {
  589. return NULL;
  590. }
  591. gtt->ttm.ttm.func = &radeon_backend_func;
  592. gtt->rdev = rdev;
  593. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  594. kfree(gtt);
  595. return NULL;
  596. }
  597. return &gtt->ttm.ttm;
  598. }
  599. static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
  600. {
  601. if (!ttm || ttm->func != &radeon_backend_func)
  602. return NULL;
  603. return (struct radeon_ttm_tt *)ttm;
  604. }
  605. static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
  606. {
  607. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  608. struct radeon_device *rdev;
  609. unsigned i;
  610. int r;
  611. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  612. if (ttm->state != tt_unpopulated)
  613. return 0;
  614. if (gtt && gtt->userptr) {
  615. ttm->sg = kcalloc(1, sizeof(struct sg_table), GFP_KERNEL);
  616. if (!ttm->sg)
  617. return -ENOMEM;
  618. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  619. ttm->state = tt_unbound;
  620. return 0;
  621. }
  622. if (slave && ttm->sg) {
  623. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  624. gtt->ttm.dma_address, ttm->num_pages);
  625. ttm->state = tt_unbound;
  626. return 0;
  627. }
  628. rdev = radeon_get_rdev(ttm->bdev);
  629. #if __OS_HAS_AGP
  630. if (rdev->flags & RADEON_IS_AGP) {
  631. return ttm_agp_tt_populate(ttm);
  632. }
  633. #endif
  634. #ifdef CONFIG_SWIOTLB
  635. if (swiotlb_nr_tbl()) {
  636. return ttm_dma_populate(&gtt->ttm, rdev->dev);
  637. }
  638. #endif
  639. r = ttm_pool_populate(ttm);
  640. if (r) {
  641. return r;
  642. }
  643. for (i = 0; i < ttm->num_pages; i++) {
  644. gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
  645. 0, PAGE_SIZE,
  646. PCI_DMA_BIDIRECTIONAL);
  647. if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
  648. while (--i) {
  649. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  650. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  651. gtt->ttm.dma_address[i] = 0;
  652. }
  653. ttm_pool_unpopulate(ttm);
  654. return -EFAULT;
  655. }
  656. }
  657. return 0;
  658. }
  659. static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
  660. {
  661. struct radeon_device *rdev;
  662. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  663. unsigned i;
  664. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  665. if (gtt && gtt->userptr) {
  666. kfree(ttm->sg);
  667. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  668. return;
  669. }
  670. if (slave)
  671. return;
  672. rdev = radeon_get_rdev(ttm->bdev);
  673. #if __OS_HAS_AGP
  674. if (rdev->flags & RADEON_IS_AGP) {
  675. ttm_agp_tt_unpopulate(ttm);
  676. return;
  677. }
  678. #endif
  679. #ifdef CONFIG_SWIOTLB
  680. if (swiotlb_nr_tbl()) {
  681. ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
  682. return;
  683. }
  684. #endif
  685. for (i = 0; i < ttm->num_pages; i++) {
  686. if (gtt->ttm.dma_address[i]) {
  687. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  688. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  689. }
  690. }
  691. ttm_pool_unpopulate(ttm);
  692. }
  693. int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  694. uint32_t flags)
  695. {
  696. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  697. if (gtt == NULL)
  698. return -EINVAL;
  699. gtt->userptr = addr;
  700. gtt->usermm = current->mm;
  701. gtt->userflags = flags;
  702. return 0;
  703. }
  704. bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
  705. {
  706. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  707. if (gtt == NULL)
  708. return false;
  709. return !!gtt->userptr;
  710. }
  711. bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
  712. {
  713. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  714. if (gtt == NULL)
  715. return false;
  716. return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  717. }
  718. static struct ttm_bo_driver radeon_bo_driver = {
  719. .ttm_tt_create = &radeon_ttm_tt_create,
  720. .ttm_tt_populate = &radeon_ttm_tt_populate,
  721. .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
  722. .invalidate_caches = &radeon_invalidate_caches,
  723. .init_mem_type = &radeon_init_mem_type,
  724. .evict_flags = &radeon_evict_flags,
  725. .move = &radeon_bo_move,
  726. .verify_access = &radeon_verify_access,
  727. .move_notify = &radeon_bo_move_notify,
  728. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  729. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  730. .io_mem_free = &radeon_ttm_io_mem_free,
  731. };
  732. int radeon_ttm_init(struct radeon_device *rdev)
  733. {
  734. int r;
  735. r = radeon_ttm_global_init(rdev);
  736. if (r) {
  737. return r;
  738. }
  739. /* No others user of address space so set it to 0 */
  740. r = ttm_bo_device_init(&rdev->mman.bdev,
  741. rdev->mman.bo_global_ref.ref.object,
  742. &radeon_bo_driver,
  743. rdev->ddev->anon_inode->i_mapping,
  744. DRM_FILE_PAGE_OFFSET,
  745. rdev->need_dma32);
  746. if (r) {
  747. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  748. return r;
  749. }
  750. rdev->mman.initialized = true;
  751. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  752. rdev->mc.real_vram_size >> PAGE_SHIFT);
  753. if (r) {
  754. DRM_ERROR("Failed initializing VRAM heap.\n");
  755. return r;
  756. }
  757. /* Change the size here instead of the init above so only lpfn is affected */
  758. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  759. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  760. RADEON_GEM_DOMAIN_VRAM, 0, NULL,
  761. NULL, &rdev->stollen_vga_memory);
  762. if (r) {
  763. return r;
  764. }
  765. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  766. if (r)
  767. return r;
  768. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  769. radeon_bo_unreserve(rdev->stollen_vga_memory);
  770. if (r) {
  771. radeon_bo_unref(&rdev->stollen_vga_memory);
  772. return r;
  773. }
  774. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  775. (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
  776. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  777. rdev->mc.gtt_size >> PAGE_SHIFT);
  778. if (r) {
  779. DRM_ERROR("Failed initializing GTT heap.\n");
  780. return r;
  781. }
  782. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  783. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  784. r = radeon_ttm_debugfs_init(rdev);
  785. if (r) {
  786. DRM_ERROR("Failed to init debugfs\n");
  787. return r;
  788. }
  789. return 0;
  790. }
  791. void radeon_ttm_fini(struct radeon_device *rdev)
  792. {
  793. int r;
  794. if (!rdev->mman.initialized)
  795. return;
  796. radeon_ttm_debugfs_fini(rdev);
  797. if (rdev->stollen_vga_memory) {
  798. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  799. if (r == 0) {
  800. radeon_bo_unpin(rdev->stollen_vga_memory);
  801. radeon_bo_unreserve(rdev->stollen_vga_memory);
  802. }
  803. radeon_bo_unref(&rdev->stollen_vga_memory);
  804. }
  805. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  806. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  807. ttm_bo_device_release(&rdev->mman.bdev);
  808. radeon_gart_fini(rdev);
  809. radeon_ttm_global_fini(rdev);
  810. rdev->mman.initialized = false;
  811. DRM_INFO("radeon: ttm finalized\n");
  812. }
  813. /* this should only be called at bootup or when userspace
  814. * isn't running */
  815. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  816. {
  817. struct ttm_mem_type_manager *man;
  818. if (!rdev->mman.initialized)
  819. return;
  820. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  821. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  822. man->size = size >> PAGE_SHIFT;
  823. }
  824. static struct vm_operations_struct radeon_ttm_vm_ops;
  825. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  826. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  827. {
  828. struct ttm_buffer_object *bo;
  829. struct radeon_device *rdev;
  830. int r;
  831. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  832. if (bo == NULL) {
  833. return VM_FAULT_NOPAGE;
  834. }
  835. rdev = radeon_get_rdev(bo->bdev);
  836. down_read(&rdev->pm.mclk_lock);
  837. r = ttm_vm_ops->fault(vma, vmf);
  838. up_read(&rdev->pm.mclk_lock);
  839. return r;
  840. }
  841. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  842. {
  843. struct drm_file *file_priv;
  844. struct radeon_device *rdev;
  845. int r;
  846. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  847. return -EINVAL;
  848. }
  849. file_priv = filp->private_data;
  850. rdev = file_priv->minor->dev->dev_private;
  851. if (rdev == NULL) {
  852. return -EINVAL;
  853. }
  854. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  855. if (unlikely(r != 0)) {
  856. return r;
  857. }
  858. if (unlikely(ttm_vm_ops == NULL)) {
  859. ttm_vm_ops = vma->vm_ops;
  860. radeon_ttm_vm_ops = *ttm_vm_ops;
  861. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  862. }
  863. vma->vm_ops = &radeon_ttm_vm_ops;
  864. return 0;
  865. }
  866. #if defined(CONFIG_DEBUG_FS)
  867. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  868. {
  869. struct drm_info_node *node = (struct drm_info_node *)m->private;
  870. unsigned ttm_pl = *(int *)node->info_ent->data;
  871. struct drm_device *dev = node->minor->dev;
  872. struct radeon_device *rdev = dev->dev_private;
  873. struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
  874. int ret;
  875. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  876. spin_lock(&glob->lru_lock);
  877. ret = drm_mm_dump_table(m, mm);
  878. spin_unlock(&glob->lru_lock);
  879. return ret;
  880. }
  881. static int ttm_pl_vram = TTM_PL_VRAM;
  882. static int ttm_pl_tt = TTM_PL_TT;
  883. static struct drm_info_list radeon_ttm_debugfs_list[] = {
  884. {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
  885. {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
  886. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  887. #ifdef CONFIG_SWIOTLB
  888. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  889. #endif
  890. };
  891. static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
  892. {
  893. struct radeon_device *rdev = inode->i_private;
  894. i_size_write(inode, rdev->mc.mc_vram_size);
  895. filep->private_data = inode->i_private;
  896. return 0;
  897. }
  898. static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
  899. size_t size, loff_t *pos)
  900. {
  901. struct radeon_device *rdev = f->private_data;
  902. ssize_t result = 0;
  903. int r;
  904. if (size & 0x3 || *pos & 0x3)
  905. return -EINVAL;
  906. while (size) {
  907. unsigned long flags;
  908. uint32_t value;
  909. if (*pos >= rdev->mc.mc_vram_size)
  910. return result;
  911. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  912. WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
  913. if (rdev->family >= CHIP_CEDAR)
  914. WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
  915. value = RREG32(RADEON_MM_DATA);
  916. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  917. r = put_user(value, (uint32_t *)buf);
  918. if (r)
  919. return r;
  920. result += 4;
  921. buf += 4;
  922. *pos += 4;
  923. size -= 4;
  924. }
  925. return result;
  926. }
  927. static const struct file_operations radeon_ttm_vram_fops = {
  928. .owner = THIS_MODULE,
  929. .open = radeon_ttm_vram_open,
  930. .read = radeon_ttm_vram_read,
  931. .llseek = default_llseek
  932. };
  933. static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
  934. {
  935. struct radeon_device *rdev = inode->i_private;
  936. i_size_write(inode, rdev->mc.gtt_size);
  937. filep->private_data = inode->i_private;
  938. return 0;
  939. }
  940. static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
  941. size_t size, loff_t *pos)
  942. {
  943. struct radeon_device *rdev = f->private_data;
  944. ssize_t result = 0;
  945. int r;
  946. while (size) {
  947. loff_t p = *pos / PAGE_SIZE;
  948. unsigned off = *pos & ~PAGE_MASK;
  949. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  950. struct page *page;
  951. void *ptr;
  952. if (p >= rdev->gart.num_cpu_pages)
  953. return result;
  954. page = rdev->gart.pages[p];
  955. if (page) {
  956. ptr = kmap(page);
  957. ptr += off;
  958. r = copy_to_user(buf, ptr, cur_size);
  959. kunmap(rdev->gart.pages[p]);
  960. } else
  961. r = clear_user(buf, cur_size);
  962. if (r)
  963. return -EFAULT;
  964. result += cur_size;
  965. buf += cur_size;
  966. *pos += cur_size;
  967. size -= cur_size;
  968. }
  969. return result;
  970. }
  971. static const struct file_operations radeon_ttm_gtt_fops = {
  972. .owner = THIS_MODULE,
  973. .open = radeon_ttm_gtt_open,
  974. .read = radeon_ttm_gtt_read,
  975. .llseek = default_llseek
  976. };
  977. #endif
  978. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  979. {
  980. #if defined(CONFIG_DEBUG_FS)
  981. unsigned count;
  982. struct drm_minor *minor = rdev->ddev->primary;
  983. struct dentry *ent, *root = minor->debugfs_root;
  984. ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
  985. rdev, &radeon_ttm_vram_fops);
  986. if (IS_ERR(ent))
  987. return PTR_ERR(ent);
  988. rdev->mman.vram = ent;
  989. ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
  990. rdev, &radeon_ttm_gtt_fops);
  991. if (IS_ERR(ent))
  992. return PTR_ERR(ent);
  993. rdev->mman.gtt = ent;
  994. count = ARRAY_SIZE(radeon_ttm_debugfs_list);
  995. #ifdef CONFIG_SWIOTLB
  996. if (!swiotlb_nr_tbl())
  997. --count;
  998. #endif
  999. return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
  1000. #else
  1001. return 0;
  1002. #endif
  1003. }
  1004. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
  1005. {
  1006. #if defined(CONFIG_DEBUG_FS)
  1007. debugfs_remove(rdev->mman.vram);
  1008. rdev->mman.vram = NULL;
  1009. debugfs_remove(rdev->mman.gtt);
  1010. rdev->mman.gtt = NULL;
  1011. #endif
  1012. }