rs600.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  54. return true;
  55. else
  56. return false;
  57. }
  58. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  59. {
  60. u32 pos1, pos2;
  61. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  62. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. if (pos1 != pos2)
  64. return true;
  65. else
  66. return false;
  67. }
  68. /**
  69. * avivo_wait_for_vblank - vblank wait asic callback.
  70. *
  71. * @rdev: radeon_device pointer
  72. * @crtc: crtc to wait for vblank on
  73. *
  74. * Wait for vblank on the requested crtc (r5xx-r7xx).
  75. */
  76. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  77. {
  78. unsigned i = 0;
  79. if (crtc >= rdev->num_crtc)
  80. return;
  81. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  82. return;
  83. /* depending on when we hit vblank, we may be close to active; if so,
  84. * wait for another frame.
  85. */
  86. while (avivo_is_in_vblank(rdev, crtc)) {
  87. if (i++ % 100 == 0) {
  88. if (!avivo_is_counter_moving(rdev, crtc))
  89. break;
  90. }
  91. }
  92. while (!avivo_is_in_vblank(rdev, crtc)) {
  93. if (i++ % 100 == 0) {
  94. if (!avivo_is_counter_moving(rdev, crtc))
  95. break;
  96. }
  97. }
  98. }
  99. void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  100. {
  101. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  102. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  103. int i;
  104. /* Lock the graphics update lock */
  105. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  106. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  107. /* update the scanout addresses */
  108. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  109. (u32)crtc_base);
  110. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  111. (u32)crtc_base);
  112. /* Wait for update_pending to go high. */
  113. for (i = 0; i < rdev->usec_timeout; i++) {
  114. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  115. break;
  116. udelay(1);
  117. }
  118. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  119. /* Unlock the lock, so double-buffering can take place inside vblank */
  120. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  121. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  122. }
  123. bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  124. {
  125. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  126. /* Return current update_pending status: */
  127. return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
  128. AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
  129. }
  130. void avivo_program_fmt(struct drm_encoder *encoder)
  131. {
  132. struct drm_device *dev = encoder->dev;
  133. struct radeon_device *rdev = dev->dev_private;
  134. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  135. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  136. int bpc = 0;
  137. u32 tmp = 0;
  138. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  139. if (connector) {
  140. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  141. bpc = radeon_get_monitor_bpc(connector);
  142. dither = radeon_connector->dither;
  143. }
  144. /* LVDS FMT is set up by atom */
  145. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  146. return;
  147. if (bpc == 0)
  148. return;
  149. switch (bpc) {
  150. case 6:
  151. if (dither == RADEON_FMT_DITHER_ENABLE)
  152. /* XXX sort out optimal dither settings */
  153. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  154. else
  155. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  156. break;
  157. case 8:
  158. if (dither == RADEON_FMT_DITHER_ENABLE)
  159. /* XXX sort out optimal dither settings */
  160. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  161. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  162. else
  163. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  164. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  165. break;
  166. case 10:
  167. default:
  168. /* not needed */
  169. break;
  170. }
  171. switch (radeon_encoder->encoder_id) {
  172. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  173. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  174. break;
  175. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  176. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  177. break;
  178. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  179. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  180. break;
  181. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  182. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  183. break;
  184. default:
  185. break;
  186. }
  187. }
  188. void rs600_pm_misc(struct radeon_device *rdev)
  189. {
  190. int requested_index = rdev->pm.requested_power_state_index;
  191. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  192. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  193. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  194. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  195. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  196. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  197. tmp = RREG32(voltage->gpio.reg);
  198. if (voltage->active_high)
  199. tmp |= voltage->gpio.mask;
  200. else
  201. tmp &= ~(voltage->gpio.mask);
  202. WREG32(voltage->gpio.reg, tmp);
  203. if (voltage->delay)
  204. udelay(voltage->delay);
  205. } else {
  206. tmp = RREG32(voltage->gpio.reg);
  207. if (voltage->active_high)
  208. tmp &= ~voltage->gpio.mask;
  209. else
  210. tmp |= voltage->gpio.mask;
  211. WREG32(voltage->gpio.reg, tmp);
  212. if (voltage->delay)
  213. udelay(voltage->delay);
  214. }
  215. } else if (voltage->type == VOLTAGE_VDDC)
  216. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  217. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  218. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  219. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  220. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  221. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  222. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  223. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  224. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  225. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  226. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  227. }
  228. } else {
  229. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  230. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  231. }
  232. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  233. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  234. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  235. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  236. if (voltage->delay) {
  237. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  238. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  239. } else
  240. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  241. } else
  242. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  243. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  244. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  245. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  246. hdp_dyn_cntl &= ~HDP_FORCEON;
  247. else
  248. hdp_dyn_cntl |= HDP_FORCEON;
  249. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  250. #if 0
  251. /* mc_host_dyn seems to cause hangs from time to time */
  252. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  253. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  254. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  255. else
  256. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  257. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  258. #endif
  259. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  260. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  261. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  262. else
  263. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  264. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  265. /* set pcie lanes */
  266. if ((rdev->flags & RADEON_IS_PCIE) &&
  267. !(rdev->flags & RADEON_IS_IGP) &&
  268. rdev->asic->pm.set_pcie_lanes &&
  269. (ps->pcie_lanes !=
  270. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  271. radeon_set_pcie_lanes(rdev,
  272. ps->pcie_lanes);
  273. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  274. }
  275. }
  276. void rs600_pm_prepare(struct radeon_device *rdev)
  277. {
  278. struct drm_device *ddev = rdev->ddev;
  279. struct drm_crtc *crtc;
  280. struct radeon_crtc *radeon_crtc;
  281. u32 tmp;
  282. /* disable any active CRTCs */
  283. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  284. radeon_crtc = to_radeon_crtc(crtc);
  285. if (radeon_crtc->enabled) {
  286. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  287. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  288. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  289. }
  290. }
  291. }
  292. void rs600_pm_finish(struct radeon_device *rdev)
  293. {
  294. struct drm_device *ddev = rdev->ddev;
  295. struct drm_crtc *crtc;
  296. struct radeon_crtc *radeon_crtc;
  297. u32 tmp;
  298. /* enable any active CRTCs */
  299. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  300. radeon_crtc = to_radeon_crtc(crtc);
  301. if (radeon_crtc->enabled) {
  302. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  303. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  304. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  305. }
  306. }
  307. }
  308. /* hpd for digital panel detect/disconnect */
  309. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  310. {
  311. u32 tmp;
  312. bool connected = false;
  313. switch (hpd) {
  314. case RADEON_HPD_1:
  315. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  316. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  317. connected = true;
  318. break;
  319. case RADEON_HPD_2:
  320. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  321. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  322. connected = true;
  323. break;
  324. default:
  325. break;
  326. }
  327. return connected;
  328. }
  329. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  330. enum radeon_hpd_id hpd)
  331. {
  332. u32 tmp;
  333. bool connected = rs600_hpd_sense(rdev, hpd);
  334. switch (hpd) {
  335. case RADEON_HPD_1:
  336. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  337. if (connected)
  338. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  339. else
  340. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  341. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  342. break;
  343. case RADEON_HPD_2:
  344. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  345. if (connected)
  346. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  347. else
  348. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  349. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. void rs600_hpd_init(struct radeon_device *rdev)
  356. {
  357. struct drm_device *dev = rdev->ddev;
  358. struct drm_connector *connector;
  359. unsigned enable = 0;
  360. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  361. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  362. switch (radeon_connector->hpd.hpd) {
  363. case RADEON_HPD_1:
  364. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  365. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  366. break;
  367. case RADEON_HPD_2:
  368. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  369. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  370. break;
  371. default:
  372. break;
  373. }
  374. enable |= 1 << radeon_connector->hpd.hpd;
  375. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  376. }
  377. radeon_irq_kms_enable_hpd(rdev, enable);
  378. }
  379. void rs600_hpd_fini(struct radeon_device *rdev)
  380. {
  381. struct drm_device *dev = rdev->ddev;
  382. struct drm_connector *connector;
  383. unsigned disable = 0;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  389. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  390. break;
  391. case RADEON_HPD_2:
  392. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  393. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  394. break;
  395. default:
  396. break;
  397. }
  398. disable |= 1 << radeon_connector->hpd.hpd;
  399. }
  400. radeon_irq_kms_disable_hpd(rdev, disable);
  401. }
  402. int rs600_asic_reset(struct radeon_device *rdev)
  403. {
  404. struct rv515_mc_save save;
  405. u32 status, tmp;
  406. int ret = 0;
  407. status = RREG32(R_000E40_RBBM_STATUS);
  408. if (!G_000E40_GUI_ACTIVE(status)) {
  409. return 0;
  410. }
  411. /* Stops all mc clients */
  412. rv515_mc_stop(rdev, &save);
  413. status = RREG32(R_000E40_RBBM_STATUS);
  414. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  415. /* stop CP */
  416. WREG32(RADEON_CP_CSQ_CNTL, 0);
  417. tmp = RREG32(RADEON_CP_RB_CNTL);
  418. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  419. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  420. WREG32(RADEON_CP_RB_WPTR, 0);
  421. WREG32(RADEON_CP_RB_CNTL, tmp);
  422. pci_save_state(rdev->pdev);
  423. /* disable bus mastering */
  424. pci_clear_master(rdev->pdev);
  425. mdelay(1);
  426. /* reset GA+VAP */
  427. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  428. S_0000F0_SOFT_RESET_GA(1));
  429. RREG32(R_0000F0_RBBM_SOFT_RESET);
  430. mdelay(500);
  431. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  432. mdelay(1);
  433. status = RREG32(R_000E40_RBBM_STATUS);
  434. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  435. /* reset CP */
  436. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  437. RREG32(R_0000F0_RBBM_SOFT_RESET);
  438. mdelay(500);
  439. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  440. mdelay(1);
  441. status = RREG32(R_000E40_RBBM_STATUS);
  442. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  443. /* reset MC */
  444. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  445. RREG32(R_0000F0_RBBM_SOFT_RESET);
  446. mdelay(500);
  447. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  448. mdelay(1);
  449. status = RREG32(R_000E40_RBBM_STATUS);
  450. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  451. /* restore PCI & busmastering */
  452. pci_restore_state(rdev->pdev);
  453. /* Check if GPU is idle */
  454. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  455. dev_err(rdev->dev, "failed to reset GPU\n");
  456. ret = -1;
  457. } else
  458. dev_info(rdev->dev, "GPU reset succeed\n");
  459. rv515_mc_resume(rdev, &save);
  460. return ret;
  461. }
  462. /*
  463. * GART.
  464. */
  465. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  466. {
  467. uint32_t tmp;
  468. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  469. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  470. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  471. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  472. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  473. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  474. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  475. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  476. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  477. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  478. }
  479. static int rs600_gart_init(struct radeon_device *rdev)
  480. {
  481. int r;
  482. if (rdev->gart.robj) {
  483. WARN(1, "RS600 GART already initialized\n");
  484. return 0;
  485. }
  486. /* Initialize common gart structure */
  487. r = radeon_gart_init(rdev);
  488. if (r) {
  489. return r;
  490. }
  491. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  492. return radeon_gart_table_vram_alloc(rdev);
  493. }
  494. static int rs600_gart_enable(struct radeon_device *rdev)
  495. {
  496. u32 tmp;
  497. int r, i;
  498. if (rdev->gart.robj == NULL) {
  499. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  500. return -EINVAL;
  501. }
  502. r = radeon_gart_table_vram_pin(rdev);
  503. if (r)
  504. return r;
  505. /* Enable bus master */
  506. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  507. WREG32(RADEON_BUS_CNTL, tmp);
  508. /* FIXME: setup default page */
  509. WREG32_MC(R_000100_MC_PT0_CNTL,
  510. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  511. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  512. for (i = 0; i < 19; i++) {
  513. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  514. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  515. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  516. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  517. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  518. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  519. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  520. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  521. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  522. }
  523. /* enable first context */
  524. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  525. S_000102_ENABLE_PAGE_TABLE(1) |
  526. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  527. /* disable all other contexts */
  528. for (i = 1; i < 8; i++)
  529. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  530. /* setup the page table */
  531. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  532. rdev->gart.table_addr);
  533. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  534. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  535. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  536. /* System context maps to VRAM space */
  537. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  538. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  539. /* enable page tables */
  540. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  541. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  542. tmp = RREG32_MC(R_000009_MC_CNTL1);
  543. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  544. rs600_gart_tlb_flush(rdev);
  545. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  546. (unsigned)(rdev->mc.gtt_size >> 20),
  547. (unsigned long long)rdev->gart.table_addr);
  548. rdev->gart.ready = true;
  549. return 0;
  550. }
  551. static void rs600_gart_disable(struct radeon_device *rdev)
  552. {
  553. u32 tmp;
  554. /* FIXME: disable out of gart access */
  555. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  556. tmp = RREG32_MC(R_000009_MC_CNTL1);
  557. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  558. radeon_gart_table_vram_unpin(rdev);
  559. }
  560. static void rs600_gart_fini(struct radeon_device *rdev)
  561. {
  562. radeon_gart_fini(rdev);
  563. rs600_gart_disable(rdev);
  564. radeon_gart_table_vram_free(rdev);
  565. }
  566. uint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags)
  567. {
  568. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  569. addr |= R600_PTE_SYSTEM;
  570. if (flags & RADEON_GART_PAGE_VALID)
  571. addr |= R600_PTE_VALID;
  572. if (flags & RADEON_GART_PAGE_READ)
  573. addr |= R600_PTE_READABLE;
  574. if (flags & RADEON_GART_PAGE_WRITE)
  575. addr |= R600_PTE_WRITEABLE;
  576. if (flags & RADEON_GART_PAGE_SNOOP)
  577. addr |= R600_PTE_SNOOPED;
  578. return addr;
  579. }
  580. void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
  581. uint64_t entry)
  582. {
  583. void __iomem *ptr = (void *)rdev->gart.ptr;
  584. writeq(entry, ptr + (i * 8));
  585. }
  586. int rs600_irq_set(struct radeon_device *rdev)
  587. {
  588. uint32_t tmp = 0;
  589. uint32_t mode_int = 0;
  590. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  591. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  592. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  593. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  594. u32 hdmi0;
  595. if (ASIC_IS_DCE2(rdev))
  596. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  597. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  598. else
  599. hdmi0 = 0;
  600. if (!rdev->irq.installed) {
  601. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  602. WREG32(R_000040_GEN_INT_CNTL, 0);
  603. return -EINVAL;
  604. }
  605. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  606. tmp |= S_000040_SW_INT_EN(1);
  607. }
  608. if (rdev->irq.crtc_vblank_int[0] ||
  609. atomic_read(&rdev->irq.pflip[0])) {
  610. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  611. }
  612. if (rdev->irq.crtc_vblank_int[1] ||
  613. atomic_read(&rdev->irq.pflip[1])) {
  614. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  615. }
  616. if (rdev->irq.hpd[0]) {
  617. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  618. }
  619. if (rdev->irq.hpd[1]) {
  620. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  621. }
  622. if (rdev->irq.afmt[0]) {
  623. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  624. }
  625. WREG32(R_000040_GEN_INT_CNTL, tmp);
  626. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  627. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  628. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  629. if (ASIC_IS_DCE2(rdev))
  630. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  631. /* posting read */
  632. RREG32(R_000040_GEN_INT_CNTL);
  633. return 0;
  634. }
  635. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  636. {
  637. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  638. uint32_t irq_mask = S_000044_SW_INT(1);
  639. u32 tmp;
  640. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  641. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  642. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  643. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  644. S_006534_D1MODE_VBLANK_ACK(1));
  645. }
  646. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  647. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  648. S_006D34_D2MODE_VBLANK_ACK(1));
  649. }
  650. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  651. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  652. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  653. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  654. }
  655. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  656. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  657. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  658. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  659. }
  660. } else {
  661. rdev->irq.stat_regs.r500.disp_int = 0;
  662. }
  663. if (ASIC_IS_DCE2(rdev)) {
  664. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  665. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  666. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  667. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  668. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  669. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  670. }
  671. } else
  672. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  673. if (irqs) {
  674. WREG32(R_000044_GEN_INT_STATUS, irqs);
  675. }
  676. return irqs & irq_mask;
  677. }
  678. void rs600_irq_disable(struct radeon_device *rdev)
  679. {
  680. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  681. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  682. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  683. WREG32(R_000040_GEN_INT_CNTL, 0);
  684. WREG32(R_006540_DxMODE_INT_MASK, 0);
  685. /* Wait and acknowledge irq */
  686. mdelay(1);
  687. rs600_irq_ack(rdev);
  688. }
  689. int rs600_irq_process(struct radeon_device *rdev)
  690. {
  691. u32 status, msi_rearm;
  692. bool queue_hotplug = false;
  693. bool queue_hdmi = false;
  694. status = rs600_irq_ack(rdev);
  695. if (!status &&
  696. !rdev->irq.stat_regs.r500.disp_int &&
  697. !rdev->irq.stat_regs.r500.hdmi0_status) {
  698. return IRQ_NONE;
  699. }
  700. while (status ||
  701. rdev->irq.stat_regs.r500.disp_int ||
  702. rdev->irq.stat_regs.r500.hdmi0_status) {
  703. /* SW interrupt */
  704. if (G_000044_SW_INT(status)) {
  705. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  706. }
  707. /* Vertical blank interrupts */
  708. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  709. if (rdev->irq.crtc_vblank_int[0]) {
  710. drm_handle_vblank(rdev->ddev, 0);
  711. rdev->pm.vblank_sync = true;
  712. wake_up(&rdev->irq.vblank_queue);
  713. }
  714. if (atomic_read(&rdev->irq.pflip[0]))
  715. radeon_crtc_handle_vblank(rdev, 0);
  716. }
  717. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  718. if (rdev->irq.crtc_vblank_int[1]) {
  719. drm_handle_vblank(rdev->ddev, 1);
  720. rdev->pm.vblank_sync = true;
  721. wake_up(&rdev->irq.vblank_queue);
  722. }
  723. if (atomic_read(&rdev->irq.pflip[1]))
  724. radeon_crtc_handle_vblank(rdev, 1);
  725. }
  726. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  727. queue_hotplug = true;
  728. DRM_DEBUG("HPD1\n");
  729. }
  730. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  731. queue_hotplug = true;
  732. DRM_DEBUG("HPD2\n");
  733. }
  734. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  735. queue_hdmi = true;
  736. DRM_DEBUG("HDMI0\n");
  737. }
  738. status = rs600_irq_ack(rdev);
  739. }
  740. if (queue_hotplug)
  741. schedule_work(&rdev->hotplug_work);
  742. if (queue_hdmi)
  743. schedule_work(&rdev->audio_work);
  744. if (rdev->msi_enabled) {
  745. switch (rdev->family) {
  746. case CHIP_RS600:
  747. case CHIP_RS690:
  748. case CHIP_RS740:
  749. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  750. WREG32(RADEON_BUS_CNTL, msi_rearm);
  751. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  752. break;
  753. default:
  754. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  755. break;
  756. }
  757. }
  758. return IRQ_HANDLED;
  759. }
  760. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  761. {
  762. if (crtc == 0)
  763. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  764. else
  765. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  766. }
  767. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  768. {
  769. unsigned i;
  770. for (i = 0; i < rdev->usec_timeout; i++) {
  771. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  772. return 0;
  773. udelay(1);
  774. }
  775. return -1;
  776. }
  777. static void rs600_gpu_init(struct radeon_device *rdev)
  778. {
  779. r420_pipes_init(rdev);
  780. /* Wait for mc idle */
  781. if (rs600_mc_wait_for_idle(rdev))
  782. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  783. }
  784. static void rs600_mc_init(struct radeon_device *rdev)
  785. {
  786. u64 base;
  787. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  788. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  789. rdev->mc.vram_is_ddr = true;
  790. rdev->mc.vram_width = 128;
  791. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  792. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  793. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  794. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  795. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  796. base = G_000004_MC_FB_START(base) << 16;
  797. radeon_vram_location(rdev, &rdev->mc, base);
  798. rdev->mc.gtt_base_align = 0;
  799. radeon_gtt_location(rdev, &rdev->mc);
  800. radeon_update_bandwidth_info(rdev);
  801. }
  802. void rs600_bandwidth_update(struct radeon_device *rdev)
  803. {
  804. struct drm_display_mode *mode0 = NULL;
  805. struct drm_display_mode *mode1 = NULL;
  806. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  807. /* FIXME: implement full support */
  808. if (!rdev->mode_info.mode_config_initialized)
  809. return;
  810. radeon_update_display_priority(rdev);
  811. if (rdev->mode_info.crtcs[0]->base.enabled)
  812. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  813. if (rdev->mode_info.crtcs[1]->base.enabled)
  814. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  815. rs690_line_buffer_adjust(rdev, mode0, mode1);
  816. if (rdev->disp_priority == 2) {
  817. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  818. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  819. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  820. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  821. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  822. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  823. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  824. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  825. }
  826. }
  827. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  828. {
  829. unsigned long flags;
  830. u32 r;
  831. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  832. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  833. S_000070_MC_IND_CITF_ARB0(1));
  834. r = RREG32(R_000074_MC_IND_DATA);
  835. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  836. return r;
  837. }
  838. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  839. {
  840. unsigned long flags;
  841. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  842. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  843. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  844. WREG32(R_000074_MC_IND_DATA, v);
  845. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  846. }
  847. static void rs600_debugfs(struct radeon_device *rdev)
  848. {
  849. if (r100_debugfs_rbbm_init(rdev))
  850. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  851. }
  852. void rs600_set_safe_registers(struct radeon_device *rdev)
  853. {
  854. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  855. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  856. }
  857. static void rs600_mc_program(struct radeon_device *rdev)
  858. {
  859. struct rv515_mc_save save;
  860. /* Stops all mc clients */
  861. rv515_mc_stop(rdev, &save);
  862. /* Wait for mc idle */
  863. if (rs600_mc_wait_for_idle(rdev))
  864. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  865. /* FIXME: What does AGP means for such chipset ? */
  866. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  867. WREG32_MC(R_000006_AGP_BASE, 0);
  868. WREG32_MC(R_000007_AGP_BASE_2, 0);
  869. /* Program MC */
  870. WREG32_MC(R_000004_MC_FB_LOCATION,
  871. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  872. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  873. WREG32(R_000134_HDP_FB_LOCATION,
  874. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  875. rv515_mc_resume(rdev, &save);
  876. }
  877. static int rs600_startup(struct radeon_device *rdev)
  878. {
  879. int r;
  880. rs600_mc_program(rdev);
  881. /* Resume clock */
  882. rv515_clock_startup(rdev);
  883. /* Initialize GPU configuration (# pipes, ...) */
  884. rs600_gpu_init(rdev);
  885. /* Initialize GART (initialize after TTM so we can allocate
  886. * memory through TTM but finalize after TTM) */
  887. r = rs600_gart_enable(rdev);
  888. if (r)
  889. return r;
  890. /* allocate wb buffer */
  891. r = radeon_wb_init(rdev);
  892. if (r)
  893. return r;
  894. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  895. if (r) {
  896. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  897. return r;
  898. }
  899. /* Enable IRQ */
  900. if (!rdev->irq.installed) {
  901. r = radeon_irq_kms_init(rdev);
  902. if (r)
  903. return r;
  904. }
  905. rs600_irq_set(rdev);
  906. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  907. /* 1M ring buffer */
  908. r = r100_cp_init(rdev, 1024 * 1024);
  909. if (r) {
  910. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  911. return r;
  912. }
  913. r = radeon_ib_pool_init(rdev);
  914. if (r) {
  915. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  916. return r;
  917. }
  918. r = r600_audio_init(rdev);
  919. if (r) {
  920. dev_err(rdev->dev, "failed initializing audio\n");
  921. return r;
  922. }
  923. return 0;
  924. }
  925. int rs600_resume(struct radeon_device *rdev)
  926. {
  927. int r;
  928. /* Make sur GART are not working */
  929. rs600_gart_disable(rdev);
  930. /* Resume clock before doing reset */
  931. rv515_clock_startup(rdev);
  932. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  933. if (radeon_asic_reset(rdev)) {
  934. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  935. RREG32(R_000E40_RBBM_STATUS),
  936. RREG32(R_0007C0_CP_STAT));
  937. }
  938. /* post */
  939. atom_asic_init(rdev->mode_info.atom_context);
  940. /* Resume clock after posting */
  941. rv515_clock_startup(rdev);
  942. /* Initialize surface registers */
  943. radeon_surface_init(rdev);
  944. rdev->accel_working = true;
  945. r = rs600_startup(rdev);
  946. if (r) {
  947. rdev->accel_working = false;
  948. }
  949. return r;
  950. }
  951. int rs600_suspend(struct radeon_device *rdev)
  952. {
  953. radeon_pm_suspend(rdev);
  954. r600_audio_fini(rdev);
  955. r100_cp_disable(rdev);
  956. radeon_wb_disable(rdev);
  957. rs600_irq_disable(rdev);
  958. rs600_gart_disable(rdev);
  959. return 0;
  960. }
  961. void rs600_fini(struct radeon_device *rdev)
  962. {
  963. radeon_pm_fini(rdev);
  964. r600_audio_fini(rdev);
  965. r100_cp_fini(rdev);
  966. radeon_wb_fini(rdev);
  967. radeon_ib_pool_fini(rdev);
  968. radeon_gem_fini(rdev);
  969. rs600_gart_fini(rdev);
  970. radeon_irq_kms_fini(rdev);
  971. radeon_fence_driver_fini(rdev);
  972. radeon_bo_fini(rdev);
  973. radeon_atombios_fini(rdev);
  974. kfree(rdev->bios);
  975. rdev->bios = NULL;
  976. }
  977. int rs600_init(struct radeon_device *rdev)
  978. {
  979. int r;
  980. /* Disable VGA */
  981. rv515_vga_render_disable(rdev);
  982. /* Initialize scratch registers */
  983. radeon_scratch_init(rdev);
  984. /* Initialize surface registers */
  985. radeon_surface_init(rdev);
  986. /* restore some register to sane defaults */
  987. r100_restore_sanity(rdev);
  988. /* BIOS */
  989. if (!radeon_get_bios(rdev)) {
  990. if (ASIC_IS_AVIVO(rdev))
  991. return -EINVAL;
  992. }
  993. if (rdev->is_atom_bios) {
  994. r = radeon_atombios_init(rdev);
  995. if (r)
  996. return r;
  997. } else {
  998. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  999. return -EINVAL;
  1000. }
  1001. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1002. if (radeon_asic_reset(rdev)) {
  1003. dev_warn(rdev->dev,
  1004. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1005. RREG32(R_000E40_RBBM_STATUS),
  1006. RREG32(R_0007C0_CP_STAT));
  1007. }
  1008. /* check if cards are posted or not */
  1009. if (radeon_boot_test_post_card(rdev) == false)
  1010. return -EINVAL;
  1011. /* Initialize clocks */
  1012. radeon_get_clock_info(rdev->ddev);
  1013. /* initialize memory controller */
  1014. rs600_mc_init(rdev);
  1015. rs600_debugfs(rdev);
  1016. /* Fence driver */
  1017. r = radeon_fence_driver_init(rdev);
  1018. if (r)
  1019. return r;
  1020. /* Memory manager */
  1021. r = radeon_bo_init(rdev);
  1022. if (r)
  1023. return r;
  1024. r = rs600_gart_init(rdev);
  1025. if (r)
  1026. return r;
  1027. rs600_set_safe_registers(rdev);
  1028. /* Initialize power management */
  1029. radeon_pm_init(rdev);
  1030. rdev->accel_working = true;
  1031. r = rs600_startup(rdev);
  1032. if (r) {
  1033. /* Somethings want wront with the accel init stop accel */
  1034. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1035. r100_cp_fini(rdev);
  1036. radeon_wb_fini(rdev);
  1037. radeon_ib_pool_fini(rdev);
  1038. rs600_gart_fini(rdev);
  1039. radeon_irq_kms_fini(rdev);
  1040. rdev->accel_working = false;
  1041. }
  1042. return 0;
  1043. }