si.c 212 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "sid.h"
  32. #include "atom.h"
  33. #include "si_blit_shaders.h"
  34. #include "clearstate_si.h"
  35. #include "radeon_ucode.h"
  36. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  37. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  38. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  39. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  40. MODULE_FIRMWARE("radeon/TAHITI_mc2.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_smc.bin");
  43. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  44. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  50. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  51. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  52. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  53. MODULE_FIRMWARE("radeon/PITCAIRN_mc2.bin");
  54. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  55. MODULE_FIRMWARE("radeon/PITCAIRN_smc.bin");
  56. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  57. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  58. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  59. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  60. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  61. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  62. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  63. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  64. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  65. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  66. MODULE_FIRMWARE("radeon/VERDE_mc2.bin");
  67. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  68. MODULE_FIRMWARE("radeon/VERDE_smc.bin");
  69. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  70. MODULE_FIRMWARE("radeon/verde_me.bin");
  71. MODULE_FIRMWARE("radeon/verde_ce.bin");
  72. MODULE_FIRMWARE("radeon/verde_mc.bin");
  73. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  74. MODULE_FIRMWARE("radeon/verde_smc.bin");
  75. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  76. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  77. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  78. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  79. MODULE_FIRMWARE("radeon/OLAND_mc2.bin");
  80. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  81. MODULE_FIRMWARE("radeon/OLAND_smc.bin");
  82. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  83. MODULE_FIRMWARE("radeon/oland_me.bin");
  84. MODULE_FIRMWARE("radeon/oland_ce.bin");
  85. MODULE_FIRMWARE("radeon/oland_mc.bin");
  86. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  87. MODULE_FIRMWARE("radeon/oland_smc.bin");
  88. MODULE_FIRMWARE("radeon/HAINAN_pfp.bin");
  89. MODULE_FIRMWARE("radeon/HAINAN_me.bin");
  90. MODULE_FIRMWARE("radeon/HAINAN_ce.bin");
  91. MODULE_FIRMWARE("radeon/HAINAN_mc.bin");
  92. MODULE_FIRMWARE("radeon/HAINAN_mc2.bin");
  93. MODULE_FIRMWARE("radeon/HAINAN_rlc.bin");
  94. MODULE_FIRMWARE("radeon/HAINAN_smc.bin");
  95. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  96. MODULE_FIRMWARE("radeon/hainan_me.bin");
  97. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  98. MODULE_FIRMWARE("radeon/hainan_mc.bin");
  99. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  100. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  101. static u32 si_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  102. static void si_pcie_gen3_enable(struct radeon_device *rdev);
  103. static void si_program_aspm(struct radeon_device *rdev);
  104. extern void sumo_rlc_fini(struct radeon_device *rdev);
  105. extern int sumo_rlc_init(struct radeon_device *rdev);
  106. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  107. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  108. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  109. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  110. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  111. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  112. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  113. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  114. static void si_enable_gui_idle_interrupt(struct radeon_device *rdev,
  115. bool enable);
  116. static void si_init_pg(struct radeon_device *rdev);
  117. static void si_init_cg(struct radeon_device *rdev);
  118. static void si_fini_pg(struct radeon_device *rdev);
  119. static void si_fini_cg(struct radeon_device *rdev);
  120. static void si_rlc_stop(struct radeon_device *rdev);
  121. static const u32 verde_rlc_save_restore_register_list[] =
  122. {
  123. (0x8000 << 16) | (0x98f4 >> 2),
  124. 0x00000000,
  125. (0x8040 << 16) | (0x98f4 >> 2),
  126. 0x00000000,
  127. (0x8000 << 16) | (0xe80 >> 2),
  128. 0x00000000,
  129. (0x8040 << 16) | (0xe80 >> 2),
  130. 0x00000000,
  131. (0x8000 << 16) | (0x89bc >> 2),
  132. 0x00000000,
  133. (0x8040 << 16) | (0x89bc >> 2),
  134. 0x00000000,
  135. (0x8000 << 16) | (0x8c1c >> 2),
  136. 0x00000000,
  137. (0x8040 << 16) | (0x8c1c >> 2),
  138. 0x00000000,
  139. (0x9c00 << 16) | (0x98f0 >> 2),
  140. 0x00000000,
  141. (0x9c00 << 16) | (0xe7c >> 2),
  142. 0x00000000,
  143. (0x8000 << 16) | (0x9148 >> 2),
  144. 0x00000000,
  145. (0x8040 << 16) | (0x9148 >> 2),
  146. 0x00000000,
  147. (0x9c00 << 16) | (0x9150 >> 2),
  148. 0x00000000,
  149. (0x9c00 << 16) | (0x897c >> 2),
  150. 0x00000000,
  151. (0x9c00 << 16) | (0x8d8c >> 2),
  152. 0x00000000,
  153. (0x9c00 << 16) | (0xac54 >> 2),
  154. 0X00000000,
  155. 0x3,
  156. (0x9c00 << 16) | (0x98f8 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9910 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x9914 >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9918 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x991c >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9920 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x9924 >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9928 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x992c >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9930 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x9934 >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x9938 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x993c >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x9940 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x9944 >> 2),
  185. 0x00000000,
  186. (0x9c00 << 16) | (0x9948 >> 2),
  187. 0x00000000,
  188. (0x9c00 << 16) | (0x994c >> 2),
  189. 0x00000000,
  190. (0x9c00 << 16) | (0x9950 >> 2),
  191. 0x00000000,
  192. (0x9c00 << 16) | (0x9954 >> 2),
  193. 0x00000000,
  194. (0x9c00 << 16) | (0x9958 >> 2),
  195. 0x00000000,
  196. (0x9c00 << 16) | (0x995c >> 2),
  197. 0x00000000,
  198. (0x9c00 << 16) | (0x9960 >> 2),
  199. 0x00000000,
  200. (0x9c00 << 16) | (0x9964 >> 2),
  201. 0x00000000,
  202. (0x9c00 << 16) | (0x9968 >> 2),
  203. 0x00000000,
  204. (0x9c00 << 16) | (0x996c >> 2),
  205. 0x00000000,
  206. (0x9c00 << 16) | (0x9970 >> 2),
  207. 0x00000000,
  208. (0x9c00 << 16) | (0x9974 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9978 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x997c >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9980 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x9984 >> 2),
  217. 0x00000000,
  218. (0x9c00 << 16) | (0x9988 >> 2),
  219. 0x00000000,
  220. (0x9c00 << 16) | (0x998c >> 2),
  221. 0x00000000,
  222. (0x9c00 << 16) | (0x8c00 >> 2),
  223. 0x00000000,
  224. (0x9c00 << 16) | (0x8c14 >> 2),
  225. 0x00000000,
  226. (0x9c00 << 16) | (0x8c04 >> 2),
  227. 0x00000000,
  228. (0x9c00 << 16) | (0x8c08 >> 2),
  229. 0x00000000,
  230. (0x8000 << 16) | (0x9b7c >> 2),
  231. 0x00000000,
  232. (0x8040 << 16) | (0x9b7c >> 2),
  233. 0x00000000,
  234. (0x8000 << 16) | (0xe84 >> 2),
  235. 0x00000000,
  236. (0x8040 << 16) | (0xe84 >> 2),
  237. 0x00000000,
  238. (0x8000 << 16) | (0x89c0 >> 2),
  239. 0x00000000,
  240. (0x8040 << 16) | (0x89c0 >> 2),
  241. 0x00000000,
  242. (0x8000 << 16) | (0x914c >> 2),
  243. 0x00000000,
  244. (0x8040 << 16) | (0x914c >> 2),
  245. 0x00000000,
  246. (0x8000 << 16) | (0x8c20 >> 2),
  247. 0x00000000,
  248. (0x8040 << 16) | (0x8c20 >> 2),
  249. 0x00000000,
  250. (0x8000 << 16) | (0x9354 >> 2),
  251. 0x00000000,
  252. (0x8040 << 16) | (0x9354 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0x9060 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0x9364 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0x9100 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x913c >> 2),
  261. 0x00000000,
  262. (0x8000 << 16) | (0x90e0 >> 2),
  263. 0x00000000,
  264. (0x8000 << 16) | (0x90e4 >> 2),
  265. 0x00000000,
  266. (0x8000 << 16) | (0x90e8 >> 2),
  267. 0x00000000,
  268. (0x8040 << 16) | (0x90e0 >> 2),
  269. 0x00000000,
  270. (0x8040 << 16) | (0x90e4 >> 2),
  271. 0x00000000,
  272. (0x8040 << 16) | (0x90e8 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x8bcc >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x8b24 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x88c4 >> 2),
  279. 0x00000000,
  280. (0x9c00 << 16) | (0x8e50 >> 2),
  281. 0x00000000,
  282. (0x9c00 << 16) | (0x8c0c >> 2),
  283. 0x00000000,
  284. (0x9c00 << 16) | (0x8e58 >> 2),
  285. 0x00000000,
  286. (0x9c00 << 16) | (0x8e5c >> 2),
  287. 0x00000000,
  288. (0x9c00 << 16) | (0x9508 >> 2),
  289. 0x00000000,
  290. (0x9c00 << 16) | (0x950c >> 2),
  291. 0x00000000,
  292. (0x9c00 << 16) | (0x9494 >> 2),
  293. 0x00000000,
  294. (0x9c00 << 16) | (0xac0c >> 2),
  295. 0x00000000,
  296. (0x9c00 << 16) | (0xac10 >> 2),
  297. 0x00000000,
  298. (0x9c00 << 16) | (0xac14 >> 2),
  299. 0x00000000,
  300. (0x9c00 << 16) | (0xae00 >> 2),
  301. 0x00000000,
  302. (0x9c00 << 16) | (0xac08 >> 2),
  303. 0x00000000,
  304. (0x9c00 << 16) | (0x88d4 >> 2),
  305. 0x00000000,
  306. (0x9c00 << 16) | (0x88c8 >> 2),
  307. 0x00000000,
  308. (0x9c00 << 16) | (0x88cc >> 2),
  309. 0x00000000,
  310. (0x9c00 << 16) | (0x89b0 >> 2),
  311. 0x00000000,
  312. (0x9c00 << 16) | (0x8b10 >> 2),
  313. 0x00000000,
  314. (0x9c00 << 16) | (0x8a14 >> 2),
  315. 0x00000000,
  316. (0x9c00 << 16) | (0x9830 >> 2),
  317. 0x00000000,
  318. (0x9c00 << 16) | (0x9834 >> 2),
  319. 0x00000000,
  320. (0x9c00 << 16) | (0x9838 >> 2),
  321. 0x00000000,
  322. (0x9c00 << 16) | (0x9a10 >> 2),
  323. 0x00000000,
  324. (0x8000 << 16) | (0x9870 >> 2),
  325. 0x00000000,
  326. (0x8000 << 16) | (0x9874 >> 2),
  327. 0x00000000,
  328. (0x8001 << 16) | (0x9870 >> 2),
  329. 0x00000000,
  330. (0x8001 << 16) | (0x9874 >> 2),
  331. 0x00000000,
  332. (0x8040 << 16) | (0x9870 >> 2),
  333. 0x00000000,
  334. (0x8040 << 16) | (0x9874 >> 2),
  335. 0x00000000,
  336. (0x8041 << 16) | (0x9870 >> 2),
  337. 0x00000000,
  338. (0x8041 << 16) | (0x9874 >> 2),
  339. 0x00000000,
  340. 0x00000000
  341. };
  342. static const u32 tahiti_golden_rlc_registers[] =
  343. {
  344. 0xc424, 0xffffffff, 0x00601005,
  345. 0xc47c, 0xffffffff, 0x10104040,
  346. 0xc488, 0xffffffff, 0x0100000a,
  347. 0xc314, 0xffffffff, 0x00000800,
  348. 0xc30c, 0xffffffff, 0x800000f4,
  349. 0xf4a8, 0xffffffff, 0x00000000
  350. };
  351. static const u32 tahiti_golden_registers[] =
  352. {
  353. 0x9a10, 0x00010000, 0x00018208,
  354. 0x9830, 0xffffffff, 0x00000000,
  355. 0x9834, 0xf00fffff, 0x00000400,
  356. 0x9838, 0x0002021c, 0x00020200,
  357. 0xc78, 0x00000080, 0x00000000,
  358. 0xd030, 0x000300c0, 0x00800040,
  359. 0xd830, 0x000300c0, 0x00800040,
  360. 0x5bb0, 0x000000f0, 0x00000070,
  361. 0x5bc0, 0x00200000, 0x50100000,
  362. 0x7030, 0x31000311, 0x00000011,
  363. 0x277c, 0x00000003, 0x000007ff,
  364. 0x240c, 0x000007ff, 0x00000000,
  365. 0x8a14, 0xf000001f, 0x00000007,
  366. 0x8b24, 0xffffffff, 0x00ffffff,
  367. 0x8b10, 0x0000ff0f, 0x00000000,
  368. 0x28a4c, 0x07ffffff, 0x4e000000,
  369. 0x28350, 0x3f3f3fff, 0x2a00126a,
  370. 0x30, 0x000000ff, 0x0040,
  371. 0x34, 0x00000040, 0x00004040,
  372. 0x9100, 0x07ffffff, 0x03000000,
  373. 0x8e88, 0x01ff1f3f, 0x00000000,
  374. 0x8e84, 0x01ff1f3f, 0x00000000,
  375. 0x9060, 0x0000007f, 0x00000020,
  376. 0x9508, 0x00010000, 0x00010000,
  377. 0xac14, 0x00000200, 0x000002fb,
  378. 0xac10, 0xffffffff, 0x0000543b,
  379. 0xac0c, 0xffffffff, 0xa9210876,
  380. 0x88d0, 0xffffffff, 0x000fff40,
  381. 0x88d4, 0x0000001f, 0x00000010,
  382. 0x1410, 0x20000000, 0x20fffed8,
  383. 0x15c0, 0x000c0fc0, 0x000c0400
  384. };
  385. static const u32 tahiti_golden_registers2[] =
  386. {
  387. 0xc64, 0x00000001, 0x00000001
  388. };
  389. static const u32 pitcairn_golden_rlc_registers[] =
  390. {
  391. 0xc424, 0xffffffff, 0x00601004,
  392. 0xc47c, 0xffffffff, 0x10102020,
  393. 0xc488, 0xffffffff, 0x01000020,
  394. 0xc314, 0xffffffff, 0x00000800,
  395. 0xc30c, 0xffffffff, 0x800000a4
  396. };
  397. static const u32 pitcairn_golden_registers[] =
  398. {
  399. 0x9a10, 0x00010000, 0x00018208,
  400. 0x9830, 0xffffffff, 0x00000000,
  401. 0x9834, 0xf00fffff, 0x00000400,
  402. 0x9838, 0x0002021c, 0x00020200,
  403. 0xc78, 0x00000080, 0x00000000,
  404. 0xd030, 0x000300c0, 0x00800040,
  405. 0xd830, 0x000300c0, 0x00800040,
  406. 0x5bb0, 0x000000f0, 0x00000070,
  407. 0x5bc0, 0x00200000, 0x50100000,
  408. 0x7030, 0x31000311, 0x00000011,
  409. 0x2ae4, 0x00073ffe, 0x000022a2,
  410. 0x240c, 0x000007ff, 0x00000000,
  411. 0x8a14, 0xf000001f, 0x00000007,
  412. 0x8b24, 0xffffffff, 0x00ffffff,
  413. 0x8b10, 0x0000ff0f, 0x00000000,
  414. 0x28a4c, 0x07ffffff, 0x4e000000,
  415. 0x28350, 0x3f3f3fff, 0x2a00126a,
  416. 0x30, 0x000000ff, 0x0040,
  417. 0x34, 0x00000040, 0x00004040,
  418. 0x9100, 0x07ffffff, 0x03000000,
  419. 0x9060, 0x0000007f, 0x00000020,
  420. 0x9508, 0x00010000, 0x00010000,
  421. 0xac14, 0x000003ff, 0x000000f7,
  422. 0xac10, 0xffffffff, 0x00000000,
  423. 0xac0c, 0xffffffff, 0x32761054,
  424. 0x88d4, 0x0000001f, 0x00000010,
  425. 0x15c0, 0x000c0fc0, 0x000c0400
  426. };
  427. static const u32 verde_golden_rlc_registers[] =
  428. {
  429. 0xc424, 0xffffffff, 0x033f1005,
  430. 0xc47c, 0xffffffff, 0x10808020,
  431. 0xc488, 0xffffffff, 0x00800008,
  432. 0xc314, 0xffffffff, 0x00001000,
  433. 0xc30c, 0xffffffff, 0x80010014
  434. };
  435. static const u32 verde_golden_registers[] =
  436. {
  437. 0x9a10, 0x00010000, 0x00018208,
  438. 0x9830, 0xffffffff, 0x00000000,
  439. 0x9834, 0xf00fffff, 0x00000400,
  440. 0x9838, 0x0002021c, 0x00020200,
  441. 0xc78, 0x00000080, 0x00000000,
  442. 0xd030, 0x000300c0, 0x00800040,
  443. 0xd030, 0x000300c0, 0x00800040,
  444. 0xd830, 0x000300c0, 0x00800040,
  445. 0xd830, 0x000300c0, 0x00800040,
  446. 0x5bb0, 0x000000f0, 0x00000070,
  447. 0x5bc0, 0x00200000, 0x50100000,
  448. 0x7030, 0x31000311, 0x00000011,
  449. 0x2ae4, 0x00073ffe, 0x000022a2,
  450. 0x2ae4, 0x00073ffe, 0x000022a2,
  451. 0x2ae4, 0x00073ffe, 0x000022a2,
  452. 0x240c, 0x000007ff, 0x00000000,
  453. 0x240c, 0x000007ff, 0x00000000,
  454. 0x240c, 0x000007ff, 0x00000000,
  455. 0x8a14, 0xf000001f, 0x00000007,
  456. 0x8a14, 0xf000001f, 0x00000007,
  457. 0x8a14, 0xf000001f, 0x00000007,
  458. 0x8b24, 0xffffffff, 0x00ffffff,
  459. 0x8b10, 0x0000ff0f, 0x00000000,
  460. 0x28a4c, 0x07ffffff, 0x4e000000,
  461. 0x28350, 0x3f3f3fff, 0x0000124a,
  462. 0x28350, 0x3f3f3fff, 0x0000124a,
  463. 0x28350, 0x3f3f3fff, 0x0000124a,
  464. 0x30, 0x000000ff, 0x0040,
  465. 0x34, 0x00000040, 0x00004040,
  466. 0x9100, 0x07ffffff, 0x03000000,
  467. 0x9100, 0x07ffffff, 0x03000000,
  468. 0x8e88, 0x01ff1f3f, 0x00000000,
  469. 0x8e88, 0x01ff1f3f, 0x00000000,
  470. 0x8e88, 0x01ff1f3f, 0x00000000,
  471. 0x8e84, 0x01ff1f3f, 0x00000000,
  472. 0x8e84, 0x01ff1f3f, 0x00000000,
  473. 0x8e84, 0x01ff1f3f, 0x00000000,
  474. 0x9060, 0x0000007f, 0x00000020,
  475. 0x9508, 0x00010000, 0x00010000,
  476. 0xac14, 0x000003ff, 0x00000003,
  477. 0xac14, 0x000003ff, 0x00000003,
  478. 0xac14, 0x000003ff, 0x00000003,
  479. 0xac10, 0xffffffff, 0x00000000,
  480. 0xac10, 0xffffffff, 0x00000000,
  481. 0xac10, 0xffffffff, 0x00000000,
  482. 0xac0c, 0xffffffff, 0x00001032,
  483. 0xac0c, 0xffffffff, 0x00001032,
  484. 0xac0c, 0xffffffff, 0x00001032,
  485. 0x88d4, 0x0000001f, 0x00000010,
  486. 0x88d4, 0x0000001f, 0x00000010,
  487. 0x88d4, 0x0000001f, 0x00000010,
  488. 0x15c0, 0x000c0fc0, 0x000c0400
  489. };
  490. static const u32 oland_golden_rlc_registers[] =
  491. {
  492. 0xc424, 0xffffffff, 0x00601005,
  493. 0xc47c, 0xffffffff, 0x10104040,
  494. 0xc488, 0xffffffff, 0x0100000a,
  495. 0xc314, 0xffffffff, 0x00000800,
  496. 0xc30c, 0xffffffff, 0x800000f4
  497. };
  498. static const u32 oland_golden_registers[] =
  499. {
  500. 0x9a10, 0x00010000, 0x00018208,
  501. 0x9830, 0xffffffff, 0x00000000,
  502. 0x9834, 0xf00fffff, 0x00000400,
  503. 0x9838, 0x0002021c, 0x00020200,
  504. 0xc78, 0x00000080, 0x00000000,
  505. 0xd030, 0x000300c0, 0x00800040,
  506. 0xd830, 0x000300c0, 0x00800040,
  507. 0x5bb0, 0x000000f0, 0x00000070,
  508. 0x5bc0, 0x00200000, 0x50100000,
  509. 0x7030, 0x31000311, 0x00000011,
  510. 0x2ae4, 0x00073ffe, 0x000022a2,
  511. 0x240c, 0x000007ff, 0x00000000,
  512. 0x8a14, 0xf000001f, 0x00000007,
  513. 0x8b24, 0xffffffff, 0x00ffffff,
  514. 0x8b10, 0x0000ff0f, 0x00000000,
  515. 0x28a4c, 0x07ffffff, 0x4e000000,
  516. 0x28350, 0x3f3f3fff, 0x00000082,
  517. 0x30, 0x000000ff, 0x0040,
  518. 0x34, 0x00000040, 0x00004040,
  519. 0x9100, 0x07ffffff, 0x03000000,
  520. 0x9060, 0x0000007f, 0x00000020,
  521. 0x9508, 0x00010000, 0x00010000,
  522. 0xac14, 0x000003ff, 0x000000f3,
  523. 0xac10, 0xffffffff, 0x00000000,
  524. 0xac0c, 0xffffffff, 0x00003210,
  525. 0x88d4, 0x0000001f, 0x00000010,
  526. 0x15c0, 0x000c0fc0, 0x000c0400
  527. };
  528. static const u32 hainan_golden_registers[] =
  529. {
  530. 0x9a10, 0x00010000, 0x00018208,
  531. 0x9830, 0xffffffff, 0x00000000,
  532. 0x9834, 0xf00fffff, 0x00000400,
  533. 0x9838, 0x0002021c, 0x00020200,
  534. 0xd0c0, 0xff000fff, 0x00000100,
  535. 0xd030, 0x000300c0, 0x00800040,
  536. 0xd8c0, 0xff000fff, 0x00000100,
  537. 0xd830, 0x000300c0, 0x00800040,
  538. 0x2ae4, 0x00073ffe, 0x000022a2,
  539. 0x240c, 0x000007ff, 0x00000000,
  540. 0x8a14, 0xf000001f, 0x00000007,
  541. 0x8b24, 0xffffffff, 0x00ffffff,
  542. 0x8b10, 0x0000ff0f, 0x00000000,
  543. 0x28a4c, 0x07ffffff, 0x4e000000,
  544. 0x28350, 0x3f3f3fff, 0x00000000,
  545. 0x30, 0x000000ff, 0x0040,
  546. 0x34, 0x00000040, 0x00004040,
  547. 0x9100, 0x03e00000, 0x03600000,
  548. 0x9060, 0x0000007f, 0x00000020,
  549. 0x9508, 0x00010000, 0x00010000,
  550. 0xac14, 0x000003ff, 0x000000f1,
  551. 0xac10, 0xffffffff, 0x00000000,
  552. 0xac0c, 0xffffffff, 0x00003210,
  553. 0x88d4, 0x0000001f, 0x00000010,
  554. 0x15c0, 0x000c0fc0, 0x000c0400
  555. };
  556. static const u32 hainan_golden_registers2[] =
  557. {
  558. 0x98f8, 0xffffffff, 0x02010001
  559. };
  560. static const u32 tahiti_mgcg_cgcg_init[] =
  561. {
  562. 0xc400, 0xffffffff, 0xfffffffc,
  563. 0x802c, 0xffffffff, 0xe0000000,
  564. 0x9a60, 0xffffffff, 0x00000100,
  565. 0x92a4, 0xffffffff, 0x00000100,
  566. 0xc164, 0xffffffff, 0x00000100,
  567. 0x9774, 0xffffffff, 0x00000100,
  568. 0x8984, 0xffffffff, 0x06000100,
  569. 0x8a18, 0xffffffff, 0x00000100,
  570. 0x92a0, 0xffffffff, 0x00000100,
  571. 0xc380, 0xffffffff, 0x00000100,
  572. 0x8b28, 0xffffffff, 0x00000100,
  573. 0x9144, 0xffffffff, 0x00000100,
  574. 0x8d88, 0xffffffff, 0x00000100,
  575. 0x8d8c, 0xffffffff, 0x00000100,
  576. 0x9030, 0xffffffff, 0x00000100,
  577. 0x9034, 0xffffffff, 0x00000100,
  578. 0x9038, 0xffffffff, 0x00000100,
  579. 0x903c, 0xffffffff, 0x00000100,
  580. 0xad80, 0xffffffff, 0x00000100,
  581. 0xac54, 0xffffffff, 0x00000100,
  582. 0x897c, 0xffffffff, 0x06000100,
  583. 0x9868, 0xffffffff, 0x00000100,
  584. 0x9510, 0xffffffff, 0x00000100,
  585. 0xaf04, 0xffffffff, 0x00000100,
  586. 0xae04, 0xffffffff, 0x00000100,
  587. 0x949c, 0xffffffff, 0x00000100,
  588. 0x802c, 0xffffffff, 0xe0000000,
  589. 0x9160, 0xffffffff, 0x00010000,
  590. 0x9164, 0xffffffff, 0x00030002,
  591. 0x9168, 0xffffffff, 0x00040007,
  592. 0x916c, 0xffffffff, 0x00060005,
  593. 0x9170, 0xffffffff, 0x00090008,
  594. 0x9174, 0xffffffff, 0x00020001,
  595. 0x9178, 0xffffffff, 0x00040003,
  596. 0x917c, 0xffffffff, 0x00000007,
  597. 0x9180, 0xffffffff, 0x00060005,
  598. 0x9184, 0xffffffff, 0x00090008,
  599. 0x9188, 0xffffffff, 0x00030002,
  600. 0x918c, 0xffffffff, 0x00050004,
  601. 0x9190, 0xffffffff, 0x00000008,
  602. 0x9194, 0xffffffff, 0x00070006,
  603. 0x9198, 0xffffffff, 0x000a0009,
  604. 0x919c, 0xffffffff, 0x00040003,
  605. 0x91a0, 0xffffffff, 0x00060005,
  606. 0x91a4, 0xffffffff, 0x00000009,
  607. 0x91a8, 0xffffffff, 0x00080007,
  608. 0x91ac, 0xffffffff, 0x000b000a,
  609. 0x91b0, 0xffffffff, 0x00050004,
  610. 0x91b4, 0xffffffff, 0x00070006,
  611. 0x91b8, 0xffffffff, 0x0008000b,
  612. 0x91bc, 0xffffffff, 0x000a0009,
  613. 0x91c0, 0xffffffff, 0x000d000c,
  614. 0x91c4, 0xffffffff, 0x00060005,
  615. 0x91c8, 0xffffffff, 0x00080007,
  616. 0x91cc, 0xffffffff, 0x0000000b,
  617. 0x91d0, 0xffffffff, 0x000a0009,
  618. 0x91d4, 0xffffffff, 0x000d000c,
  619. 0x91d8, 0xffffffff, 0x00070006,
  620. 0x91dc, 0xffffffff, 0x00090008,
  621. 0x91e0, 0xffffffff, 0x0000000c,
  622. 0x91e4, 0xffffffff, 0x000b000a,
  623. 0x91e8, 0xffffffff, 0x000e000d,
  624. 0x91ec, 0xffffffff, 0x00080007,
  625. 0x91f0, 0xffffffff, 0x000a0009,
  626. 0x91f4, 0xffffffff, 0x0000000d,
  627. 0x91f8, 0xffffffff, 0x000c000b,
  628. 0x91fc, 0xffffffff, 0x000f000e,
  629. 0x9200, 0xffffffff, 0x00090008,
  630. 0x9204, 0xffffffff, 0x000b000a,
  631. 0x9208, 0xffffffff, 0x000c000f,
  632. 0x920c, 0xffffffff, 0x000e000d,
  633. 0x9210, 0xffffffff, 0x00110010,
  634. 0x9214, 0xffffffff, 0x000a0009,
  635. 0x9218, 0xffffffff, 0x000c000b,
  636. 0x921c, 0xffffffff, 0x0000000f,
  637. 0x9220, 0xffffffff, 0x000e000d,
  638. 0x9224, 0xffffffff, 0x00110010,
  639. 0x9228, 0xffffffff, 0x000b000a,
  640. 0x922c, 0xffffffff, 0x000d000c,
  641. 0x9230, 0xffffffff, 0x00000010,
  642. 0x9234, 0xffffffff, 0x000f000e,
  643. 0x9238, 0xffffffff, 0x00120011,
  644. 0x923c, 0xffffffff, 0x000c000b,
  645. 0x9240, 0xffffffff, 0x000e000d,
  646. 0x9244, 0xffffffff, 0x00000011,
  647. 0x9248, 0xffffffff, 0x0010000f,
  648. 0x924c, 0xffffffff, 0x00130012,
  649. 0x9250, 0xffffffff, 0x000d000c,
  650. 0x9254, 0xffffffff, 0x000f000e,
  651. 0x9258, 0xffffffff, 0x00100013,
  652. 0x925c, 0xffffffff, 0x00120011,
  653. 0x9260, 0xffffffff, 0x00150014,
  654. 0x9264, 0xffffffff, 0x000e000d,
  655. 0x9268, 0xffffffff, 0x0010000f,
  656. 0x926c, 0xffffffff, 0x00000013,
  657. 0x9270, 0xffffffff, 0x00120011,
  658. 0x9274, 0xffffffff, 0x00150014,
  659. 0x9278, 0xffffffff, 0x000f000e,
  660. 0x927c, 0xffffffff, 0x00110010,
  661. 0x9280, 0xffffffff, 0x00000014,
  662. 0x9284, 0xffffffff, 0x00130012,
  663. 0x9288, 0xffffffff, 0x00160015,
  664. 0x928c, 0xffffffff, 0x0010000f,
  665. 0x9290, 0xffffffff, 0x00120011,
  666. 0x9294, 0xffffffff, 0x00000015,
  667. 0x9298, 0xffffffff, 0x00140013,
  668. 0x929c, 0xffffffff, 0x00170016,
  669. 0x9150, 0xffffffff, 0x96940200,
  670. 0x8708, 0xffffffff, 0x00900100,
  671. 0xc478, 0xffffffff, 0x00000080,
  672. 0xc404, 0xffffffff, 0x0020003f,
  673. 0x30, 0xffffffff, 0x0000001c,
  674. 0x34, 0x000f0000, 0x000f0000,
  675. 0x160c, 0xffffffff, 0x00000100,
  676. 0x1024, 0xffffffff, 0x00000100,
  677. 0x102c, 0x00000101, 0x00000000,
  678. 0x20a8, 0xffffffff, 0x00000104,
  679. 0x264c, 0x000c0000, 0x000c0000,
  680. 0x2648, 0x000c0000, 0x000c0000,
  681. 0x55e4, 0xff000fff, 0x00000100,
  682. 0x55e8, 0x00000001, 0x00000001,
  683. 0x2f50, 0x00000001, 0x00000001,
  684. 0x30cc, 0xc0000fff, 0x00000104,
  685. 0xc1e4, 0x00000001, 0x00000001,
  686. 0xd0c0, 0xfffffff0, 0x00000100,
  687. 0xd8c0, 0xfffffff0, 0x00000100
  688. };
  689. static const u32 pitcairn_mgcg_cgcg_init[] =
  690. {
  691. 0xc400, 0xffffffff, 0xfffffffc,
  692. 0x802c, 0xffffffff, 0xe0000000,
  693. 0x9a60, 0xffffffff, 0x00000100,
  694. 0x92a4, 0xffffffff, 0x00000100,
  695. 0xc164, 0xffffffff, 0x00000100,
  696. 0x9774, 0xffffffff, 0x00000100,
  697. 0x8984, 0xffffffff, 0x06000100,
  698. 0x8a18, 0xffffffff, 0x00000100,
  699. 0x92a0, 0xffffffff, 0x00000100,
  700. 0xc380, 0xffffffff, 0x00000100,
  701. 0x8b28, 0xffffffff, 0x00000100,
  702. 0x9144, 0xffffffff, 0x00000100,
  703. 0x8d88, 0xffffffff, 0x00000100,
  704. 0x8d8c, 0xffffffff, 0x00000100,
  705. 0x9030, 0xffffffff, 0x00000100,
  706. 0x9034, 0xffffffff, 0x00000100,
  707. 0x9038, 0xffffffff, 0x00000100,
  708. 0x903c, 0xffffffff, 0x00000100,
  709. 0xad80, 0xffffffff, 0x00000100,
  710. 0xac54, 0xffffffff, 0x00000100,
  711. 0x897c, 0xffffffff, 0x06000100,
  712. 0x9868, 0xffffffff, 0x00000100,
  713. 0x9510, 0xffffffff, 0x00000100,
  714. 0xaf04, 0xffffffff, 0x00000100,
  715. 0xae04, 0xffffffff, 0x00000100,
  716. 0x949c, 0xffffffff, 0x00000100,
  717. 0x802c, 0xffffffff, 0xe0000000,
  718. 0x9160, 0xffffffff, 0x00010000,
  719. 0x9164, 0xffffffff, 0x00030002,
  720. 0x9168, 0xffffffff, 0x00040007,
  721. 0x916c, 0xffffffff, 0x00060005,
  722. 0x9170, 0xffffffff, 0x00090008,
  723. 0x9174, 0xffffffff, 0x00020001,
  724. 0x9178, 0xffffffff, 0x00040003,
  725. 0x917c, 0xffffffff, 0x00000007,
  726. 0x9180, 0xffffffff, 0x00060005,
  727. 0x9184, 0xffffffff, 0x00090008,
  728. 0x9188, 0xffffffff, 0x00030002,
  729. 0x918c, 0xffffffff, 0x00050004,
  730. 0x9190, 0xffffffff, 0x00000008,
  731. 0x9194, 0xffffffff, 0x00070006,
  732. 0x9198, 0xffffffff, 0x000a0009,
  733. 0x919c, 0xffffffff, 0x00040003,
  734. 0x91a0, 0xffffffff, 0x00060005,
  735. 0x91a4, 0xffffffff, 0x00000009,
  736. 0x91a8, 0xffffffff, 0x00080007,
  737. 0x91ac, 0xffffffff, 0x000b000a,
  738. 0x91b0, 0xffffffff, 0x00050004,
  739. 0x91b4, 0xffffffff, 0x00070006,
  740. 0x91b8, 0xffffffff, 0x0008000b,
  741. 0x91bc, 0xffffffff, 0x000a0009,
  742. 0x91c0, 0xffffffff, 0x000d000c,
  743. 0x9200, 0xffffffff, 0x00090008,
  744. 0x9204, 0xffffffff, 0x000b000a,
  745. 0x9208, 0xffffffff, 0x000c000f,
  746. 0x920c, 0xffffffff, 0x000e000d,
  747. 0x9210, 0xffffffff, 0x00110010,
  748. 0x9214, 0xffffffff, 0x000a0009,
  749. 0x9218, 0xffffffff, 0x000c000b,
  750. 0x921c, 0xffffffff, 0x0000000f,
  751. 0x9220, 0xffffffff, 0x000e000d,
  752. 0x9224, 0xffffffff, 0x00110010,
  753. 0x9228, 0xffffffff, 0x000b000a,
  754. 0x922c, 0xffffffff, 0x000d000c,
  755. 0x9230, 0xffffffff, 0x00000010,
  756. 0x9234, 0xffffffff, 0x000f000e,
  757. 0x9238, 0xffffffff, 0x00120011,
  758. 0x923c, 0xffffffff, 0x000c000b,
  759. 0x9240, 0xffffffff, 0x000e000d,
  760. 0x9244, 0xffffffff, 0x00000011,
  761. 0x9248, 0xffffffff, 0x0010000f,
  762. 0x924c, 0xffffffff, 0x00130012,
  763. 0x9250, 0xffffffff, 0x000d000c,
  764. 0x9254, 0xffffffff, 0x000f000e,
  765. 0x9258, 0xffffffff, 0x00100013,
  766. 0x925c, 0xffffffff, 0x00120011,
  767. 0x9260, 0xffffffff, 0x00150014,
  768. 0x9150, 0xffffffff, 0x96940200,
  769. 0x8708, 0xffffffff, 0x00900100,
  770. 0xc478, 0xffffffff, 0x00000080,
  771. 0xc404, 0xffffffff, 0x0020003f,
  772. 0x30, 0xffffffff, 0x0000001c,
  773. 0x34, 0x000f0000, 0x000f0000,
  774. 0x160c, 0xffffffff, 0x00000100,
  775. 0x1024, 0xffffffff, 0x00000100,
  776. 0x102c, 0x00000101, 0x00000000,
  777. 0x20a8, 0xffffffff, 0x00000104,
  778. 0x55e4, 0xff000fff, 0x00000100,
  779. 0x55e8, 0x00000001, 0x00000001,
  780. 0x2f50, 0x00000001, 0x00000001,
  781. 0x30cc, 0xc0000fff, 0x00000104,
  782. 0xc1e4, 0x00000001, 0x00000001,
  783. 0xd0c0, 0xfffffff0, 0x00000100,
  784. 0xd8c0, 0xfffffff0, 0x00000100
  785. };
  786. static const u32 verde_mgcg_cgcg_init[] =
  787. {
  788. 0xc400, 0xffffffff, 0xfffffffc,
  789. 0x802c, 0xffffffff, 0xe0000000,
  790. 0x9a60, 0xffffffff, 0x00000100,
  791. 0x92a4, 0xffffffff, 0x00000100,
  792. 0xc164, 0xffffffff, 0x00000100,
  793. 0x9774, 0xffffffff, 0x00000100,
  794. 0x8984, 0xffffffff, 0x06000100,
  795. 0x8a18, 0xffffffff, 0x00000100,
  796. 0x92a0, 0xffffffff, 0x00000100,
  797. 0xc380, 0xffffffff, 0x00000100,
  798. 0x8b28, 0xffffffff, 0x00000100,
  799. 0x9144, 0xffffffff, 0x00000100,
  800. 0x8d88, 0xffffffff, 0x00000100,
  801. 0x8d8c, 0xffffffff, 0x00000100,
  802. 0x9030, 0xffffffff, 0x00000100,
  803. 0x9034, 0xffffffff, 0x00000100,
  804. 0x9038, 0xffffffff, 0x00000100,
  805. 0x903c, 0xffffffff, 0x00000100,
  806. 0xad80, 0xffffffff, 0x00000100,
  807. 0xac54, 0xffffffff, 0x00000100,
  808. 0x897c, 0xffffffff, 0x06000100,
  809. 0x9868, 0xffffffff, 0x00000100,
  810. 0x9510, 0xffffffff, 0x00000100,
  811. 0xaf04, 0xffffffff, 0x00000100,
  812. 0xae04, 0xffffffff, 0x00000100,
  813. 0x949c, 0xffffffff, 0x00000100,
  814. 0x802c, 0xffffffff, 0xe0000000,
  815. 0x9160, 0xffffffff, 0x00010000,
  816. 0x9164, 0xffffffff, 0x00030002,
  817. 0x9168, 0xffffffff, 0x00040007,
  818. 0x916c, 0xffffffff, 0x00060005,
  819. 0x9170, 0xffffffff, 0x00090008,
  820. 0x9174, 0xffffffff, 0x00020001,
  821. 0x9178, 0xffffffff, 0x00040003,
  822. 0x917c, 0xffffffff, 0x00000007,
  823. 0x9180, 0xffffffff, 0x00060005,
  824. 0x9184, 0xffffffff, 0x00090008,
  825. 0x9188, 0xffffffff, 0x00030002,
  826. 0x918c, 0xffffffff, 0x00050004,
  827. 0x9190, 0xffffffff, 0x00000008,
  828. 0x9194, 0xffffffff, 0x00070006,
  829. 0x9198, 0xffffffff, 0x000a0009,
  830. 0x919c, 0xffffffff, 0x00040003,
  831. 0x91a0, 0xffffffff, 0x00060005,
  832. 0x91a4, 0xffffffff, 0x00000009,
  833. 0x91a8, 0xffffffff, 0x00080007,
  834. 0x91ac, 0xffffffff, 0x000b000a,
  835. 0x91b0, 0xffffffff, 0x00050004,
  836. 0x91b4, 0xffffffff, 0x00070006,
  837. 0x91b8, 0xffffffff, 0x0008000b,
  838. 0x91bc, 0xffffffff, 0x000a0009,
  839. 0x91c0, 0xffffffff, 0x000d000c,
  840. 0x9200, 0xffffffff, 0x00090008,
  841. 0x9204, 0xffffffff, 0x000b000a,
  842. 0x9208, 0xffffffff, 0x000c000f,
  843. 0x920c, 0xffffffff, 0x000e000d,
  844. 0x9210, 0xffffffff, 0x00110010,
  845. 0x9214, 0xffffffff, 0x000a0009,
  846. 0x9218, 0xffffffff, 0x000c000b,
  847. 0x921c, 0xffffffff, 0x0000000f,
  848. 0x9220, 0xffffffff, 0x000e000d,
  849. 0x9224, 0xffffffff, 0x00110010,
  850. 0x9228, 0xffffffff, 0x000b000a,
  851. 0x922c, 0xffffffff, 0x000d000c,
  852. 0x9230, 0xffffffff, 0x00000010,
  853. 0x9234, 0xffffffff, 0x000f000e,
  854. 0x9238, 0xffffffff, 0x00120011,
  855. 0x923c, 0xffffffff, 0x000c000b,
  856. 0x9240, 0xffffffff, 0x000e000d,
  857. 0x9244, 0xffffffff, 0x00000011,
  858. 0x9248, 0xffffffff, 0x0010000f,
  859. 0x924c, 0xffffffff, 0x00130012,
  860. 0x9250, 0xffffffff, 0x000d000c,
  861. 0x9254, 0xffffffff, 0x000f000e,
  862. 0x9258, 0xffffffff, 0x00100013,
  863. 0x925c, 0xffffffff, 0x00120011,
  864. 0x9260, 0xffffffff, 0x00150014,
  865. 0x9150, 0xffffffff, 0x96940200,
  866. 0x8708, 0xffffffff, 0x00900100,
  867. 0xc478, 0xffffffff, 0x00000080,
  868. 0xc404, 0xffffffff, 0x0020003f,
  869. 0x30, 0xffffffff, 0x0000001c,
  870. 0x34, 0x000f0000, 0x000f0000,
  871. 0x160c, 0xffffffff, 0x00000100,
  872. 0x1024, 0xffffffff, 0x00000100,
  873. 0x102c, 0x00000101, 0x00000000,
  874. 0x20a8, 0xffffffff, 0x00000104,
  875. 0x264c, 0x000c0000, 0x000c0000,
  876. 0x2648, 0x000c0000, 0x000c0000,
  877. 0x55e4, 0xff000fff, 0x00000100,
  878. 0x55e8, 0x00000001, 0x00000001,
  879. 0x2f50, 0x00000001, 0x00000001,
  880. 0x30cc, 0xc0000fff, 0x00000104,
  881. 0xc1e4, 0x00000001, 0x00000001,
  882. 0xd0c0, 0xfffffff0, 0x00000100,
  883. 0xd8c0, 0xfffffff0, 0x00000100
  884. };
  885. static const u32 oland_mgcg_cgcg_init[] =
  886. {
  887. 0xc400, 0xffffffff, 0xfffffffc,
  888. 0x802c, 0xffffffff, 0xe0000000,
  889. 0x9a60, 0xffffffff, 0x00000100,
  890. 0x92a4, 0xffffffff, 0x00000100,
  891. 0xc164, 0xffffffff, 0x00000100,
  892. 0x9774, 0xffffffff, 0x00000100,
  893. 0x8984, 0xffffffff, 0x06000100,
  894. 0x8a18, 0xffffffff, 0x00000100,
  895. 0x92a0, 0xffffffff, 0x00000100,
  896. 0xc380, 0xffffffff, 0x00000100,
  897. 0x8b28, 0xffffffff, 0x00000100,
  898. 0x9144, 0xffffffff, 0x00000100,
  899. 0x8d88, 0xffffffff, 0x00000100,
  900. 0x8d8c, 0xffffffff, 0x00000100,
  901. 0x9030, 0xffffffff, 0x00000100,
  902. 0x9034, 0xffffffff, 0x00000100,
  903. 0x9038, 0xffffffff, 0x00000100,
  904. 0x903c, 0xffffffff, 0x00000100,
  905. 0xad80, 0xffffffff, 0x00000100,
  906. 0xac54, 0xffffffff, 0x00000100,
  907. 0x897c, 0xffffffff, 0x06000100,
  908. 0x9868, 0xffffffff, 0x00000100,
  909. 0x9510, 0xffffffff, 0x00000100,
  910. 0xaf04, 0xffffffff, 0x00000100,
  911. 0xae04, 0xffffffff, 0x00000100,
  912. 0x949c, 0xffffffff, 0x00000100,
  913. 0x802c, 0xffffffff, 0xe0000000,
  914. 0x9160, 0xffffffff, 0x00010000,
  915. 0x9164, 0xffffffff, 0x00030002,
  916. 0x9168, 0xffffffff, 0x00040007,
  917. 0x916c, 0xffffffff, 0x00060005,
  918. 0x9170, 0xffffffff, 0x00090008,
  919. 0x9174, 0xffffffff, 0x00020001,
  920. 0x9178, 0xffffffff, 0x00040003,
  921. 0x917c, 0xffffffff, 0x00000007,
  922. 0x9180, 0xffffffff, 0x00060005,
  923. 0x9184, 0xffffffff, 0x00090008,
  924. 0x9188, 0xffffffff, 0x00030002,
  925. 0x918c, 0xffffffff, 0x00050004,
  926. 0x9190, 0xffffffff, 0x00000008,
  927. 0x9194, 0xffffffff, 0x00070006,
  928. 0x9198, 0xffffffff, 0x000a0009,
  929. 0x919c, 0xffffffff, 0x00040003,
  930. 0x91a0, 0xffffffff, 0x00060005,
  931. 0x91a4, 0xffffffff, 0x00000009,
  932. 0x91a8, 0xffffffff, 0x00080007,
  933. 0x91ac, 0xffffffff, 0x000b000a,
  934. 0x91b0, 0xffffffff, 0x00050004,
  935. 0x91b4, 0xffffffff, 0x00070006,
  936. 0x91b8, 0xffffffff, 0x0008000b,
  937. 0x91bc, 0xffffffff, 0x000a0009,
  938. 0x91c0, 0xffffffff, 0x000d000c,
  939. 0x91c4, 0xffffffff, 0x00060005,
  940. 0x91c8, 0xffffffff, 0x00080007,
  941. 0x91cc, 0xffffffff, 0x0000000b,
  942. 0x91d0, 0xffffffff, 0x000a0009,
  943. 0x91d4, 0xffffffff, 0x000d000c,
  944. 0x9150, 0xffffffff, 0x96940200,
  945. 0x8708, 0xffffffff, 0x00900100,
  946. 0xc478, 0xffffffff, 0x00000080,
  947. 0xc404, 0xffffffff, 0x0020003f,
  948. 0x30, 0xffffffff, 0x0000001c,
  949. 0x34, 0x000f0000, 0x000f0000,
  950. 0x160c, 0xffffffff, 0x00000100,
  951. 0x1024, 0xffffffff, 0x00000100,
  952. 0x102c, 0x00000101, 0x00000000,
  953. 0x20a8, 0xffffffff, 0x00000104,
  954. 0x264c, 0x000c0000, 0x000c0000,
  955. 0x2648, 0x000c0000, 0x000c0000,
  956. 0x55e4, 0xff000fff, 0x00000100,
  957. 0x55e8, 0x00000001, 0x00000001,
  958. 0x2f50, 0x00000001, 0x00000001,
  959. 0x30cc, 0xc0000fff, 0x00000104,
  960. 0xc1e4, 0x00000001, 0x00000001,
  961. 0xd0c0, 0xfffffff0, 0x00000100,
  962. 0xd8c0, 0xfffffff0, 0x00000100
  963. };
  964. static const u32 hainan_mgcg_cgcg_init[] =
  965. {
  966. 0xc400, 0xffffffff, 0xfffffffc,
  967. 0x802c, 0xffffffff, 0xe0000000,
  968. 0x9a60, 0xffffffff, 0x00000100,
  969. 0x92a4, 0xffffffff, 0x00000100,
  970. 0xc164, 0xffffffff, 0x00000100,
  971. 0x9774, 0xffffffff, 0x00000100,
  972. 0x8984, 0xffffffff, 0x06000100,
  973. 0x8a18, 0xffffffff, 0x00000100,
  974. 0x92a0, 0xffffffff, 0x00000100,
  975. 0xc380, 0xffffffff, 0x00000100,
  976. 0x8b28, 0xffffffff, 0x00000100,
  977. 0x9144, 0xffffffff, 0x00000100,
  978. 0x8d88, 0xffffffff, 0x00000100,
  979. 0x8d8c, 0xffffffff, 0x00000100,
  980. 0x9030, 0xffffffff, 0x00000100,
  981. 0x9034, 0xffffffff, 0x00000100,
  982. 0x9038, 0xffffffff, 0x00000100,
  983. 0x903c, 0xffffffff, 0x00000100,
  984. 0xad80, 0xffffffff, 0x00000100,
  985. 0xac54, 0xffffffff, 0x00000100,
  986. 0x897c, 0xffffffff, 0x06000100,
  987. 0x9868, 0xffffffff, 0x00000100,
  988. 0x9510, 0xffffffff, 0x00000100,
  989. 0xaf04, 0xffffffff, 0x00000100,
  990. 0xae04, 0xffffffff, 0x00000100,
  991. 0x949c, 0xffffffff, 0x00000100,
  992. 0x802c, 0xffffffff, 0xe0000000,
  993. 0x9160, 0xffffffff, 0x00010000,
  994. 0x9164, 0xffffffff, 0x00030002,
  995. 0x9168, 0xffffffff, 0x00040007,
  996. 0x916c, 0xffffffff, 0x00060005,
  997. 0x9170, 0xffffffff, 0x00090008,
  998. 0x9174, 0xffffffff, 0x00020001,
  999. 0x9178, 0xffffffff, 0x00040003,
  1000. 0x917c, 0xffffffff, 0x00000007,
  1001. 0x9180, 0xffffffff, 0x00060005,
  1002. 0x9184, 0xffffffff, 0x00090008,
  1003. 0x9188, 0xffffffff, 0x00030002,
  1004. 0x918c, 0xffffffff, 0x00050004,
  1005. 0x9190, 0xffffffff, 0x00000008,
  1006. 0x9194, 0xffffffff, 0x00070006,
  1007. 0x9198, 0xffffffff, 0x000a0009,
  1008. 0x919c, 0xffffffff, 0x00040003,
  1009. 0x91a0, 0xffffffff, 0x00060005,
  1010. 0x91a4, 0xffffffff, 0x00000009,
  1011. 0x91a8, 0xffffffff, 0x00080007,
  1012. 0x91ac, 0xffffffff, 0x000b000a,
  1013. 0x91b0, 0xffffffff, 0x00050004,
  1014. 0x91b4, 0xffffffff, 0x00070006,
  1015. 0x91b8, 0xffffffff, 0x0008000b,
  1016. 0x91bc, 0xffffffff, 0x000a0009,
  1017. 0x91c0, 0xffffffff, 0x000d000c,
  1018. 0x91c4, 0xffffffff, 0x00060005,
  1019. 0x91c8, 0xffffffff, 0x00080007,
  1020. 0x91cc, 0xffffffff, 0x0000000b,
  1021. 0x91d0, 0xffffffff, 0x000a0009,
  1022. 0x91d4, 0xffffffff, 0x000d000c,
  1023. 0x9150, 0xffffffff, 0x96940200,
  1024. 0x8708, 0xffffffff, 0x00900100,
  1025. 0xc478, 0xffffffff, 0x00000080,
  1026. 0xc404, 0xffffffff, 0x0020003f,
  1027. 0x30, 0xffffffff, 0x0000001c,
  1028. 0x34, 0x000f0000, 0x000f0000,
  1029. 0x160c, 0xffffffff, 0x00000100,
  1030. 0x1024, 0xffffffff, 0x00000100,
  1031. 0x20a8, 0xffffffff, 0x00000104,
  1032. 0x264c, 0x000c0000, 0x000c0000,
  1033. 0x2648, 0x000c0000, 0x000c0000,
  1034. 0x2f50, 0x00000001, 0x00000001,
  1035. 0x30cc, 0xc0000fff, 0x00000104,
  1036. 0xc1e4, 0x00000001, 0x00000001,
  1037. 0xd0c0, 0xfffffff0, 0x00000100,
  1038. 0xd8c0, 0xfffffff0, 0x00000100
  1039. };
  1040. static u32 verde_pg_init[] =
  1041. {
  1042. 0x353c, 0xffffffff, 0x40000,
  1043. 0x3538, 0xffffffff, 0x200010ff,
  1044. 0x353c, 0xffffffff, 0x0,
  1045. 0x353c, 0xffffffff, 0x0,
  1046. 0x353c, 0xffffffff, 0x0,
  1047. 0x353c, 0xffffffff, 0x0,
  1048. 0x353c, 0xffffffff, 0x0,
  1049. 0x353c, 0xffffffff, 0x7007,
  1050. 0x3538, 0xffffffff, 0x300010ff,
  1051. 0x353c, 0xffffffff, 0x0,
  1052. 0x353c, 0xffffffff, 0x0,
  1053. 0x353c, 0xffffffff, 0x0,
  1054. 0x353c, 0xffffffff, 0x0,
  1055. 0x353c, 0xffffffff, 0x0,
  1056. 0x353c, 0xffffffff, 0x400000,
  1057. 0x3538, 0xffffffff, 0x100010ff,
  1058. 0x353c, 0xffffffff, 0x0,
  1059. 0x353c, 0xffffffff, 0x0,
  1060. 0x353c, 0xffffffff, 0x0,
  1061. 0x353c, 0xffffffff, 0x0,
  1062. 0x353c, 0xffffffff, 0x0,
  1063. 0x353c, 0xffffffff, 0x120200,
  1064. 0x3538, 0xffffffff, 0x500010ff,
  1065. 0x353c, 0xffffffff, 0x0,
  1066. 0x353c, 0xffffffff, 0x0,
  1067. 0x353c, 0xffffffff, 0x0,
  1068. 0x353c, 0xffffffff, 0x0,
  1069. 0x353c, 0xffffffff, 0x0,
  1070. 0x353c, 0xffffffff, 0x1e1e16,
  1071. 0x3538, 0xffffffff, 0x600010ff,
  1072. 0x353c, 0xffffffff, 0x0,
  1073. 0x353c, 0xffffffff, 0x0,
  1074. 0x353c, 0xffffffff, 0x0,
  1075. 0x353c, 0xffffffff, 0x0,
  1076. 0x353c, 0xffffffff, 0x0,
  1077. 0x353c, 0xffffffff, 0x171f1e,
  1078. 0x3538, 0xffffffff, 0x700010ff,
  1079. 0x353c, 0xffffffff, 0x0,
  1080. 0x353c, 0xffffffff, 0x0,
  1081. 0x353c, 0xffffffff, 0x0,
  1082. 0x353c, 0xffffffff, 0x0,
  1083. 0x353c, 0xffffffff, 0x0,
  1084. 0x353c, 0xffffffff, 0x0,
  1085. 0x3538, 0xffffffff, 0x9ff,
  1086. 0x3500, 0xffffffff, 0x0,
  1087. 0x3504, 0xffffffff, 0x10000800,
  1088. 0x3504, 0xffffffff, 0xf,
  1089. 0x3504, 0xffffffff, 0xf,
  1090. 0x3500, 0xffffffff, 0x4,
  1091. 0x3504, 0xffffffff, 0x1000051e,
  1092. 0x3504, 0xffffffff, 0xffff,
  1093. 0x3504, 0xffffffff, 0xffff,
  1094. 0x3500, 0xffffffff, 0x8,
  1095. 0x3504, 0xffffffff, 0x80500,
  1096. 0x3500, 0xffffffff, 0x12,
  1097. 0x3504, 0xffffffff, 0x9050c,
  1098. 0x3500, 0xffffffff, 0x1d,
  1099. 0x3504, 0xffffffff, 0xb052c,
  1100. 0x3500, 0xffffffff, 0x2a,
  1101. 0x3504, 0xffffffff, 0x1053e,
  1102. 0x3500, 0xffffffff, 0x2d,
  1103. 0x3504, 0xffffffff, 0x10546,
  1104. 0x3500, 0xffffffff, 0x30,
  1105. 0x3504, 0xffffffff, 0xa054e,
  1106. 0x3500, 0xffffffff, 0x3c,
  1107. 0x3504, 0xffffffff, 0x1055f,
  1108. 0x3500, 0xffffffff, 0x3f,
  1109. 0x3504, 0xffffffff, 0x10567,
  1110. 0x3500, 0xffffffff, 0x42,
  1111. 0x3504, 0xffffffff, 0x1056f,
  1112. 0x3500, 0xffffffff, 0x45,
  1113. 0x3504, 0xffffffff, 0x10572,
  1114. 0x3500, 0xffffffff, 0x48,
  1115. 0x3504, 0xffffffff, 0x20575,
  1116. 0x3500, 0xffffffff, 0x4c,
  1117. 0x3504, 0xffffffff, 0x190801,
  1118. 0x3500, 0xffffffff, 0x67,
  1119. 0x3504, 0xffffffff, 0x1082a,
  1120. 0x3500, 0xffffffff, 0x6a,
  1121. 0x3504, 0xffffffff, 0x1b082d,
  1122. 0x3500, 0xffffffff, 0x87,
  1123. 0x3504, 0xffffffff, 0x310851,
  1124. 0x3500, 0xffffffff, 0xba,
  1125. 0x3504, 0xffffffff, 0x891,
  1126. 0x3500, 0xffffffff, 0xbc,
  1127. 0x3504, 0xffffffff, 0x893,
  1128. 0x3500, 0xffffffff, 0xbe,
  1129. 0x3504, 0xffffffff, 0x20895,
  1130. 0x3500, 0xffffffff, 0xc2,
  1131. 0x3504, 0xffffffff, 0x20899,
  1132. 0x3500, 0xffffffff, 0xc6,
  1133. 0x3504, 0xffffffff, 0x2089d,
  1134. 0x3500, 0xffffffff, 0xca,
  1135. 0x3504, 0xffffffff, 0x8a1,
  1136. 0x3500, 0xffffffff, 0xcc,
  1137. 0x3504, 0xffffffff, 0x8a3,
  1138. 0x3500, 0xffffffff, 0xce,
  1139. 0x3504, 0xffffffff, 0x308a5,
  1140. 0x3500, 0xffffffff, 0xd3,
  1141. 0x3504, 0xffffffff, 0x6d08cd,
  1142. 0x3500, 0xffffffff, 0x142,
  1143. 0x3504, 0xffffffff, 0x2000095a,
  1144. 0x3504, 0xffffffff, 0x1,
  1145. 0x3500, 0xffffffff, 0x144,
  1146. 0x3504, 0xffffffff, 0x301f095b,
  1147. 0x3500, 0xffffffff, 0x165,
  1148. 0x3504, 0xffffffff, 0xc094d,
  1149. 0x3500, 0xffffffff, 0x173,
  1150. 0x3504, 0xffffffff, 0xf096d,
  1151. 0x3500, 0xffffffff, 0x184,
  1152. 0x3504, 0xffffffff, 0x15097f,
  1153. 0x3500, 0xffffffff, 0x19b,
  1154. 0x3504, 0xffffffff, 0xc0998,
  1155. 0x3500, 0xffffffff, 0x1a9,
  1156. 0x3504, 0xffffffff, 0x409a7,
  1157. 0x3500, 0xffffffff, 0x1af,
  1158. 0x3504, 0xffffffff, 0xcdc,
  1159. 0x3500, 0xffffffff, 0x1b1,
  1160. 0x3504, 0xffffffff, 0x800,
  1161. 0x3508, 0xffffffff, 0x6c9b2000,
  1162. 0x3510, 0xfc00, 0x2000,
  1163. 0x3544, 0xffffffff, 0xfc0,
  1164. 0x28d4, 0x00000100, 0x100
  1165. };
  1166. static void si_init_golden_registers(struct radeon_device *rdev)
  1167. {
  1168. switch (rdev->family) {
  1169. case CHIP_TAHITI:
  1170. radeon_program_register_sequence(rdev,
  1171. tahiti_golden_registers,
  1172. (const u32)ARRAY_SIZE(tahiti_golden_registers));
  1173. radeon_program_register_sequence(rdev,
  1174. tahiti_golden_rlc_registers,
  1175. (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
  1176. radeon_program_register_sequence(rdev,
  1177. tahiti_mgcg_cgcg_init,
  1178. (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1179. radeon_program_register_sequence(rdev,
  1180. tahiti_golden_registers2,
  1181. (const u32)ARRAY_SIZE(tahiti_golden_registers2));
  1182. break;
  1183. case CHIP_PITCAIRN:
  1184. radeon_program_register_sequence(rdev,
  1185. pitcairn_golden_registers,
  1186. (const u32)ARRAY_SIZE(pitcairn_golden_registers));
  1187. radeon_program_register_sequence(rdev,
  1188. pitcairn_golden_rlc_registers,
  1189. (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1190. radeon_program_register_sequence(rdev,
  1191. pitcairn_mgcg_cgcg_init,
  1192. (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1193. break;
  1194. case CHIP_VERDE:
  1195. radeon_program_register_sequence(rdev,
  1196. verde_golden_registers,
  1197. (const u32)ARRAY_SIZE(verde_golden_registers));
  1198. radeon_program_register_sequence(rdev,
  1199. verde_golden_rlc_registers,
  1200. (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
  1201. radeon_program_register_sequence(rdev,
  1202. verde_mgcg_cgcg_init,
  1203. (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
  1204. radeon_program_register_sequence(rdev,
  1205. verde_pg_init,
  1206. (const u32)ARRAY_SIZE(verde_pg_init));
  1207. break;
  1208. case CHIP_OLAND:
  1209. radeon_program_register_sequence(rdev,
  1210. oland_golden_registers,
  1211. (const u32)ARRAY_SIZE(oland_golden_registers));
  1212. radeon_program_register_sequence(rdev,
  1213. oland_golden_rlc_registers,
  1214. (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
  1215. radeon_program_register_sequence(rdev,
  1216. oland_mgcg_cgcg_init,
  1217. (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
  1218. break;
  1219. case CHIP_HAINAN:
  1220. radeon_program_register_sequence(rdev,
  1221. hainan_golden_registers,
  1222. (const u32)ARRAY_SIZE(hainan_golden_registers));
  1223. radeon_program_register_sequence(rdev,
  1224. hainan_golden_registers2,
  1225. (const u32)ARRAY_SIZE(hainan_golden_registers2));
  1226. radeon_program_register_sequence(rdev,
  1227. hainan_mgcg_cgcg_init,
  1228. (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. }
  1234. #define PCIE_BUS_CLK 10000
  1235. #define TCLK (PCIE_BUS_CLK / 10)
  1236. /**
  1237. * si_get_xclk - get the xclk
  1238. *
  1239. * @rdev: radeon_device pointer
  1240. *
  1241. * Returns the reference clock used by the gfx engine
  1242. * (SI).
  1243. */
  1244. u32 si_get_xclk(struct radeon_device *rdev)
  1245. {
  1246. u32 reference_clock = rdev->clock.spll.reference_freq;
  1247. u32 tmp;
  1248. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1249. if (tmp & MUX_TCLK_TO_XCLK)
  1250. return TCLK;
  1251. tmp = RREG32(CG_CLKPIN_CNTL);
  1252. if (tmp & XTALIN_DIVIDE)
  1253. return reference_clock / 4;
  1254. return reference_clock;
  1255. }
  1256. /* get temperature in millidegrees */
  1257. int si_get_temp(struct radeon_device *rdev)
  1258. {
  1259. u32 temp;
  1260. int actual_temp = 0;
  1261. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  1262. CTF_TEMP_SHIFT;
  1263. if (temp & 0x200)
  1264. actual_temp = 255;
  1265. else
  1266. actual_temp = temp & 0x1ff;
  1267. actual_temp = (actual_temp * 1000);
  1268. return actual_temp;
  1269. }
  1270. #define TAHITI_IO_MC_REGS_SIZE 36
  1271. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1272. {0x0000006f, 0x03044000},
  1273. {0x00000070, 0x0480c018},
  1274. {0x00000071, 0x00000040},
  1275. {0x00000072, 0x01000000},
  1276. {0x00000074, 0x000000ff},
  1277. {0x00000075, 0x00143400},
  1278. {0x00000076, 0x08ec0800},
  1279. {0x00000077, 0x040000cc},
  1280. {0x00000079, 0x00000000},
  1281. {0x0000007a, 0x21000409},
  1282. {0x0000007c, 0x00000000},
  1283. {0x0000007d, 0xe8000000},
  1284. {0x0000007e, 0x044408a8},
  1285. {0x0000007f, 0x00000003},
  1286. {0x00000080, 0x00000000},
  1287. {0x00000081, 0x01000000},
  1288. {0x00000082, 0x02000000},
  1289. {0x00000083, 0x00000000},
  1290. {0x00000084, 0xe3f3e4f4},
  1291. {0x00000085, 0x00052024},
  1292. {0x00000087, 0x00000000},
  1293. {0x00000088, 0x66036603},
  1294. {0x00000089, 0x01000000},
  1295. {0x0000008b, 0x1c0a0000},
  1296. {0x0000008c, 0xff010000},
  1297. {0x0000008e, 0xffffefff},
  1298. {0x0000008f, 0xfff3efff},
  1299. {0x00000090, 0xfff3efbf},
  1300. {0x00000094, 0x00101101},
  1301. {0x00000095, 0x00000fff},
  1302. {0x00000096, 0x00116fff},
  1303. {0x00000097, 0x60010000},
  1304. {0x00000098, 0x10010000},
  1305. {0x00000099, 0x00006000},
  1306. {0x0000009a, 0x00001000},
  1307. {0x0000009f, 0x00a77400}
  1308. };
  1309. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1310. {0x0000006f, 0x03044000},
  1311. {0x00000070, 0x0480c018},
  1312. {0x00000071, 0x00000040},
  1313. {0x00000072, 0x01000000},
  1314. {0x00000074, 0x000000ff},
  1315. {0x00000075, 0x00143400},
  1316. {0x00000076, 0x08ec0800},
  1317. {0x00000077, 0x040000cc},
  1318. {0x00000079, 0x00000000},
  1319. {0x0000007a, 0x21000409},
  1320. {0x0000007c, 0x00000000},
  1321. {0x0000007d, 0xe8000000},
  1322. {0x0000007e, 0x044408a8},
  1323. {0x0000007f, 0x00000003},
  1324. {0x00000080, 0x00000000},
  1325. {0x00000081, 0x01000000},
  1326. {0x00000082, 0x02000000},
  1327. {0x00000083, 0x00000000},
  1328. {0x00000084, 0xe3f3e4f4},
  1329. {0x00000085, 0x00052024},
  1330. {0x00000087, 0x00000000},
  1331. {0x00000088, 0x66036603},
  1332. {0x00000089, 0x01000000},
  1333. {0x0000008b, 0x1c0a0000},
  1334. {0x0000008c, 0xff010000},
  1335. {0x0000008e, 0xffffefff},
  1336. {0x0000008f, 0xfff3efff},
  1337. {0x00000090, 0xfff3efbf},
  1338. {0x00000094, 0x00101101},
  1339. {0x00000095, 0x00000fff},
  1340. {0x00000096, 0x00116fff},
  1341. {0x00000097, 0x60010000},
  1342. {0x00000098, 0x10010000},
  1343. {0x00000099, 0x00006000},
  1344. {0x0000009a, 0x00001000},
  1345. {0x0000009f, 0x00a47400}
  1346. };
  1347. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1348. {0x0000006f, 0x03044000},
  1349. {0x00000070, 0x0480c018},
  1350. {0x00000071, 0x00000040},
  1351. {0x00000072, 0x01000000},
  1352. {0x00000074, 0x000000ff},
  1353. {0x00000075, 0x00143400},
  1354. {0x00000076, 0x08ec0800},
  1355. {0x00000077, 0x040000cc},
  1356. {0x00000079, 0x00000000},
  1357. {0x0000007a, 0x21000409},
  1358. {0x0000007c, 0x00000000},
  1359. {0x0000007d, 0xe8000000},
  1360. {0x0000007e, 0x044408a8},
  1361. {0x0000007f, 0x00000003},
  1362. {0x00000080, 0x00000000},
  1363. {0x00000081, 0x01000000},
  1364. {0x00000082, 0x02000000},
  1365. {0x00000083, 0x00000000},
  1366. {0x00000084, 0xe3f3e4f4},
  1367. {0x00000085, 0x00052024},
  1368. {0x00000087, 0x00000000},
  1369. {0x00000088, 0x66036603},
  1370. {0x00000089, 0x01000000},
  1371. {0x0000008b, 0x1c0a0000},
  1372. {0x0000008c, 0xff010000},
  1373. {0x0000008e, 0xffffefff},
  1374. {0x0000008f, 0xfff3efff},
  1375. {0x00000090, 0xfff3efbf},
  1376. {0x00000094, 0x00101101},
  1377. {0x00000095, 0x00000fff},
  1378. {0x00000096, 0x00116fff},
  1379. {0x00000097, 0x60010000},
  1380. {0x00000098, 0x10010000},
  1381. {0x00000099, 0x00006000},
  1382. {0x0000009a, 0x00001000},
  1383. {0x0000009f, 0x00a37400}
  1384. };
  1385. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1386. {0x0000006f, 0x03044000},
  1387. {0x00000070, 0x0480c018},
  1388. {0x00000071, 0x00000040},
  1389. {0x00000072, 0x01000000},
  1390. {0x00000074, 0x000000ff},
  1391. {0x00000075, 0x00143400},
  1392. {0x00000076, 0x08ec0800},
  1393. {0x00000077, 0x040000cc},
  1394. {0x00000079, 0x00000000},
  1395. {0x0000007a, 0x21000409},
  1396. {0x0000007c, 0x00000000},
  1397. {0x0000007d, 0xe8000000},
  1398. {0x0000007e, 0x044408a8},
  1399. {0x0000007f, 0x00000003},
  1400. {0x00000080, 0x00000000},
  1401. {0x00000081, 0x01000000},
  1402. {0x00000082, 0x02000000},
  1403. {0x00000083, 0x00000000},
  1404. {0x00000084, 0xe3f3e4f4},
  1405. {0x00000085, 0x00052024},
  1406. {0x00000087, 0x00000000},
  1407. {0x00000088, 0x66036603},
  1408. {0x00000089, 0x01000000},
  1409. {0x0000008b, 0x1c0a0000},
  1410. {0x0000008c, 0xff010000},
  1411. {0x0000008e, 0xffffefff},
  1412. {0x0000008f, 0xfff3efff},
  1413. {0x00000090, 0xfff3efbf},
  1414. {0x00000094, 0x00101101},
  1415. {0x00000095, 0x00000fff},
  1416. {0x00000096, 0x00116fff},
  1417. {0x00000097, 0x60010000},
  1418. {0x00000098, 0x10010000},
  1419. {0x00000099, 0x00006000},
  1420. {0x0000009a, 0x00001000},
  1421. {0x0000009f, 0x00a17730}
  1422. };
  1423. static const u32 hainan_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1424. {0x0000006f, 0x03044000},
  1425. {0x00000070, 0x0480c018},
  1426. {0x00000071, 0x00000040},
  1427. {0x00000072, 0x01000000},
  1428. {0x00000074, 0x000000ff},
  1429. {0x00000075, 0x00143400},
  1430. {0x00000076, 0x08ec0800},
  1431. {0x00000077, 0x040000cc},
  1432. {0x00000079, 0x00000000},
  1433. {0x0000007a, 0x21000409},
  1434. {0x0000007c, 0x00000000},
  1435. {0x0000007d, 0xe8000000},
  1436. {0x0000007e, 0x044408a8},
  1437. {0x0000007f, 0x00000003},
  1438. {0x00000080, 0x00000000},
  1439. {0x00000081, 0x01000000},
  1440. {0x00000082, 0x02000000},
  1441. {0x00000083, 0x00000000},
  1442. {0x00000084, 0xe3f3e4f4},
  1443. {0x00000085, 0x00052024},
  1444. {0x00000087, 0x00000000},
  1445. {0x00000088, 0x66036603},
  1446. {0x00000089, 0x01000000},
  1447. {0x0000008b, 0x1c0a0000},
  1448. {0x0000008c, 0xff010000},
  1449. {0x0000008e, 0xffffefff},
  1450. {0x0000008f, 0xfff3efff},
  1451. {0x00000090, 0xfff3efbf},
  1452. {0x00000094, 0x00101101},
  1453. {0x00000095, 0x00000fff},
  1454. {0x00000096, 0x00116fff},
  1455. {0x00000097, 0x60010000},
  1456. {0x00000098, 0x10010000},
  1457. {0x00000099, 0x00006000},
  1458. {0x0000009a, 0x00001000},
  1459. {0x0000009f, 0x00a07730}
  1460. };
  1461. /* ucode loading */
  1462. int si_mc_load_microcode(struct radeon_device *rdev)
  1463. {
  1464. const __be32 *fw_data = NULL;
  1465. const __le32 *new_fw_data = NULL;
  1466. u32 running, blackout = 0;
  1467. u32 *io_mc_regs = NULL;
  1468. const __le32 *new_io_mc_regs = NULL;
  1469. int i, regs_size, ucode_size;
  1470. if (!rdev->mc_fw)
  1471. return -EINVAL;
  1472. if (rdev->new_fw) {
  1473. const struct mc_firmware_header_v1_0 *hdr =
  1474. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1475. radeon_ucode_print_mc_hdr(&hdr->header);
  1476. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1477. new_io_mc_regs = (const __le32 *)
  1478. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1479. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1480. new_fw_data = (const __le32 *)
  1481. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1482. } else {
  1483. ucode_size = rdev->mc_fw->size / 4;
  1484. switch (rdev->family) {
  1485. case CHIP_TAHITI:
  1486. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  1487. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1488. break;
  1489. case CHIP_PITCAIRN:
  1490. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  1491. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1492. break;
  1493. case CHIP_VERDE:
  1494. default:
  1495. io_mc_regs = (u32 *)&verde_io_mc_regs;
  1496. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1497. break;
  1498. case CHIP_OLAND:
  1499. io_mc_regs = (u32 *)&oland_io_mc_regs;
  1500. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1501. break;
  1502. case CHIP_HAINAN:
  1503. io_mc_regs = (u32 *)&hainan_io_mc_regs;
  1504. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1505. break;
  1506. }
  1507. fw_data = (const __be32 *)rdev->mc_fw->data;
  1508. }
  1509. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1510. if (running == 0) {
  1511. if (running) {
  1512. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1513. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1514. }
  1515. /* reset the engine and set to writable */
  1516. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1517. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1518. /* load mc io regs */
  1519. for (i = 0; i < regs_size; i++) {
  1520. if (rdev->new_fw) {
  1521. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1522. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1523. } else {
  1524. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1525. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1526. }
  1527. }
  1528. /* load the MC ucode */
  1529. for (i = 0; i < ucode_size; i++) {
  1530. if (rdev->new_fw)
  1531. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1532. else
  1533. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1534. }
  1535. /* put the engine back into the active state */
  1536. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1537. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1538. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1539. /* wait for training to complete */
  1540. for (i = 0; i < rdev->usec_timeout; i++) {
  1541. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1542. break;
  1543. udelay(1);
  1544. }
  1545. for (i = 0; i < rdev->usec_timeout; i++) {
  1546. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1547. break;
  1548. udelay(1);
  1549. }
  1550. if (running)
  1551. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1552. }
  1553. return 0;
  1554. }
  1555. static int si_init_microcode(struct radeon_device *rdev)
  1556. {
  1557. const char *chip_name;
  1558. const char *new_chip_name;
  1559. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  1560. size_t smc_req_size, mc2_req_size;
  1561. char fw_name[30];
  1562. int err;
  1563. int new_fw = 0;
  1564. DRM_DEBUG("\n");
  1565. switch (rdev->family) {
  1566. case CHIP_TAHITI:
  1567. chip_name = "TAHITI";
  1568. new_chip_name = "tahiti";
  1569. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1570. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1571. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1572. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1573. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1574. mc2_req_size = TAHITI_MC_UCODE_SIZE * 4;
  1575. smc_req_size = ALIGN(TAHITI_SMC_UCODE_SIZE, 4);
  1576. break;
  1577. case CHIP_PITCAIRN:
  1578. chip_name = "PITCAIRN";
  1579. new_chip_name = "pitcairn";
  1580. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1581. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1582. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1583. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1584. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1585. mc2_req_size = PITCAIRN_MC_UCODE_SIZE * 4;
  1586. smc_req_size = ALIGN(PITCAIRN_SMC_UCODE_SIZE, 4);
  1587. break;
  1588. case CHIP_VERDE:
  1589. chip_name = "VERDE";
  1590. new_chip_name = "verde";
  1591. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1592. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1593. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1594. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1595. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1596. mc2_req_size = VERDE_MC_UCODE_SIZE * 4;
  1597. smc_req_size = ALIGN(VERDE_SMC_UCODE_SIZE, 4);
  1598. break;
  1599. case CHIP_OLAND:
  1600. chip_name = "OLAND";
  1601. new_chip_name = "oland";
  1602. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1603. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1604. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1605. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1606. mc_req_size = mc2_req_size = OLAND_MC_UCODE_SIZE * 4;
  1607. smc_req_size = ALIGN(OLAND_SMC_UCODE_SIZE, 4);
  1608. break;
  1609. case CHIP_HAINAN:
  1610. chip_name = "HAINAN";
  1611. new_chip_name = "hainan";
  1612. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1613. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1614. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1615. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1616. mc_req_size = mc2_req_size = OLAND_MC_UCODE_SIZE * 4;
  1617. smc_req_size = ALIGN(HAINAN_SMC_UCODE_SIZE, 4);
  1618. break;
  1619. default: BUG();
  1620. }
  1621. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1622. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1623. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1624. if (err) {
  1625. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1626. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1627. if (err)
  1628. goto out;
  1629. if (rdev->pfp_fw->size != pfp_req_size) {
  1630. printk(KERN_ERR
  1631. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1632. rdev->pfp_fw->size, fw_name);
  1633. err = -EINVAL;
  1634. goto out;
  1635. }
  1636. } else {
  1637. err = radeon_ucode_validate(rdev->pfp_fw);
  1638. if (err) {
  1639. printk(KERN_ERR
  1640. "si_cp: validation failed for firmware \"%s\"\n",
  1641. fw_name);
  1642. goto out;
  1643. } else {
  1644. new_fw++;
  1645. }
  1646. }
  1647. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  1648. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1649. if (err) {
  1650. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1651. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1652. if (err)
  1653. goto out;
  1654. if (rdev->me_fw->size != me_req_size) {
  1655. printk(KERN_ERR
  1656. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1657. rdev->me_fw->size, fw_name);
  1658. err = -EINVAL;
  1659. }
  1660. } else {
  1661. err = radeon_ucode_validate(rdev->me_fw);
  1662. if (err) {
  1663. printk(KERN_ERR
  1664. "si_cp: validation failed for firmware \"%s\"\n",
  1665. fw_name);
  1666. goto out;
  1667. } else {
  1668. new_fw++;
  1669. }
  1670. }
  1671. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  1672. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1673. if (err) {
  1674. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1675. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1676. if (err)
  1677. goto out;
  1678. if (rdev->ce_fw->size != ce_req_size) {
  1679. printk(KERN_ERR
  1680. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1681. rdev->ce_fw->size, fw_name);
  1682. err = -EINVAL;
  1683. }
  1684. } else {
  1685. err = radeon_ucode_validate(rdev->ce_fw);
  1686. if (err) {
  1687. printk(KERN_ERR
  1688. "si_cp: validation failed for firmware \"%s\"\n",
  1689. fw_name);
  1690. goto out;
  1691. } else {
  1692. new_fw++;
  1693. }
  1694. }
  1695. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  1696. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1697. if (err) {
  1698. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1699. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1700. if (err)
  1701. goto out;
  1702. if (rdev->rlc_fw->size != rlc_req_size) {
  1703. printk(KERN_ERR
  1704. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  1705. rdev->rlc_fw->size, fw_name);
  1706. err = -EINVAL;
  1707. }
  1708. } else {
  1709. err = radeon_ucode_validate(rdev->rlc_fw);
  1710. if (err) {
  1711. printk(KERN_ERR
  1712. "si_cp: validation failed for firmware \"%s\"\n",
  1713. fw_name);
  1714. goto out;
  1715. } else {
  1716. new_fw++;
  1717. }
  1718. }
  1719. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  1720. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1721. if (err) {
  1722. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  1723. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1724. if (err) {
  1725. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1726. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1727. if (err)
  1728. goto out;
  1729. }
  1730. if ((rdev->mc_fw->size != mc_req_size) &&
  1731. (rdev->mc_fw->size != mc2_req_size)) {
  1732. printk(KERN_ERR
  1733. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  1734. rdev->mc_fw->size, fw_name);
  1735. err = -EINVAL;
  1736. }
  1737. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  1738. } else {
  1739. err = radeon_ucode_validate(rdev->mc_fw);
  1740. if (err) {
  1741. printk(KERN_ERR
  1742. "si_cp: validation failed for firmware \"%s\"\n",
  1743. fw_name);
  1744. goto out;
  1745. } else {
  1746. new_fw++;
  1747. }
  1748. }
  1749. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  1750. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1751. if (err) {
  1752. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1753. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1754. if (err) {
  1755. printk(KERN_ERR
  1756. "smc: error loading firmware \"%s\"\n",
  1757. fw_name);
  1758. release_firmware(rdev->smc_fw);
  1759. rdev->smc_fw = NULL;
  1760. err = 0;
  1761. } else if (rdev->smc_fw->size != smc_req_size) {
  1762. printk(KERN_ERR
  1763. "si_smc: Bogus length %zu in firmware \"%s\"\n",
  1764. rdev->smc_fw->size, fw_name);
  1765. err = -EINVAL;
  1766. }
  1767. } else {
  1768. err = radeon_ucode_validate(rdev->smc_fw);
  1769. if (err) {
  1770. printk(KERN_ERR
  1771. "si_cp: validation failed for firmware \"%s\"\n",
  1772. fw_name);
  1773. goto out;
  1774. } else {
  1775. new_fw++;
  1776. }
  1777. }
  1778. if (new_fw == 0) {
  1779. rdev->new_fw = false;
  1780. } else if (new_fw < 6) {
  1781. printk(KERN_ERR "si_fw: mixing new and old firmware!\n");
  1782. err = -EINVAL;
  1783. } else {
  1784. rdev->new_fw = true;
  1785. }
  1786. out:
  1787. if (err) {
  1788. if (err != -EINVAL)
  1789. printk(KERN_ERR
  1790. "si_cp: Failed to load firmware \"%s\"\n",
  1791. fw_name);
  1792. release_firmware(rdev->pfp_fw);
  1793. rdev->pfp_fw = NULL;
  1794. release_firmware(rdev->me_fw);
  1795. rdev->me_fw = NULL;
  1796. release_firmware(rdev->ce_fw);
  1797. rdev->ce_fw = NULL;
  1798. release_firmware(rdev->rlc_fw);
  1799. rdev->rlc_fw = NULL;
  1800. release_firmware(rdev->mc_fw);
  1801. rdev->mc_fw = NULL;
  1802. release_firmware(rdev->smc_fw);
  1803. rdev->smc_fw = NULL;
  1804. }
  1805. return err;
  1806. }
  1807. /* watermark setup */
  1808. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  1809. struct radeon_crtc *radeon_crtc,
  1810. struct drm_display_mode *mode,
  1811. struct drm_display_mode *other_mode)
  1812. {
  1813. u32 tmp, buffer_alloc, i;
  1814. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  1815. /*
  1816. * Line Buffer Setup
  1817. * There are 3 line buffers, each one shared by 2 display controllers.
  1818. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  1819. * the display controllers. The paritioning is done via one of four
  1820. * preset allocations specified in bits 21:20:
  1821. * 0 - half lb
  1822. * 2 - whole lb, other crtc must be disabled
  1823. */
  1824. /* this can get tricky if we have two large displays on a paired group
  1825. * of crtcs. Ideally for multiple large displays we'd assign them to
  1826. * non-linked crtcs for maximum line buffer allocation.
  1827. */
  1828. if (radeon_crtc->base.enabled && mode) {
  1829. if (other_mode) {
  1830. tmp = 0; /* 1/2 */
  1831. buffer_alloc = 1;
  1832. } else {
  1833. tmp = 2; /* whole */
  1834. buffer_alloc = 2;
  1835. }
  1836. } else {
  1837. tmp = 0;
  1838. buffer_alloc = 0;
  1839. }
  1840. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  1841. DC_LB_MEMORY_CONFIG(tmp));
  1842. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  1843. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  1844. for (i = 0; i < rdev->usec_timeout; i++) {
  1845. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  1846. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  1847. break;
  1848. udelay(1);
  1849. }
  1850. if (radeon_crtc->base.enabled && mode) {
  1851. switch (tmp) {
  1852. case 0:
  1853. default:
  1854. return 4096 * 2;
  1855. case 2:
  1856. return 8192 * 2;
  1857. }
  1858. }
  1859. /* controller not enabled, so no lb used */
  1860. return 0;
  1861. }
  1862. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  1863. {
  1864. u32 tmp = RREG32(MC_SHARED_CHMAP);
  1865. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1866. case 0:
  1867. default:
  1868. return 1;
  1869. case 1:
  1870. return 2;
  1871. case 2:
  1872. return 4;
  1873. case 3:
  1874. return 8;
  1875. case 4:
  1876. return 3;
  1877. case 5:
  1878. return 6;
  1879. case 6:
  1880. return 10;
  1881. case 7:
  1882. return 12;
  1883. case 8:
  1884. return 16;
  1885. }
  1886. }
  1887. struct dce6_wm_params {
  1888. u32 dram_channels; /* number of dram channels */
  1889. u32 yclk; /* bandwidth per dram data pin in kHz */
  1890. u32 sclk; /* engine clock in kHz */
  1891. u32 disp_clk; /* display clock in kHz */
  1892. u32 src_width; /* viewport width */
  1893. u32 active_time; /* active display time in ns */
  1894. u32 blank_time; /* blank time in ns */
  1895. bool interlaced; /* mode is interlaced */
  1896. fixed20_12 vsc; /* vertical scale ratio */
  1897. u32 num_heads; /* number of active crtcs */
  1898. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  1899. u32 lb_size; /* line buffer allocated to pipe */
  1900. u32 vtaps; /* vertical scaler taps */
  1901. };
  1902. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  1903. {
  1904. /* Calculate raw DRAM Bandwidth */
  1905. fixed20_12 dram_efficiency; /* 0.7 */
  1906. fixed20_12 yclk, dram_channels, bandwidth;
  1907. fixed20_12 a;
  1908. a.full = dfixed_const(1000);
  1909. yclk.full = dfixed_const(wm->yclk);
  1910. yclk.full = dfixed_div(yclk, a);
  1911. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1912. a.full = dfixed_const(10);
  1913. dram_efficiency.full = dfixed_const(7);
  1914. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  1915. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1916. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  1917. return dfixed_trunc(bandwidth);
  1918. }
  1919. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  1920. {
  1921. /* Calculate DRAM Bandwidth and the part allocated to display. */
  1922. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  1923. fixed20_12 yclk, dram_channels, bandwidth;
  1924. fixed20_12 a;
  1925. a.full = dfixed_const(1000);
  1926. yclk.full = dfixed_const(wm->yclk);
  1927. yclk.full = dfixed_div(yclk, a);
  1928. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1929. a.full = dfixed_const(10);
  1930. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  1931. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  1932. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1933. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  1934. return dfixed_trunc(bandwidth);
  1935. }
  1936. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  1937. {
  1938. /* Calculate the display Data return Bandwidth */
  1939. fixed20_12 return_efficiency; /* 0.8 */
  1940. fixed20_12 sclk, bandwidth;
  1941. fixed20_12 a;
  1942. a.full = dfixed_const(1000);
  1943. sclk.full = dfixed_const(wm->sclk);
  1944. sclk.full = dfixed_div(sclk, a);
  1945. a.full = dfixed_const(10);
  1946. return_efficiency.full = dfixed_const(8);
  1947. return_efficiency.full = dfixed_div(return_efficiency, a);
  1948. a.full = dfixed_const(32);
  1949. bandwidth.full = dfixed_mul(a, sclk);
  1950. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  1951. return dfixed_trunc(bandwidth);
  1952. }
  1953. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  1954. {
  1955. return 32;
  1956. }
  1957. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  1958. {
  1959. /* Calculate the DMIF Request Bandwidth */
  1960. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  1961. fixed20_12 disp_clk, sclk, bandwidth;
  1962. fixed20_12 a, b1, b2;
  1963. u32 min_bandwidth;
  1964. a.full = dfixed_const(1000);
  1965. disp_clk.full = dfixed_const(wm->disp_clk);
  1966. disp_clk.full = dfixed_div(disp_clk, a);
  1967. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  1968. b1.full = dfixed_mul(a, disp_clk);
  1969. a.full = dfixed_const(1000);
  1970. sclk.full = dfixed_const(wm->sclk);
  1971. sclk.full = dfixed_div(sclk, a);
  1972. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  1973. b2.full = dfixed_mul(a, sclk);
  1974. a.full = dfixed_const(10);
  1975. disp_clk_request_efficiency.full = dfixed_const(8);
  1976. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  1977. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  1978. a.full = dfixed_const(min_bandwidth);
  1979. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  1980. return dfixed_trunc(bandwidth);
  1981. }
  1982. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  1983. {
  1984. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  1985. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  1986. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  1987. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  1988. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  1989. }
  1990. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  1991. {
  1992. /* Calculate the display mode Average Bandwidth
  1993. * DisplayMode should contain the source and destination dimensions,
  1994. * timing, etc.
  1995. */
  1996. fixed20_12 bpp;
  1997. fixed20_12 line_time;
  1998. fixed20_12 src_width;
  1999. fixed20_12 bandwidth;
  2000. fixed20_12 a;
  2001. a.full = dfixed_const(1000);
  2002. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  2003. line_time.full = dfixed_div(line_time, a);
  2004. bpp.full = dfixed_const(wm->bytes_per_pixel);
  2005. src_width.full = dfixed_const(wm->src_width);
  2006. bandwidth.full = dfixed_mul(src_width, bpp);
  2007. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  2008. bandwidth.full = dfixed_div(bandwidth, line_time);
  2009. return dfixed_trunc(bandwidth);
  2010. }
  2011. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  2012. {
  2013. /* First calcualte the latency in ns */
  2014. u32 mc_latency = 2000; /* 2000 ns. */
  2015. u32 available_bandwidth = dce6_available_bandwidth(wm);
  2016. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  2017. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  2018. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  2019. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  2020. (wm->num_heads * cursor_line_pair_return_time);
  2021. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  2022. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  2023. u32 tmp, dmif_size = 12288;
  2024. fixed20_12 a, b, c;
  2025. if (wm->num_heads == 0)
  2026. return 0;
  2027. a.full = dfixed_const(2);
  2028. b.full = dfixed_const(1);
  2029. if ((wm->vsc.full > a.full) ||
  2030. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  2031. (wm->vtaps >= 5) ||
  2032. ((wm->vsc.full >= a.full) && wm->interlaced))
  2033. max_src_lines_per_dst_line = 4;
  2034. else
  2035. max_src_lines_per_dst_line = 2;
  2036. a.full = dfixed_const(available_bandwidth);
  2037. b.full = dfixed_const(wm->num_heads);
  2038. a.full = dfixed_div(a, b);
  2039. b.full = dfixed_const(mc_latency + 512);
  2040. c.full = dfixed_const(wm->disp_clk);
  2041. b.full = dfixed_div(b, c);
  2042. c.full = dfixed_const(dmif_size);
  2043. b.full = dfixed_div(c, b);
  2044. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  2045. b.full = dfixed_const(1000);
  2046. c.full = dfixed_const(wm->disp_clk);
  2047. b.full = dfixed_div(c, b);
  2048. c.full = dfixed_const(wm->bytes_per_pixel);
  2049. b.full = dfixed_mul(b, c);
  2050. lb_fill_bw = min(tmp, dfixed_trunc(b));
  2051. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  2052. b.full = dfixed_const(1000);
  2053. c.full = dfixed_const(lb_fill_bw);
  2054. b.full = dfixed_div(c, b);
  2055. a.full = dfixed_div(a, b);
  2056. line_fill_time = dfixed_trunc(a);
  2057. if (line_fill_time < wm->active_time)
  2058. return latency;
  2059. else
  2060. return latency + (line_fill_time - wm->active_time);
  2061. }
  2062. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  2063. {
  2064. if (dce6_average_bandwidth(wm) <=
  2065. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  2066. return true;
  2067. else
  2068. return false;
  2069. };
  2070. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  2071. {
  2072. if (dce6_average_bandwidth(wm) <=
  2073. (dce6_available_bandwidth(wm) / wm->num_heads))
  2074. return true;
  2075. else
  2076. return false;
  2077. };
  2078. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  2079. {
  2080. u32 lb_partitions = wm->lb_size / wm->src_width;
  2081. u32 line_time = wm->active_time + wm->blank_time;
  2082. u32 latency_tolerant_lines;
  2083. u32 latency_hiding;
  2084. fixed20_12 a;
  2085. a.full = dfixed_const(1);
  2086. if (wm->vsc.full > a.full)
  2087. latency_tolerant_lines = 1;
  2088. else {
  2089. if (lb_partitions <= (wm->vtaps + 1))
  2090. latency_tolerant_lines = 1;
  2091. else
  2092. latency_tolerant_lines = 2;
  2093. }
  2094. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  2095. if (dce6_latency_watermark(wm) <= latency_hiding)
  2096. return true;
  2097. else
  2098. return false;
  2099. }
  2100. static void dce6_program_watermarks(struct radeon_device *rdev,
  2101. struct radeon_crtc *radeon_crtc,
  2102. u32 lb_size, u32 num_heads)
  2103. {
  2104. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  2105. struct dce6_wm_params wm_low, wm_high;
  2106. u32 dram_channels;
  2107. u32 pixel_period;
  2108. u32 line_time = 0;
  2109. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  2110. u32 priority_a_mark = 0, priority_b_mark = 0;
  2111. u32 priority_a_cnt = PRIORITY_OFF;
  2112. u32 priority_b_cnt = PRIORITY_OFF;
  2113. u32 tmp, arb_control3;
  2114. fixed20_12 a, b, c;
  2115. if (radeon_crtc->base.enabled && num_heads && mode) {
  2116. pixel_period = 1000000 / (u32)mode->clock;
  2117. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  2118. priority_a_cnt = 0;
  2119. priority_b_cnt = 0;
  2120. if (rdev->family == CHIP_ARUBA)
  2121. dram_channels = evergreen_get_number_of_dram_channels(rdev);
  2122. else
  2123. dram_channels = si_get_number_of_dram_channels(rdev);
  2124. /* watermark for high clocks */
  2125. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  2126. wm_high.yclk =
  2127. radeon_dpm_get_mclk(rdev, false) * 10;
  2128. wm_high.sclk =
  2129. radeon_dpm_get_sclk(rdev, false) * 10;
  2130. } else {
  2131. wm_high.yclk = rdev->pm.current_mclk * 10;
  2132. wm_high.sclk = rdev->pm.current_sclk * 10;
  2133. }
  2134. wm_high.disp_clk = mode->clock;
  2135. wm_high.src_width = mode->crtc_hdisplay;
  2136. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  2137. wm_high.blank_time = line_time - wm_high.active_time;
  2138. wm_high.interlaced = false;
  2139. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2140. wm_high.interlaced = true;
  2141. wm_high.vsc = radeon_crtc->vsc;
  2142. wm_high.vtaps = 1;
  2143. if (radeon_crtc->rmx_type != RMX_OFF)
  2144. wm_high.vtaps = 2;
  2145. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  2146. wm_high.lb_size = lb_size;
  2147. wm_high.dram_channels = dram_channels;
  2148. wm_high.num_heads = num_heads;
  2149. /* watermark for low clocks */
  2150. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  2151. wm_low.yclk =
  2152. radeon_dpm_get_mclk(rdev, true) * 10;
  2153. wm_low.sclk =
  2154. radeon_dpm_get_sclk(rdev, true) * 10;
  2155. } else {
  2156. wm_low.yclk = rdev->pm.current_mclk * 10;
  2157. wm_low.sclk = rdev->pm.current_sclk * 10;
  2158. }
  2159. wm_low.disp_clk = mode->clock;
  2160. wm_low.src_width = mode->crtc_hdisplay;
  2161. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  2162. wm_low.blank_time = line_time - wm_low.active_time;
  2163. wm_low.interlaced = false;
  2164. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2165. wm_low.interlaced = true;
  2166. wm_low.vsc = radeon_crtc->vsc;
  2167. wm_low.vtaps = 1;
  2168. if (radeon_crtc->rmx_type != RMX_OFF)
  2169. wm_low.vtaps = 2;
  2170. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  2171. wm_low.lb_size = lb_size;
  2172. wm_low.dram_channels = dram_channels;
  2173. wm_low.num_heads = num_heads;
  2174. /* set for high clocks */
  2175. latency_watermark_a = min(dce6_latency_watermark(&wm_high), (u32)65535);
  2176. /* set for low clocks */
  2177. latency_watermark_b = min(dce6_latency_watermark(&wm_low), (u32)65535);
  2178. /* possibly force display priority to high */
  2179. /* should really do this at mode validation time... */
  2180. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  2181. !dce6_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  2182. !dce6_check_latency_hiding(&wm_high) ||
  2183. (rdev->disp_priority == 2)) {
  2184. DRM_DEBUG_KMS("force priority to high\n");
  2185. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  2186. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  2187. }
  2188. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  2189. !dce6_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  2190. !dce6_check_latency_hiding(&wm_low) ||
  2191. (rdev->disp_priority == 2)) {
  2192. DRM_DEBUG_KMS("force priority to high\n");
  2193. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  2194. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  2195. }
  2196. a.full = dfixed_const(1000);
  2197. b.full = dfixed_const(mode->clock);
  2198. b.full = dfixed_div(b, a);
  2199. c.full = dfixed_const(latency_watermark_a);
  2200. c.full = dfixed_mul(c, b);
  2201. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2202. c.full = dfixed_div(c, a);
  2203. a.full = dfixed_const(16);
  2204. c.full = dfixed_div(c, a);
  2205. priority_a_mark = dfixed_trunc(c);
  2206. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  2207. a.full = dfixed_const(1000);
  2208. b.full = dfixed_const(mode->clock);
  2209. b.full = dfixed_div(b, a);
  2210. c.full = dfixed_const(latency_watermark_b);
  2211. c.full = dfixed_mul(c, b);
  2212. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2213. c.full = dfixed_div(c, a);
  2214. a.full = dfixed_const(16);
  2215. c.full = dfixed_div(c, a);
  2216. priority_b_mark = dfixed_trunc(c);
  2217. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  2218. }
  2219. /* select wm A */
  2220. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2221. tmp = arb_control3;
  2222. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2223. tmp |= LATENCY_WATERMARK_MASK(1);
  2224. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2225. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2226. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  2227. LATENCY_HIGH_WATERMARK(line_time)));
  2228. /* select wm B */
  2229. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2230. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2231. tmp |= LATENCY_WATERMARK_MASK(2);
  2232. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2233. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2234. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  2235. LATENCY_HIGH_WATERMARK(line_time)));
  2236. /* restore original selection */
  2237. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  2238. /* write the priority marks */
  2239. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  2240. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  2241. /* save values for DPM */
  2242. radeon_crtc->line_time = line_time;
  2243. radeon_crtc->wm_high = latency_watermark_a;
  2244. radeon_crtc->wm_low = latency_watermark_b;
  2245. }
  2246. void dce6_bandwidth_update(struct radeon_device *rdev)
  2247. {
  2248. struct drm_display_mode *mode0 = NULL;
  2249. struct drm_display_mode *mode1 = NULL;
  2250. u32 num_heads = 0, lb_size;
  2251. int i;
  2252. if (!rdev->mode_info.mode_config_initialized)
  2253. return;
  2254. radeon_update_display_priority(rdev);
  2255. for (i = 0; i < rdev->num_crtc; i++) {
  2256. if (rdev->mode_info.crtcs[i]->base.enabled)
  2257. num_heads++;
  2258. }
  2259. for (i = 0; i < rdev->num_crtc; i += 2) {
  2260. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  2261. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  2262. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  2263. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  2264. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  2265. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  2266. }
  2267. }
  2268. /*
  2269. * Core functions
  2270. */
  2271. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  2272. {
  2273. const u32 num_tile_mode_states = 32;
  2274. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2275. switch (rdev->config.si.mem_row_size_in_kb) {
  2276. case 1:
  2277. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2278. break;
  2279. case 2:
  2280. default:
  2281. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2282. break;
  2283. case 4:
  2284. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2285. break;
  2286. }
  2287. if ((rdev->family == CHIP_TAHITI) ||
  2288. (rdev->family == CHIP_PITCAIRN)) {
  2289. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2290. switch (reg_offset) {
  2291. case 0: /* non-AA compressed depth or any compressed stencil */
  2292. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2293. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2294. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2295. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2296. NUM_BANKS(ADDR_SURF_16_BANK) |
  2297. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2300. break;
  2301. case 1: /* 2xAA/4xAA compressed depth only */
  2302. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2306. NUM_BANKS(ADDR_SURF_16_BANK) |
  2307. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2308. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2309. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2310. break;
  2311. case 2: /* 8xAA compressed depth only */
  2312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2314. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2316. NUM_BANKS(ADDR_SURF_16_BANK) |
  2317. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2320. break;
  2321. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2322. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2323. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2324. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2326. NUM_BANKS(ADDR_SURF_16_BANK) |
  2327. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2330. break;
  2331. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2332. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2333. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2334. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2335. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2336. NUM_BANKS(ADDR_SURF_16_BANK) |
  2337. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2340. break;
  2341. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2342. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2343. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2344. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2345. TILE_SPLIT(split_equal_to_row_size) |
  2346. NUM_BANKS(ADDR_SURF_16_BANK) |
  2347. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2350. break;
  2351. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2353. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2354. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2355. TILE_SPLIT(split_equal_to_row_size) |
  2356. NUM_BANKS(ADDR_SURF_16_BANK) |
  2357. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2360. break;
  2361. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2362. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2363. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2365. TILE_SPLIT(split_equal_to_row_size) |
  2366. NUM_BANKS(ADDR_SURF_16_BANK) |
  2367. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2370. break;
  2371. case 8: /* 1D and 1D Array Surfaces */
  2372. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2373. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2375. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2376. NUM_BANKS(ADDR_SURF_16_BANK) |
  2377. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2380. break;
  2381. case 9: /* Displayable maps. */
  2382. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2383. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2384. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2385. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2386. NUM_BANKS(ADDR_SURF_16_BANK) |
  2387. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2390. break;
  2391. case 10: /* Display 8bpp. */
  2392. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2393. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2396. NUM_BANKS(ADDR_SURF_16_BANK) |
  2397. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2398. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2399. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2400. break;
  2401. case 11: /* Display 16bpp. */
  2402. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2403. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2404. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2405. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2406. NUM_BANKS(ADDR_SURF_16_BANK) |
  2407. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2410. break;
  2411. case 12: /* Display 32bpp. */
  2412. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2413. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2414. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2416. NUM_BANKS(ADDR_SURF_16_BANK) |
  2417. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2418. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2419. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2420. break;
  2421. case 13: /* Thin. */
  2422. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2423. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2426. NUM_BANKS(ADDR_SURF_16_BANK) |
  2427. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2430. break;
  2431. case 14: /* Thin 8 bpp. */
  2432. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2433. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2434. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2435. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK) |
  2437. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2440. break;
  2441. case 15: /* Thin 16 bpp. */
  2442. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2443. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2445. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK) |
  2447. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2450. break;
  2451. case 16: /* Thin 32 bpp. */
  2452. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2453. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2454. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2455. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2456. NUM_BANKS(ADDR_SURF_16_BANK) |
  2457. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2460. break;
  2461. case 17: /* Thin 64 bpp. */
  2462. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2463. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2464. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2465. TILE_SPLIT(split_equal_to_row_size) |
  2466. NUM_BANKS(ADDR_SURF_16_BANK) |
  2467. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2470. break;
  2471. case 21: /* 8 bpp PRT. */
  2472. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2473. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2474. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2475. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2476. NUM_BANKS(ADDR_SURF_16_BANK) |
  2477. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2480. break;
  2481. case 22: /* 16 bpp PRT */
  2482. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2483. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2486. NUM_BANKS(ADDR_SURF_16_BANK) |
  2487. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2488. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2489. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2490. break;
  2491. case 23: /* 32 bpp PRT */
  2492. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2494. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2496. NUM_BANKS(ADDR_SURF_16_BANK) |
  2497. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2500. break;
  2501. case 24: /* 64 bpp PRT */
  2502. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2503. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2504. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2505. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2506. NUM_BANKS(ADDR_SURF_16_BANK) |
  2507. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2508. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2509. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2510. break;
  2511. case 25: /* 128 bpp PRT */
  2512. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2513. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2514. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2516. NUM_BANKS(ADDR_SURF_8_BANK) |
  2517. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2518. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2519. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2520. break;
  2521. default:
  2522. gb_tile_moden = 0;
  2523. break;
  2524. }
  2525. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2526. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2527. }
  2528. } else if ((rdev->family == CHIP_VERDE) ||
  2529. (rdev->family == CHIP_OLAND) ||
  2530. (rdev->family == CHIP_HAINAN)) {
  2531. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2532. switch (reg_offset) {
  2533. case 0: /* non-AA compressed depth or any compressed stencil */
  2534. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2535. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2538. NUM_BANKS(ADDR_SURF_16_BANK) |
  2539. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2540. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2541. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2542. break;
  2543. case 1: /* 2xAA/4xAA compressed depth only */
  2544. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2545. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2548. NUM_BANKS(ADDR_SURF_16_BANK) |
  2549. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2550. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2551. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2552. break;
  2553. case 2: /* 8xAA compressed depth only */
  2554. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2555. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2557. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2558. NUM_BANKS(ADDR_SURF_16_BANK) |
  2559. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2562. break;
  2563. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2564. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2565. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2567. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2568. NUM_BANKS(ADDR_SURF_16_BANK) |
  2569. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2570. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2571. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2572. break;
  2573. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2574. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2575. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2578. NUM_BANKS(ADDR_SURF_16_BANK) |
  2579. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2580. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2581. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2582. break;
  2583. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2584. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2585. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2586. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2587. TILE_SPLIT(split_equal_to_row_size) |
  2588. NUM_BANKS(ADDR_SURF_16_BANK) |
  2589. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2592. break;
  2593. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2594. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2595. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2597. TILE_SPLIT(split_equal_to_row_size) |
  2598. NUM_BANKS(ADDR_SURF_16_BANK) |
  2599. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2600. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2601. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2602. break;
  2603. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2604. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2605. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2607. TILE_SPLIT(split_equal_to_row_size) |
  2608. NUM_BANKS(ADDR_SURF_16_BANK) |
  2609. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2612. break;
  2613. case 8: /* 1D and 1D Array Surfaces */
  2614. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2615. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2616. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2617. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK) |
  2619. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2622. break;
  2623. case 9: /* Displayable maps. */
  2624. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2625. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2626. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2627. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK) |
  2629. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2632. break;
  2633. case 10: /* Display 8bpp. */
  2634. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2635. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2636. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2637. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK) |
  2639. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2642. break;
  2643. case 11: /* Display 16bpp. */
  2644. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2645. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2647. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2648. NUM_BANKS(ADDR_SURF_16_BANK) |
  2649. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2652. break;
  2653. case 12: /* Display 32bpp. */
  2654. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2655. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2656. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2657. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2658. NUM_BANKS(ADDR_SURF_16_BANK) |
  2659. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2662. break;
  2663. case 13: /* Thin. */
  2664. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2665. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2667. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2668. NUM_BANKS(ADDR_SURF_16_BANK) |
  2669. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2670. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2671. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2672. break;
  2673. case 14: /* Thin 8 bpp. */
  2674. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2676. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2677. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2678. NUM_BANKS(ADDR_SURF_16_BANK) |
  2679. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2680. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2681. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2682. break;
  2683. case 15: /* Thin 16 bpp. */
  2684. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2685. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2688. NUM_BANKS(ADDR_SURF_16_BANK) |
  2689. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2692. break;
  2693. case 16: /* Thin 32 bpp. */
  2694. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2695. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2696. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2697. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2698. NUM_BANKS(ADDR_SURF_16_BANK) |
  2699. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2702. break;
  2703. case 17: /* Thin 64 bpp. */
  2704. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2705. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2706. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2707. TILE_SPLIT(split_equal_to_row_size) |
  2708. NUM_BANKS(ADDR_SURF_16_BANK) |
  2709. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2712. break;
  2713. case 21: /* 8 bpp PRT. */
  2714. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2715. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2716. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2717. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2718. NUM_BANKS(ADDR_SURF_16_BANK) |
  2719. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2720. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2721. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2722. break;
  2723. case 22: /* 16 bpp PRT */
  2724. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2725. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2726. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK) |
  2729. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2732. break;
  2733. case 23: /* 32 bpp PRT */
  2734. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2735. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2737. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2738. NUM_BANKS(ADDR_SURF_16_BANK) |
  2739. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2740. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2741. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2742. break;
  2743. case 24: /* 64 bpp PRT */
  2744. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2745. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2746. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2747. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK) |
  2749. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2752. break;
  2753. case 25: /* 128 bpp PRT */
  2754. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2755. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2757. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2758. NUM_BANKS(ADDR_SURF_8_BANK) |
  2759. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2760. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2761. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2762. break;
  2763. default:
  2764. gb_tile_moden = 0;
  2765. break;
  2766. }
  2767. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2768. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2769. }
  2770. } else
  2771. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  2772. }
  2773. static void si_select_se_sh(struct radeon_device *rdev,
  2774. u32 se_num, u32 sh_num)
  2775. {
  2776. u32 data = INSTANCE_BROADCAST_WRITES;
  2777. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2778. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2779. else if (se_num == 0xffffffff)
  2780. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2781. else if (sh_num == 0xffffffff)
  2782. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2783. else
  2784. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2785. WREG32(GRBM_GFX_INDEX, data);
  2786. }
  2787. static u32 si_create_bitmask(u32 bit_width)
  2788. {
  2789. u32 i, mask = 0;
  2790. for (i = 0; i < bit_width; i++) {
  2791. mask <<= 1;
  2792. mask |= 1;
  2793. }
  2794. return mask;
  2795. }
  2796. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  2797. {
  2798. u32 data, mask;
  2799. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2800. if (data & 1)
  2801. data &= INACTIVE_CUS_MASK;
  2802. else
  2803. data = 0;
  2804. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2805. data >>= INACTIVE_CUS_SHIFT;
  2806. mask = si_create_bitmask(cu_per_sh);
  2807. return ~data & mask;
  2808. }
  2809. static void si_setup_spi(struct radeon_device *rdev,
  2810. u32 se_num, u32 sh_per_se,
  2811. u32 cu_per_sh)
  2812. {
  2813. int i, j, k;
  2814. u32 data, mask, active_cu;
  2815. for (i = 0; i < se_num; i++) {
  2816. for (j = 0; j < sh_per_se; j++) {
  2817. si_select_se_sh(rdev, i, j);
  2818. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  2819. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  2820. mask = 1;
  2821. for (k = 0; k < 16; k++) {
  2822. mask <<= k;
  2823. if (active_cu & mask) {
  2824. data &= ~mask;
  2825. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  2826. break;
  2827. }
  2828. }
  2829. }
  2830. }
  2831. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2832. }
  2833. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  2834. u32 max_rb_num_per_se,
  2835. u32 sh_per_se)
  2836. {
  2837. u32 data, mask;
  2838. data = RREG32(CC_RB_BACKEND_DISABLE);
  2839. if (data & 1)
  2840. data &= BACKEND_DISABLE_MASK;
  2841. else
  2842. data = 0;
  2843. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2844. data >>= BACKEND_DISABLE_SHIFT;
  2845. mask = si_create_bitmask(max_rb_num_per_se / sh_per_se);
  2846. return data & mask;
  2847. }
  2848. static void si_setup_rb(struct radeon_device *rdev,
  2849. u32 se_num, u32 sh_per_se,
  2850. u32 max_rb_num_per_se)
  2851. {
  2852. int i, j;
  2853. u32 data, mask;
  2854. u32 disabled_rbs = 0;
  2855. u32 enabled_rbs = 0;
  2856. for (i = 0; i < se_num; i++) {
  2857. for (j = 0; j < sh_per_se; j++) {
  2858. si_select_se_sh(rdev, i, j);
  2859. data = si_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  2860. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  2861. }
  2862. }
  2863. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2864. mask = 1;
  2865. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2866. if (!(disabled_rbs & mask))
  2867. enabled_rbs |= mask;
  2868. mask <<= 1;
  2869. }
  2870. rdev->config.si.backend_enable_mask = enabled_rbs;
  2871. for (i = 0; i < se_num; i++) {
  2872. si_select_se_sh(rdev, i, 0xffffffff);
  2873. data = 0;
  2874. for (j = 0; j < sh_per_se; j++) {
  2875. switch (enabled_rbs & 3) {
  2876. case 1:
  2877. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2878. break;
  2879. case 2:
  2880. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2881. break;
  2882. case 3:
  2883. default:
  2884. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2885. break;
  2886. }
  2887. enabled_rbs >>= 2;
  2888. }
  2889. WREG32(PA_SC_RASTER_CONFIG, data);
  2890. }
  2891. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2892. }
  2893. static void si_gpu_init(struct radeon_device *rdev)
  2894. {
  2895. u32 gb_addr_config = 0;
  2896. u32 mc_shared_chmap, mc_arb_ramcfg;
  2897. u32 sx_debug_1;
  2898. u32 hdp_host_path_cntl;
  2899. u32 tmp;
  2900. int i, j;
  2901. switch (rdev->family) {
  2902. case CHIP_TAHITI:
  2903. rdev->config.si.max_shader_engines = 2;
  2904. rdev->config.si.max_tile_pipes = 12;
  2905. rdev->config.si.max_cu_per_sh = 8;
  2906. rdev->config.si.max_sh_per_se = 2;
  2907. rdev->config.si.max_backends_per_se = 4;
  2908. rdev->config.si.max_texture_channel_caches = 12;
  2909. rdev->config.si.max_gprs = 256;
  2910. rdev->config.si.max_gs_threads = 32;
  2911. rdev->config.si.max_hw_contexts = 8;
  2912. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2913. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2914. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2915. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2916. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2917. break;
  2918. case CHIP_PITCAIRN:
  2919. rdev->config.si.max_shader_engines = 2;
  2920. rdev->config.si.max_tile_pipes = 8;
  2921. rdev->config.si.max_cu_per_sh = 5;
  2922. rdev->config.si.max_sh_per_se = 2;
  2923. rdev->config.si.max_backends_per_se = 4;
  2924. rdev->config.si.max_texture_channel_caches = 8;
  2925. rdev->config.si.max_gprs = 256;
  2926. rdev->config.si.max_gs_threads = 32;
  2927. rdev->config.si.max_hw_contexts = 8;
  2928. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2929. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2930. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2931. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2932. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2933. break;
  2934. case CHIP_VERDE:
  2935. default:
  2936. rdev->config.si.max_shader_engines = 1;
  2937. rdev->config.si.max_tile_pipes = 4;
  2938. rdev->config.si.max_cu_per_sh = 5;
  2939. rdev->config.si.max_sh_per_se = 2;
  2940. rdev->config.si.max_backends_per_se = 4;
  2941. rdev->config.si.max_texture_channel_caches = 4;
  2942. rdev->config.si.max_gprs = 256;
  2943. rdev->config.si.max_gs_threads = 32;
  2944. rdev->config.si.max_hw_contexts = 8;
  2945. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2946. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2947. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2948. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2949. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2950. break;
  2951. case CHIP_OLAND:
  2952. rdev->config.si.max_shader_engines = 1;
  2953. rdev->config.si.max_tile_pipes = 4;
  2954. rdev->config.si.max_cu_per_sh = 6;
  2955. rdev->config.si.max_sh_per_se = 1;
  2956. rdev->config.si.max_backends_per_se = 2;
  2957. rdev->config.si.max_texture_channel_caches = 4;
  2958. rdev->config.si.max_gprs = 256;
  2959. rdev->config.si.max_gs_threads = 16;
  2960. rdev->config.si.max_hw_contexts = 8;
  2961. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2962. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2963. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2964. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2965. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2966. break;
  2967. case CHIP_HAINAN:
  2968. rdev->config.si.max_shader_engines = 1;
  2969. rdev->config.si.max_tile_pipes = 4;
  2970. rdev->config.si.max_cu_per_sh = 5;
  2971. rdev->config.si.max_sh_per_se = 1;
  2972. rdev->config.si.max_backends_per_se = 1;
  2973. rdev->config.si.max_texture_channel_caches = 2;
  2974. rdev->config.si.max_gprs = 256;
  2975. rdev->config.si.max_gs_threads = 16;
  2976. rdev->config.si.max_hw_contexts = 8;
  2977. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2978. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2979. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2980. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2981. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  2982. break;
  2983. }
  2984. /* Initialize HDP */
  2985. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2986. WREG32((0x2c14 + j), 0x00000000);
  2987. WREG32((0x2c18 + j), 0x00000000);
  2988. WREG32((0x2c1c + j), 0x00000000);
  2989. WREG32((0x2c20 + j), 0x00000000);
  2990. WREG32((0x2c24 + j), 0x00000000);
  2991. }
  2992. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2993. evergreen_fix_pci_max_read_req_size(rdev);
  2994. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2995. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2996. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2997. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  2998. rdev->config.si.mem_max_burst_length_bytes = 256;
  2999. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3000. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3001. if (rdev->config.si.mem_row_size_in_kb > 4)
  3002. rdev->config.si.mem_row_size_in_kb = 4;
  3003. /* XXX use MC settings? */
  3004. rdev->config.si.shader_engine_tile_size = 32;
  3005. rdev->config.si.num_gpus = 1;
  3006. rdev->config.si.multi_gpu_tile_size = 64;
  3007. /* fix up row size */
  3008. gb_addr_config &= ~ROW_SIZE_MASK;
  3009. switch (rdev->config.si.mem_row_size_in_kb) {
  3010. case 1:
  3011. default:
  3012. gb_addr_config |= ROW_SIZE(0);
  3013. break;
  3014. case 2:
  3015. gb_addr_config |= ROW_SIZE(1);
  3016. break;
  3017. case 4:
  3018. gb_addr_config |= ROW_SIZE(2);
  3019. break;
  3020. }
  3021. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3022. * not have bank info, so create a custom tiling dword.
  3023. * bits 3:0 num_pipes
  3024. * bits 7:4 num_banks
  3025. * bits 11:8 group_size
  3026. * bits 15:12 row_size
  3027. */
  3028. rdev->config.si.tile_config = 0;
  3029. switch (rdev->config.si.num_tile_pipes) {
  3030. case 1:
  3031. rdev->config.si.tile_config |= (0 << 0);
  3032. break;
  3033. case 2:
  3034. rdev->config.si.tile_config |= (1 << 0);
  3035. break;
  3036. case 4:
  3037. rdev->config.si.tile_config |= (2 << 0);
  3038. break;
  3039. case 8:
  3040. default:
  3041. /* XXX what about 12? */
  3042. rdev->config.si.tile_config |= (3 << 0);
  3043. break;
  3044. }
  3045. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  3046. case 0: /* four banks */
  3047. rdev->config.si.tile_config |= 0 << 4;
  3048. break;
  3049. case 1: /* eight banks */
  3050. rdev->config.si.tile_config |= 1 << 4;
  3051. break;
  3052. case 2: /* sixteen banks */
  3053. default:
  3054. rdev->config.si.tile_config |= 2 << 4;
  3055. break;
  3056. }
  3057. rdev->config.si.tile_config |=
  3058. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3059. rdev->config.si.tile_config |=
  3060. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3061. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3062. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  3063. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3064. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3065. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  3066. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  3067. if (rdev->has_uvd) {
  3068. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3069. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3070. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3071. }
  3072. si_tiling_mode_table_init(rdev);
  3073. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  3074. rdev->config.si.max_sh_per_se,
  3075. rdev->config.si.max_backends_per_se);
  3076. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  3077. rdev->config.si.max_sh_per_se,
  3078. rdev->config.si.max_cu_per_sh);
  3079. rdev->config.si.active_cus = 0;
  3080. for (i = 0; i < rdev->config.si.max_shader_engines; i++) {
  3081. for (j = 0; j < rdev->config.si.max_sh_per_se; j++) {
  3082. rdev->config.si.active_cus +=
  3083. hweight32(si_get_cu_active_bitmap(rdev, i, j));
  3084. }
  3085. }
  3086. /* set HW defaults for 3D engine */
  3087. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  3088. ROQ_IB2_START(0x2b)));
  3089. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3090. sx_debug_1 = RREG32(SX_DEBUG_1);
  3091. WREG32(SX_DEBUG_1, sx_debug_1);
  3092. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3093. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  3094. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  3095. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  3096. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  3097. WREG32(VGT_NUM_INSTANCES, 1);
  3098. WREG32(CP_PERFMON_CNTL, 0);
  3099. WREG32(SQ_CONFIG, 0);
  3100. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3101. FORCE_EOV_MAX_REZ_CNT(255)));
  3102. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3103. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3104. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3105. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3106. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  3107. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  3108. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  3109. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  3110. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  3111. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  3112. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  3113. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  3114. tmp = RREG32(HDP_MISC_CNTL);
  3115. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3116. WREG32(HDP_MISC_CNTL, tmp);
  3117. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3118. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3119. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3120. udelay(50);
  3121. }
  3122. /*
  3123. * GPU scratch registers helpers function.
  3124. */
  3125. static void si_scratch_init(struct radeon_device *rdev)
  3126. {
  3127. int i;
  3128. rdev->scratch.num_reg = 7;
  3129. rdev->scratch.reg_base = SCRATCH_REG0;
  3130. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3131. rdev->scratch.free[i] = true;
  3132. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3133. }
  3134. }
  3135. void si_fence_ring_emit(struct radeon_device *rdev,
  3136. struct radeon_fence *fence)
  3137. {
  3138. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3139. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3140. /* flush read cache over gart */
  3141. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3142. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  3143. radeon_ring_write(ring, 0);
  3144. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  3145. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  3146. PACKET3_TC_ACTION_ENA |
  3147. PACKET3_SH_KCACHE_ACTION_ENA |
  3148. PACKET3_SH_ICACHE_ACTION_ENA);
  3149. radeon_ring_write(ring, 0xFFFFFFFF);
  3150. radeon_ring_write(ring, 0);
  3151. radeon_ring_write(ring, 10); /* poll interval */
  3152. /* EVENT_WRITE_EOP - flush caches, send int */
  3153. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3154. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  3155. radeon_ring_write(ring, lower_32_bits(addr));
  3156. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  3157. radeon_ring_write(ring, fence->seq);
  3158. radeon_ring_write(ring, 0);
  3159. }
  3160. /*
  3161. * IB stuff
  3162. */
  3163. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3164. {
  3165. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3166. u32 header;
  3167. if (ib->is_const_ib) {
  3168. /* set switch buffer packet before const IB */
  3169. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3170. radeon_ring_write(ring, 0);
  3171. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3172. } else {
  3173. u32 next_rptr;
  3174. if (ring->rptr_save_reg) {
  3175. next_rptr = ring->wptr + 3 + 4 + 8;
  3176. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3177. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3178. PACKET3_SET_CONFIG_REG_START) >> 2));
  3179. radeon_ring_write(ring, next_rptr);
  3180. } else if (rdev->wb.enabled) {
  3181. next_rptr = ring->wptr + 5 + 4 + 8;
  3182. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3183. radeon_ring_write(ring, (1 << 8));
  3184. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3185. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3186. radeon_ring_write(ring, next_rptr);
  3187. }
  3188. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3189. }
  3190. radeon_ring_write(ring, header);
  3191. radeon_ring_write(ring,
  3192. #ifdef __BIG_ENDIAN
  3193. (2 << 0) |
  3194. #endif
  3195. (ib->gpu_addr & 0xFFFFFFFC));
  3196. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3197. radeon_ring_write(ring, ib->length_dw |
  3198. (ib->vm ? (ib->vm->id << 24) : 0));
  3199. if (!ib->is_const_ib) {
  3200. /* flush read cache over gart for this vmid */
  3201. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3202. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  3203. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  3204. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  3205. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  3206. PACKET3_TC_ACTION_ENA |
  3207. PACKET3_SH_KCACHE_ACTION_ENA |
  3208. PACKET3_SH_ICACHE_ACTION_ENA);
  3209. radeon_ring_write(ring, 0xFFFFFFFF);
  3210. radeon_ring_write(ring, 0);
  3211. radeon_ring_write(ring, 10); /* poll interval */
  3212. }
  3213. }
  3214. /*
  3215. * CP.
  3216. */
  3217. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  3218. {
  3219. if (enable)
  3220. WREG32(CP_ME_CNTL, 0);
  3221. else {
  3222. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3223. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3224. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3225. WREG32(SCRATCH_UMSK, 0);
  3226. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3227. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3228. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3229. }
  3230. udelay(50);
  3231. }
  3232. static int si_cp_load_microcode(struct radeon_device *rdev)
  3233. {
  3234. int i;
  3235. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3236. return -EINVAL;
  3237. si_cp_enable(rdev, false);
  3238. if (rdev->new_fw) {
  3239. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  3240. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  3241. const struct gfx_firmware_header_v1_0 *ce_hdr =
  3242. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  3243. const struct gfx_firmware_header_v1_0 *me_hdr =
  3244. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  3245. const __le32 *fw_data;
  3246. u32 fw_size;
  3247. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  3248. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  3249. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  3250. /* PFP */
  3251. fw_data = (const __le32 *)
  3252. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3253. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3254. WREG32(CP_PFP_UCODE_ADDR, 0);
  3255. for (i = 0; i < fw_size; i++)
  3256. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3257. WREG32(CP_PFP_UCODE_ADDR, 0);
  3258. /* CE */
  3259. fw_data = (const __le32 *)
  3260. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3261. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3262. WREG32(CP_CE_UCODE_ADDR, 0);
  3263. for (i = 0; i < fw_size; i++)
  3264. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3265. WREG32(CP_CE_UCODE_ADDR, 0);
  3266. /* ME */
  3267. fw_data = (const __be32 *)
  3268. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3269. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3270. WREG32(CP_ME_RAM_WADDR, 0);
  3271. for (i = 0; i < fw_size; i++)
  3272. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3273. WREG32(CP_ME_RAM_WADDR, 0);
  3274. } else {
  3275. const __be32 *fw_data;
  3276. /* PFP */
  3277. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3278. WREG32(CP_PFP_UCODE_ADDR, 0);
  3279. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  3280. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3281. WREG32(CP_PFP_UCODE_ADDR, 0);
  3282. /* CE */
  3283. fw_data = (const __be32 *)rdev->ce_fw->data;
  3284. WREG32(CP_CE_UCODE_ADDR, 0);
  3285. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  3286. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3287. WREG32(CP_CE_UCODE_ADDR, 0);
  3288. /* ME */
  3289. fw_data = (const __be32 *)rdev->me_fw->data;
  3290. WREG32(CP_ME_RAM_WADDR, 0);
  3291. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  3292. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3293. WREG32(CP_ME_RAM_WADDR, 0);
  3294. }
  3295. WREG32(CP_PFP_UCODE_ADDR, 0);
  3296. WREG32(CP_CE_UCODE_ADDR, 0);
  3297. WREG32(CP_ME_RAM_WADDR, 0);
  3298. WREG32(CP_ME_RAM_RADDR, 0);
  3299. return 0;
  3300. }
  3301. static int si_cp_start(struct radeon_device *rdev)
  3302. {
  3303. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3304. int r, i;
  3305. r = radeon_ring_lock(rdev, ring, 7 + 4);
  3306. if (r) {
  3307. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3308. return r;
  3309. }
  3310. /* init the CP */
  3311. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  3312. radeon_ring_write(ring, 0x1);
  3313. radeon_ring_write(ring, 0x0);
  3314. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  3315. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  3316. radeon_ring_write(ring, 0);
  3317. radeon_ring_write(ring, 0);
  3318. /* init the CE partitions */
  3319. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3320. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3321. radeon_ring_write(ring, 0xc000);
  3322. radeon_ring_write(ring, 0xe000);
  3323. radeon_ring_unlock_commit(rdev, ring, false);
  3324. si_cp_enable(rdev, true);
  3325. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  3326. if (r) {
  3327. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3328. return r;
  3329. }
  3330. /* setup clear context state */
  3331. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3332. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3333. for (i = 0; i < si_default_size; i++)
  3334. radeon_ring_write(ring, si_default_state[i]);
  3335. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3336. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3337. /* set clear context state */
  3338. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3339. radeon_ring_write(ring, 0);
  3340. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3341. radeon_ring_write(ring, 0x00000316);
  3342. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3343. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3344. radeon_ring_unlock_commit(rdev, ring, false);
  3345. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  3346. ring = &rdev->ring[i];
  3347. r = radeon_ring_lock(rdev, ring, 2);
  3348. /* clear the compute context state */
  3349. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  3350. radeon_ring_write(ring, 0);
  3351. radeon_ring_unlock_commit(rdev, ring, false);
  3352. }
  3353. return 0;
  3354. }
  3355. static void si_cp_fini(struct radeon_device *rdev)
  3356. {
  3357. struct radeon_ring *ring;
  3358. si_cp_enable(rdev, false);
  3359. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3360. radeon_ring_fini(rdev, ring);
  3361. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3362. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3363. radeon_ring_fini(rdev, ring);
  3364. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3365. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3366. radeon_ring_fini(rdev, ring);
  3367. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3368. }
  3369. static int si_cp_resume(struct radeon_device *rdev)
  3370. {
  3371. struct radeon_ring *ring;
  3372. u32 tmp;
  3373. u32 rb_bufsz;
  3374. int r;
  3375. si_enable_gui_idle_interrupt(rdev, false);
  3376. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3377. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3378. /* Set the write pointer delay */
  3379. WREG32(CP_RB_WPTR_DELAY, 0);
  3380. WREG32(CP_DEBUG, 0);
  3381. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3382. /* ring 0 - compute and gfx */
  3383. /* Set ring buffer size */
  3384. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3385. rb_bufsz = order_base_2(ring->ring_size / 8);
  3386. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3387. #ifdef __BIG_ENDIAN
  3388. tmp |= BUF_SWAP_32BIT;
  3389. #endif
  3390. WREG32(CP_RB0_CNTL, tmp);
  3391. /* Initialize the ring buffer's read and write pointers */
  3392. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3393. ring->wptr = 0;
  3394. WREG32(CP_RB0_WPTR, ring->wptr);
  3395. /* set the wb address whether it's enabled or not */
  3396. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3397. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3398. if (rdev->wb.enabled)
  3399. WREG32(SCRATCH_UMSK, 0xff);
  3400. else {
  3401. tmp |= RB_NO_UPDATE;
  3402. WREG32(SCRATCH_UMSK, 0);
  3403. }
  3404. mdelay(1);
  3405. WREG32(CP_RB0_CNTL, tmp);
  3406. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  3407. /* ring1 - compute only */
  3408. /* Set ring buffer size */
  3409. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3410. rb_bufsz = order_base_2(ring->ring_size / 8);
  3411. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3412. #ifdef __BIG_ENDIAN
  3413. tmp |= BUF_SWAP_32BIT;
  3414. #endif
  3415. WREG32(CP_RB1_CNTL, tmp);
  3416. /* Initialize the ring buffer's read and write pointers */
  3417. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  3418. ring->wptr = 0;
  3419. WREG32(CP_RB1_WPTR, ring->wptr);
  3420. /* set the wb address whether it's enabled or not */
  3421. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  3422. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  3423. mdelay(1);
  3424. WREG32(CP_RB1_CNTL, tmp);
  3425. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  3426. /* ring2 - compute only */
  3427. /* Set ring buffer size */
  3428. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3429. rb_bufsz = order_base_2(ring->ring_size / 8);
  3430. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3431. #ifdef __BIG_ENDIAN
  3432. tmp |= BUF_SWAP_32BIT;
  3433. #endif
  3434. WREG32(CP_RB2_CNTL, tmp);
  3435. /* Initialize the ring buffer's read and write pointers */
  3436. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  3437. ring->wptr = 0;
  3438. WREG32(CP_RB2_WPTR, ring->wptr);
  3439. /* set the wb address whether it's enabled or not */
  3440. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  3441. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  3442. mdelay(1);
  3443. WREG32(CP_RB2_CNTL, tmp);
  3444. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  3445. /* start the rings */
  3446. si_cp_start(rdev);
  3447. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3448. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  3449. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  3450. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3451. if (r) {
  3452. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3453. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3454. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3455. return r;
  3456. }
  3457. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3458. if (r) {
  3459. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3460. }
  3461. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3462. if (r) {
  3463. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3464. }
  3465. si_enable_gui_idle_interrupt(rdev, true);
  3466. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3467. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3468. return 0;
  3469. }
  3470. u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  3471. {
  3472. u32 reset_mask = 0;
  3473. u32 tmp;
  3474. /* GRBM_STATUS */
  3475. tmp = RREG32(GRBM_STATUS);
  3476. if (tmp & (PA_BUSY | SC_BUSY |
  3477. BCI_BUSY | SX_BUSY |
  3478. TA_BUSY | VGT_BUSY |
  3479. DB_BUSY | CB_BUSY |
  3480. GDS_BUSY | SPI_BUSY |
  3481. IA_BUSY | IA_BUSY_NO_DMA))
  3482. reset_mask |= RADEON_RESET_GFX;
  3483. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  3484. CP_BUSY | CP_COHERENCY_BUSY))
  3485. reset_mask |= RADEON_RESET_CP;
  3486. if (tmp & GRBM_EE_BUSY)
  3487. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  3488. /* GRBM_STATUS2 */
  3489. tmp = RREG32(GRBM_STATUS2);
  3490. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  3491. reset_mask |= RADEON_RESET_RLC;
  3492. /* DMA_STATUS_REG 0 */
  3493. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  3494. if (!(tmp & DMA_IDLE))
  3495. reset_mask |= RADEON_RESET_DMA;
  3496. /* DMA_STATUS_REG 1 */
  3497. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  3498. if (!(tmp & DMA_IDLE))
  3499. reset_mask |= RADEON_RESET_DMA1;
  3500. /* SRBM_STATUS2 */
  3501. tmp = RREG32(SRBM_STATUS2);
  3502. if (tmp & DMA_BUSY)
  3503. reset_mask |= RADEON_RESET_DMA;
  3504. if (tmp & DMA1_BUSY)
  3505. reset_mask |= RADEON_RESET_DMA1;
  3506. /* SRBM_STATUS */
  3507. tmp = RREG32(SRBM_STATUS);
  3508. if (tmp & IH_BUSY)
  3509. reset_mask |= RADEON_RESET_IH;
  3510. if (tmp & SEM_BUSY)
  3511. reset_mask |= RADEON_RESET_SEM;
  3512. if (tmp & GRBM_RQ_PENDING)
  3513. reset_mask |= RADEON_RESET_GRBM;
  3514. if (tmp & VMC_BUSY)
  3515. reset_mask |= RADEON_RESET_VMC;
  3516. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3517. MCC_BUSY | MCD_BUSY))
  3518. reset_mask |= RADEON_RESET_MC;
  3519. if (evergreen_is_display_hung(rdev))
  3520. reset_mask |= RADEON_RESET_DISPLAY;
  3521. /* VM_L2_STATUS */
  3522. tmp = RREG32(VM_L2_STATUS);
  3523. if (tmp & L2_BUSY)
  3524. reset_mask |= RADEON_RESET_VMC;
  3525. /* Skip MC reset as it's mostly likely not hung, just busy */
  3526. if (reset_mask & RADEON_RESET_MC) {
  3527. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3528. reset_mask &= ~RADEON_RESET_MC;
  3529. }
  3530. return reset_mask;
  3531. }
  3532. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3533. {
  3534. struct evergreen_mc_save save;
  3535. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3536. u32 tmp;
  3537. if (reset_mask == 0)
  3538. return;
  3539. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3540. evergreen_print_gpu_status_regs(rdev);
  3541. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3542. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3543. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3544. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3545. /* disable PG/CG */
  3546. si_fini_pg(rdev);
  3547. si_fini_cg(rdev);
  3548. /* stop the rlc */
  3549. si_rlc_stop(rdev);
  3550. /* Disable CP parsing/prefetching */
  3551. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3552. if (reset_mask & RADEON_RESET_DMA) {
  3553. /* dma0 */
  3554. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  3555. tmp &= ~DMA_RB_ENABLE;
  3556. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3557. }
  3558. if (reset_mask & RADEON_RESET_DMA1) {
  3559. /* dma1 */
  3560. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  3561. tmp &= ~DMA_RB_ENABLE;
  3562. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3563. }
  3564. udelay(50);
  3565. evergreen_mc_stop(rdev, &save);
  3566. if (evergreen_mc_wait_for_idle(rdev)) {
  3567. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3568. }
  3569. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  3570. grbm_soft_reset = SOFT_RESET_CB |
  3571. SOFT_RESET_DB |
  3572. SOFT_RESET_GDS |
  3573. SOFT_RESET_PA |
  3574. SOFT_RESET_SC |
  3575. SOFT_RESET_BCI |
  3576. SOFT_RESET_SPI |
  3577. SOFT_RESET_SX |
  3578. SOFT_RESET_TC |
  3579. SOFT_RESET_TA |
  3580. SOFT_RESET_VGT |
  3581. SOFT_RESET_IA;
  3582. }
  3583. if (reset_mask & RADEON_RESET_CP) {
  3584. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  3585. srbm_soft_reset |= SOFT_RESET_GRBM;
  3586. }
  3587. if (reset_mask & RADEON_RESET_DMA)
  3588. srbm_soft_reset |= SOFT_RESET_DMA;
  3589. if (reset_mask & RADEON_RESET_DMA1)
  3590. srbm_soft_reset |= SOFT_RESET_DMA1;
  3591. if (reset_mask & RADEON_RESET_DISPLAY)
  3592. srbm_soft_reset |= SOFT_RESET_DC;
  3593. if (reset_mask & RADEON_RESET_RLC)
  3594. grbm_soft_reset |= SOFT_RESET_RLC;
  3595. if (reset_mask & RADEON_RESET_SEM)
  3596. srbm_soft_reset |= SOFT_RESET_SEM;
  3597. if (reset_mask & RADEON_RESET_IH)
  3598. srbm_soft_reset |= SOFT_RESET_IH;
  3599. if (reset_mask & RADEON_RESET_GRBM)
  3600. srbm_soft_reset |= SOFT_RESET_GRBM;
  3601. if (reset_mask & RADEON_RESET_VMC)
  3602. srbm_soft_reset |= SOFT_RESET_VMC;
  3603. if (reset_mask & RADEON_RESET_MC)
  3604. srbm_soft_reset |= SOFT_RESET_MC;
  3605. if (grbm_soft_reset) {
  3606. tmp = RREG32(GRBM_SOFT_RESET);
  3607. tmp |= grbm_soft_reset;
  3608. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3609. WREG32(GRBM_SOFT_RESET, tmp);
  3610. tmp = RREG32(GRBM_SOFT_RESET);
  3611. udelay(50);
  3612. tmp &= ~grbm_soft_reset;
  3613. WREG32(GRBM_SOFT_RESET, tmp);
  3614. tmp = RREG32(GRBM_SOFT_RESET);
  3615. }
  3616. if (srbm_soft_reset) {
  3617. tmp = RREG32(SRBM_SOFT_RESET);
  3618. tmp |= srbm_soft_reset;
  3619. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3620. WREG32(SRBM_SOFT_RESET, tmp);
  3621. tmp = RREG32(SRBM_SOFT_RESET);
  3622. udelay(50);
  3623. tmp &= ~srbm_soft_reset;
  3624. WREG32(SRBM_SOFT_RESET, tmp);
  3625. tmp = RREG32(SRBM_SOFT_RESET);
  3626. }
  3627. /* Wait a little for things to settle down */
  3628. udelay(50);
  3629. evergreen_mc_resume(rdev, &save);
  3630. udelay(50);
  3631. evergreen_print_gpu_status_regs(rdev);
  3632. }
  3633. static void si_set_clk_bypass_mode(struct radeon_device *rdev)
  3634. {
  3635. u32 tmp, i;
  3636. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3637. tmp |= SPLL_BYPASS_EN;
  3638. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3639. tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
  3640. tmp |= SPLL_CTLREQ_CHG;
  3641. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  3642. for (i = 0; i < rdev->usec_timeout; i++) {
  3643. if (RREG32(SPLL_STATUS) & SPLL_CHG_STATUS)
  3644. break;
  3645. udelay(1);
  3646. }
  3647. tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
  3648. tmp &= ~(SPLL_CTLREQ_CHG | SCLK_MUX_UPDATE);
  3649. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  3650. tmp = RREG32(MPLL_CNTL_MODE);
  3651. tmp &= ~MPLL_MCLK_SEL;
  3652. WREG32(MPLL_CNTL_MODE, tmp);
  3653. }
  3654. static void si_spll_powerdown(struct radeon_device *rdev)
  3655. {
  3656. u32 tmp;
  3657. tmp = RREG32(SPLL_CNTL_MODE);
  3658. tmp |= SPLL_SW_DIR_CONTROL;
  3659. WREG32(SPLL_CNTL_MODE, tmp);
  3660. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3661. tmp |= SPLL_RESET;
  3662. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3663. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3664. tmp |= SPLL_SLEEP;
  3665. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3666. tmp = RREG32(SPLL_CNTL_MODE);
  3667. tmp &= ~SPLL_SW_DIR_CONTROL;
  3668. WREG32(SPLL_CNTL_MODE, tmp);
  3669. }
  3670. static void si_gpu_pci_config_reset(struct radeon_device *rdev)
  3671. {
  3672. struct evergreen_mc_save save;
  3673. u32 tmp, i;
  3674. dev_info(rdev->dev, "GPU pci config reset\n");
  3675. /* disable dpm? */
  3676. /* disable cg/pg */
  3677. si_fini_pg(rdev);
  3678. si_fini_cg(rdev);
  3679. /* Disable CP parsing/prefetching */
  3680. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3681. /* dma0 */
  3682. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  3683. tmp &= ~DMA_RB_ENABLE;
  3684. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3685. /* dma1 */
  3686. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  3687. tmp &= ~DMA_RB_ENABLE;
  3688. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3689. /* XXX other engines? */
  3690. /* halt the rlc, disable cp internal ints */
  3691. si_rlc_stop(rdev);
  3692. udelay(50);
  3693. /* disable mem access */
  3694. evergreen_mc_stop(rdev, &save);
  3695. if (evergreen_mc_wait_for_idle(rdev)) {
  3696. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  3697. }
  3698. /* set mclk/sclk to bypass */
  3699. si_set_clk_bypass_mode(rdev);
  3700. /* powerdown spll */
  3701. si_spll_powerdown(rdev);
  3702. /* disable BM */
  3703. pci_clear_master(rdev->pdev);
  3704. /* reset */
  3705. radeon_pci_config_reset(rdev);
  3706. /* wait for asic to come out of reset */
  3707. for (i = 0; i < rdev->usec_timeout; i++) {
  3708. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  3709. break;
  3710. udelay(1);
  3711. }
  3712. }
  3713. int si_asic_reset(struct radeon_device *rdev)
  3714. {
  3715. u32 reset_mask;
  3716. reset_mask = si_gpu_check_soft_reset(rdev);
  3717. if (reset_mask)
  3718. r600_set_bios_scratch_engine_hung(rdev, true);
  3719. /* try soft reset */
  3720. si_gpu_soft_reset(rdev, reset_mask);
  3721. reset_mask = si_gpu_check_soft_reset(rdev);
  3722. /* try pci config reset */
  3723. if (reset_mask && radeon_hard_reset)
  3724. si_gpu_pci_config_reset(rdev);
  3725. reset_mask = si_gpu_check_soft_reset(rdev);
  3726. if (!reset_mask)
  3727. r600_set_bios_scratch_engine_hung(rdev, false);
  3728. return 0;
  3729. }
  3730. /**
  3731. * si_gfx_is_lockup - Check if the GFX engine is locked up
  3732. *
  3733. * @rdev: radeon_device pointer
  3734. * @ring: radeon_ring structure holding ring information
  3735. *
  3736. * Check if the GFX engine is locked up.
  3737. * Returns true if the engine appears to be locked up, false if not.
  3738. */
  3739. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3740. {
  3741. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  3742. if (!(reset_mask & (RADEON_RESET_GFX |
  3743. RADEON_RESET_COMPUTE |
  3744. RADEON_RESET_CP))) {
  3745. radeon_ring_lockup_update(rdev, ring);
  3746. return false;
  3747. }
  3748. return radeon_ring_test_lockup(rdev, ring);
  3749. }
  3750. /* MC */
  3751. static void si_mc_program(struct radeon_device *rdev)
  3752. {
  3753. struct evergreen_mc_save save;
  3754. u32 tmp;
  3755. int i, j;
  3756. /* Initialize HDP */
  3757. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3758. WREG32((0x2c14 + j), 0x00000000);
  3759. WREG32((0x2c18 + j), 0x00000000);
  3760. WREG32((0x2c1c + j), 0x00000000);
  3761. WREG32((0x2c20 + j), 0x00000000);
  3762. WREG32((0x2c24 + j), 0x00000000);
  3763. }
  3764. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3765. evergreen_mc_stop(rdev, &save);
  3766. if (radeon_mc_wait_for_idle(rdev)) {
  3767. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3768. }
  3769. if (!ASIC_IS_NODCE(rdev))
  3770. /* Lockout access through VGA aperture*/
  3771. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3772. /* Update configuration */
  3773. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3774. rdev->mc.vram_start >> 12);
  3775. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3776. rdev->mc.vram_end >> 12);
  3777. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3778. rdev->vram_scratch.gpu_addr >> 12);
  3779. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3780. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3781. WREG32(MC_VM_FB_LOCATION, tmp);
  3782. /* XXX double check these! */
  3783. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3784. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3785. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3786. WREG32(MC_VM_AGP_BASE, 0);
  3787. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3788. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3789. if (radeon_mc_wait_for_idle(rdev)) {
  3790. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3791. }
  3792. evergreen_mc_resume(rdev, &save);
  3793. if (!ASIC_IS_NODCE(rdev)) {
  3794. /* we need to own VRAM, so turn off the VGA renderer here
  3795. * to stop it overwriting our objects */
  3796. rv515_vga_render_disable(rdev);
  3797. }
  3798. }
  3799. void si_vram_gtt_location(struct radeon_device *rdev,
  3800. struct radeon_mc *mc)
  3801. {
  3802. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  3803. /* leave room for at least 1024M GTT */
  3804. dev_warn(rdev->dev, "limiting VRAM\n");
  3805. mc->real_vram_size = 0xFFC0000000ULL;
  3806. mc->mc_vram_size = 0xFFC0000000ULL;
  3807. }
  3808. radeon_vram_location(rdev, &rdev->mc, 0);
  3809. rdev->mc.gtt_base_align = 0;
  3810. radeon_gtt_location(rdev, mc);
  3811. }
  3812. static int si_mc_init(struct radeon_device *rdev)
  3813. {
  3814. u32 tmp;
  3815. int chansize, numchan;
  3816. /* Get VRAM informations */
  3817. rdev->mc.vram_is_ddr = true;
  3818. tmp = RREG32(MC_ARB_RAMCFG);
  3819. if (tmp & CHANSIZE_OVERRIDE) {
  3820. chansize = 16;
  3821. } else if (tmp & CHANSIZE_MASK) {
  3822. chansize = 64;
  3823. } else {
  3824. chansize = 32;
  3825. }
  3826. tmp = RREG32(MC_SHARED_CHMAP);
  3827. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3828. case 0:
  3829. default:
  3830. numchan = 1;
  3831. break;
  3832. case 1:
  3833. numchan = 2;
  3834. break;
  3835. case 2:
  3836. numchan = 4;
  3837. break;
  3838. case 3:
  3839. numchan = 8;
  3840. break;
  3841. case 4:
  3842. numchan = 3;
  3843. break;
  3844. case 5:
  3845. numchan = 6;
  3846. break;
  3847. case 6:
  3848. numchan = 10;
  3849. break;
  3850. case 7:
  3851. numchan = 12;
  3852. break;
  3853. case 8:
  3854. numchan = 16;
  3855. break;
  3856. }
  3857. rdev->mc.vram_width = numchan * chansize;
  3858. /* Could aper size report 0 ? */
  3859. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3860. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3861. /* size in MB on si */
  3862. tmp = RREG32(CONFIG_MEMSIZE);
  3863. /* some boards may have garbage in the upper 16 bits */
  3864. if (tmp & 0xffff0000) {
  3865. DRM_INFO("Probable bad vram size: 0x%08x\n", tmp);
  3866. if (tmp & 0xffff)
  3867. tmp &= 0xffff;
  3868. }
  3869. rdev->mc.mc_vram_size = tmp * 1024ULL * 1024ULL;
  3870. rdev->mc.real_vram_size = rdev->mc.mc_vram_size;
  3871. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3872. si_vram_gtt_location(rdev, &rdev->mc);
  3873. radeon_update_bandwidth_info(rdev);
  3874. return 0;
  3875. }
  3876. /*
  3877. * GART
  3878. */
  3879. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3880. {
  3881. /* flush hdp cache */
  3882. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3883. /* bits 0-15 are the VM contexts0-15 */
  3884. WREG32(VM_INVALIDATE_REQUEST, 1);
  3885. }
  3886. static int si_pcie_gart_enable(struct radeon_device *rdev)
  3887. {
  3888. int r, i;
  3889. if (rdev->gart.robj == NULL) {
  3890. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3891. return -EINVAL;
  3892. }
  3893. r = radeon_gart_table_vram_pin(rdev);
  3894. if (r)
  3895. return r;
  3896. /* Setup TLB control */
  3897. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3898. (0xA << 7) |
  3899. ENABLE_L1_TLB |
  3900. ENABLE_L1_FRAGMENT_PROCESSING |
  3901. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3902. ENABLE_ADVANCED_DRIVER_MODEL |
  3903. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3904. /* Setup L2 cache */
  3905. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3906. ENABLE_L2_FRAGMENT_PROCESSING |
  3907. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3908. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3909. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3910. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3911. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3912. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3913. BANK_SELECT(4) |
  3914. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  3915. /* setup context0 */
  3916. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3917. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3918. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3919. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3920. (u32)(rdev->dummy_page.addr >> 12));
  3921. WREG32(VM_CONTEXT0_CNTL2, 0);
  3922. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3923. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3924. WREG32(0x15D4, 0);
  3925. WREG32(0x15D8, 0);
  3926. WREG32(0x15DC, 0);
  3927. /* empty context1-15 */
  3928. /* set vm size, must be a multiple of 4 */
  3929. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3930. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  3931. /* Assign the pt base to something valid for now; the pts used for
  3932. * the VMs are determined by the application and setup and assigned
  3933. * on the fly in the vm part of radeon_gart.c
  3934. */
  3935. for (i = 1; i < 16; i++) {
  3936. if (i < 8)
  3937. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3938. rdev->vm_manager.saved_table_addr[i]);
  3939. else
  3940. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3941. rdev->vm_manager.saved_table_addr[i]);
  3942. }
  3943. /* enable context1-15 */
  3944. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3945. (u32)(rdev->dummy_page.addr >> 12));
  3946. WREG32(VM_CONTEXT1_CNTL2, 4);
  3947. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3948. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  3949. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3950. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3951. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3952. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3953. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3954. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3955. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3956. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3957. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3958. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3959. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3960. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3961. si_pcie_gart_tlb_flush(rdev);
  3962. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3963. (unsigned)(rdev->mc.gtt_size >> 20),
  3964. (unsigned long long)rdev->gart.table_addr);
  3965. rdev->gart.ready = true;
  3966. return 0;
  3967. }
  3968. static void si_pcie_gart_disable(struct radeon_device *rdev)
  3969. {
  3970. unsigned i;
  3971. for (i = 1; i < 16; ++i) {
  3972. uint32_t reg;
  3973. if (i < 8)
  3974. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  3975. else
  3976. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  3977. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  3978. }
  3979. /* Disable all tables */
  3980. WREG32(VM_CONTEXT0_CNTL, 0);
  3981. WREG32(VM_CONTEXT1_CNTL, 0);
  3982. /* Setup TLB control */
  3983. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3984. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3985. /* Setup L2 cache */
  3986. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3987. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3988. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3989. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3990. WREG32(VM_L2_CNTL2, 0);
  3991. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3992. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  3993. radeon_gart_table_vram_unpin(rdev);
  3994. }
  3995. static void si_pcie_gart_fini(struct radeon_device *rdev)
  3996. {
  3997. si_pcie_gart_disable(rdev);
  3998. radeon_gart_table_vram_free(rdev);
  3999. radeon_gart_fini(rdev);
  4000. }
  4001. /* vm parser */
  4002. static bool si_vm_reg_valid(u32 reg)
  4003. {
  4004. /* context regs are fine */
  4005. if (reg >= 0x28000)
  4006. return true;
  4007. /* check config regs */
  4008. switch (reg) {
  4009. case GRBM_GFX_INDEX:
  4010. case CP_STRMOUT_CNTL:
  4011. case VGT_VTX_VECT_EJECT_REG:
  4012. case VGT_CACHE_INVALIDATION:
  4013. case VGT_ESGS_RING_SIZE:
  4014. case VGT_GSVS_RING_SIZE:
  4015. case VGT_GS_VERTEX_REUSE:
  4016. case VGT_PRIMITIVE_TYPE:
  4017. case VGT_INDEX_TYPE:
  4018. case VGT_NUM_INDICES:
  4019. case VGT_NUM_INSTANCES:
  4020. case VGT_TF_RING_SIZE:
  4021. case VGT_HS_OFFCHIP_PARAM:
  4022. case VGT_TF_MEMORY_BASE:
  4023. case PA_CL_ENHANCE:
  4024. case PA_SU_LINE_STIPPLE_VALUE:
  4025. case PA_SC_LINE_STIPPLE_STATE:
  4026. case PA_SC_ENHANCE:
  4027. case SQC_CACHES:
  4028. case SPI_STATIC_THREAD_MGMT_1:
  4029. case SPI_STATIC_THREAD_MGMT_2:
  4030. case SPI_STATIC_THREAD_MGMT_3:
  4031. case SPI_PS_MAX_WAVE_ID:
  4032. case SPI_CONFIG_CNTL:
  4033. case SPI_CONFIG_CNTL_1:
  4034. case TA_CNTL_AUX:
  4035. return true;
  4036. default:
  4037. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  4038. return false;
  4039. }
  4040. }
  4041. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  4042. u32 *ib, struct radeon_cs_packet *pkt)
  4043. {
  4044. switch (pkt->opcode) {
  4045. case PACKET3_NOP:
  4046. case PACKET3_SET_BASE:
  4047. case PACKET3_SET_CE_DE_COUNTERS:
  4048. case PACKET3_LOAD_CONST_RAM:
  4049. case PACKET3_WRITE_CONST_RAM:
  4050. case PACKET3_WRITE_CONST_RAM_OFFSET:
  4051. case PACKET3_DUMP_CONST_RAM:
  4052. case PACKET3_INCREMENT_CE_COUNTER:
  4053. case PACKET3_WAIT_ON_DE_COUNTER:
  4054. case PACKET3_CE_WRITE:
  4055. break;
  4056. default:
  4057. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  4058. return -EINVAL;
  4059. }
  4060. return 0;
  4061. }
  4062. static int si_vm_packet3_cp_dma_check(u32 *ib, u32 idx)
  4063. {
  4064. u32 start_reg, reg, i;
  4065. u32 command = ib[idx + 4];
  4066. u32 info = ib[idx + 1];
  4067. u32 idx_value = ib[idx];
  4068. if (command & PACKET3_CP_DMA_CMD_SAS) {
  4069. /* src address space is register */
  4070. if (((info & 0x60000000) >> 29) == 0) {
  4071. start_reg = idx_value << 2;
  4072. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  4073. reg = start_reg;
  4074. if (!si_vm_reg_valid(reg)) {
  4075. DRM_ERROR("CP DMA Bad SRC register\n");
  4076. return -EINVAL;
  4077. }
  4078. } else {
  4079. for (i = 0; i < (command & 0x1fffff); i++) {
  4080. reg = start_reg + (4 * i);
  4081. if (!si_vm_reg_valid(reg)) {
  4082. DRM_ERROR("CP DMA Bad SRC register\n");
  4083. return -EINVAL;
  4084. }
  4085. }
  4086. }
  4087. }
  4088. }
  4089. if (command & PACKET3_CP_DMA_CMD_DAS) {
  4090. /* dst address space is register */
  4091. if (((info & 0x00300000) >> 20) == 0) {
  4092. start_reg = ib[idx + 2];
  4093. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  4094. reg = start_reg;
  4095. if (!si_vm_reg_valid(reg)) {
  4096. DRM_ERROR("CP DMA Bad DST register\n");
  4097. return -EINVAL;
  4098. }
  4099. } else {
  4100. for (i = 0; i < (command & 0x1fffff); i++) {
  4101. reg = start_reg + (4 * i);
  4102. if (!si_vm_reg_valid(reg)) {
  4103. DRM_ERROR("CP DMA Bad DST register\n");
  4104. return -EINVAL;
  4105. }
  4106. }
  4107. }
  4108. }
  4109. }
  4110. return 0;
  4111. }
  4112. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  4113. u32 *ib, struct radeon_cs_packet *pkt)
  4114. {
  4115. int r;
  4116. u32 idx = pkt->idx + 1;
  4117. u32 idx_value = ib[idx];
  4118. u32 start_reg, end_reg, reg, i;
  4119. switch (pkt->opcode) {
  4120. case PACKET3_NOP:
  4121. case PACKET3_SET_BASE:
  4122. case PACKET3_CLEAR_STATE:
  4123. case PACKET3_INDEX_BUFFER_SIZE:
  4124. case PACKET3_DISPATCH_DIRECT:
  4125. case PACKET3_DISPATCH_INDIRECT:
  4126. case PACKET3_ALLOC_GDS:
  4127. case PACKET3_WRITE_GDS_RAM:
  4128. case PACKET3_ATOMIC_GDS:
  4129. case PACKET3_ATOMIC:
  4130. case PACKET3_OCCLUSION_QUERY:
  4131. case PACKET3_SET_PREDICATION:
  4132. case PACKET3_COND_EXEC:
  4133. case PACKET3_PRED_EXEC:
  4134. case PACKET3_DRAW_INDIRECT:
  4135. case PACKET3_DRAW_INDEX_INDIRECT:
  4136. case PACKET3_INDEX_BASE:
  4137. case PACKET3_DRAW_INDEX_2:
  4138. case PACKET3_CONTEXT_CONTROL:
  4139. case PACKET3_INDEX_TYPE:
  4140. case PACKET3_DRAW_INDIRECT_MULTI:
  4141. case PACKET3_DRAW_INDEX_AUTO:
  4142. case PACKET3_DRAW_INDEX_IMMD:
  4143. case PACKET3_NUM_INSTANCES:
  4144. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  4145. case PACKET3_STRMOUT_BUFFER_UPDATE:
  4146. case PACKET3_DRAW_INDEX_OFFSET_2:
  4147. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  4148. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  4149. case PACKET3_MPEG_INDEX:
  4150. case PACKET3_WAIT_REG_MEM:
  4151. case PACKET3_MEM_WRITE:
  4152. case PACKET3_PFP_SYNC_ME:
  4153. case PACKET3_SURFACE_SYNC:
  4154. case PACKET3_EVENT_WRITE:
  4155. case PACKET3_EVENT_WRITE_EOP:
  4156. case PACKET3_EVENT_WRITE_EOS:
  4157. case PACKET3_SET_CONTEXT_REG:
  4158. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  4159. case PACKET3_SET_SH_REG:
  4160. case PACKET3_SET_SH_REG_OFFSET:
  4161. case PACKET3_INCREMENT_DE_COUNTER:
  4162. case PACKET3_WAIT_ON_CE_COUNTER:
  4163. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  4164. case PACKET3_ME_WRITE:
  4165. break;
  4166. case PACKET3_COPY_DATA:
  4167. if ((idx_value & 0xf00) == 0) {
  4168. reg = ib[idx + 3] * 4;
  4169. if (!si_vm_reg_valid(reg))
  4170. return -EINVAL;
  4171. }
  4172. break;
  4173. case PACKET3_WRITE_DATA:
  4174. if ((idx_value & 0xf00) == 0) {
  4175. start_reg = ib[idx + 1] * 4;
  4176. if (idx_value & 0x10000) {
  4177. if (!si_vm_reg_valid(start_reg))
  4178. return -EINVAL;
  4179. } else {
  4180. for (i = 0; i < (pkt->count - 2); i++) {
  4181. reg = start_reg + (4 * i);
  4182. if (!si_vm_reg_valid(reg))
  4183. return -EINVAL;
  4184. }
  4185. }
  4186. }
  4187. break;
  4188. case PACKET3_COND_WRITE:
  4189. if (idx_value & 0x100) {
  4190. reg = ib[idx + 5] * 4;
  4191. if (!si_vm_reg_valid(reg))
  4192. return -EINVAL;
  4193. }
  4194. break;
  4195. case PACKET3_COPY_DW:
  4196. if (idx_value & 0x2) {
  4197. reg = ib[idx + 3] * 4;
  4198. if (!si_vm_reg_valid(reg))
  4199. return -EINVAL;
  4200. }
  4201. break;
  4202. case PACKET3_SET_CONFIG_REG:
  4203. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  4204. end_reg = 4 * pkt->count + start_reg - 4;
  4205. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  4206. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  4207. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  4208. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  4209. return -EINVAL;
  4210. }
  4211. for (i = 0; i < pkt->count; i++) {
  4212. reg = start_reg + (4 * i);
  4213. if (!si_vm_reg_valid(reg))
  4214. return -EINVAL;
  4215. }
  4216. break;
  4217. case PACKET3_CP_DMA:
  4218. r = si_vm_packet3_cp_dma_check(ib, idx);
  4219. if (r)
  4220. return r;
  4221. break;
  4222. default:
  4223. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  4224. return -EINVAL;
  4225. }
  4226. return 0;
  4227. }
  4228. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  4229. u32 *ib, struct radeon_cs_packet *pkt)
  4230. {
  4231. int r;
  4232. u32 idx = pkt->idx + 1;
  4233. u32 idx_value = ib[idx];
  4234. u32 start_reg, reg, i;
  4235. switch (pkt->opcode) {
  4236. case PACKET3_NOP:
  4237. case PACKET3_SET_BASE:
  4238. case PACKET3_CLEAR_STATE:
  4239. case PACKET3_DISPATCH_DIRECT:
  4240. case PACKET3_DISPATCH_INDIRECT:
  4241. case PACKET3_ALLOC_GDS:
  4242. case PACKET3_WRITE_GDS_RAM:
  4243. case PACKET3_ATOMIC_GDS:
  4244. case PACKET3_ATOMIC:
  4245. case PACKET3_OCCLUSION_QUERY:
  4246. case PACKET3_SET_PREDICATION:
  4247. case PACKET3_COND_EXEC:
  4248. case PACKET3_PRED_EXEC:
  4249. case PACKET3_CONTEXT_CONTROL:
  4250. case PACKET3_STRMOUT_BUFFER_UPDATE:
  4251. case PACKET3_WAIT_REG_MEM:
  4252. case PACKET3_MEM_WRITE:
  4253. case PACKET3_PFP_SYNC_ME:
  4254. case PACKET3_SURFACE_SYNC:
  4255. case PACKET3_EVENT_WRITE:
  4256. case PACKET3_EVENT_WRITE_EOP:
  4257. case PACKET3_EVENT_WRITE_EOS:
  4258. case PACKET3_SET_CONTEXT_REG:
  4259. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  4260. case PACKET3_SET_SH_REG:
  4261. case PACKET3_SET_SH_REG_OFFSET:
  4262. case PACKET3_INCREMENT_DE_COUNTER:
  4263. case PACKET3_WAIT_ON_CE_COUNTER:
  4264. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  4265. case PACKET3_ME_WRITE:
  4266. break;
  4267. case PACKET3_COPY_DATA:
  4268. if ((idx_value & 0xf00) == 0) {
  4269. reg = ib[idx + 3] * 4;
  4270. if (!si_vm_reg_valid(reg))
  4271. return -EINVAL;
  4272. }
  4273. break;
  4274. case PACKET3_WRITE_DATA:
  4275. if ((idx_value & 0xf00) == 0) {
  4276. start_reg = ib[idx + 1] * 4;
  4277. if (idx_value & 0x10000) {
  4278. if (!si_vm_reg_valid(start_reg))
  4279. return -EINVAL;
  4280. } else {
  4281. for (i = 0; i < (pkt->count - 2); i++) {
  4282. reg = start_reg + (4 * i);
  4283. if (!si_vm_reg_valid(reg))
  4284. return -EINVAL;
  4285. }
  4286. }
  4287. }
  4288. break;
  4289. case PACKET3_COND_WRITE:
  4290. if (idx_value & 0x100) {
  4291. reg = ib[idx + 5] * 4;
  4292. if (!si_vm_reg_valid(reg))
  4293. return -EINVAL;
  4294. }
  4295. break;
  4296. case PACKET3_COPY_DW:
  4297. if (idx_value & 0x2) {
  4298. reg = ib[idx + 3] * 4;
  4299. if (!si_vm_reg_valid(reg))
  4300. return -EINVAL;
  4301. }
  4302. break;
  4303. case PACKET3_CP_DMA:
  4304. r = si_vm_packet3_cp_dma_check(ib, idx);
  4305. if (r)
  4306. return r;
  4307. break;
  4308. default:
  4309. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  4310. return -EINVAL;
  4311. }
  4312. return 0;
  4313. }
  4314. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4315. {
  4316. int ret = 0;
  4317. u32 idx = 0, i;
  4318. struct radeon_cs_packet pkt;
  4319. do {
  4320. pkt.idx = idx;
  4321. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  4322. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  4323. pkt.one_reg_wr = 0;
  4324. switch (pkt.type) {
  4325. case RADEON_PACKET_TYPE0:
  4326. dev_err(rdev->dev, "Packet0 not allowed!\n");
  4327. for (i = 0; i < ib->length_dw; i++) {
  4328. if (i == idx)
  4329. printk("\t0x%08x <---\n", ib->ptr[i]);
  4330. else
  4331. printk("\t0x%08x\n", ib->ptr[i]);
  4332. }
  4333. ret = -EINVAL;
  4334. break;
  4335. case RADEON_PACKET_TYPE2:
  4336. idx += 1;
  4337. break;
  4338. case RADEON_PACKET_TYPE3:
  4339. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  4340. if (ib->is_const_ib)
  4341. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  4342. else {
  4343. switch (ib->ring) {
  4344. case RADEON_RING_TYPE_GFX_INDEX:
  4345. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  4346. break;
  4347. case CAYMAN_RING_TYPE_CP1_INDEX:
  4348. case CAYMAN_RING_TYPE_CP2_INDEX:
  4349. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  4350. break;
  4351. default:
  4352. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  4353. ret = -EINVAL;
  4354. break;
  4355. }
  4356. }
  4357. idx += pkt.count + 2;
  4358. break;
  4359. default:
  4360. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  4361. ret = -EINVAL;
  4362. break;
  4363. }
  4364. if (ret)
  4365. break;
  4366. } while (idx < ib->length_dw);
  4367. return ret;
  4368. }
  4369. /*
  4370. * vm
  4371. */
  4372. int si_vm_init(struct radeon_device *rdev)
  4373. {
  4374. /* number of VMs */
  4375. rdev->vm_manager.nvm = 16;
  4376. /* base offset of vram pages */
  4377. rdev->vm_manager.vram_base_offset = 0;
  4378. return 0;
  4379. }
  4380. void si_vm_fini(struct radeon_device *rdev)
  4381. {
  4382. }
  4383. /**
  4384. * si_vm_decode_fault - print human readable fault info
  4385. *
  4386. * @rdev: radeon_device pointer
  4387. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4388. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4389. *
  4390. * Print human readable fault information (SI).
  4391. */
  4392. static void si_vm_decode_fault(struct radeon_device *rdev,
  4393. u32 status, u32 addr)
  4394. {
  4395. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4396. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4397. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4398. char *block;
  4399. if (rdev->family == CHIP_TAHITI) {
  4400. switch (mc_id) {
  4401. case 160:
  4402. case 144:
  4403. case 96:
  4404. case 80:
  4405. case 224:
  4406. case 208:
  4407. case 32:
  4408. case 16:
  4409. block = "CB";
  4410. break;
  4411. case 161:
  4412. case 145:
  4413. case 97:
  4414. case 81:
  4415. case 225:
  4416. case 209:
  4417. case 33:
  4418. case 17:
  4419. block = "CB_FMASK";
  4420. break;
  4421. case 162:
  4422. case 146:
  4423. case 98:
  4424. case 82:
  4425. case 226:
  4426. case 210:
  4427. case 34:
  4428. case 18:
  4429. block = "CB_CMASK";
  4430. break;
  4431. case 163:
  4432. case 147:
  4433. case 99:
  4434. case 83:
  4435. case 227:
  4436. case 211:
  4437. case 35:
  4438. case 19:
  4439. block = "CB_IMMED";
  4440. break;
  4441. case 164:
  4442. case 148:
  4443. case 100:
  4444. case 84:
  4445. case 228:
  4446. case 212:
  4447. case 36:
  4448. case 20:
  4449. block = "DB";
  4450. break;
  4451. case 165:
  4452. case 149:
  4453. case 101:
  4454. case 85:
  4455. case 229:
  4456. case 213:
  4457. case 37:
  4458. case 21:
  4459. block = "DB_HTILE";
  4460. break;
  4461. case 167:
  4462. case 151:
  4463. case 103:
  4464. case 87:
  4465. case 231:
  4466. case 215:
  4467. case 39:
  4468. case 23:
  4469. block = "DB_STEN";
  4470. break;
  4471. case 72:
  4472. case 68:
  4473. case 64:
  4474. case 8:
  4475. case 4:
  4476. case 0:
  4477. case 136:
  4478. case 132:
  4479. case 128:
  4480. case 200:
  4481. case 196:
  4482. case 192:
  4483. block = "TC";
  4484. break;
  4485. case 112:
  4486. case 48:
  4487. block = "CP";
  4488. break;
  4489. case 49:
  4490. case 177:
  4491. case 50:
  4492. case 178:
  4493. block = "SH";
  4494. break;
  4495. case 53:
  4496. case 190:
  4497. block = "VGT";
  4498. break;
  4499. case 117:
  4500. block = "IH";
  4501. break;
  4502. case 51:
  4503. case 115:
  4504. block = "RLC";
  4505. break;
  4506. case 119:
  4507. case 183:
  4508. block = "DMA0";
  4509. break;
  4510. case 61:
  4511. block = "DMA1";
  4512. break;
  4513. case 248:
  4514. case 120:
  4515. block = "HDP";
  4516. break;
  4517. default:
  4518. block = "unknown";
  4519. break;
  4520. }
  4521. } else {
  4522. switch (mc_id) {
  4523. case 32:
  4524. case 16:
  4525. case 96:
  4526. case 80:
  4527. case 160:
  4528. case 144:
  4529. case 224:
  4530. case 208:
  4531. block = "CB";
  4532. break;
  4533. case 33:
  4534. case 17:
  4535. case 97:
  4536. case 81:
  4537. case 161:
  4538. case 145:
  4539. case 225:
  4540. case 209:
  4541. block = "CB_FMASK";
  4542. break;
  4543. case 34:
  4544. case 18:
  4545. case 98:
  4546. case 82:
  4547. case 162:
  4548. case 146:
  4549. case 226:
  4550. case 210:
  4551. block = "CB_CMASK";
  4552. break;
  4553. case 35:
  4554. case 19:
  4555. case 99:
  4556. case 83:
  4557. case 163:
  4558. case 147:
  4559. case 227:
  4560. case 211:
  4561. block = "CB_IMMED";
  4562. break;
  4563. case 36:
  4564. case 20:
  4565. case 100:
  4566. case 84:
  4567. case 164:
  4568. case 148:
  4569. case 228:
  4570. case 212:
  4571. block = "DB";
  4572. break;
  4573. case 37:
  4574. case 21:
  4575. case 101:
  4576. case 85:
  4577. case 165:
  4578. case 149:
  4579. case 229:
  4580. case 213:
  4581. block = "DB_HTILE";
  4582. break;
  4583. case 39:
  4584. case 23:
  4585. case 103:
  4586. case 87:
  4587. case 167:
  4588. case 151:
  4589. case 231:
  4590. case 215:
  4591. block = "DB_STEN";
  4592. break;
  4593. case 72:
  4594. case 68:
  4595. case 8:
  4596. case 4:
  4597. case 136:
  4598. case 132:
  4599. case 200:
  4600. case 196:
  4601. block = "TC";
  4602. break;
  4603. case 112:
  4604. case 48:
  4605. block = "CP";
  4606. break;
  4607. case 49:
  4608. case 177:
  4609. case 50:
  4610. case 178:
  4611. block = "SH";
  4612. break;
  4613. case 53:
  4614. block = "VGT";
  4615. break;
  4616. case 117:
  4617. block = "IH";
  4618. break;
  4619. case 51:
  4620. case 115:
  4621. block = "RLC";
  4622. break;
  4623. case 119:
  4624. case 183:
  4625. block = "DMA0";
  4626. break;
  4627. case 61:
  4628. block = "DMA1";
  4629. break;
  4630. case 248:
  4631. case 120:
  4632. block = "HDP";
  4633. break;
  4634. default:
  4635. block = "unknown";
  4636. break;
  4637. }
  4638. }
  4639. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4640. protections, vmid, addr,
  4641. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4642. block, mc_id);
  4643. }
  4644. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4645. {
  4646. struct radeon_ring *ring = &rdev->ring[ridx];
  4647. if (vm == NULL)
  4648. return;
  4649. /* write new base address */
  4650. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4651. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  4652. WRITE_DATA_DST_SEL(0)));
  4653. if (vm->id < 8) {
  4654. radeon_ring_write(ring,
  4655. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4656. } else {
  4657. radeon_ring_write(ring,
  4658. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4659. }
  4660. radeon_ring_write(ring, 0);
  4661. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4662. /* flush hdp cache */
  4663. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4664. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  4665. WRITE_DATA_DST_SEL(0)));
  4666. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4667. radeon_ring_write(ring, 0);
  4668. radeon_ring_write(ring, 0x1);
  4669. /* bits 0-15 are the VM contexts0-15 */
  4670. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4671. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  4672. WRITE_DATA_DST_SEL(0)));
  4673. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4674. radeon_ring_write(ring, 0);
  4675. radeon_ring_write(ring, 1 << vm->id);
  4676. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4677. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4678. radeon_ring_write(ring, 0x0);
  4679. }
  4680. /*
  4681. * Power and clock gating
  4682. */
  4683. static void si_wait_for_rlc_serdes(struct radeon_device *rdev)
  4684. {
  4685. int i;
  4686. for (i = 0; i < rdev->usec_timeout; i++) {
  4687. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  4688. break;
  4689. udelay(1);
  4690. }
  4691. for (i = 0; i < rdev->usec_timeout; i++) {
  4692. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  4693. break;
  4694. udelay(1);
  4695. }
  4696. }
  4697. static void si_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4698. bool enable)
  4699. {
  4700. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4701. u32 mask;
  4702. int i;
  4703. if (enable)
  4704. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4705. else
  4706. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4707. WREG32(CP_INT_CNTL_RING0, tmp);
  4708. if (!enable) {
  4709. /* read a gfx register */
  4710. tmp = RREG32(DB_DEPTH_INFO);
  4711. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  4712. for (i = 0; i < rdev->usec_timeout; i++) {
  4713. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  4714. break;
  4715. udelay(1);
  4716. }
  4717. }
  4718. }
  4719. static void si_set_uvd_dcm(struct radeon_device *rdev,
  4720. bool sw_mode)
  4721. {
  4722. u32 tmp, tmp2;
  4723. tmp = RREG32(UVD_CGC_CTRL);
  4724. tmp &= ~(CLK_OD_MASK | CG_DT_MASK);
  4725. tmp |= DCM | CG_DT(1) | CLK_OD(4);
  4726. if (sw_mode) {
  4727. tmp &= ~0x7ffff800;
  4728. tmp2 = DYN_OR_EN | DYN_RR_EN | G_DIV_ID(7);
  4729. } else {
  4730. tmp |= 0x7ffff800;
  4731. tmp2 = 0;
  4732. }
  4733. WREG32(UVD_CGC_CTRL, tmp);
  4734. WREG32_UVD_CTX(UVD_CGC_CTRL2, tmp2);
  4735. }
  4736. void si_init_uvd_internal_cg(struct radeon_device *rdev)
  4737. {
  4738. bool hw_mode = true;
  4739. if (hw_mode) {
  4740. si_set_uvd_dcm(rdev, false);
  4741. } else {
  4742. u32 tmp = RREG32(UVD_CGC_CTRL);
  4743. tmp &= ~DCM;
  4744. WREG32(UVD_CGC_CTRL, tmp);
  4745. }
  4746. }
  4747. static u32 si_halt_rlc(struct radeon_device *rdev)
  4748. {
  4749. u32 data, orig;
  4750. orig = data = RREG32(RLC_CNTL);
  4751. if (data & RLC_ENABLE) {
  4752. data &= ~RLC_ENABLE;
  4753. WREG32(RLC_CNTL, data);
  4754. si_wait_for_rlc_serdes(rdev);
  4755. }
  4756. return orig;
  4757. }
  4758. static void si_update_rlc(struct radeon_device *rdev, u32 rlc)
  4759. {
  4760. u32 tmp;
  4761. tmp = RREG32(RLC_CNTL);
  4762. if (tmp != rlc)
  4763. WREG32(RLC_CNTL, rlc);
  4764. }
  4765. static void si_enable_dma_pg(struct radeon_device *rdev, bool enable)
  4766. {
  4767. u32 data, orig;
  4768. orig = data = RREG32(DMA_PG);
  4769. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_SDMA))
  4770. data |= PG_CNTL_ENABLE;
  4771. else
  4772. data &= ~PG_CNTL_ENABLE;
  4773. if (orig != data)
  4774. WREG32(DMA_PG, data);
  4775. }
  4776. static void si_init_dma_pg(struct radeon_device *rdev)
  4777. {
  4778. u32 tmp;
  4779. WREG32(DMA_PGFSM_WRITE, 0x00002000);
  4780. WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
  4781. for (tmp = 0; tmp < 5; tmp++)
  4782. WREG32(DMA_PGFSM_WRITE, 0);
  4783. }
  4784. static void si_enable_gfx_cgpg(struct radeon_device *rdev,
  4785. bool enable)
  4786. {
  4787. u32 tmp;
  4788. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  4789. tmp = RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10);
  4790. WREG32(RLC_TTOP_D, tmp);
  4791. tmp = RREG32(RLC_PG_CNTL);
  4792. tmp |= GFX_PG_ENABLE;
  4793. WREG32(RLC_PG_CNTL, tmp);
  4794. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4795. tmp |= AUTO_PG_EN;
  4796. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4797. } else {
  4798. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4799. tmp &= ~AUTO_PG_EN;
  4800. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4801. tmp = RREG32(DB_RENDER_CONTROL);
  4802. }
  4803. }
  4804. static void si_init_gfx_cgpg(struct radeon_device *rdev)
  4805. {
  4806. u32 tmp;
  4807. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  4808. tmp = RREG32(RLC_PG_CNTL);
  4809. tmp |= GFX_PG_SRC;
  4810. WREG32(RLC_PG_CNTL, tmp);
  4811. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  4812. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4813. tmp &= ~GRBM_REG_SGIT_MASK;
  4814. tmp |= GRBM_REG_SGIT(0x700);
  4815. tmp &= ~PG_AFTER_GRBM_REG_ST_MASK;
  4816. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4817. }
  4818. static u32 si_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  4819. {
  4820. u32 mask = 0, tmp, tmp1;
  4821. int i;
  4822. si_select_se_sh(rdev, se, sh);
  4823. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  4824. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  4825. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4826. tmp &= 0xffff0000;
  4827. tmp |= tmp1;
  4828. tmp >>= 16;
  4829. for (i = 0; i < rdev->config.si.max_cu_per_sh; i ++) {
  4830. mask <<= 1;
  4831. mask |= 1;
  4832. }
  4833. return (~tmp) & mask;
  4834. }
  4835. static void si_init_ao_cu_mask(struct radeon_device *rdev)
  4836. {
  4837. u32 i, j, k, active_cu_number = 0;
  4838. u32 mask, counter, cu_bitmap;
  4839. u32 tmp = 0;
  4840. for (i = 0; i < rdev->config.si.max_shader_engines; i++) {
  4841. for (j = 0; j < rdev->config.si.max_sh_per_se; j++) {
  4842. mask = 1;
  4843. cu_bitmap = 0;
  4844. counter = 0;
  4845. for (k = 0; k < rdev->config.si.max_cu_per_sh; k++) {
  4846. if (si_get_cu_active_bitmap(rdev, i, j) & mask) {
  4847. if (counter < 2)
  4848. cu_bitmap |= mask;
  4849. counter++;
  4850. }
  4851. mask <<= 1;
  4852. }
  4853. active_cu_number += counter;
  4854. tmp |= (cu_bitmap << (i * 16 + j * 8));
  4855. }
  4856. }
  4857. WREG32(RLC_PG_AO_CU_MASK, tmp);
  4858. tmp = RREG32(RLC_MAX_PG_CU);
  4859. tmp &= ~MAX_PU_CU_MASK;
  4860. tmp |= MAX_PU_CU(active_cu_number);
  4861. WREG32(RLC_MAX_PG_CU, tmp);
  4862. }
  4863. static void si_enable_cgcg(struct radeon_device *rdev,
  4864. bool enable)
  4865. {
  4866. u32 data, orig, tmp;
  4867. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4868. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4869. si_enable_gui_idle_interrupt(rdev, true);
  4870. WREG32(RLC_GCPM_GENERAL_3, 0x00000080);
  4871. tmp = si_halt_rlc(rdev);
  4872. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4873. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4874. WREG32(RLC_SERDES_WR_CTRL, 0x00b000ff);
  4875. si_wait_for_rlc_serdes(rdev);
  4876. si_update_rlc(rdev, tmp);
  4877. WREG32(RLC_SERDES_WR_CTRL, 0x007000ff);
  4878. data |= CGCG_EN | CGLS_EN;
  4879. } else {
  4880. si_enable_gui_idle_interrupt(rdev, false);
  4881. RREG32(CB_CGTT_SCLK_CTRL);
  4882. RREG32(CB_CGTT_SCLK_CTRL);
  4883. RREG32(CB_CGTT_SCLK_CTRL);
  4884. RREG32(CB_CGTT_SCLK_CTRL);
  4885. data &= ~(CGCG_EN | CGLS_EN);
  4886. }
  4887. if (orig != data)
  4888. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4889. }
  4890. static void si_enable_mgcg(struct radeon_device *rdev,
  4891. bool enable)
  4892. {
  4893. u32 data, orig, tmp = 0;
  4894. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4895. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4896. data = 0x96940200;
  4897. if (orig != data)
  4898. WREG32(CGTS_SM_CTRL_REG, data);
  4899. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4900. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4901. data |= CP_MEM_LS_EN;
  4902. if (orig != data)
  4903. WREG32(CP_MEM_SLP_CNTL, data);
  4904. }
  4905. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4906. data &= 0xffffffc0;
  4907. if (orig != data)
  4908. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4909. tmp = si_halt_rlc(rdev);
  4910. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4911. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4912. WREG32(RLC_SERDES_WR_CTRL, 0x00d000ff);
  4913. si_update_rlc(rdev, tmp);
  4914. } else {
  4915. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4916. data |= 0x00000003;
  4917. if (orig != data)
  4918. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4919. data = RREG32(CP_MEM_SLP_CNTL);
  4920. if (data & CP_MEM_LS_EN) {
  4921. data &= ~CP_MEM_LS_EN;
  4922. WREG32(CP_MEM_SLP_CNTL, data);
  4923. }
  4924. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4925. data |= LS_OVERRIDE | OVERRIDE;
  4926. if (orig != data)
  4927. WREG32(CGTS_SM_CTRL_REG, data);
  4928. tmp = si_halt_rlc(rdev);
  4929. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4930. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4931. WREG32(RLC_SERDES_WR_CTRL, 0x00e000ff);
  4932. si_update_rlc(rdev, tmp);
  4933. }
  4934. }
  4935. static void si_enable_uvd_mgcg(struct radeon_device *rdev,
  4936. bool enable)
  4937. {
  4938. u32 orig, data, tmp;
  4939. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4940. tmp = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4941. tmp |= 0x3fff;
  4942. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, tmp);
  4943. orig = data = RREG32(UVD_CGC_CTRL);
  4944. data |= DCM;
  4945. if (orig != data)
  4946. WREG32(UVD_CGC_CTRL, data);
  4947. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_0, 0);
  4948. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_1, 0);
  4949. } else {
  4950. tmp = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4951. tmp &= ~0x3fff;
  4952. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, tmp);
  4953. orig = data = RREG32(UVD_CGC_CTRL);
  4954. data &= ~DCM;
  4955. if (orig != data)
  4956. WREG32(UVD_CGC_CTRL, data);
  4957. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_0, 0xffffffff);
  4958. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_1, 0xffffffff);
  4959. }
  4960. }
  4961. static const u32 mc_cg_registers[] =
  4962. {
  4963. MC_HUB_MISC_HUB_CG,
  4964. MC_HUB_MISC_SIP_CG,
  4965. MC_HUB_MISC_VM_CG,
  4966. MC_XPB_CLK_GAT,
  4967. ATC_MISC_CG,
  4968. MC_CITF_MISC_WR_CG,
  4969. MC_CITF_MISC_RD_CG,
  4970. MC_CITF_MISC_VM_CG,
  4971. VM_L2_CG,
  4972. };
  4973. static void si_enable_mc_ls(struct radeon_device *rdev,
  4974. bool enable)
  4975. {
  4976. int i;
  4977. u32 orig, data;
  4978. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4979. orig = data = RREG32(mc_cg_registers[i]);
  4980. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4981. data |= MC_LS_ENABLE;
  4982. else
  4983. data &= ~MC_LS_ENABLE;
  4984. if (data != orig)
  4985. WREG32(mc_cg_registers[i], data);
  4986. }
  4987. }
  4988. static void si_enable_mc_mgcg(struct radeon_device *rdev,
  4989. bool enable)
  4990. {
  4991. int i;
  4992. u32 orig, data;
  4993. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4994. orig = data = RREG32(mc_cg_registers[i]);
  4995. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4996. data |= MC_CG_ENABLE;
  4997. else
  4998. data &= ~MC_CG_ENABLE;
  4999. if (data != orig)
  5000. WREG32(mc_cg_registers[i], data);
  5001. }
  5002. }
  5003. static void si_enable_dma_mgcg(struct radeon_device *rdev,
  5004. bool enable)
  5005. {
  5006. u32 orig, data, offset;
  5007. int i;
  5008. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5009. for (i = 0; i < 2; i++) {
  5010. if (i == 0)
  5011. offset = DMA0_REGISTER_OFFSET;
  5012. else
  5013. offset = DMA1_REGISTER_OFFSET;
  5014. orig = data = RREG32(DMA_POWER_CNTL + offset);
  5015. data &= ~MEM_POWER_OVERRIDE;
  5016. if (data != orig)
  5017. WREG32(DMA_POWER_CNTL + offset, data);
  5018. WREG32(DMA_CLK_CTRL + offset, 0x00000100);
  5019. }
  5020. } else {
  5021. for (i = 0; i < 2; i++) {
  5022. if (i == 0)
  5023. offset = DMA0_REGISTER_OFFSET;
  5024. else
  5025. offset = DMA1_REGISTER_OFFSET;
  5026. orig = data = RREG32(DMA_POWER_CNTL + offset);
  5027. data |= MEM_POWER_OVERRIDE;
  5028. if (data != orig)
  5029. WREG32(DMA_POWER_CNTL + offset, data);
  5030. orig = data = RREG32(DMA_CLK_CTRL + offset);
  5031. data = 0xff000000;
  5032. if (data != orig)
  5033. WREG32(DMA_CLK_CTRL + offset, data);
  5034. }
  5035. }
  5036. }
  5037. static void si_enable_bif_mgls(struct radeon_device *rdev,
  5038. bool enable)
  5039. {
  5040. u32 orig, data;
  5041. orig = data = RREG32_PCIE(PCIE_CNTL2);
  5042. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5043. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5044. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5045. else
  5046. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5047. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5048. if (orig != data)
  5049. WREG32_PCIE(PCIE_CNTL2, data);
  5050. }
  5051. static void si_enable_hdp_mgcg(struct radeon_device *rdev,
  5052. bool enable)
  5053. {
  5054. u32 orig, data;
  5055. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5056. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5057. data &= ~CLOCK_GATING_DIS;
  5058. else
  5059. data |= CLOCK_GATING_DIS;
  5060. if (orig != data)
  5061. WREG32(HDP_HOST_PATH_CNTL, data);
  5062. }
  5063. static void si_enable_hdp_ls(struct radeon_device *rdev,
  5064. bool enable)
  5065. {
  5066. u32 orig, data;
  5067. orig = data = RREG32(HDP_MEM_POWER_LS);
  5068. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5069. data |= HDP_LS_ENABLE;
  5070. else
  5071. data &= ~HDP_LS_ENABLE;
  5072. if (orig != data)
  5073. WREG32(HDP_MEM_POWER_LS, data);
  5074. }
  5075. static void si_update_cg(struct radeon_device *rdev,
  5076. u32 block, bool enable)
  5077. {
  5078. if (block & RADEON_CG_BLOCK_GFX) {
  5079. si_enable_gui_idle_interrupt(rdev, false);
  5080. /* order matters! */
  5081. if (enable) {
  5082. si_enable_mgcg(rdev, true);
  5083. si_enable_cgcg(rdev, true);
  5084. } else {
  5085. si_enable_cgcg(rdev, false);
  5086. si_enable_mgcg(rdev, false);
  5087. }
  5088. si_enable_gui_idle_interrupt(rdev, true);
  5089. }
  5090. if (block & RADEON_CG_BLOCK_MC) {
  5091. si_enable_mc_mgcg(rdev, enable);
  5092. si_enable_mc_ls(rdev, enable);
  5093. }
  5094. if (block & RADEON_CG_BLOCK_SDMA) {
  5095. si_enable_dma_mgcg(rdev, enable);
  5096. }
  5097. if (block & RADEON_CG_BLOCK_BIF) {
  5098. si_enable_bif_mgls(rdev, enable);
  5099. }
  5100. if (block & RADEON_CG_BLOCK_UVD) {
  5101. if (rdev->has_uvd) {
  5102. si_enable_uvd_mgcg(rdev, enable);
  5103. }
  5104. }
  5105. if (block & RADEON_CG_BLOCK_HDP) {
  5106. si_enable_hdp_mgcg(rdev, enable);
  5107. si_enable_hdp_ls(rdev, enable);
  5108. }
  5109. }
  5110. static void si_init_cg(struct radeon_device *rdev)
  5111. {
  5112. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5113. RADEON_CG_BLOCK_MC |
  5114. RADEON_CG_BLOCK_SDMA |
  5115. RADEON_CG_BLOCK_BIF |
  5116. RADEON_CG_BLOCK_HDP), true);
  5117. if (rdev->has_uvd) {
  5118. si_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
  5119. si_init_uvd_internal_cg(rdev);
  5120. }
  5121. }
  5122. static void si_fini_cg(struct radeon_device *rdev)
  5123. {
  5124. if (rdev->has_uvd) {
  5125. si_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
  5126. }
  5127. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5128. RADEON_CG_BLOCK_MC |
  5129. RADEON_CG_BLOCK_SDMA |
  5130. RADEON_CG_BLOCK_BIF |
  5131. RADEON_CG_BLOCK_HDP), false);
  5132. }
  5133. u32 si_get_csb_size(struct radeon_device *rdev)
  5134. {
  5135. u32 count = 0;
  5136. const struct cs_section_def *sect = NULL;
  5137. const struct cs_extent_def *ext = NULL;
  5138. if (rdev->rlc.cs_data == NULL)
  5139. return 0;
  5140. /* begin clear state */
  5141. count += 2;
  5142. /* context control state */
  5143. count += 3;
  5144. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5145. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5146. if (sect->id == SECT_CONTEXT)
  5147. count += 2 + ext->reg_count;
  5148. else
  5149. return 0;
  5150. }
  5151. }
  5152. /* pa_sc_raster_config */
  5153. count += 3;
  5154. /* end clear state */
  5155. count += 2;
  5156. /* clear state */
  5157. count += 2;
  5158. return count;
  5159. }
  5160. void si_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5161. {
  5162. u32 count = 0, i;
  5163. const struct cs_section_def *sect = NULL;
  5164. const struct cs_extent_def *ext = NULL;
  5165. if (rdev->rlc.cs_data == NULL)
  5166. return;
  5167. if (buffer == NULL)
  5168. return;
  5169. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5170. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  5171. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5172. buffer[count++] = cpu_to_le32(0x80000000);
  5173. buffer[count++] = cpu_to_le32(0x80000000);
  5174. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5175. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5176. if (sect->id == SECT_CONTEXT) {
  5177. buffer[count++] =
  5178. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  5179. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  5180. for (i = 0; i < ext->reg_count; i++)
  5181. buffer[count++] = cpu_to_le32(ext->extent[i]);
  5182. } else {
  5183. return;
  5184. }
  5185. }
  5186. }
  5187. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  5188. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  5189. switch (rdev->family) {
  5190. case CHIP_TAHITI:
  5191. case CHIP_PITCAIRN:
  5192. buffer[count++] = cpu_to_le32(0x2a00126a);
  5193. break;
  5194. case CHIP_VERDE:
  5195. buffer[count++] = cpu_to_le32(0x0000124a);
  5196. break;
  5197. case CHIP_OLAND:
  5198. buffer[count++] = cpu_to_le32(0x00000082);
  5199. break;
  5200. case CHIP_HAINAN:
  5201. buffer[count++] = cpu_to_le32(0x00000000);
  5202. break;
  5203. default:
  5204. buffer[count++] = cpu_to_le32(0x00000000);
  5205. break;
  5206. }
  5207. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5208. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  5209. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  5210. buffer[count++] = cpu_to_le32(0);
  5211. }
  5212. static void si_init_pg(struct radeon_device *rdev)
  5213. {
  5214. if (rdev->pg_flags) {
  5215. if (rdev->pg_flags & RADEON_PG_SUPPORT_SDMA) {
  5216. si_init_dma_pg(rdev);
  5217. }
  5218. si_init_ao_cu_mask(rdev);
  5219. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5220. si_init_gfx_cgpg(rdev);
  5221. } else {
  5222. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5223. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  5224. }
  5225. si_enable_dma_pg(rdev, true);
  5226. si_enable_gfx_cgpg(rdev, true);
  5227. } else {
  5228. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5229. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  5230. }
  5231. }
  5232. static void si_fini_pg(struct radeon_device *rdev)
  5233. {
  5234. if (rdev->pg_flags) {
  5235. si_enable_dma_pg(rdev, false);
  5236. si_enable_gfx_cgpg(rdev, false);
  5237. }
  5238. }
  5239. /*
  5240. * RLC
  5241. */
  5242. void si_rlc_reset(struct radeon_device *rdev)
  5243. {
  5244. u32 tmp = RREG32(GRBM_SOFT_RESET);
  5245. tmp |= SOFT_RESET_RLC;
  5246. WREG32(GRBM_SOFT_RESET, tmp);
  5247. udelay(50);
  5248. tmp &= ~SOFT_RESET_RLC;
  5249. WREG32(GRBM_SOFT_RESET, tmp);
  5250. udelay(50);
  5251. }
  5252. static void si_rlc_stop(struct radeon_device *rdev)
  5253. {
  5254. WREG32(RLC_CNTL, 0);
  5255. si_enable_gui_idle_interrupt(rdev, false);
  5256. si_wait_for_rlc_serdes(rdev);
  5257. }
  5258. static void si_rlc_start(struct radeon_device *rdev)
  5259. {
  5260. WREG32(RLC_CNTL, RLC_ENABLE);
  5261. si_enable_gui_idle_interrupt(rdev, true);
  5262. udelay(50);
  5263. }
  5264. static bool si_lbpw_supported(struct radeon_device *rdev)
  5265. {
  5266. u32 tmp;
  5267. /* Enable LBPW only for DDR3 */
  5268. tmp = RREG32(MC_SEQ_MISC0);
  5269. if ((tmp & 0xF0000000) == 0xB0000000)
  5270. return true;
  5271. return false;
  5272. }
  5273. static void si_enable_lbpw(struct radeon_device *rdev, bool enable)
  5274. {
  5275. u32 tmp;
  5276. tmp = RREG32(RLC_LB_CNTL);
  5277. if (enable)
  5278. tmp |= LOAD_BALANCE_ENABLE;
  5279. else
  5280. tmp &= ~LOAD_BALANCE_ENABLE;
  5281. WREG32(RLC_LB_CNTL, tmp);
  5282. if (!enable) {
  5283. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5284. WREG32(SPI_LB_CU_MASK, 0x00ff);
  5285. }
  5286. }
  5287. static int si_rlc_resume(struct radeon_device *rdev)
  5288. {
  5289. u32 i;
  5290. if (!rdev->rlc_fw)
  5291. return -EINVAL;
  5292. si_rlc_stop(rdev);
  5293. si_rlc_reset(rdev);
  5294. si_init_pg(rdev);
  5295. si_init_cg(rdev);
  5296. WREG32(RLC_RL_BASE, 0);
  5297. WREG32(RLC_RL_SIZE, 0);
  5298. WREG32(RLC_LB_CNTL, 0);
  5299. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  5300. WREG32(RLC_LB_CNTR_INIT, 0);
  5301. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5302. WREG32(RLC_MC_CNTL, 0);
  5303. WREG32(RLC_UCODE_CNTL, 0);
  5304. if (rdev->new_fw) {
  5305. const struct rlc_firmware_header_v1_0 *hdr =
  5306. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5307. u32 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5308. const __le32 *fw_data = (const __le32 *)
  5309. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5310. radeon_ucode_print_rlc_hdr(&hdr->header);
  5311. for (i = 0; i < fw_size; i++) {
  5312. WREG32(RLC_UCODE_ADDR, i);
  5313. WREG32(RLC_UCODE_DATA, le32_to_cpup(fw_data++));
  5314. }
  5315. } else {
  5316. const __be32 *fw_data =
  5317. (const __be32 *)rdev->rlc_fw->data;
  5318. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  5319. WREG32(RLC_UCODE_ADDR, i);
  5320. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  5321. }
  5322. }
  5323. WREG32(RLC_UCODE_ADDR, 0);
  5324. si_enable_lbpw(rdev, si_lbpw_supported(rdev));
  5325. si_rlc_start(rdev);
  5326. return 0;
  5327. }
  5328. static void si_enable_interrupts(struct radeon_device *rdev)
  5329. {
  5330. u32 ih_cntl = RREG32(IH_CNTL);
  5331. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5332. ih_cntl |= ENABLE_INTR;
  5333. ih_rb_cntl |= IH_RB_ENABLE;
  5334. WREG32(IH_CNTL, ih_cntl);
  5335. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5336. rdev->ih.enabled = true;
  5337. }
  5338. static void si_disable_interrupts(struct radeon_device *rdev)
  5339. {
  5340. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5341. u32 ih_cntl = RREG32(IH_CNTL);
  5342. ih_rb_cntl &= ~IH_RB_ENABLE;
  5343. ih_cntl &= ~ENABLE_INTR;
  5344. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5345. WREG32(IH_CNTL, ih_cntl);
  5346. /* set rptr, wptr to 0 */
  5347. WREG32(IH_RB_RPTR, 0);
  5348. WREG32(IH_RB_WPTR, 0);
  5349. rdev->ih.enabled = false;
  5350. rdev->ih.rptr = 0;
  5351. }
  5352. static void si_disable_interrupt_state(struct radeon_device *rdev)
  5353. {
  5354. u32 tmp;
  5355. tmp = RREG32(CP_INT_CNTL_RING0) &
  5356. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5357. WREG32(CP_INT_CNTL_RING0, tmp);
  5358. WREG32(CP_INT_CNTL_RING1, 0);
  5359. WREG32(CP_INT_CNTL_RING2, 0);
  5360. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5361. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  5362. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5363. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  5364. WREG32(GRBM_INT_CNTL, 0);
  5365. if (rdev->num_crtc >= 2) {
  5366. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5367. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5368. }
  5369. if (rdev->num_crtc >= 4) {
  5370. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5371. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5372. }
  5373. if (rdev->num_crtc >= 6) {
  5374. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5375. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5376. }
  5377. if (rdev->num_crtc >= 2) {
  5378. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5379. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5380. }
  5381. if (rdev->num_crtc >= 4) {
  5382. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5383. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5384. }
  5385. if (rdev->num_crtc >= 6) {
  5386. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5387. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5388. }
  5389. if (!ASIC_IS_NODCE(rdev)) {
  5390. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5391. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5392. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5393. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5394. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5395. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5396. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5397. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5398. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5399. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5400. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5401. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5402. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5403. }
  5404. }
  5405. static int si_irq_init(struct radeon_device *rdev)
  5406. {
  5407. int ret = 0;
  5408. int rb_bufsz;
  5409. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5410. /* allocate ring */
  5411. ret = r600_ih_ring_alloc(rdev);
  5412. if (ret)
  5413. return ret;
  5414. /* disable irqs */
  5415. si_disable_interrupts(rdev);
  5416. /* init rlc */
  5417. ret = si_rlc_resume(rdev);
  5418. if (ret) {
  5419. r600_ih_ring_fini(rdev);
  5420. return ret;
  5421. }
  5422. /* setup interrupt control */
  5423. /* set dummy read address to ring address */
  5424. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5425. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5426. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5427. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5428. */
  5429. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5430. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5431. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5432. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5433. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5434. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5435. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5436. IH_WPTR_OVERFLOW_CLEAR |
  5437. (rb_bufsz << 1));
  5438. if (rdev->wb.enabled)
  5439. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5440. /* set the writeback address whether it's enabled or not */
  5441. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5442. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5443. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5444. /* set rptr, wptr to 0 */
  5445. WREG32(IH_RB_RPTR, 0);
  5446. WREG32(IH_RB_WPTR, 0);
  5447. /* Default settings for IH_CNTL (disabled at first) */
  5448. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5449. /* RPTR_REARM only works if msi's are enabled */
  5450. if (rdev->msi_enabled)
  5451. ih_cntl |= RPTR_REARM;
  5452. WREG32(IH_CNTL, ih_cntl);
  5453. /* force the active interrupt state to all disabled */
  5454. si_disable_interrupt_state(rdev);
  5455. pci_set_master(rdev->pdev);
  5456. /* enable irqs */
  5457. si_enable_interrupts(rdev);
  5458. return ret;
  5459. }
  5460. int si_irq_set(struct radeon_device *rdev)
  5461. {
  5462. u32 cp_int_cntl;
  5463. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  5464. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5465. u32 hpd1 = 0, hpd2 = 0, hpd3 = 0, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  5466. u32 grbm_int_cntl = 0;
  5467. u32 dma_cntl, dma_cntl1;
  5468. u32 thermal_int = 0;
  5469. if (!rdev->irq.installed) {
  5470. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5471. return -EINVAL;
  5472. }
  5473. /* don't enable anything if the ih is disabled */
  5474. if (!rdev->ih.enabled) {
  5475. si_disable_interrupts(rdev);
  5476. /* force the active interrupt state to all disabled */
  5477. si_disable_interrupt_state(rdev);
  5478. return 0;
  5479. }
  5480. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5481. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5482. if (!ASIC_IS_NODCE(rdev)) {
  5483. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5484. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5485. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5486. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5487. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5488. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5489. }
  5490. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5491. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5492. thermal_int = RREG32(CG_THERMAL_INT) &
  5493. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5494. /* enable CP interrupts on all rings */
  5495. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5496. DRM_DEBUG("si_irq_set: sw int gfx\n");
  5497. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5498. }
  5499. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5500. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5501. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  5502. }
  5503. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5504. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5505. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  5506. }
  5507. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5508. DRM_DEBUG("si_irq_set: sw int dma\n");
  5509. dma_cntl |= TRAP_ENABLE;
  5510. }
  5511. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5512. DRM_DEBUG("si_irq_set: sw int dma1\n");
  5513. dma_cntl1 |= TRAP_ENABLE;
  5514. }
  5515. if (rdev->irq.crtc_vblank_int[0] ||
  5516. atomic_read(&rdev->irq.pflip[0])) {
  5517. DRM_DEBUG("si_irq_set: vblank 0\n");
  5518. crtc1 |= VBLANK_INT_MASK;
  5519. }
  5520. if (rdev->irq.crtc_vblank_int[1] ||
  5521. atomic_read(&rdev->irq.pflip[1])) {
  5522. DRM_DEBUG("si_irq_set: vblank 1\n");
  5523. crtc2 |= VBLANK_INT_MASK;
  5524. }
  5525. if (rdev->irq.crtc_vblank_int[2] ||
  5526. atomic_read(&rdev->irq.pflip[2])) {
  5527. DRM_DEBUG("si_irq_set: vblank 2\n");
  5528. crtc3 |= VBLANK_INT_MASK;
  5529. }
  5530. if (rdev->irq.crtc_vblank_int[3] ||
  5531. atomic_read(&rdev->irq.pflip[3])) {
  5532. DRM_DEBUG("si_irq_set: vblank 3\n");
  5533. crtc4 |= VBLANK_INT_MASK;
  5534. }
  5535. if (rdev->irq.crtc_vblank_int[4] ||
  5536. atomic_read(&rdev->irq.pflip[4])) {
  5537. DRM_DEBUG("si_irq_set: vblank 4\n");
  5538. crtc5 |= VBLANK_INT_MASK;
  5539. }
  5540. if (rdev->irq.crtc_vblank_int[5] ||
  5541. atomic_read(&rdev->irq.pflip[5])) {
  5542. DRM_DEBUG("si_irq_set: vblank 5\n");
  5543. crtc6 |= VBLANK_INT_MASK;
  5544. }
  5545. if (rdev->irq.hpd[0]) {
  5546. DRM_DEBUG("si_irq_set: hpd 1\n");
  5547. hpd1 |= DC_HPDx_INT_EN;
  5548. }
  5549. if (rdev->irq.hpd[1]) {
  5550. DRM_DEBUG("si_irq_set: hpd 2\n");
  5551. hpd2 |= DC_HPDx_INT_EN;
  5552. }
  5553. if (rdev->irq.hpd[2]) {
  5554. DRM_DEBUG("si_irq_set: hpd 3\n");
  5555. hpd3 |= DC_HPDx_INT_EN;
  5556. }
  5557. if (rdev->irq.hpd[3]) {
  5558. DRM_DEBUG("si_irq_set: hpd 4\n");
  5559. hpd4 |= DC_HPDx_INT_EN;
  5560. }
  5561. if (rdev->irq.hpd[4]) {
  5562. DRM_DEBUG("si_irq_set: hpd 5\n");
  5563. hpd5 |= DC_HPDx_INT_EN;
  5564. }
  5565. if (rdev->irq.hpd[5]) {
  5566. DRM_DEBUG("si_irq_set: hpd 6\n");
  5567. hpd6 |= DC_HPDx_INT_EN;
  5568. }
  5569. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5570. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  5571. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  5572. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  5573. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  5574. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5575. if (rdev->irq.dpm_thermal) {
  5576. DRM_DEBUG("dpm thermal\n");
  5577. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5578. }
  5579. if (rdev->num_crtc >= 2) {
  5580. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5581. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5582. }
  5583. if (rdev->num_crtc >= 4) {
  5584. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5585. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5586. }
  5587. if (rdev->num_crtc >= 6) {
  5588. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5589. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5590. }
  5591. if (rdev->num_crtc >= 2) {
  5592. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  5593. GRPH_PFLIP_INT_MASK);
  5594. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  5595. GRPH_PFLIP_INT_MASK);
  5596. }
  5597. if (rdev->num_crtc >= 4) {
  5598. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  5599. GRPH_PFLIP_INT_MASK);
  5600. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  5601. GRPH_PFLIP_INT_MASK);
  5602. }
  5603. if (rdev->num_crtc >= 6) {
  5604. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  5605. GRPH_PFLIP_INT_MASK);
  5606. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  5607. GRPH_PFLIP_INT_MASK);
  5608. }
  5609. if (!ASIC_IS_NODCE(rdev)) {
  5610. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5611. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5612. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5613. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5614. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5615. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5616. }
  5617. WREG32(CG_THERMAL_INT, thermal_int);
  5618. /* posting read */
  5619. RREG32(SRBM_STATUS);
  5620. return 0;
  5621. }
  5622. static inline void si_irq_ack(struct radeon_device *rdev)
  5623. {
  5624. u32 tmp;
  5625. if (ASIC_IS_NODCE(rdev))
  5626. return;
  5627. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5628. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5629. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5630. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5631. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5632. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5633. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  5634. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  5635. if (rdev->num_crtc >= 4) {
  5636. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  5637. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  5638. }
  5639. if (rdev->num_crtc >= 6) {
  5640. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  5641. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  5642. }
  5643. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  5644. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5645. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  5646. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5647. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  5648. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5649. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  5650. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5651. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5652. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5653. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5654. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5655. if (rdev->num_crtc >= 4) {
  5656. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  5657. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5658. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  5659. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5660. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5661. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5662. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5663. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5664. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5665. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5666. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5667. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5668. }
  5669. if (rdev->num_crtc >= 6) {
  5670. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  5671. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5672. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  5673. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5674. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5675. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5676. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5677. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5678. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5679. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5680. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5681. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5682. }
  5683. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  5684. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5685. tmp |= DC_HPDx_INT_ACK;
  5686. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5687. }
  5688. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  5689. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5690. tmp |= DC_HPDx_INT_ACK;
  5691. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5692. }
  5693. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5694. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5695. tmp |= DC_HPDx_INT_ACK;
  5696. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5697. }
  5698. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5699. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5700. tmp |= DC_HPDx_INT_ACK;
  5701. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5702. }
  5703. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5704. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5705. tmp |= DC_HPDx_INT_ACK;
  5706. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5707. }
  5708. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5709. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5710. tmp |= DC_HPDx_INT_ACK;
  5711. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5712. }
  5713. }
  5714. static void si_irq_disable(struct radeon_device *rdev)
  5715. {
  5716. si_disable_interrupts(rdev);
  5717. /* Wait and acknowledge irq */
  5718. mdelay(1);
  5719. si_irq_ack(rdev);
  5720. si_disable_interrupt_state(rdev);
  5721. }
  5722. static void si_irq_suspend(struct radeon_device *rdev)
  5723. {
  5724. si_irq_disable(rdev);
  5725. si_rlc_stop(rdev);
  5726. }
  5727. static void si_irq_fini(struct radeon_device *rdev)
  5728. {
  5729. si_irq_suspend(rdev);
  5730. r600_ih_ring_fini(rdev);
  5731. }
  5732. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  5733. {
  5734. u32 wptr, tmp;
  5735. if (rdev->wb.enabled)
  5736. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5737. else
  5738. wptr = RREG32(IH_RB_WPTR);
  5739. if (wptr & RB_OVERFLOW) {
  5740. wptr &= ~RB_OVERFLOW;
  5741. /* When a ring buffer overflow happen start parsing interrupt
  5742. * from the last not overwritten vector (wptr + 16). Hopefully
  5743. * this should allow us to catchup.
  5744. */
  5745. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  5746. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  5747. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5748. tmp = RREG32(IH_RB_CNTL);
  5749. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5750. WREG32(IH_RB_CNTL, tmp);
  5751. }
  5752. return (wptr & rdev->ih.ptr_mask);
  5753. }
  5754. /* SI IV Ring
  5755. * Each IV ring entry is 128 bits:
  5756. * [7:0] - interrupt source id
  5757. * [31:8] - reserved
  5758. * [59:32] - interrupt source data
  5759. * [63:60] - reserved
  5760. * [71:64] - RINGID
  5761. * [79:72] - VMID
  5762. * [127:80] - reserved
  5763. */
  5764. int si_irq_process(struct radeon_device *rdev)
  5765. {
  5766. u32 wptr;
  5767. u32 rptr;
  5768. u32 src_id, src_data, ring_id;
  5769. u32 ring_index;
  5770. bool queue_hotplug = false;
  5771. bool queue_thermal = false;
  5772. u32 status, addr;
  5773. if (!rdev->ih.enabled || rdev->shutdown)
  5774. return IRQ_NONE;
  5775. wptr = si_get_ih_wptr(rdev);
  5776. restart_ih:
  5777. /* is somebody else already processing irqs? */
  5778. if (atomic_xchg(&rdev->ih.lock, 1))
  5779. return IRQ_NONE;
  5780. rptr = rdev->ih.rptr;
  5781. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5782. /* Order reading of wptr vs. reading of IH ring data */
  5783. rmb();
  5784. /* display interrupts */
  5785. si_irq_ack(rdev);
  5786. while (rptr != wptr) {
  5787. /* wptr/rptr are in bytes! */
  5788. ring_index = rptr / 4;
  5789. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5790. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5791. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5792. switch (src_id) {
  5793. case 1: /* D1 vblank/vline */
  5794. switch (src_data) {
  5795. case 0: /* D1 vblank */
  5796. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5797. if (rdev->irq.crtc_vblank_int[0]) {
  5798. drm_handle_vblank(rdev->ddev, 0);
  5799. rdev->pm.vblank_sync = true;
  5800. wake_up(&rdev->irq.vblank_queue);
  5801. }
  5802. if (atomic_read(&rdev->irq.pflip[0]))
  5803. radeon_crtc_handle_vblank(rdev, 0);
  5804. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5805. DRM_DEBUG("IH: D1 vblank\n");
  5806. }
  5807. break;
  5808. case 1: /* D1 vline */
  5809. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  5810. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5811. DRM_DEBUG("IH: D1 vline\n");
  5812. }
  5813. break;
  5814. default:
  5815. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5816. break;
  5817. }
  5818. break;
  5819. case 2: /* D2 vblank/vline */
  5820. switch (src_data) {
  5821. case 0: /* D2 vblank */
  5822. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5823. if (rdev->irq.crtc_vblank_int[1]) {
  5824. drm_handle_vblank(rdev->ddev, 1);
  5825. rdev->pm.vblank_sync = true;
  5826. wake_up(&rdev->irq.vblank_queue);
  5827. }
  5828. if (atomic_read(&rdev->irq.pflip[1]))
  5829. radeon_crtc_handle_vblank(rdev, 1);
  5830. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5831. DRM_DEBUG("IH: D2 vblank\n");
  5832. }
  5833. break;
  5834. case 1: /* D2 vline */
  5835. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5836. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5837. DRM_DEBUG("IH: D2 vline\n");
  5838. }
  5839. break;
  5840. default:
  5841. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5842. break;
  5843. }
  5844. break;
  5845. case 3: /* D3 vblank/vline */
  5846. switch (src_data) {
  5847. case 0: /* D3 vblank */
  5848. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5849. if (rdev->irq.crtc_vblank_int[2]) {
  5850. drm_handle_vblank(rdev->ddev, 2);
  5851. rdev->pm.vblank_sync = true;
  5852. wake_up(&rdev->irq.vblank_queue);
  5853. }
  5854. if (atomic_read(&rdev->irq.pflip[2]))
  5855. radeon_crtc_handle_vblank(rdev, 2);
  5856. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5857. DRM_DEBUG("IH: D3 vblank\n");
  5858. }
  5859. break;
  5860. case 1: /* D3 vline */
  5861. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5862. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5863. DRM_DEBUG("IH: D3 vline\n");
  5864. }
  5865. break;
  5866. default:
  5867. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5868. break;
  5869. }
  5870. break;
  5871. case 4: /* D4 vblank/vline */
  5872. switch (src_data) {
  5873. case 0: /* D4 vblank */
  5874. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5875. if (rdev->irq.crtc_vblank_int[3]) {
  5876. drm_handle_vblank(rdev->ddev, 3);
  5877. rdev->pm.vblank_sync = true;
  5878. wake_up(&rdev->irq.vblank_queue);
  5879. }
  5880. if (atomic_read(&rdev->irq.pflip[3]))
  5881. radeon_crtc_handle_vblank(rdev, 3);
  5882. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5883. DRM_DEBUG("IH: D4 vblank\n");
  5884. }
  5885. break;
  5886. case 1: /* D4 vline */
  5887. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5888. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5889. DRM_DEBUG("IH: D4 vline\n");
  5890. }
  5891. break;
  5892. default:
  5893. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5894. break;
  5895. }
  5896. break;
  5897. case 5: /* D5 vblank/vline */
  5898. switch (src_data) {
  5899. case 0: /* D5 vblank */
  5900. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5901. if (rdev->irq.crtc_vblank_int[4]) {
  5902. drm_handle_vblank(rdev->ddev, 4);
  5903. rdev->pm.vblank_sync = true;
  5904. wake_up(&rdev->irq.vblank_queue);
  5905. }
  5906. if (atomic_read(&rdev->irq.pflip[4]))
  5907. radeon_crtc_handle_vblank(rdev, 4);
  5908. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5909. DRM_DEBUG("IH: D5 vblank\n");
  5910. }
  5911. break;
  5912. case 1: /* D5 vline */
  5913. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5914. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5915. DRM_DEBUG("IH: D5 vline\n");
  5916. }
  5917. break;
  5918. default:
  5919. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5920. break;
  5921. }
  5922. break;
  5923. case 6: /* D6 vblank/vline */
  5924. switch (src_data) {
  5925. case 0: /* D6 vblank */
  5926. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5927. if (rdev->irq.crtc_vblank_int[5]) {
  5928. drm_handle_vblank(rdev->ddev, 5);
  5929. rdev->pm.vblank_sync = true;
  5930. wake_up(&rdev->irq.vblank_queue);
  5931. }
  5932. if (atomic_read(&rdev->irq.pflip[5]))
  5933. radeon_crtc_handle_vblank(rdev, 5);
  5934. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5935. DRM_DEBUG("IH: D6 vblank\n");
  5936. }
  5937. break;
  5938. case 1: /* D6 vline */
  5939. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5940. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5941. DRM_DEBUG("IH: D6 vline\n");
  5942. }
  5943. break;
  5944. default:
  5945. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5946. break;
  5947. }
  5948. break;
  5949. case 8: /* D1 page flip */
  5950. case 10: /* D2 page flip */
  5951. case 12: /* D3 page flip */
  5952. case 14: /* D4 page flip */
  5953. case 16: /* D5 page flip */
  5954. case 18: /* D6 page flip */
  5955. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  5956. if (radeon_use_pflipirq > 0)
  5957. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  5958. break;
  5959. case 42: /* HPD hotplug */
  5960. switch (src_data) {
  5961. case 0:
  5962. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  5963. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  5964. queue_hotplug = true;
  5965. DRM_DEBUG("IH: HPD1\n");
  5966. }
  5967. break;
  5968. case 1:
  5969. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  5970. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5971. queue_hotplug = true;
  5972. DRM_DEBUG("IH: HPD2\n");
  5973. }
  5974. break;
  5975. case 2:
  5976. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5977. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5978. queue_hotplug = true;
  5979. DRM_DEBUG("IH: HPD3\n");
  5980. }
  5981. break;
  5982. case 3:
  5983. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5984. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5985. queue_hotplug = true;
  5986. DRM_DEBUG("IH: HPD4\n");
  5987. }
  5988. break;
  5989. case 4:
  5990. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5991. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5992. queue_hotplug = true;
  5993. DRM_DEBUG("IH: HPD5\n");
  5994. }
  5995. break;
  5996. case 5:
  5997. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5998. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5999. queue_hotplug = true;
  6000. DRM_DEBUG("IH: HPD6\n");
  6001. }
  6002. break;
  6003. default:
  6004. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6005. break;
  6006. }
  6007. break;
  6008. case 124: /* UVD */
  6009. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6010. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6011. break;
  6012. case 146:
  6013. case 147:
  6014. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6015. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6016. /* reset addr and status */
  6017. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6018. if (addr == 0x0 && status == 0x0)
  6019. break;
  6020. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6021. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6022. addr);
  6023. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6024. status);
  6025. si_vm_decode_fault(rdev, status, addr);
  6026. break;
  6027. case 176: /* RINGID0 CP_INT */
  6028. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6029. break;
  6030. case 177: /* RINGID1 CP_INT */
  6031. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6032. break;
  6033. case 178: /* RINGID2 CP_INT */
  6034. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6035. break;
  6036. case 181: /* CP EOP event */
  6037. DRM_DEBUG("IH: CP EOP\n");
  6038. switch (ring_id) {
  6039. case 0:
  6040. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6041. break;
  6042. case 1:
  6043. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6044. break;
  6045. case 2:
  6046. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6047. break;
  6048. }
  6049. break;
  6050. case 224: /* DMA trap event */
  6051. DRM_DEBUG("IH: DMA trap\n");
  6052. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6053. break;
  6054. case 230: /* thermal low to high */
  6055. DRM_DEBUG("IH: thermal low to high\n");
  6056. rdev->pm.dpm.thermal.high_to_low = false;
  6057. queue_thermal = true;
  6058. break;
  6059. case 231: /* thermal high to low */
  6060. DRM_DEBUG("IH: thermal high to low\n");
  6061. rdev->pm.dpm.thermal.high_to_low = true;
  6062. queue_thermal = true;
  6063. break;
  6064. case 233: /* GUI IDLE */
  6065. DRM_DEBUG("IH: GUI idle\n");
  6066. break;
  6067. case 244: /* DMA trap event */
  6068. DRM_DEBUG("IH: DMA1 trap\n");
  6069. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6070. break;
  6071. default:
  6072. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6073. break;
  6074. }
  6075. /* wptr/rptr are in bytes! */
  6076. rptr += 16;
  6077. rptr &= rdev->ih.ptr_mask;
  6078. WREG32(IH_RB_RPTR, rptr);
  6079. }
  6080. if (queue_hotplug)
  6081. schedule_work(&rdev->hotplug_work);
  6082. if (queue_thermal && rdev->pm.dpm_enabled)
  6083. schedule_work(&rdev->pm.dpm.thermal.work);
  6084. rdev->ih.rptr = rptr;
  6085. atomic_set(&rdev->ih.lock, 0);
  6086. /* make sure wptr hasn't changed while processing */
  6087. wptr = si_get_ih_wptr(rdev);
  6088. if (wptr != rptr)
  6089. goto restart_ih;
  6090. return IRQ_HANDLED;
  6091. }
  6092. /*
  6093. * startup/shutdown callbacks
  6094. */
  6095. static int si_startup(struct radeon_device *rdev)
  6096. {
  6097. struct radeon_ring *ring;
  6098. int r;
  6099. /* enable pcie gen2/3 link */
  6100. si_pcie_gen3_enable(rdev);
  6101. /* enable aspm */
  6102. si_program_aspm(rdev);
  6103. /* scratch needs to be initialized before MC */
  6104. r = r600_vram_scratch_init(rdev);
  6105. if (r)
  6106. return r;
  6107. si_mc_program(rdev);
  6108. if (!rdev->pm.dpm_enabled) {
  6109. r = si_mc_load_microcode(rdev);
  6110. if (r) {
  6111. DRM_ERROR("Failed to load MC firmware!\n");
  6112. return r;
  6113. }
  6114. }
  6115. r = si_pcie_gart_enable(rdev);
  6116. if (r)
  6117. return r;
  6118. si_gpu_init(rdev);
  6119. /* allocate rlc buffers */
  6120. if (rdev->family == CHIP_VERDE) {
  6121. rdev->rlc.reg_list = verde_rlc_save_restore_register_list;
  6122. rdev->rlc.reg_list_size =
  6123. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  6124. }
  6125. rdev->rlc.cs_data = si_cs_data;
  6126. r = sumo_rlc_init(rdev);
  6127. if (r) {
  6128. DRM_ERROR("Failed to init rlc BOs!\n");
  6129. return r;
  6130. }
  6131. /* allocate wb buffer */
  6132. r = radeon_wb_init(rdev);
  6133. if (r)
  6134. return r;
  6135. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6136. if (r) {
  6137. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6138. return r;
  6139. }
  6140. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6141. if (r) {
  6142. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6143. return r;
  6144. }
  6145. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6146. if (r) {
  6147. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6148. return r;
  6149. }
  6150. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6151. if (r) {
  6152. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6153. return r;
  6154. }
  6155. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6156. if (r) {
  6157. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6158. return r;
  6159. }
  6160. if (rdev->has_uvd) {
  6161. r = uvd_v2_2_resume(rdev);
  6162. if (!r) {
  6163. r = radeon_fence_driver_start_ring(rdev,
  6164. R600_RING_TYPE_UVD_INDEX);
  6165. if (r)
  6166. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6167. }
  6168. if (r)
  6169. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6170. }
  6171. /* Enable IRQ */
  6172. if (!rdev->irq.installed) {
  6173. r = radeon_irq_kms_init(rdev);
  6174. if (r)
  6175. return r;
  6176. }
  6177. r = si_irq_init(rdev);
  6178. if (r) {
  6179. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6180. radeon_irq_kms_fini(rdev);
  6181. return r;
  6182. }
  6183. si_irq_set(rdev);
  6184. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6185. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6186. RADEON_CP_PACKET2);
  6187. if (r)
  6188. return r;
  6189. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6190. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6191. RADEON_CP_PACKET2);
  6192. if (r)
  6193. return r;
  6194. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6195. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6196. RADEON_CP_PACKET2);
  6197. if (r)
  6198. return r;
  6199. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6200. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6201. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  6202. if (r)
  6203. return r;
  6204. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6205. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6206. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  6207. if (r)
  6208. return r;
  6209. r = si_cp_load_microcode(rdev);
  6210. if (r)
  6211. return r;
  6212. r = si_cp_resume(rdev);
  6213. if (r)
  6214. return r;
  6215. r = cayman_dma_resume(rdev);
  6216. if (r)
  6217. return r;
  6218. if (rdev->has_uvd) {
  6219. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6220. if (ring->ring_size) {
  6221. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6222. RADEON_CP_PACKET2);
  6223. if (!r)
  6224. r = uvd_v1_0_init(rdev);
  6225. if (r)
  6226. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6227. }
  6228. }
  6229. r = radeon_ib_pool_init(rdev);
  6230. if (r) {
  6231. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6232. return r;
  6233. }
  6234. r = radeon_vm_manager_init(rdev);
  6235. if (r) {
  6236. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6237. return r;
  6238. }
  6239. r = dce6_audio_init(rdev);
  6240. if (r)
  6241. return r;
  6242. return 0;
  6243. }
  6244. int si_resume(struct radeon_device *rdev)
  6245. {
  6246. int r;
  6247. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  6248. * posting will perform necessary task to bring back GPU into good
  6249. * shape.
  6250. */
  6251. /* post card */
  6252. atom_asic_init(rdev->mode_info.atom_context);
  6253. /* init golden registers */
  6254. si_init_golden_registers(rdev);
  6255. if (rdev->pm.pm_method == PM_METHOD_DPM)
  6256. radeon_pm_resume(rdev);
  6257. rdev->accel_working = true;
  6258. r = si_startup(rdev);
  6259. if (r) {
  6260. DRM_ERROR("si startup failed on resume\n");
  6261. rdev->accel_working = false;
  6262. return r;
  6263. }
  6264. return r;
  6265. }
  6266. int si_suspend(struct radeon_device *rdev)
  6267. {
  6268. radeon_pm_suspend(rdev);
  6269. dce6_audio_fini(rdev);
  6270. radeon_vm_manager_fini(rdev);
  6271. si_cp_enable(rdev, false);
  6272. cayman_dma_stop(rdev);
  6273. if (rdev->has_uvd) {
  6274. uvd_v1_0_fini(rdev);
  6275. radeon_uvd_suspend(rdev);
  6276. }
  6277. si_fini_pg(rdev);
  6278. si_fini_cg(rdev);
  6279. si_irq_suspend(rdev);
  6280. radeon_wb_disable(rdev);
  6281. si_pcie_gart_disable(rdev);
  6282. return 0;
  6283. }
  6284. /* Plan is to move initialization in that function and use
  6285. * helper function so that radeon_device_init pretty much
  6286. * do nothing more than calling asic specific function. This
  6287. * should also allow to remove a bunch of callback function
  6288. * like vram_info.
  6289. */
  6290. int si_init(struct radeon_device *rdev)
  6291. {
  6292. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6293. int r;
  6294. /* Read BIOS */
  6295. if (!radeon_get_bios(rdev)) {
  6296. if (ASIC_IS_AVIVO(rdev))
  6297. return -EINVAL;
  6298. }
  6299. /* Must be an ATOMBIOS */
  6300. if (!rdev->is_atom_bios) {
  6301. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6302. return -EINVAL;
  6303. }
  6304. r = radeon_atombios_init(rdev);
  6305. if (r)
  6306. return r;
  6307. /* Post card if necessary */
  6308. if (!radeon_card_posted(rdev)) {
  6309. if (!rdev->bios) {
  6310. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6311. return -EINVAL;
  6312. }
  6313. DRM_INFO("GPU not posted. posting now...\n");
  6314. atom_asic_init(rdev->mode_info.atom_context);
  6315. }
  6316. /* init golden registers */
  6317. si_init_golden_registers(rdev);
  6318. /* Initialize scratch registers */
  6319. si_scratch_init(rdev);
  6320. /* Initialize surface registers */
  6321. radeon_surface_init(rdev);
  6322. /* Initialize clocks */
  6323. radeon_get_clock_info(rdev->ddev);
  6324. /* Fence driver */
  6325. r = radeon_fence_driver_init(rdev);
  6326. if (r)
  6327. return r;
  6328. /* initialize memory controller */
  6329. r = si_mc_init(rdev);
  6330. if (r)
  6331. return r;
  6332. /* Memory manager */
  6333. r = radeon_bo_init(rdev);
  6334. if (r)
  6335. return r;
  6336. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6337. !rdev->rlc_fw || !rdev->mc_fw) {
  6338. r = si_init_microcode(rdev);
  6339. if (r) {
  6340. DRM_ERROR("Failed to load firmware!\n");
  6341. return r;
  6342. }
  6343. }
  6344. /* Initialize power management */
  6345. radeon_pm_init(rdev);
  6346. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6347. ring->ring_obj = NULL;
  6348. r600_ring_init(rdev, ring, 1024 * 1024);
  6349. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6350. ring->ring_obj = NULL;
  6351. r600_ring_init(rdev, ring, 1024 * 1024);
  6352. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6353. ring->ring_obj = NULL;
  6354. r600_ring_init(rdev, ring, 1024 * 1024);
  6355. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6356. ring->ring_obj = NULL;
  6357. r600_ring_init(rdev, ring, 64 * 1024);
  6358. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6359. ring->ring_obj = NULL;
  6360. r600_ring_init(rdev, ring, 64 * 1024);
  6361. if (rdev->has_uvd) {
  6362. r = radeon_uvd_init(rdev);
  6363. if (!r) {
  6364. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6365. ring->ring_obj = NULL;
  6366. r600_ring_init(rdev, ring, 4096);
  6367. }
  6368. }
  6369. rdev->ih.ring_obj = NULL;
  6370. r600_ih_ring_init(rdev, 64 * 1024);
  6371. r = r600_pcie_gart_init(rdev);
  6372. if (r)
  6373. return r;
  6374. rdev->accel_working = true;
  6375. r = si_startup(rdev);
  6376. if (r) {
  6377. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6378. si_cp_fini(rdev);
  6379. cayman_dma_fini(rdev);
  6380. si_irq_fini(rdev);
  6381. sumo_rlc_fini(rdev);
  6382. radeon_wb_fini(rdev);
  6383. radeon_ib_pool_fini(rdev);
  6384. radeon_vm_manager_fini(rdev);
  6385. radeon_irq_kms_fini(rdev);
  6386. si_pcie_gart_fini(rdev);
  6387. rdev->accel_working = false;
  6388. }
  6389. /* Don't start up if the MC ucode is missing.
  6390. * The default clocks and voltages before the MC ucode
  6391. * is loaded are not suffient for advanced operations.
  6392. */
  6393. if (!rdev->mc_fw) {
  6394. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6395. return -EINVAL;
  6396. }
  6397. return 0;
  6398. }
  6399. void si_fini(struct radeon_device *rdev)
  6400. {
  6401. radeon_pm_fini(rdev);
  6402. si_cp_fini(rdev);
  6403. cayman_dma_fini(rdev);
  6404. si_fini_pg(rdev);
  6405. si_fini_cg(rdev);
  6406. si_irq_fini(rdev);
  6407. sumo_rlc_fini(rdev);
  6408. radeon_wb_fini(rdev);
  6409. radeon_vm_manager_fini(rdev);
  6410. radeon_ib_pool_fini(rdev);
  6411. radeon_irq_kms_fini(rdev);
  6412. if (rdev->has_uvd) {
  6413. uvd_v1_0_fini(rdev);
  6414. radeon_uvd_fini(rdev);
  6415. }
  6416. si_pcie_gart_fini(rdev);
  6417. r600_vram_scratch_fini(rdev);
  6418. radeon_gem_fini(rdev);
  6419. radeon_fence_driver_fini(rdev);
  6420. radeon_bo_fini(rdev);
  6421. radeon_atombios_fini(rdev);
  6422. kfree(rdev->bios);
  6423. rdev->bios = NULL;
  6424. }
  6425. /**
  6426. * si_get_gpu_clock_counter - return GPU clock counter snapshot
  6427. *
  6428. * @rdev: radeon_device pointer
  6429. *
  6430. * Fetches a GPU clock counter snapshot (SI).
  6431. * Returns the 64 bit clock counter snapshot.
  6432. */
  6433. uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev)
  6434. {
  6435. uint64_t clock;
  6436. mutex_lock(&rdev->gpu_clock_mutex);
  6437. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  6438. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  6439. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  6440. mutex_unlock(&rdev->gpu_clock_mutex);
  6441. return clock;
  6442. }
  6443. int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  6444. {
  6445. unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
  6446. int r;
  6447. /* bypass vclk and dclk with bclk */
  6448. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6449. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  6450. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  6451. /* put PLL in bypass mode */
  6452. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  6453. if (!vclk || !dclk) {
  6454. /* keep the Bypass mode */
  6455. return 0;
  6456. }
  6457. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
  6458. 16384, 0x03FFFFFF, 0, 128, 5,
  6459. &fb_div, &vclk_div, &dclk_div);
  6460. if (r)
  6461. return r;
  6462. /* set RESET_ANTI_MUX to 0 */
  6463. WREG32_P(CG_UPLL_FUNC_CNTL_5, 0, ~RESET_ANTI_MUX_MASK);
  6464. /* set VCO_MODE to 1 */
  6465. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  6466. /* disable sleep mode */
  6467. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  6468. /* deassert UPLL_RESET */
  6469. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  6470. mdelay(1);
  6471. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  6472. if (r)
  6473. return r;
  6474. /* assert UPLL_RESET again */
  6475. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  6476. /* disable spread spectrum. */
  6477. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  6478. /* set feedback divider */
  6479. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
  6480. /* set ref divider to 0 */
  6481. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  6482. if (fb_div < 307200)
  6483. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  6484. else
  6485. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  6486. /* set PDIV_A and PDIV_B */
  6487. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6488. UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
  6489. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  6490. /* give the PLL some time to settle */
  6491. mdelay(15);
  6492. /* deassert PLL_RESET */
  6493. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  6494. mdelay(15);
  6495. /* switch from bypass mode to normal mode */
  6496. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  6497. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  6498. if (r)
  6499. return r;
  6500. /* switch VCLK and DCLK selection */
  6501. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6502. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  6503. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  6504. mdelay(100);
  6505. return 0;
  6506. }
  6507. static void si_pcie_gen3_enable(struct radeon_device *rdev)
  6508. {
  6509. struct pci_dev *root = rdev->pdev->bus->self;
  6510. int bridge_pos, gpu_pos;
  6511. u32 speed_cntl, mask, current_data_rate;
  6512. int ret, i;
  6513. u16 tmp16;
  6514. if (pci_is_root_bus(rdev->pdev->bus))
  6515. return;
  6516. if (radeon_pcie_gen2 == 0)
  6517. return;
  6518. if (rdev->flags & RADEON_IS_IGP)
  6519. return;
  6520. if (!(rdev->flags & RADEON_IS_PCIE))
  6521. return;
  6522. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  6523. if (ret != 0)
  6524. return;
  6525. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  6526. return;
  6527. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6528. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  6529. LC_CURRENT_DATA_RATE_SHIFT;
  6530. if (mask & DRM_PCIE_SPEED_80) {
  6531. if (current_data_rate == 2) {
  6532. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  6533. return;
  6534. }
  6535. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  6536. } else if (mask & DRM_PCIE_SPEED_50) {
  6537. if (current_data_rate == 1) {
  6538. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  6539. return;
  6540. }
  6541. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  6542. }
  6543. bridge_pos = pci_pcie_cap(root);
  6544. if (!bridge_pos)
  6545. return;
  6546. gpu_pos = pci_pcie_cap(rdev->pdev);
  6547. if (!gpu_pos)
  6548. return;
  6549. if (mask & DRM_PCIE_SPEED_80) {
  6550. /* re-try equalization if gen3 is not already enabled */
  6551. if (current_data_rate != 2) {
  6552. u16 bridge_cfg, gpu_cfg;
  6553. u16 bridge_cfg2, gpu_cfg2;
  6554. u32 max_lw, current_lw, tmp;
  6555. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  6556. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  6557. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  6558. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  6559. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  6560. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  6561. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  6562. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  6563. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  6564. if (current_lw < max_lw) {
  6565. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  6566. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  6567. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  6568. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  6569. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  6570. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  6571. }
  6572. }
  6573. for (i = 0; i < 10; i++) {
  6574. /* check status */
  6575. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  6576. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  6577. break;
  6578. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  6579. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  6580. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  6581. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  6582. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6583. tmp |= LC_SET_QUIESCE;
  6584. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6585. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6586. tmp |= LC_REDO_EQ;
  6587. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6588. mdelay(100);
  6589. /* linkctl */
  6590. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  6591. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  6592. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  6593. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  6594. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  6595. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  6596. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  6597. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  6598. /* linkctl2 */
  6599. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  6600. tmp16 &= ~((1 << 4) | (7 << 9));
  6601. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  6602. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  6603. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  6604. tmp16 &= ~((1 << 4) | (7 << 9));
  6605. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  6606. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  6607. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6608. tmp &= ~LC_SET_QUIESCE;
  6609. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6610. }
  6611. }
  6612. }
  6613. /* set the link speed */
  6614. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  6615. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  6616. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  6617. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  6618. tmp16 &= ~0xf;
  6619. if (mask & DRM_PCIE_SPEED_80)
  6620. tmp16 |= 3; /* gen3 */
  6621. else if (mask & DRM_PCIE_SPEED_50)
  6622. tmp16 |= 2; /* gen2 */
  6623. else
  6624. tmp16 |= 1; /* gen1 */
  6625. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  6626. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6627. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  6628. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  6629. for (i = 0; i < rdev->usec_timeout; i++) {
  6630. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6631. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  6632. break;
  6633. udelay(1);
  6634. }
  6635. }
  6636. static void si_program_aspm(struct radeon_device *rdev)
  6637. {
  6638. u32 data, orig;
  6639. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  6640. bool disable_clkreq = false;
  6641. if (radeon_aspm == 0)
  6642. return;
  6643. if (!(rdev->flags & RADEON_IS_PCIE))
  6644. return;
  6645. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  6646. data &= ~LC_XMIT_N_FTS_MASK;
  6647. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  6648. if (orig != data)
  6649. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  6650. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  6651. data |= LC_GO_TO_RECOVERY;
  6652. if (orig != data)
  6653. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  6654. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  6655. data |= P_IGNORE_EDB_ERR;
  6656. if (orig != data)
  6657. WREG32_PCIE(PCIE_P_CNTL, data);
  6658. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  6659. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  6660. data |= LC_PMI_TO_L1_DIS;
  6661. if (!disable_l0s)
  6662. data |= LC_L0S_INACTIVITY(7);
  6663. if (!disable_l1) {
  6664. data |= LC_L1_INACTIVITY(7);
  6665. data &= ~LC_PMI_TO_L1_DIS;
  6666. if (orig != data)
  6667. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6668. if (!disable_plloff_in_l1) {
  6669. bool clk_req_support;
  6670. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  6671. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  6672. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  6673. if (orig != data)
  6674. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  6675. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  6676. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  6677. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  6678. if (orig != data)
  6679. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  6680. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  6681. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  6682. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  6683. if (orig != data)
  6684. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  6685. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  6686. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  6687. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  6688. if (orig != data)
  6689. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  6690. if ((rdev->family != CHIP_OLAND) && (rdev->family != CHIP_HAINAN)) {
  6691. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  6692. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  6693. if (orig != data)
  6694. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  6695. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  6696. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  6697. if (orig != data)
  6698. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  6699. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2);
  6700. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  6701. if (orig != data)
  6702. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2, data);
  6703. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3);
  6704. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  6705. if (orig != data)
  6706. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3, data);
  6707. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  6708. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  6709. if (orig != data)
  6710. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  6711. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  6712. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  6713. if (orig != data)
  6714. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  6715. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2);
  6716. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  6717. if (orig != data)
  6718. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2, data);
  6719. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3);
  6720. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  6721. if (orig != data)
  6722. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3, data);
  6723. }
  6724. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  6725. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  6726. data |= LC_DYN_LANES_PWR_STATE(3);
  6727. if (orig != data)
  6728. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  6729. orig = data = RREG32_PIF_PHY0(PB0_PIF_CNTL);
  6730. data &= ~LS2_EXIT_TIME_MASK;
  6731. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  6732. data |= LS2_EXIT_TIME(5);
  6733. if (orig != data)
  6734. WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
  6735. orig = data = RREG32_PIF_PHY1(PB1_PIF_CNTL);
  6736. data &= ~LS2_EXIT_TIME_MASK;
  6737. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  6738. data |= LS2_EXIT_TIME(5);
  6739. if (orig != data)
  6740. WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
  6741. if (!disable_clkreq &&
  6742. !pci_is_root_bus(rdev->pdev->bus)) {
  6743. struct pci_dev *root = rdev->pdev->bus->self;
  6744. u32 lnkcap;
  6745. clk_req_support = false;
  6746. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  6747. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  6748. clk_req_support = true;
  6749. } else {
  6750. clk_req_support = false;
  6751. }
  6752. if (clk_req_support) {
  6753. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  6754. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  6755. if (orig != data)
  6756. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  6757. orig = data = RREG32(THM_CLK_CNTL);
  6758. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  6759. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  6760. if (orig != data)
  6761. WREG32(THM_CLK_CNTL, data);
  6762. orig = data = RREG32(MISC_CLK_CNTL);
  6763. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  6764. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  6765. if (orig != data)
  6766. WREG32(MISC_CLK_CNTL, data);
  6767. orig = data = RREG32(CG_CLKPIN_CNTL);
  6768. data &= ~BCLK_AS_XCLK;
  6769. if (orig != data)
  6770. WREG32(CG_CLKPIN_CNTL, data);
  6771. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  6772. data &= ~FORCE_BIF_REFCLK_EN;
  6773. if (orig != data)
  6774. WREG32(CG_CLKPIN_CNTL_2, data);
  6775. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  6776. data &= ~MPLL_CLKOUT_SEL_MASK;
  6777. data |= MPLL_CLKOUT_SEL(4);
  6778. if (orig != data)
  6779. WREG32(MPLL_BYPASSCLK_SEL, data);
  6780. orig = data = RREG32(SPLL_CNTL_MODE);
  6781. data &= ~SPLL_REFCLK_SEL_MASK;
  6782. if (orig != data)
  6783. WREG32(SPLL_CNTL_MODE, data);
  6784. }
  6785. }
  6786. } else {
  6787. if (orig != data)
  6788. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6789. }
  6790. orig = data = RREG32_PCIE(PCIE_CNTL2);
  6791. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  6792. if (orig != data)
  6793. WREG32_PCIE(PCIE_CNTL2, data);
  6794. if (!disable_l0s) {
  6795. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  6796. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  6797. data = RREG32_PCIE(PCIE_LC_STATUS1);
  6798. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  6799. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  6800. data &= ~LC_L0S_INACTIVITY_MASK;
  6801. if (orig != data)
  6802. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6803. }
  6804. }
  6805. }
  6806. }