i2c-imx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * Copyright (C) 2002 Motorola GSG-China
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * Author:
  15. * Darius Augulis, Teltonika Inc.
  16. *
  17. * Desc.:
  18. * Implementation of I2C Adapter/Algorithm Driver
  19. * for I2C Bus integrated in Freescale i.MX/MXC processors
  20. *
  21. * Derived from Motorola GSG China I2C example driver
  22. *
  23. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
  24. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
  25. * Copyright (C) 2007 RightHand Technologies, Inc.
  26. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  27. *
  28. * Copyright 2013 Freescale Semiconductor, Inc.
  29. *
  30. */
  31. /** Includes *******************************************************************
  32. *******************************************************************************/
  33. #include <linux/init.h>
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/errno.h>
  37. #include <linux/err.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/delay.h>
  40. #include <linux/i2c.h>
  41. #include <linux/io.h>
  42. #include <linux/sched.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/clk.h>
  45. #include <linux/slab.h>
  46. #include <linux/of.h>
  47. #include <linux/of_device.h>
  48. #include <linux/platform_data/i2c-imx.h>
  49. /** Defines ********************************************************************
  50. *******************************************************************************/
  51. /* This will be the driver name the kernel reports */
  52. #define DRIVER_NAME "imx-i2c"
  53. /* Default value */
  54. #define IMX_I2C_BIT_RATE 100000 /* 100kHz */
  55. /* IMX I2C registers:
  56. * the I2C register offset is different between SoCs,
  57. * to provid support for all these chips, split the
  58. * register offset into a fixed base address and a
  59. * variable shift value, then the full register offset
  60. * will be calculated by
  61. * reg_off = ( reg_base_addr << reg_shift)
  62. */
  63. #define IMX_I2C_IADR 0x00 /* i2c slave address */
  64. #define IMX_I2C_IFDR 0x01 /* i2c frequency divider */
  65. #define IMX_I2C_I2CR 0x02 /* i2c control */
  66. #define IMX_I2C_I2SR 0x03 /* i2c status */
  67. #define IMX_I2C_I2DR 0x04 /* i2c transfer data */
  68. #define IMX_I2C_REGSHIFT 2
  69. #define VF610_I2C_REGSHIFT 0
  70. /* Bits of IMX I2C registers */
  71. #define I2SR_RXAK 0x01
  72. #define I2SR_IIF 0x02
  73. #define I2SR_SRW 0x04
  74. #define I2SR_IAL 0x10
  75. #define I2SR_IBB 0x20
  76. #define I2SR_IAAS 0x40
  77. #define I2SR_ICF 0x80
  78. #define I2CR_RSTA 0x04
  79. #define I2CR_TXAK 0x08
  80. #define I2CR_MTX 0x10
  81. #define I2CR_MSTA 0x20
  82. #define I2CR_IIEN 0x40
  83. #define I2CR_IEN 0x80
  84. /* register bits different operating codes definition:
  85. * 1) I2SR: Interrupt flags clear operation differ between SoCs:
  86. * - write zero to clear(w0c) INT flag on i.MX,
  87. * - but write one to clear(w1c) INT flag on Vybrid.
  88. * 2) I2CR: I2C module enable operation also differ between SoCs:
  89. * - set I2CR_IEN bit enable the module on i.MX,
  90. * - but clear I2CR_IEN bit enable the module on Vybrid.
  91. */
  92. #define I2SR_CLR_OPCODE_W0C 0x0
  93. #define I2SR_CLR_OPCODE_W1C (I2SR_IAL | I2SR_IIF)
  94. #define I2CR_IEN_OPCODE_0 0x0
  95. #define I2CR_IEN_OPCODE_1 I2CR_IEN
  96. /** Variables ******************************************************************
  97. *******************************************************************************/
  98. /*
  99. * sorted list of clock divider, register value pairs
  100. * taken from table 26-5, p.26-9, Freescale i.MX
  101. * Integrated Portable System Processor Reference Manual
  102. * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
  103. *
  104. * Duplicated divider values removed from list
  105. */
  106. struct imx_i2c_clk_pair {
  107. u16 div;
  108. u16 val;
  109. };
  110. static struct imx_i2c_clk_pair imx_i2c_clk_div[] = {
  111. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  112. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  113. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  114. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  115. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  116. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  117. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  118. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  119. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  120. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  121. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  122. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  123. { 3072, 0x1E }, { 3840, 0x1F }
  124. };
  125. /* Vybrid VF610 clock divider, register value pairs */
  126. static struct imx_i2c_clk_pair vf610_i2c_clk_div[] = {
  127. { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
  128. { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
  129. { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
  130. { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
  131. { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
  132. { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
  133. { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
  134. { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
  135. { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
  136. { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
  137. { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
  138. { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
  139. { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
  140. { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
  141. { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
  142. };
  143. enum imx_i2c_type {
  144. IMX1_I2C,
  145. IMX21_I2C,
  146. VF610_I2C,
  147. };
  148. struct imx_i2c_hwdata {
  149. enum imx_i2c_type devtype;
  150. unsigned regshift;
  151. struct imx_i2c_clk_pair *clk_div;
  152. unsigned ndivs;
  153. unsigned i2sr_clr_opcode;
  154. unsigned i2cr_ien_opcode;
  155. };
  156. struct imx_i2c_struct {
  157. struct i2c_adapter adapter;
  158. struct clk *clk;
  159. void __iomem *base;
  160. wait_queue_head_t queue;
  161. unsigned long i2csr;
  162. unsigned int disable_delay;
  163. int stopped;
  164. unsigned int ifdr; /* IMX_I2C_IFDR */
  165. unsigned int cur_clk;
  166. unsigned int bitrate;
  167. const struct imx_i2c_hwdata *hwdata;
  168. };
  169. static const struct imx_i2c_hwdata imx1_i2c_hwdata = {
  170. .devtype = IMX1_I2C,
  171. .regshift = IMX_I2C_REGSHIFT,
  172. .clk_div = imx_i2c_clk_div,
  173. .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
  174. .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
  175. .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
  176. };
  177. static const struct imx_i2c_hwdata imx21_i2c_hwdata = {
  178. .devtype = IMX21_I2C,
  179. .regshift = IMX_I2C_REGSHIFT,
  180. .clk_div = imx_i2c_clk_div,
  181. .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
  182. .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
  183. .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
  184. };
  185. static struct imx_i2c_hwdata vf610_i2c_hwdata = {
  186. .devtype = VF610_I2C,
  187. .regshift = VF610_I2C_REGSHIFT,
  188. .clk_div = vf610_i2c_clk_div,
  189. .ndivs = ARRAY_SIZE(vf610_i2c_clk_div),
  190. .i2sr_clr_opcode = I2SR_CLR_OPCODE_W1C,
  191. .i2cr_ien_opcode = I2CR_IEN_OPCODE_0,
  192. };
  193. static struct platform_device_id imx_i2c_devtype[] = {
  194. {
  195. .name = "imx1-i2c",
  196. .driver_data = (kernel_ulong_t)&imx1_i2c_hwdata,
  197. }, {
  198. .name = "imx21-i2c",
  199. .driver_data = (kernel_ulong_t)&imx21_i2c_hwdata,
  200. }, {
  201. /* sentinel */
  202. }
  203. };
  204. MODULE_DEVICE_TABLE(platform, imx_i2c_devtype);
  205. static const struct of_device_id i2c_imx_dt_ids[] = {
  206. { .compatible = "fsl,imx1-i2c", .data = &imx1_i2c_hwdata, },
  207. { .compatible = "fsl,imx21-i2c", .data = &imx21_i2c_hwdata, },
  208. { .compatible = "fsl,vf610-i2c", .data = &vf610_i2c_hwdata, },
  209. { /* sentinel */ }
  210. };
  211. MODULE_DEVICE_TABLE(of, i2c_imx_dt_ids);
  212. static inline int is_imx1_i2c(struct imx_i2c_struct *i2c_imx)
  213. {
  214. return i2c_imx->hwdata->devtype == IMX1_I2C;
  215. }
  216. static inline void imx_i2c_write_reg(unsigned int val,
  217. struct imx_i2c_struct *i2c_imx, unsigned int reg)
  218. {
  219. writeb(val, i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
  220. }
  221. static inline unsigned char imx_i2c_read_reg(struct imx_i2c_struct *i2c_imx,
  222. unsigned int reg)
  223. {
  224. return readb(i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
  225. }
  226. /** Functions for IMX I2C adapter driver ***************************************
  227. *******************************************************************************/
  228. static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx, int for_busy)
  229. {
  230. unsigned long orig_jiffies = jiffies;
  231. unsigned int temp;
  232. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  233. while (1) {
  234. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
  235. /* check for arbitration lost */
  236. if (temp & I2SR_IAL) {
  237. temp &= ~I2SR_IAL;
  238. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
  239. return -EAGAIN;
  240. }
  241. if (for_busy && (temp & I2SR_IBB))
  242. break;
  243. if (!for_busy && !(temp & I2SR_IBB))
  244. break;
  245. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  246. dev_dbg(&i2c_imx->adapter.dev,
  247. "<%s> I2C bus is busy\n", __func__);
  248. return -ETIMEDOUT;
  249. }
  250. schedule();
  251. }
  252. return 0;
  253. }
  254. static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx)
  255. {
  256. wait_event_timeout(i2c_imx->queue, i2c_imx->i2csr & I2SR_IIF, HZ / 10);
  257. if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
  258. dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
  259. return -ETIMEDOUT;
  260. }
  261. dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
  262. i2c_imx->i2csr = 0;
  263. return 0;
  264. }
  265. static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
  266. {
  267. if (imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR) & I2SR_RXAK) {
  268. dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
  269. return -EIO; /* No ACK */
  270. }
  271. dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
  272. return 0;
  273. }
  274. static void i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx)
  275. {
  276. struct imx_i2c_clk_pair *i2c_clk_div = i2c_imx->hwdata->clk_div;
  277. unsigned int i2c_clk_rate;
  278. unsigned int div;
  279. int i;
  280. /* Divider value calculation */
  281. i2c_clk_rate = clk_get_rate(i2c_imx->clk);
  282. if (i2c_imx->cur_clk == i2c_clk_rate)
  283. return;
  284. else
  285. i2c_imx->cur_clk = i2c_clk_rate;
  286. div = (i2c_clk_rate + i2c_imx->bitrate - 1) / i2c_imx->bitrate;
  287. if (div < i2c_clk_div[0].div)
  288. i = 0;
  289. else if (div > i2c_clk_div[i2c_imx->hwdata->ndivs - 1].div)
  290. i = i2c_imx->hwdata->ndivs - 1;
  291. else
  292. for (i = 0; i2c_clk_div[i].div < div; i++);
  293. /* Store divider value */
  294. i2c_imx->ifdr = i2c_clk_div[i].val;
  295. /*
  296. * There dummy delay is calculated.
  297. * It should be about one I2C clock period long.
  298. * This delay is used in I2C bus disable function
  299. * to fix chip hardware bug.
  300. */
  301. i2c_imx->disable_delay = (500000U * i2c_clk_div[i].div
  302. + (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
  303. #ifdef CONFIG_I2C_DEBUG_BUS
  304. dev_dbg(&i2c_imx->adapter.dev, "I2C_CLK=%d, REQ DIV=%d\n",
  305. i2c_clk_rate, div);
  306. dev_dbg(&i2c_imx->adapter.dev, "IFDR[IC]=0x%x, REAL DIV=%d\n",
  307. i2c_clk_div[i].val, i2c_clk_div[i].div);
  308. #endif
  309. }
  310. static int i2c_imx_start(struct imx_i2c_struct *i2c_imx)
  311. {
  312. unsigned int temp = 0;
  313. int result;
  314. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  315. i2c_imx_set_clk(i2c_imx);
  316. result = clk_prepare_enable(i2c_imx->clk);
  317. if (result)
  318. return result;
  319. imx_i2c_write_reg(i2c_imx->ifdr, i2c_imx, IMX_I2C_IFDR);
  320. /* Enable I2C controller */
  321. imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
  322. imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode, i2c_imx, IMX_I2C_I2CR);
  323. /* Wait controller to be stable */
  324. udelay(50);
  325. /* Start I2C transaction */
  326. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  327. temp |= I2CR_MSTA;
  328. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  329. result = i2c_imx_bus_busy(i2c_imx, 1);
  330. if (result)
  331. return result;
  332. i2c_imx->stopped = 0;
  333. temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
  334. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  335. return result;
  336. }
  337. static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx)
  338. {
  339. unsigned int temp = 0;
  340. if (!i2c_imx->stopped) {
  341. /* Stop I2C transaction */
  342. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  343. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  344. temp &= ~(I2CR_MSTA | I2CR_MTX);
  345. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  346. }
  347. if (is_imx1_i2c(i2c_imx)) {
  348. /*
  349. * This delay caused by an i.MXL hardware bug.
  350. * If no (or too short) delay, no "STOP" bit will be generated.
  351. */
  352. udelay(i2c_imx->disable_delay);
  353. }
  354. if (!i2c_imx->stopped) {
  355. i2c_imx_bus_busy(i2c_imx, 0);
  356. i2c_imx->stopped = 1;
  357. }
  358. /* Disable I2C controller */
  359. temp = i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
  360. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  361. clk_disable_unprepare(i2c_imx->clk);
  362. }
  363. static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
  364. {
  365. struct imx_i2c_struct *i2c_imx = dev_id;
  366. unsigned int temp;
  367. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
  368. if (temp & I2SR_IIF) {
  369. /* save status register */
  370. i2c_imx->i2csr = temp;
  371. temp &= ~I2SR_IIF;
  372. temp |= (i2c_imx->hwdata->i2sr_clr_opcode & I2SR_IIF);
  373. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
  374. wake_up(&i2c_imx->queue);
  375. return IRQ_HANDLED;
  376. }
  377. return IRQ_NONE;
  378. }
  379. static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
  380. {
  381. int i, result;
  382. dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
  383. __func__, msgs->addr << 1);
  384. /* write slave address */
  385. imx_i2c_write_reg(msgs->addr << 1, i2c_imx, IMX_I2C_I2DR);
  386. result = i2c_imx_trx_complete(i2c_imx);
  387. if (result)
  388. return result;
  389. result = i2c_imx_acked(i2c_imx);
  390. if (result)
  391. return result;
  392. dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
  393. /* write data */
  394. for (i = 0; i < msgs->len; i++) {
  395. dev_dbg(&i2c_imx->adapter.dev,
  396. "<%s> write byte: B%d=0x%X\n",
  397. __func__, i, msgs->buf[i]);
  398. imx_i2c_write_reg(msgs->buf[i], i2c_imx, IMX_I2C_I2DR);
  399. result = i2c_imx_trx_complete(i2c_imx);
  400. if (result)
  401. return result;
  402. result = i2c_imx_acked(i2c_imx);
  403. if (result)
  404. return result;
  405. }
  406. return 0;
  407. }
  408. static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs, bool is_lastmsg)
  409. {
  410. int i, result;
  411. unsigned int temp;
  412. int block_data = msgs->flags & I2C_M_RECV_LEN;
  413. dev_dbg(&i2c_imx->adapter.dev,
  414. "<%s> write slave address: addr=0x%x\n",
  415. __func__, (msgs->addr << 1) | 0x01);
  416. /* write slave address */
  417. imx_i2c_write_reg((msgs->addr << 1) | 0x01, i2c_imx, IMX_I2C_I2DR);
  418. result = i2c_imx_trx_complete(i2c_imx);
  419. if (result)
  420. return result;
  421. result = i2c_imx_acked(i2c_imx);
  422. if (result)
  423. return result;
  424. dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
  425. /* setup bus to read data */
  426. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  427. temp &= ~I2CR_MTX;
  428. /*
  429. * Reset the I2CR_TXAK flag initially for SMBus block read since the
  430. * length is unknown
  431. */
  432. if ((msgs->len - 1) || block_data)
  433. temp &= ~I2CR_TXAK;
  434. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  435. imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); /* dummy read */
  436. dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
  437. /* read data */
  438. for (i = 0; i < msgs->len; i++) {
  439. u8 len = 0;
  440. result = i2c_imx_trx_complete(i2c_imx);
  441. if (result)
  442. return result;
  443. /*
  444. * First byte is the length of remaining packet
  445. * in the SMBus block data read. Add it to
  446. * msgs->len.
  447. */
  448. if ((!i) && block_data) {
  449. len = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
  450. if ((len == 0) || (len > I2C_SMBUS_BLOCK_MAX))
  451. return -EPROTO;
  452. dev_dbg(&i2c_imx->adapter.dev,
  453. "<%s> read length: 0x%X\n",
  454. __func__, len);
  455. msgs->len += len;
  456. }
  457. if (i == (msgs->len - 1)) {
  458. if (is_lastmsg) {
  459. /*
  460. * It must generate STOP before read I2DR to prevent
  461. * controller from generating another clock cycle
  462. */
  463. dev_dbg(&i2c_imx->adapter.dev,
  464. "<%s> clear MSTA\n", __func__);
  465. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  466. temp &= ~(I2CR_MSTA | I2CR_MTX);
  467. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  468. i2c_imx_bus_busy(i2c_imx, 0);
  469. i2c_imx->stopped = 1;
  470. } else {
  471. /*
  472. * For i2c master receiver repeat restart operation like:
  473. * read -> repeat MSTA -> read/write
  474. * The controller must set MTX before read the last byte in
  475. * the first read operation, otherwise the first read cost
  476. * one extra clock cycle.
  477. */
  478. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  479. temp |= I2CR_MTX;
  480. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  481. }
  482. } else if (i == (msgs->len - 2)) {
  483. dev_dbg(&i2c_imx->adapter.dev,
  484. "<%s> set TXAK\n", __func__);
  485. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  486. temp |= I2CR_TXAK;
  487. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  488. }
  489. if ((!i) && block_data)
  490. msgs->buf[0] = len;
  491. else
  492. msgs->buf[i] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
  493. dev_dbg(&i2c_imx->adapter.dev,
  494. "<%s> read byte: B%d=0x%X\n",
  495. __func__, i, msgs->buf[i]);
  496. }
  497. return 0;
  498. }
  499. static int i2c_imx_xfer(struct i2c_adapter *adapter,
  500. struct i2c_msg *msgs, int num)
  501. {
  502. unsigned int i, temp;
  503. int result;
  504. bool is_lastmsg = false;
  505. struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
  506. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  507. /* Start I2C transfer */
  508. result = i2c_imx_start(i2c_imx);
  509. if (result)
  510. goto fail0;
  511. /* read/write data */
  512. for (i = 0; i < num; i++) {
  513. if (i == num - 1)
  514. is_lastmsg = true;
  515. if (i) {
  516. dev_dbg(&i2c_imx->adapter.dev,
  517. "<%s> repeated start\n", __func__);
  518. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  519. temp |= I2CR_RSTA;
  520. imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
  521. result = i2c_imx_bus_busy(i2c_imx, 1);
  522. if (result)
  523. goto fail0;
  524. }
  525. dev_dbg(&i2c_imx->adapter.dev,
  526. "<%s> transfer message: %d\n", __func__, i);
  527. /* write/read data */
  528. #ifdef CONFIG_I2C_DEBUG_BUS
  529. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
  530. dev_dbg(&i2c_imx->adapter.dev, "<%s> CONTROL: IEN=%d, IIEN=%d, "
  531. "MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n", __func__,
  532. (temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
  533. (temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
  534. (temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
  535. temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
  536. dev_dbg(&i2c_imx->adapter.dev,
  537. "<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, "
  538. "IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n", __func__,
  539. (temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
  540. (temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
  541. (temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
  542. (temp & I2SR_RXAK ? 1 : 0));
  543. #endif
  544. if (msgs[i].flags & I2C_M_RD)
  545. result = i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg);
  546. else
  547. result = i2c_imx_write(i2c_imx, &msgs[i]);
  548. if (result)
  549. goto fail0;
  550. }
  551. fail0:
  552. /* Stop I2C transfer */
  553. i2c_imx_stop(i2c_imx);
  554. dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  555. (result < 0) ? "error" : "success msg",
  556. (result < 0) ? result : num);
  557. return (result < 0) ? result : num;
  558. }
  559. static u32 i2c_imx_func(struct i2c_adapter *adapter)
  560. {
  561. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
  562. | I2C_FUNC_SMBUS_READ_BLOCK_DATA;
  563. }
  564. static struct i2c_algorithm i2c_imx_algo = {
  565. .master_xfer = i2c_imx_xfer,
  566. .functionality = i2c_imx_func,
  567. };
  568. static int i2c_imx_probe(struct platform_device *pdev)
  569. {
  570. const struct of_device_id *of_id = of_match_device(i2c_imx_dt_ids,
  571. &pdev->dev);
  572. struct imx_i2c_struct *i2c_imx;
  573. struct resource *res;
  574. struct imxi2c_platform_data *pdata = dev_get_platdata(&pdev->dev);
  575. void __iomem *base;
  576. int irq, ret;
  577. dev_dbg(&pdev->dev, "<%s>\n", __func__);
  578. irq = platform_get_irq(pdev, 0);
  579. if (irq < 0) {
  580. dev_err(&pdev->dev, "can't get irq number\n");
  581. return irq;
  582. }
  583. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  584. base = devm_ioremap_resource(&pdev->dev, res);
  585. if (IS_ERR(base))
  586. return PTR_ERR(base);
  587. i2c_imx = devm_kzalloc(&pdev->dev, sizeof(struct imx_i2c_struct),
  588. GFP_KERNEL);
  589. if (!i2c_imx)
  590. return -ENOMEM;
  591. if (of_id)
  592. i2c_imx->hwdata = of_id->data;
  593. else
  594. i2c_imx->hwdata = (struct imx_i2c_hwdata *)
  595. platform_get_device_id(pdev)->driver_data;
  596. /* Setup i2c_imx driver structure */
  597. strlcpy(i2c_imx->adapter.name, pdev->name, sizeof(i2c_imx->adapter.name));
  598. i2c_imx->adapter.owner = THIS_MODULE;
  599. i2c_imx->adapter.algo = &i2c_imx_algo;
  600. i2c_imx->adapter.dev.parent = &pdev->dev;
  601. i2c_imx->adapter.nr = pdev->id;
  602. i2c_imx->adapter.dev.of_node = pdev->dev.of_node;
  603. i2c_imx->base = base;
  604. /* Get I2C clock */
  605. i2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
  606. if (IS_ERR(i2c_imx->clk)) {
  607. dev_err(&pdev->dev, "can't get I2C clock\n");
  608. return PTR_ERR(i2c_imx->clk);
  609. }
  610. ret = clk_prepare_enable(i2c_imx->clk);
  611. if (ret) {
  612. dev_err(&pdev->dev, "can't enable I2C clock\n");
  613. return ret;
  614. }
  615. /* Request IRQ */
  616. ret = devm_request_irq(&pdev->dev, irq, i2c_imx_isr, 0,
  617. pdev->name, i2c_imx);
  618. if (ret) {
  619. dev_err(&pdev->dev, "can't claim irq %d\n", irq);
  620. goto clk_disable;
  621. }
  622. /* Init queue */
  623. init_waitqueue_head(&i2c_imx->queue);
  624. /* Set up adapter data */
  625. i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
  626. /* Set up clock divider */
  627. i2c_imx->bitrate = IMX_I2C_BIT_RATE;
  628. ret = of_property_read_u32(pdev->dev.of_node,
  629. "clock-frequency", &i2c_imx->bitrate);
  630. if (ret < 0 && pdata && pdata->bitrate)
  631. i2c_imx->bitrate = pdata->bitrate;
  632. /* Set up chip registers to defaults */
  633. imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
  634. i2c_imx, IMX_I2C_I2CR);
  635. imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
  636. /* Add I2C adapter */
  637. ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
  638. if (ret < 0) {
  639. dev_err(&pdev->dev, "registration failed\n");
  640. goto clk_disable;
  641. }
  642. /* Set up platform driver data */
  643. platform_set_drvdata(pdev, i2c_imx);
  644. clk_disable_unprepare(i2c_imx->clk);
  645. dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", irq);
  646. dev_dbg(&i2c_imx->adapter.dev, "device resources: %pR\n", res);
  647. dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
  648. i2c_imx->adapter.name);
  649. dev_info(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
  650. return 0; /* Return OK */
  651. clk_disable:
  652. clk_disable_unprepare(i2c_imx->clk);
  653. return ret;
  654. }
  655. static int i2c_imx_remove(struct platform_device *pdev)
  656. {
  657. struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
  658. /* remove adapter */
  659. dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
  660. i2c_del_adapter(&i2c_imx->adapter);
  661. /* setup chip registers to defaults */
  662. imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IADR);
  663. imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IFDR);
  664. imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2CR);
  665. imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2SR);
  666. return 0;
  667. }
  668. static struct platform_driver i2c_imx_driver = {
  669. .probe = i2c_imx_probe,
  670. .remove = i2c_imx_remove,
  671. .driver = {
  672. .name = DRIVER_NAME,
  673. .owner = THIS_MODULE,
  674. .of_match_table = i2c_imx_dt_ids,
  675. },
  676. .id_table = imx_i2c_devtype,
  677. };
  678. static int __init i2c_adap_imx_init(void)
  679. {
  680. return platform_driver_register(&i2c_imx_driver);
  681. }
  682. subsys_initcall(i2c_adap_imx_init);
  683. static void __exit i2c_adap_imx_exit(void)
  684. {
  685. platform_driver_unregister(&i2c_imx_driver);
  686. }
  687. module_exit(i2c_adap_imx_exit);
  688. MODULE_LICENSE("GPL");
  689. MODULE_AUTHOR("Darius Augulis");
  690. MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
  691. MODULE_ALIAS("platform:" DRIVER_NAME);