mad.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_mad.h>
  33. #include <rdma/ib_smi.h>
  34. #include <rdma/ib_sa.h>
  35. #include <rdma/ib_cache.h>
  36. #include <linux/random.h>
  37. #include <linux/mlx4/cmd.h>
  38. #include <linux/gfp.h>
  39. #include <rdma/ib_pma.h>
  40. #include "mlx4_ib.h"
  41. enum {
  42. MLX4_IB_VENDOR_CLASS1 = 0x9,
  43. MLX4_IB_VENDOR_CLASS2 = 0xa
  44. };
  45. #define MLX4_TUN_SEND_WRID_SHIFT 34
  46. #define MLX4_TUN_QPN_SHIFT 32
  47. #define MLX4_TUN_WRID_RECV (((u64) 1) << MLX4_TUN_SEND_WRID_SHIFT)
  48. #define MLX4_TUN_SET_WRID_QPN(a) (((u64) ((a) & 0x3)) << MLX4_TUN_QPN_SHIFT)
  49. #define MLX4_TUN_IS_RECV(a) (((a) >> MLX4_TUN_SEND_WRID_SHIFT) & 0x1)
  50. #define MLX4_TUN_WRID_QPN(a) (((a) >> MLX4_TUN_QPN_SHIFT) & 0x3)
  51. /* Port mgmt change event handling */
  52. #define GET_BLK_PTR_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.block_ptr)
  53. #define GET_MASK_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.tbl_entries_mask)
  54. #define NUM_IDX_IN_PKEY_TBL_BLK 32
  55. #define GUID_TBL_ENTRY_SIZE 8 /* size in bytes */
  56. #define GUID_TBL_BLK_NUM_ENTRIES 8
  57. #define GUID_TBL_BLK_SIZE (GUID_TBL_ENTRY_SIZE * GUID_TBL_BLK_NUM_ENTRIES)
  58. /* Counters should be saturate once they reach their maximum value */
  59. #define ASSIGN_32BIT_COUNTER(counter, value) do {\
  60. if ((value) > U32_MAX) \
  61. counter = cpu_to_be32(U32_MAX); \
  62. else \
  63. counter = cpu_to_be32(value); \
  64. } while (0)
  65. struct mlx4_mad_rcv_buf {
  66. struct ib_grh grh;
  67. u8 payload[256];
  68. } __packed;
  69. struct mlx4_mad_snd_buf {
  70. u8 payload[256];
  71. } __packed;
  72. struct mlx4_tunnel_mad {
  73. struct ib_grh grh;
  74. struct mlx4_ib_tunnel_header hdr;
  75. struct ib_mad mad;
  76. } __packed;
  77. struct mlx4_rcv_tunnel_mad {
  78. struct mlx4_rcv_tunnel_hdr hdr;
  79. struct ib_grh grh;
  80. struct ib_mad mad;
  81. } __packed;
  82. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num);
  83. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num);
  84. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  85. int block, u32 change_bitmap);
  86. __be64 mlx4_ib_gen_node_guid(void)
  87. {
  88. #define NODE_GUID_HI ((u64) (((u64)IB_OPENIB_OUI) << 40))
  89. return cpu_to_be64(NODE_GUID_HI | prandom_u32());
  90. }
  91. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx)
  92. {
  93. return cpu_to_be64(atomic_inc_return(&ctx->tid)) |
  94. cpu_to_be64(0xff00000000000000LL);
  95. }
  96. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  97. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  98. void *in_mad, void *response_mad)
  99. {
  100. struct mlx4_cmd_mailbox *inmailbox, *outmailbox;
  101. void *inbox;
  102. int err;
  103. u32 in_modifier = port;
  104. u8 op_modifier = 0;
  105. inmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  106. if (IS_ERR(inmailbox))
  107. return PTR_ERR(inmailbox);
  108. inbox = inmailbox->buf;
  109. outmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  110. if (IS_ERR(outmailbox)) {
  111. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  112. return PTR_ERR(outmailbox);
  113. }
  114. memcpy(inbox, in_mad, 256);
  115. /*
  116. * Key check traps can't be generated unless we have in_wc to
  117. * tell us where to send the trap.
  118. */
  119. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_MKEY) || !in_wc)
  120. op_modifier |= 0x1;
  121. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_BKEY) || !in_wc)
  122. op_modifier |= 0x2;
  123. if (mlx4_is_mfunc(dev->dev) &&
  124. (mad_ifc_flags & MLX4_MAD_IFC_NET_VIEW || in_wc))
  125. op_modifier |= 0x8;
  126. if (in_wc) {
  127. struct {
  128. __be32 my_qpn;
  129. u32 reserved1;
  130. __be32 rqpn;
  131. u8 sl;
  132. u8 g_path;
  133. u16 reserved2[2];
  134. __be16 pkey;
  135. u32 reserved3[11];
  136. u8 grh[40];
  137. } *ext_info;
  138. memset(inbox + 256, 0, 256);
  139. ext_info = inbox + 256;
  140. ext_info->my_qpn = cpu_to_be32(in_wc->qp->qp_num);
  141. ext_info->rqpn = cpu_to_be32(in_wc->src_qp);
  142. ext_info->sl = in_wc->sl << 4;
  143. ext_info->g_path = in_wc->dlid_path_bits |
  144. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  145. ext_info->pkey = cpu_to_be16(in_wc->pkey_index);
  146. if (in_grh)
  147. memcpy(ext_info->grh, in_grh, 40);
  148. op_modifier |= 0x4;
  149. in_modifier |= in_wc->slid << 16;
  150. }
  151. err = mlx4_cmd_box(dev->dev, inmailbox->dma, outmailbox->dma, in_modifier,
  152. mlx4_is_master(dev->dev) ? (op_modifier & ~0x8) : op_modifier,
  153. MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
  154. (op_modifier & 0x8) ? MLX4_CMD_NATIVE : MLX4_CMD_WRAPPED);
  155. if (!err)
  156. memcpy(response_mad, outmailbox->buf, 256);
  157. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  158. mlx4_free_cmd_mailbox(dev->dev, outmailbox);
  159. return err;
  160. }
  161. static void update_sm_ah(struct mlx4_ib_dev *dev, u8 port_num, u16 lid, u8 sl)
  162. {
  163. struct ib_ah *new_ah;
  164. struct ib_ah_attr ah_attr;
  165. unsigned long flags;
  166. if (!dev->send_agent[port_num - 1][0])
  167. return;
  168. memset(&ah_attr, 0, sizeof ah_attr);
  169. ah_attr.dlid = lid;
  170. ah_attr.sl = sl;
  171. ah_attr.port_num = port_num;
  172. new_ah = ib_create_ah(dev->send_agent[port_num - 1][0]->qp->pd,
  173. &ah_attr);
  174. if (IS_ERR(new_ah))
  175. return;
  176. spin_lock_irqsave(&dev->sm_lock, flags);
  177. if (dev->sm_ah[port_num - 1])
  178. ib_destroy_ah(dev->sm_ah[port_num - 1]);
  179. dev->sm_ah[port_num - 1] = new_ah;
  180. spin_unlock_irqrestore(&dev->sm_lock, flags);
  181. }
  182. /*
  183. * Snoop SM MADs for port info, GUID info, and P_Key table sets, so we can
  184. * synthesize LID change, Client-Rereg, GID change, and P_Key change events.
  185. */
  186. static void smp_snoop(struct ib_device *ibdev, u8 port_num, struct ib_mad *mad,
  187. u16 prev_lid)
  188. {
  189. struct ib_port_info *pinfo;
  190. u16 lid;
  191. __be16 *base;
  192. u32 bn, pkey_change_bitmap;
  193. int i;
  194. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  195. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  196. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  197. mad->mad_hdr.method == IB_MGMT_METHOD_SET)
  198. switch (mad->mad_hdr.attr_id) {
  199. case IB_SMP_ATTR_PORT_INFO:
  200. pinfo = (struct ib_port_info *) ((struct ib_smp *) mad)->data;
  201. lid = be16_to_cpu(pinfo->lid);
  202. update_sm_ah(dev, port_num,
  203. be16_to_cpu(pinfo->sm_lid),
  204. pinfo->neighbormtu_mastersmsl & 0xf);
  205. if (pinfo->clientrereg_resv_subnetto & 0x80)
  206. handle_client_rereg_event(dev, port_num);
  207. if (prev_lid != lid)
  208. handle_lid_change_event(dev, port_num);
  209. break;
  210. case IB_SMP_ATTR_PKEY_TABLE:
  211. if (!mlx4_is_mfunc(dev->dev)) {
  212. mlx4_ib_dispatch_event(dev, port_num,
  213. IB_EVENT_PKEY_CHANGE);
  214. break;
  215. }
  216. /* at this point, we are running in the master.
  217. * Slaves do not receive SMPs.
  218. */
  219. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod) & 0xFFFF;
  220. base = (__be16 *) &(((struct ib_smp *)mad)->data[0]);
  221. pkey_change_bitmap = 0;
  222. for (i = 0; i < 32; i++) {
  223. pr_debug("PKEY[%d] = x%x\n",
  224. i + bn*32, be16_to_cpu(base[i]));
  225. if (be16_to_cpu(base[i]) !=
  226. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32]) {
  227. pkey_change_bitmap |= (1 << i);
  228. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32] =
  229. be16_to_cpu(base[i]);
  230. }
  231. }
  232. pr_debug("PKEY Change event: port=%d, "
  233. "block=0x%x, change_bitmap=0x%x\n",
  234. port_num, bn, pkey_change_bitmap);
  235. if (pkey_change_bitmap) {
  236. mlx4_ib_dispatch_event(dev, port_num,
  237. IB_EVENT_PKEY_CHANGE);
  238. if (!dev->sriov.is_going_down)
  239. __propagate_pkey_ev(dev, port_num, bn,
  240. pkey_change_bitmap);
  241. }
  242. break;
  243. case IB_SMP_ATTR_GUID_INFO:
  244. /* paravirtualized master's guid is guid 0 -- does not change */
  245. if (!mlx4_is_master(dev->dev))
  246. mlx4_ib_dispatch_event(dev, port_num,
  247. IB_EVENT_GID_CHANGE);
  248. /*if master, notify relevant slaves*/
  249. if (mlx4_is_master(dev->dev) &&
  250. !dev->sriov.is_going_down) {
  251. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod);
  252. mlx4_ib_update_cache_on_guid_change(dev, bn, port_num,
  253. (u8 *)(&((struct ib_smp *)mad)->data));
  254. mlx4_ib_notify_slaves_on_guid_change(dev, bn, port_num,
  255. (u8 *)(&((struct ib_smp *)mad)->data));
  256. }
  257. break;
  258. default:
  259. break;
  260. }
  261. }
  262. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  263. int block, u32 change_bitmap)
  264. {
  265. int i, ix, slave, err;
  266. int have_event = 0;
  267. for (slave = 0; slave < dev->dev->caps.sqp_demux; slave++) {
  268. if (slave == mlx4_master_func_num(dev->dev))
  269. continue;
  270. if (!mlx4_is_slave_active(dev->dev, slave))
  271. continue;
  272. have_event = 0;
  273. for (i = 0; i < 32; i++) {
  274. if (!(change_bitmap & (1 << i)))
  275. continue;
  276. for (ix = 0;
  277. ix < dev->dev->caps.pkey_table_len[port_num]; ix++) {
  278. if (dev->pkeys.virt2phys_pkey[slave][port_num - 1]
  279. [ix] == i + 32 * block) {
  280. err = mlx4_gen_pkey_eqe(dev->dev, slave, port_num);
  281. pr_debug("propagate_pkey_ev: slave %d,"
  282. " port %d, ix %d (%d)\n",
  283. slave, port_num, ix, err);
  284. have_event = 1;
  285. break;
  286. }
  287. }
  288. if (have_event)
  289. break;
  290. }
  291. }
  292. }
  293. static void node_desc_override(struct ib_device *dev,
  294. struct ib_mad *mad)
  295. {
  296. unsigned long flags;
  297. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  298. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  299. mad->mad_hdr.method == IB_MGMT_METHOD_GET_RESP &&
  300. mad->mad_hdr.attr_id == IB_SMP_ATTR_NODE_DESC) {
  301. spin_lock_irqsave(&to_mdev(dev)->sm_lock, flags);
  302. memcpy(((struct ib_smp *) mad)->data, dev->node_desc, 64);
  303. spin_unlock_irqrestore(&to_mdev(dev)->sm_lock, flags);
  304. }
  305. }
  306. static void forward_trap(struct mlx4_ib_dev *dev, u8 port_num, struct ib_mad *mad)
  307. {
  308. int qpn = mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_SUBN_LID_ROUTED;
  309. struct ib_mad_send_buf *send_buf;
  310. struct ib_mad_agent *agent = dev->send_agent[port_num - 1][qpn];
  311. int ret;
  312. unsigned long flags;
  313. if (agent) {
  314. send_buf = ib_create_send_mad(agent, qpn, 0, 0, IB_MGMT_MAD_HDR,
  315. IB_MGMT_MAD_DATA, GFP_ATOMIC);
  316. if (IS_ERR(send_buf))
  317. return;
  318. /*
  319. * We rely here on the fact that MLX QPs don't use the
  320. * address handle after the send is posted (this is
  321. * wrong following the IB spec strictly, but we know
  322. * it's OK for our devices).
  323. */
  324. spin_lock_irqsave(&dev->sm_lock, flags);
  325. memcpy(send_buf->mad, mad, sizeof *mad);
  326. if ((send_buf->ah = dev->sm_ah[port_num - 1]))
  327. ret = ib_post_send_mad(send_buf, NULL);
  328. else
  329. ret = -EINVAL;
  330. spin_unlock_irqrestore(&dev->sm_lock, flags);
  331. if (ret)
  332. ib_free_send_mad(send_buf);
  333. }
  334. }
  335. static int mlx4_ib_demux_sa_handler(struct ib_device *ibdev, int port, int slave,
  336. struct ib_sa_mad *sa_mad)
  337. {
  338. int ret = 0;
  339. /* dispatch to different sa handlers */
  340. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  341. case IB_SA_ATTR_MC_MEMBER_REC:
  342. ret = mlx4_ib_mcg_demux_handler(ibdev, port, slave, sa_mad);
  343. break;
  344. default:
  345. break;
  346. }
  347. return ret;
  348. }
  349. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid)
  350. {
  351. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  352. int i;
  353. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  354. if (dev->sriov.demux[port - 1].guid_cache[i] == guid)
  355. return i;
  356. }
  357. return -1;
  358. }
  359. static int find_slave_port_pkey_ix(struct mlx4_ib_dev *dev, int slave,
  360. u8 port, u16 pkey, u16 *ix)
  361. {
  362. int i, ret;
  363. u8 unassigned_pkey_ix, pkey_ix, partial_ix = 0xFF;
  364. u16 slot_pkey;
  365. if (slave == mlx4_master_func_num(dev->dev))
  366. return ib_find_cached_pkey(&dev->ib_dev, port, pkey, ix);
  367. unassigned_pkey_ix = dev->dev->phys_caps.pkey_phys_table_len[port] - 1;
  368. for (i = 0; i < dev->dev->caps.pkey_table_len[port]; i++) {
  369. if (dev->pkeys.virt2phys_pkey[slave][port - 1][i] == unassigned_pkey_ix)
  370. continue;
  371. pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][i];
  372. ret = ib_get_cached_pkey(&dev->ib_dev, port, pkey_ix, &slot_pkey);
  373. if (ret)
  374. continue;
  375. if ((slot_pkey & 0x7FFF) == (pkey & 0x7FFF)) {
  376. if (slot_pkey & 0x8000) {
  377. *ix = (u16) pkey_ix;
  378. return 0;
  379. } else {
  380. /* take first partial pkey index found */
  381. if (partial_ix == 0xFF)
  382. partial_ix = pkey_ix;
  383. }
  384. }
  385. }
  386. if (partial_ix < 0xFF) {
  387. *ix = (u16) partial_ix;
  388. return 0;
  389. }
  390. return -EINVAL;
  391. }
  392. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
  393. enum ib_qp_type dest_qpt, struct ib_wc *wc,
  394. struct ib_grh *grh, struct ib_mad *mad)
  395. {
  396. struct ib_sge list;
  397. struct ib_send_wr wr, *bad_wr;
  398. struct mlx4_ib_demux_pv_ctx *tun_ctx;
  399. struct mlx4_ib_demux_pv_qp *tun_qp;
  400. struct mlx4_rcv_tunnel_mad *tun_mad;
  401. struct ib_ah_attr attr;
  402. struct ib_ah *ah;
  403. struct ib_qp *src_qp = NULL;
  404. unsigned tun_tx_ix = 0;
  405. int dqpn;
  406. int ret = 0;
  407. u16 tun_pkey_ix;
  408. u16 cached_pkey;
  409. u8 is_eth = dev->dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH;
  410. if (dest_qpt > IB_QPT_GSI)
  411. return -EINVAL;
  412. tun_ctx = dev->sriov.demux[port-1].tun[slave];
  413. /* check if proxy qp created */
  414. if (!tun_ctx || tun_ctx->state != DEMUX_PV_STATE_ACTIVE)
  415. return -EAGAIN;
  416. if (!dest_qpt)
  417. tun_qp = &tun_ctx->qp[0];
  418. else
  419. tun_qp = &tun_ctx->qp[1];
  420. /* compute P_Key index to put in tunnel header for slave */
  421. if (dest_qpt) {
  422. u16 pkey_ix;
  423. ret = ib_get_cached_pkey(&dev->ib_dev, port, wc->pkey_index, &cached_pkey);
  424. if (ret)
  425. return -EINVAL;
  426. ret = find_slave_port_pkey_ix(dev, slave, port, cached_pkey, &pkey_ix);
  427. if (ret)
  428. return -EINVAL;
  429. tun_pkey_ix = pkey_ix;
  430. } else
  431. tun_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  432. dqpn = dev->dev->phys_caps.base_proxy_sqpn + 8 * slave + port + (dest_qpt * 2) - 1;
  433. /* get tunnel tx data buf for slave */
  434. src_qp = tun_qp->qp;
  435. /* create ah. Just need an empty one with the port num for the post send.
  436. * The driver will set the force loopback bit in post_send */
  437. memset(&attr, 0, sizeof attr);
  438. attr.port_num = port;
  439. if (is_eth) {
  440. memcpy(&attr.grh.dgid.raw[0], &grh->dgid.raw[0], 16);
  441. attr.ah_flags = IB_AH_GRH;
  442. }
  443. ah = ib_create_ah(tun_ctx->pd, &attr);
  444. if (IS_ERR(ah))
  445. return -ENOMEM;
  446. /* allocate tunnel tx buf after pass failure returns */
  447. spin_lock(&tun_qp->tx_lock);
  448. if (tun_qp->tx_ix_head - tun_qp->tx_ix_tail >=
  449. (MLX4_NUM_TUNNEL_BUFS - 1))
  450. ret = -EAGAIN;
  451. else
  452. tun_tx_ix = (++tun_qp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  453. spin_unlock(&tun_qp->tx_lock);
  454. if (ret)
  455. goto out;
  456. tun_mad = (struct mlx4_rcv_tunnel_mad *) (tun_qp->tx_ring[tun_tx_ix].buf.addr);
  457. if (tun_qp->tx_ring[tun_tx_ix].ah)
  458. ib_destroy_ah(tun_qp->tx_ring[tun_tx_ix].ah);
  459. tun_qp->tx_ring[tun_tx_ix].ah = ah;
  460. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  461. tun_qp->tx_ring[tun_tx_ix].buf.map,
  462. sizeof (struct mlx4_rcv_tunnel_mad),
  463. DMA_TO_DEVICE);
  464. /* copy over to tunnel buffer */
  465. if (grh)
  466. memcpy(&tun_mad->grh, grh, sizeof *grh);
  467. memcpy(&tun_mad->mad, mad, sizeof *mad);
  468. /* adjust tunnel data */
  469. tun_mad->hdr.pkey_index = cpu_to_be16(tun_pkey_ix);
  470. tun_mad->hdr.flags_src_qp = cpu_to_be32(wc->src_qp & 0xFFFFFF);
  471. tun_mad->hdr.g_ml_path = (grh && (wc->wc_flags & IB_WC_GRH)) ? 0x80 : 0;
  472. if (is_eth) {
  473. u16 vlan = 0;
  474. if (mlx4_get_slave_default_vlan(dev->dev, port, slave, &vlan,
  475. NULL)) {
  476. /* VST mode */
  477. if (vlan != wc->vlan_id)
  478. /* Packet vlan is not the VST-assigned vlan.
  479. * Drop the packet.
  480. */
  481. goto out;
  482. else
  483. /* Remove the vlan tag before forwarding
  484. * the packet to the VF.
  485. */
  486. vlan = 0xffff;
  487. } else {
  488. vlan = wc->vlan_id;
  489. }
  490. tun_mad->hdr.sl_vid = cpu_to_be16(vlan);
  491. memcpy((char *)&tun_mad->hdr.mac_31_0, &(wc->smac[0]), 4);
  492. memcpy((char *)&tun_mad->hdr.slid_mac_47_32, &(wc->smac[4]), 2);
  493. } else {
  494. tun_mad->hdr.sl_vid = cpu_to_be16(((u16)(wc->sl)) << 12);
  495. tun_mad->hdr.slid_mac_47_32 = cpu_to_be16(wc->slid);
  496. }
  497. ib_dma_sync_single_for_device(&dev->ib_dev,
  498. tun_qp->tx_ring[tun_tx_ix].buf.map,
  499. sizeof (struct mlx4_rcv_tunnel_mad),
  500. DMA_TO_DEVICE);
  501. list.addr = tun_qp->tx_ring[tun_tx_ix].buf.map;
  502. list.length = sizeof (struct mlx4_rcv_tunnel_mad);
  503. list.lkey = tun_ctx->mr->lkey;
  504. wr.wr.ud.ah = ah;
  505. wr.wr.ud.port_num = port;
  506. wr.wr.ud.remote_qkey = IB_QP_SET_QKEY;
  507. wr.wr.ud.remote_qpn = dqpn;
  508. wr.next = NULL;
  509. wr.wr_id = ((u64) tun_tx_ix) | MLX4_TUN_SET_WRID_QPN(dest_qpt);
  510. wr.sg_list = &list;
  511. wr.num_sge = 1;
  512. wr.opcode = IB_WR_SEND;
  513. wr.send_flags = IB_SEND_SIGNALED;
  514. ret = ib_post_send(src_qp, &wr, &bad_wr);
  515. out:
  516. if (ret)
  517. ib_destroy_ah(ah);
  518. return ret;
  519. }
  520. static int mlx4_ib_demux_mad(struct ib_device *ibdev, u8 port,
  521. struct ib_wc *wc, struct ib_grh *grh,
  522. struct ib_mad *mad)
  523. {
  524. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  525. int err;
  526. int slave;
  527. u8 *slave_id;
  528. int is_eth = 0;
  529. if (rdma_port_get_link_layer(ibdev, port) == IB_LINK_LAYER_INFINIBAND)
  530. is_eth = 0;
  531. else
  532. is_eth = 1;
  533. if (is_eth) {
  534. if (!(wc->wc_flags & IB_WC_GRH)) {
  535. mlx4_ib_warn(ibdev, "RoCE grh not present.\n");
  536. return -EINVAL;
  537. }
  538. if (mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_CM) {
  539. mlx4_ib_warn(ibdev, "RoCE mgmt class is not CM\n");
  540. return -EINVAL;
  541. }
  542. if (mlx4_get_slave_from_roce_gid(dev->dev, port, grh->dgid.raw, &slave)) {
  543. mlx4_ib_warn(ibdev, "failed matching grh\n");
  544. return -ENOENT;
  545. }
  546. if (slave >= dev->dev->caps.sqp_demux) {
  547. mlx4_ib_warn(ibdev, "slave id: %d is bigger than allowed:%d\n",
  548. slave, dev->dev->caps.sqp_demux);
  549. return -ENOENT;
  550. }
  551. if (mlx4_ib_demux_cm_handler(ibdev, port, NULL, mad))
  552. return 0;
  553. err = mlx4_ib_send_to_slave(dev, slave, port, wc->qp->qp_type, wc, grh, mad);
  554. if (err)
  555. pr_debug("failed sending to slave %d via tunnel qp (%d)\n",
  556. slave, err);
  557. return 0;
  558. }
  559. /* Initially assume that this mad is for us */
  560. slave = mlx4_master_func_num(dev->dev);
  561. /* See if the slave id is encoded in a response mad */
  562. if (mad->mad_hdr.method & 0x80) {
  563. slave_id = (u8 *) &mad->mad_hdr.tid;
  564. slave = *slave_id;
  565. if (slave != 255) /*255 indicates the dom0*/
  566. *slave_id = 0; /* remap tid */
  567. }
  568. /* If a grh is present, we demux according to it */
  569. if (wc->wc_flags & IB_WC_GRH) {
  570. slave = mlx4_ib_find_real_gid(ibdev, port, grh->dgid.global.interface_id);
  571. if (slave < 0) {
  572. mlx4_ib_warn(ibdev, "failed matching grh\n");
  573. return -ENOENT;
  574. }
  575. }
  576. /* Class-specific handling */
  577. switch (mad->mad_hdr.mgmt_class) {
  578. case IB_MGMT_CLASS_SUBN_LID_ROUTED:
  579. case IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE:
  580. /* 255 indicates the dom0 */
  581. if (slave != 255 && slave != mlx4_master_func_num(dev->dev)) {
  582. if (!mlx4_vf_smi_enabled(dev->dev, slave, port))
  583. return -EPERM;
  584. /* for a VF. drop unsolicited MADs */
  585. if (!(mad->mad_hdr.method & IB_MGMT_METHOD_RESP)) {
  586. mlx4_ib_warn(ibdev, "demux QP0. rejecting unsolicited mad for slave %d class 0x%x, method 0x%x\n",
  587. slave, mad->mad_hdr.mgmt_class,
  588. mad->mad_hdr.method);
  589. return -EINVAL;
  590. }
  591. }
  592. break;
  593. case IB_MGMT_CLASS_SUBN_ADM:
  594. if (mlx4_ib_demux_sa_handler(ibdev, port, slave,
  595. (struct ib_sa_mad *) mad))
  596. return 0;
  597. break;
  598. case IB_MGMT_CLASS_CM:
  599. if (mlx4_ib_demux_cm_handler(ibdev, port, &slave, mad))
  600. return 0;
  601. break;
  602. case IB_MGMT_CLASS_DEVICE_MGMT:
  603. if (mad->mad_hdr.method != IB_MGMT_METHOD_GET_RESP)
  604. return 0;
  605. break;
  606. default:
  607. /* Drop unsupported classes for slaves in tunnel mode */
  608. if (slave != mlx4_master_func_num(dev->dev)) {
  609. pr_debug("dropping unsupported ingress mad from class:%d "
  610. "for slave:%d\n", mad->mad_hdr.mgmt_class, slave);
  611. return 0;
  612. }
  613. }
  614. /*make sure that no slave==255 was not handled yet.*/
  615. if (slave >= dev->dev->caps.sqp_demux) {
  616. mlx4_ib_warn(ibdev, "slave id: %d is bigger than allowed:%d\n",
  617. slave, dev->dev->caps.sqp_demux);
  618. return -ENOENT;
  619. }
  620. err = mlx4_ib_send_to_slave(dev, slave, port, wc->qp->qp_type, wc, grh, mad);
  621. if (err)
  622. pr_debug("failed sending to slave %d via tunnel qp (%d)\n",
  623. slave, err);
  624. return 0;
  625. }
  626. static int ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  627. struct ib_wc *in_wc, struct ib_grh *in_grh,
  628. struct ib_mad *in_mad, struct ib_mad *out_mad)
  629. {
  630. u16 slid, prev_lid = 0;
  631. int err;
  632. struct ib_port_attr pattr;
  633. if (in_wc && in_wc->qp->qp_num) {
  634. pr_debug("received MAD: slid:%d sqpn:%d "
  635. "dlid_bits:%d dqpn:%d wc_flags:0x%x, cls %x, mtd %x, atr %x\n",
  636. in_wc->slid, in_wc->src_qp,
  637. in_wc->dlid_path_bits,
  638. in_wc->qp->qp_num,
  639. in_wc->wc_flags,
  640. in_mad->mad_hdr.mgmt_class, in_mad->mad_hdr.method,
  641. be16_to_cpu(in_mad->mad_hdr.attr_id));
  642. if (in_wc->wc_flags & IB_WC_GRH) {
  643. pr_debug("sgid_hi:0x%016llx sgid_lo:0x%016llx\n",
  644. be64_to_cpu(in_grh->sgid.global.subnet_prefix),
  645. be64_to_cpu(in_grh->sgid.global.interface_id));
  646. pr_debug("dgid_hi:0x%016llx dgid_lo:0x%016llx\n",
  647. be64_to_cpu(in_grh->dgid.global.subnet_prefix),
  648. be64_to_cpu(in_grh->dgid.global.interface_id));
  649. }
  650. }
  651. slid = in_wc ? in_wc->slid : be16_to_cpu(IB_LID_PERMISSIVE);
  652. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP && slid == 0) {
  653. forward_trap(to_mdev(ibdev), port_num, in_mad);
  654. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  655. }
  656. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  657. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) {
  658. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  659. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET &&
  660. in_mad->mad_hdr.method != IB_MGMT_METHOD_TRAP_REPRESS)
  661. return IB_MAD_RESULT_SUCCESS;
  662. /*
  663. * Don't process SMInfo queries -- the SMA can't handle them.
  664. */
  665. if (in_mad->mad_hdr.attr_id == IB_SMP_ATTR_SM_INFO)
  666. return IB_MAD_RESULT_SUCCESS;
  667. } else if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_PERF_MGMT ||
  668. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS1 ||
  669. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS2 ||
  670. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_CONG_MGMT) {
  671. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  672. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET)
  673. return IB_MAD_RESULT_SUCCESS;
  674. } else
  675. return IB_MAD_RESULT_SUCCESS;
  676. if ((in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  677. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  678. in_mad->mad_hdr.method == IB_MGMT_METHOD_SET &&
  679. in_mad->mad_hdr.attr_id == IB_SMP_ATTR_PORT_INFO &&
  680. !ib_query_port(ibdev, port_num, &pattr))
  681. prev_lid = pattr.lid;
  682. err = mlx4_MAD_IFC(to_mdev(ibdev),
  683. (mad_flags & IB_MAD_IGNORE_MKEY ? MLX4_MAD_IFC_IGNORE_MKEY : 0) |
  684. (mad_flags & IB_MAD_IGNORE_BKEY ? MLX4_MAD_IFC_IGNORE_BKEY : 0) |
  685. MLX4_MAD_IFC_NET_VIEW,
  686. port_num, in_wc, in_grh, in_mad, out_mad);
  687. if (err)
  688. return IB_MAD_RESULT_FAILURE;
  689. if (!out_mad->mad_hdr.status) {
  690. if (!(to_mdev(ibdev)->dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV))
  691. smp_snoop(ibdev, port_num, in_mad, prev_lid);
  692. /* slaves get node desc from FW */
  693. if (!mlx4_is_slave(to_mdev(ibdev)->dev))
  694. node_desc_override(ibdev, out_mad);
  695. }
  696. /* set return bit in status of directed route responses */
  697. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE)
  698. out_mad->mad_hdr.status |= cpu_to_be16(1 << 15);
  699. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP_REPRESS)
  700. /* no response for trap repress */
  701. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  702. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  703. }
  704. static void edit_counter(struct mlx4_counter *cnt,
  705. struct ib_pma_portcounters *pma_cnt)
  706. {
  707. ASSIGN_32BIT_COUNTER(pma_cnt->port_xmit_data,
  708. (be64_to_cpu(cnt->tx_bytes) >> 2));
  709. ASSIGN_32BIT_COUNTER(pma_cnt->port_rcv_data,
  710. (be64_to_cpu(cnt->rx_bytes) >> 2));
  711. ASSIGN_32BIT_COUNTER(pma_cnt->port_xmit_packets,
  712. be64_to_cpu(cnt->tx_frames));
  713. ASSIGN_32BIT_COUNTER(pma_cnt->port_rcv_packets,
  714. be64_to_cpu(cnt->rx_frames));
  715. }
  716. static int iboe_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  717. struct ib_wc *in_wc, struct ib_grh *in_grh,
  718. struct ib_mad *in_mad, struct ib_mad *out_mad)
  719. {
  720. struct mlx4_cmd_mailbox *mailbox;
  721. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  722. int err;
  723. u32 inmod = dev->counters[port_num - 1] & 0xffff;
  724. u8 mode;
  725. if (in_mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_PERF_MGMT)
  726. return -EINVAL;
  727. mailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  728. if (IS_ERR(mailbox))
  729. return IB_MAD_RESULT_FAILURE;
  730. err = mlx4_cmd_box(dev->dev, 0, mailbox->dma, inmod, 0,
  731. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  732. MLX4_CMD_WRAPPED);
  733. if (err)
  734. err = IB_MAD_RESULT_FAILURE;
  735. else {
  736. memset(out_mad->data, 0, sizeof out_mad->data);
  737. mode = ((struct mlx4_counter *)mailbox->buf)->counter_mode;
  738. switch (mode & 0xf) {
  739. case 0:
  740. edit_counter(mailbox->buf,
  741. (void *)(out_mad->data + 40));
  742. err = IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  743. break;
  744. default:
  745. err = IB_MAD_RESULT_FAILURE;
  746. }
  747. }
  748. mlx4_free_cmd_mailbox(dev->dev, mailbox);
  749. return err;
  750. }
  751. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  752. struct ib_wc *in_wc, struct ib_grh *in_grh,
  753. struct ib_mad *in_mad, struct ib_mad *out_mad)
  754. {
  755. switch (rdma_port_get_link_layer(ibdev, port_num)) {
  756. case IB_LINK_LAYER_INFINIBAND:
  757. return ib_process_mad(ibdev, mad_flags, port_num, in_wc,
  758. in_grh, in_mad, out_mad);
  759. case IB_LINK_LAYER_ETHERNET:
  760. return iboe_process_mad(ibdev, mad_flags, port_num, in_wc,
  761. in_grh, in_mad, out_mad);
  762. default:
  763. return -EINVAL;
  764. }
  765. }
  766. static void send_handler(struct ib_mad_agent *agent,
  767. struct ib_mad_send_wc *mad_send_wc)
  768. {
  769. if (mad_send_wc->send_buf->context[0])
  770. ib_destroy_ah(mad_send_wc->send_buf->context[0]);
  771. ib_free_send_mad(mad_send_wc->send_buf);
  772. }
  773. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev)
  774. {
  775. struct ib_mad_agent *agent;
  776. int p, q;
  777. int ret;
  778. enum rdma_link_layer ll;
  779. for (p = 0; p < dev->num_ports; ++p) {
  780. ll = rdma_port_get_link_layer(&dev->ib_dev, p + 1);
  781. for (q = 0; q <= 1; ++q) {
  782. if (ll == IB_LINK_LAYER_INFINIBAND) {
  783. agent = ib_register_mad_agent(&dev->ib_dev, p + 1,
  784. q ? IB_QPT_GSI : IB_QPT_SMI,
  785. NULL, 0, send_handler,
  786. NULL, NULL, 0);
  787. if (IS_ERR(agent)) {
  788. ret = PTR_ERR(agent);
  789. goto err;
  790. }
  791. dev->send_agent[p][q] = agent;
  792. } else
  793. dev->send_agent[p][q] = NULL;
  794. }
  795. }
  796. return 0;
  797. err:
  798. for (p = 0; p < dev->num_ports; ++p)
  799. for (q = 0; q <= 1; ++q)
  800. if (dev->send_agent[p][q])
  801. ib_unregister_mad_agent(dev->send_agent[p][q]);
  802. return ret;
  803. }
  804. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev)
  805. {
  806. struct ib_mad_agent *agent;
  807. int p, q;
  808. for (p = 0; p < dev->num_ports; ++p) {
  809. for (q = 0; q <= 1; ++q) {
  810. agent = dev->send_agent[p][q];
  811. if (agent) {
  812. dev->send_agent[p][q] = NULL;
  813. ib_unregister_mad_agent(agent);
  814. }
  815. }
  816. if (dev->sm_ah[p])
  817. ib_destroy_ah(dev->sm_ah[p]);
  818. }
  819. }
  820. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num)
  821. {
  822. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_LID_CHANGE);
  823. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  824. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  825. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK);
  826. }
  827. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num)
  828. {
  829. /* re-configure the alias-guid and mcg's */
  830. if (mlx4_is_master(dev->dev)) {
  831. mlx4_ib_invalidate_all_guid_record(dev, port_num);
  832. if (!dev->sriov.is_going_down) {
  833. mlx4_ib_mcg_port_cleanup(&dev->sriov.demux[port_num - 1], 0);
  834. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  835. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK);
  836. }
  837. }
  838. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_CLIENT_REREGISTER);
  839. }
  840. static void propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  841. struct mlx4_eqe *eqe)
  842. {
  843. __propagate_pkey_ev(dev, port_num, GET_BLK_PTR_FROM_EQE(eqe),
  844. GET_MASK_FROM_EQE(eqe));
  845. }
  846. static void handle_slaves_guid_change(struct mlx4_ib_dev *dev, u8 port_num,
  847. u32 guid_tbl_blk_num, u32 change_bitmap)
  848. {
  849. struct ib_smp *in_mad = NULL;
  850. struct ib_smp *out_mad = NULL;
  851. u16 i;
  852. if (!mlx4_is_mfunc(dev->dev) || !mlx4_is_master(dev->dev))
  853. return;
  854. in_mad = kmalloc(sizeof *in_mad, GFP_KERNEL);
  855. out_mad = kmalloc(sizeof *out_mad, GFP_KERNEL);
  856. if (!in_mad || !out_mad) {
  857. mlx4_ib_warn(&dev->ib_dev, "failed to allocate memory for guid info mads\n");
  858. goto out;
  859. }
  860. guid_tbl_blk_num *= 4;
  861. for (i = 0; i < 4; i++) {
  862. if (change_bitmap && (!((change_bitmap >> (8 * i)) & 0xff)))
  863. continue;
  864. memset(in_mad, 0, sizeof *in_mad);
  865. memset(out_mad, 0, sizeof *out_mad);
  866. in_mad->base_version = 1;
  867. in_mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  868. in_mad->class_version = 1;
  869. in_mad->method = IB_MGMT_METHOD_GET;
  870. in_mad->attr_id = IB_SMP_ATTR_GUID_INFO;
  871. in_mad->attr_mod = cpu_to_be32(guid_tbl_blk_num + i);
  872. if (mlx4_MAD_IFC(dev,
  873. MLX4_MAD_IFC_IGNORE_KEYS | MLX4_MAD_IFC_NET_VIEW,
  874. port_num, NULL, NULL, in_mad, out_mad)) {
  875. mlx4_ib_warn(&dev->ib_dev, "Failed in get GUID INFO MAD_IFC\n");
  876. goto out;
  877. }
  878. mlx4_ib_update_cache_on_guid_change(dev, guid_tbl_blk_num + i,
  879. port_num,
  880. (u8 *)(&((struct ib_smp *)out_mad)->data));
  881. mlx4_ib_notify_slaves_on_guid_change(dev, guid_tbl_blk_num + i,
  882. port_num,
  883. (u8 *)(&((struct ib_smp *)out_mad)->data));
  884. }
  885. out:
  886. kfree(in_mad);
  887. kfree(out_mad);
  888. return;
  889. }
  890. void handle_port_mgmt_change_event(struct work_struct *work)
  891. {
  892. struct ib_event_work *ew = container_of(work, struct ib_event_work, work);
  893. struct mlx4_ib_dev *dev = ew->ib_dev;
  894. struct mlx4_eqe *eqe = &(ew->ib_eqe);
  895. u8 port = eqe->event.port_mgmt_change.port;
  896. u32 changed_attr;
  897. u32 tbl_block;
  898. u32 change_bitmap;
  899. switch (eqe->subtype) {
  900. case MLX4_DEV_PMC_SUBTYPE_PORT_INFO:
  901. changed_attr = be32_to_cpu(eqe->event.port_mgmt_change.params.port_info.changed_attr);
  902. /* Update the SM ah - This should be done before handling
  903. the other changed attributes so that MADs can be sent to the SM */
  904. if (changed_attr & MSTR_SM_CHANGE_MASK) {
  905. u16 lid = be16_to_cpu(eqe->event.port_mgmt_change.params.port_info.mstr_sm_lid);
  906. u8 sl = eqe->event.port_mgmt_change.params.port_info.mstr_sm_sl & 0xf;
  907. update_sm_ah(dev, port, lid, sl);
  908. }
  909. /* Check if it is a lid change event */
  910. if (changed_attr & MLX4_EQ_PORT_INFO_LID_CHANGE_MASK)
  911. handle_lid_change_event(dev, port);
  912. /* Generate GUID changed event */
  913. if (changed_attr & MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK) {
  914. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  915. /*if master, notify all slaves*/
  916. if (mlx4_is_master(dev->dev))
  917. mlx4_gen_slaves_port_mgt_ev(dev->dev, port,
  918. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK);
  919. }
  920. if (changed_attr & MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK)
  921. handle_client_rereg_event(dev, port);
  922. break;
  923. case MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE:
  924. mlx4_ib_dispatch_event(dev, port, IB_EVENT_PKEY_CHANGE);
  925. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  926. propagate_pkey_ev(dev, port, eqe);
  927. break;
  928. case MLX4_DEV_PMC_SUBTYPE_GUID_INFO:
  929. /* paravirtualized master's guid is guid 0 -- does not change */
  930. if (!mlx4_is_master(dev->dev))
  931. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  932. /*if master, notify relevant slaves*/
  933. else if (!dev->sriov.is_going_down) {
  934. tbl_block = GET_BLK_PTR_FROM_EQE(eqe);
  935. change_bitmap = GET_MASK_FROM_EQE(eqe);
  936. handle_slaves_guid_change(dev, port, tbl_block, change_bitmap);
  937. }
  938. break;
  939. default:
  940. pr_warn("Unsupported subtype 0x%x for "
  941. "Port Management Change event\n", eqe->subtype);
  942. }
  943. kfree(ew);
  944. }
  945. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
  946. enum ib_event_type type)
  947. {
  948. struct ib_event event;
  949. event.device = &dev->ib_dev;
  950. event.element.port_num = port_num;
  951. event.event = type;
  952. ib_dispatch_event(&event);
  953. }
  954. static void mlx4_ib_tunnel_comp_handler(struct ib_cq *cq, void *arg)
  955. {
  956. unsigned long flags;
  957. struct mlx4_ib_demux_pv_ctx *ctx = cq->cq_context;
  958. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  959. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  960. if (!dev->sriov.is_going_down && ctx->state == DEMUX_PV_STATE_ACTIVE)
  961. queue_work(ctx->wq, &ctx->work);
  962. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  963. }
  964. static int mlx4_ib_post_pv_qp_buf(struct mlx4_ib_demux_pv_ctx *ctx,
  965. struct mlx4_ib_demux_pv_qp *tun_qp,
  966. int index)
  967. {
  968. struct ib_sge sg_list;
  969. struct ib_recv_wr recv_wr, *bad_recv_wr;
  970. int size;
  971. size = (tun_qp->qp->qp_type == IB_QPT_UD) ?
  972. sizeof (struct mlx4_tunnel_mad) : sizeof (struct mlx4_mad_rcv_buf);
  973. sg_list.addr = tun_qp->ring[index].map;
  974. sg_list.length = size;
  975. sg_list.lkey = ctx->mr->lkey;
  976. recv_wr.next = NULL;
  977. recv_wr.sg_list = &sg_list;
  978. recv_wr.num_sge = 1;
  979. recv_wr.wr_id = (u64) index | MLX4_TUN_WRID_RECV |
  980. MLX4_TUN_SET_WRID_QPN(tun_qp->proxy_qpt);
  981. ib_dma_sync_single_for_device(ctx->ib_dev, tun_qp->ring[index].map,
  982. size, DMA_FROM_DEVICE);
  983. return ib_post_recv(tun_qp->qp, &recv_wr, &bad_recv_wr);
  984. }
  985. static int mlx4_ib_multiplex_sa_handler(struct ib_device *ibdev, int port,
  986. int slave, struct ib_sa_mad *sa_mad)
  987. {
  988. int ret = 0;
  989. /* dispatch to different sa handlers */
  990. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  991. case IB_SA_ATTR_MC_MEMBER_REC:
  992. ret = mlx4_ib_mcg_multiplex_handler(ibdev, port, slave, sa_mad);
  993. break;
  994. default:
  995. break;
  996. }
  997. return ret;
  998. }
  999. static int is_proxy_qp0(struct mlx4_ib_dev *dev, int qpn, int slave)
  1000. {
  1001. int proxy_start = dev->dev->phys_caps.base_proxy_sqpn + 8 * slave;
  1002. return (qpn >= proxy_start && qpn <= proxy_start + 1);
  1003. }
  1004. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
  1005. enum ib_qp_type dest_qpt, u16 pkey_index,
  1006. u32 remote_qpn, u32 qkey, struct ib_ah_attr *attr,
  1007. u8 *s_mac, struct ib_mad *mad)
  1008. {
  1009. struct ib_sge list;
  1010. struct ib_send_wr wr, *bad_wr;
  1011. struct mlx4_ib_demux_pv_ctx *sqp_ctx;
  1012. struct mlx4_ib_demux_pv_qp *sqp;
  1013. struct mlx4_mad_snd_buf *sqp_mad;
  1014. struct ib_ah *ah;
  1015. struct ib_qp *send_qp = NULL;
  1016. unsigned wire_tx_ix = 0;
  1017. int ret = 0;
  1018. u16 wire_pkey_ix;
  1019. int src_qpnum;
  1020. u8 sgid_index;
  1021. sqp_ctx = dev->sriov.sqps[port-1];
  1022. /* check if proxy qp created */
  1023. if (!sqp_ctx || sqp_ctx->state != DEMUX_PV_STATE_ACTIVE)
  1024. return -EAGAIN;
  1025. if (dest_qpt == IB_QPT_SMI) {
  1026. src_qpnum = 0;
  1027. sqp = &sqp_ctx->qp[0];
  1028. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  1029. } else {
  1030. src_qpnum = 1;
  1031. sqp = &sqp_ctx->qp[1];
  1032. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][pkey_index];
  1033. }
  1034. send_qp = sqp->qp;
  1035. /* create ah */
  1036. sgid_index = attr->grh.sgid_index;
  1037. attr->grh.sgid_index = 0;
  1038. ah = ib_create_ah(sqp_ctx->pd, attr);
  1039. if (IS_ERR(ah))
  1040. return -ENOMEM;
  1041. attr->grh.sgid_index = sgid_index;
  1042. to_mah(ah)->av.ib.gid_index = sgid_index;
  1043. /* get rid of force-loopback bit */
  1044. to_mah(ah)->av.ib.port_pd &= cpu_to_be32(0x7FFFFFFF);
  1045. spin_lock(&sqp->tx_lock);
  1046. if (sqp->tx_ix_head - sqp->tx_ix_tail >=
  1047. (MLX4_NUM_TUNNEL_BUFS - 1))
  1048. ret = -EAGAIN;
  1049. else
  1050. wire_tx_ix = (++sqp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  1051. spin_unlock(&sqp->tx_lock);
  1052. if (ret)
  1053. goto out;
  1054. sqp_mad = (struct mlx4_mad_snd_buf *) (sqp->tx_ring[wire_tx_ix].buf.addr);
  1055. if (sqp->tx_ring[wire_tx_ix].ah)
  1056. ib_destroy_ah(sqp->tx_ring[wire_tx_ix].ah);
  1057. sqp->tx_ring[wire_tx_ix].ah = ah;
  1058. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  1059. sqp->tx_ring[wire_tx_ix].buf.map,
  1060. sizeof (struct mlx4_mad_snd_buf),
  1061. DMA_TO_DEVICE);
  1062. memcpy(&sqp_mad->payload, mad, sizeof *mad);
  1063. ib_dma_sync_single_for_device(&dev->ib_dev,
  1064. sqp->tx_ring[wire_tx_ix].buf.map,
  1065. sizeof (struct mlx4_mad_snd_buf),
  1066. DMA_TO_DEVICE);
  1067. list.addr = sqp->tx_ring[wire_tx_ix].buf.map;
  1068. list.length = sizeof (struct mlx4_mad_snd_buf);
  1069. list.lkey = sqp_ctx->mr->lkey;
  1070. wr.wr.ud.ah = ah;
  1071. wr.wr.ud.port_num = port;
  1072. wr.wr.ud.pkey_index = wire_pkey_ix;
  1073. wr.wr.ud.remote_qkey = qkey;
  1074. wr.wr.ud.remote_qpn = remote_qpn;
  1075. wr.next = NULL;
  1076. wr.wr_id = ((u64) wire_tx_ix) | MLX4_TUN_SET_WRID_QPN(src_qpnum);
  1077. wr.sg_list = &list;
  1078. wr.num_sge = 1;
  1079. wr.opcode = IB_WR_SEND;
  1080. wr.send_flags = IB_SEND_SIGNALED;
  1081. if (s_mac)
  1082. memcpy(to_mah(ah)->av.eth.s_mac, s_mac, 6);
  1083. ret = ib_post_send(send_qp, &wr, &bad_wr);
  1084. out:
  1085. if (ret)
  1086. ib_destroy_ah(ah);
  1087. return ret;
  1088. }
  1089. static int get_slave_base_gid_ix(struct mlx4_ib_dev *dev, int slave, int port)
  1090. {
  1091. if (rdma_port_get_link_layer(&dev->ib_dev, port) == IB_LINK_LAYER_INFINIBAND)
  1092. return slave;
  1093. return mlx4_get_base_gid_ix(dev->dev, slave, port);
  1094. }
  1095. static void fill_in_real_sgid_index(struct mlx4_ib_dev *dev, int slave, int port,
  1096. struct ib_ah_attr *ah_attr)
  1097. {
  1098. if (rdma_port_get_link_layer(&dev->ib_dev, port) == IB_LINK_LAYER_INFINIBAND)
  1099. ah_attr->grh.sgid_index = slave;
  1100. else
  1101. ah_attr->grh.sgid_index += get_slave_base_gid_ix(dev, slave, port);
  1102. }
  1103. static void mlx4_ib_multiplex_mad(struct mlx4_ib_demux_pv_ctx *ctx, struct ib_wc *wc)
  1104. {
  1105. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1106. struct mlx4_ib_demux_pv_qp *tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc->wr_id)];
  1107. int wr_ix = wc->wr_id & (MLX4_NUM_TUNNEL_BUFS - 1);
  1108. struct mlx4_tunnel_mad *tunnel = tun_qp->ring[wr_ix].addr;
  1109. struct mlx4_ib_ah ah;
  1110. struct ib_ah_attr ah_attr;
  1111. u8 *slave_id;
  1112. int slave;
  1113. int port;
  1114. /* Get slave that sent this packet */
  1115. if (wc->src_qp < dev->dev->phys_caps.base_proxy_sqpn ||
  1116. wc->src_qp >= dev->dev->phys_caps.base_proxy_sqpn + 8 * MLX4_MFUNC_MAX ||
  1117. (wc->src_qp & 0x1) != ctx->port - 1 ||
  1118. wc->src_qp & 0x4) {
  1119. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d\n", wc->src_qp);
  1120. return;
  1121. }
  1122. slave = ((wc->src_qp & ~0x7) - dev->dev->phys_caps.base_proxy_sqpn) / 8;
  1123. if (slave != ctx->slave) {
  1124. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1125. "belongs to another slave\n", wc->src_qp);
  1126. return;
  1127. }
  1128. /* Map transaction ID */
  1129. ib_dma_sync_single_for_cpu(ctx->ib_dev, tun_qp->ring[wr_ix].map,
  1130. sizeof (struct mlx4_tunnel_mad),
  1131. DMA_FROM_DEVICE);
  1132. switch (tunnel->mad.mad_hdr.method) {
  1133. case IB_MGMT_METHOD_SET:
  1134. case IB_MGMT_METHOD_GET:
  1135. case IB_MGMT_METHOD_REPORT:
  1136. case IB_SA_METHOD_GET_TABLE:
  1137. case IB_SA_METHOD_DELETE:
  1138. case IB_SA_METHOD_GET_MULTI:
  1139. case IB_SA_METHOD_GET_TRACE_TBL:
  1140. slave_id = (u8 *) &tunnel->mad.mad_hdr.tid;
  1141. if (*slave_id) {
  1142. mlx4_ib_warn(ctx->ib_dev, "egress mad has non-null tid msb:%d "
  1143. "class:%d slave:%d\n", *slave_id,
  1144. tunnel->mad.mad_hdr.mgmt_class, slave);
  1145. return;
  1146. } else
  1147. *slave_id = slave;
  1148. default:
  1149. /* nothing */;
  1150. }
  1151. /* Class-specific handling */
  1152. switch (tunnel->mad.mad_hdr.mgmt_class) {
  1153. case IB_MGMT_CLASS_SUBN_LID_ROUTED:
  1154. case IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE:
  1155. if (slave != mlx4_master_func_num(dev->dev) &&
  1156. !mlx4_vf_smi_enabled(dev->dev, slave, ctx->port))
  1157. return;
  1158. break;
  1159. case IB_MGMT_CLASS_SUBN_ADM:
  1160. if (mlx4_ib_multiplex_sa_handler(ctx->ib_dev, ctx->port, slave,
  1161. (struct ib_sa_mad *) &tunnel->mad))
  1162. return;
  1163. break;
  1164. case IB_MGMT_CLASS_CM:
  1165. if (mlx4_ib_multiplex_cm_handler(ctx->ib_dev, ctx->port, slave,
  1166. (struct ib_mad *) &tunnel->mad))
  1167. return;
  1168. break;
  1169. case IB_MGMT_CLASS_DEVICE_MGMT:
  1170. if (tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_GET &&
  1171. tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_SET)
  1172. return;
  1173. break;
  1174. default:
  1175. /* Drop unsupported classes for slaves in tunnel mode */
  1176. if (slave != mlx4_master_func_num(dev->dev)) {
  1177. mlx4_ib_warn(ctx->ib_dev, "dropping unsupported egress mad from class:%d "
  1178. "for slave:%d\n", tunnel->mad.mad_hdr.mgmt_class, slave);
  1179. return;
  1180. }
  1181. }
  1182. /* We are using standard ib_core services to send the mad, so generate a
  1183. * stadard address handle by decoding the tunnelled mlx4_ah fields */
  1184. memcpy(&ah.av, &tunnel->hdr.av, sizeof (struct mlx4_av));
  1185. ah.ibah.device = ctx->ib_dev;
  1186. mlx4_ib_query_ah(&ah.ibah, &ah_attr);
  1187. if (ah_attr.ah_flags & IB_AH_GRH)
  1188. fill_in_real_sgid_index(dev, slave, ctx->port, &ah_attr);
  1189. port = mlx4_slave_convert_port(dev->dev, slave, ah_attr.port_num);
  1190. if (port < 0)
  1191. return;
  1192. ah_attr.port_num = port;
  1193. memcpy(ah_attr.dmac, tunnel->hdr.mac, 6);
  1194. ah_attr.vlan_id = be16_to_cpu(tunnel->hdr.vlan);
  1195. /* if slave have default vlan use it */
  1196. mlx4_get_slave_default_vlan(dev->dev, ctx->port, slave,
  1197. &ah_attr.vlan_id, &ah_attr.sl);
  1198. mlx4_ib_send_to_wire(dev, slave, ctx->port,
  1199. is_proxy_qp0(dev, wc->src_qp, slave) ?
  1200. IB_QPT_SMI : IB_QPT_GSI,
  1201. be16_to_cpu(tunnel->hdr.pkey_index),
  1202. be32_to_cpu(tunnel->hdr.remote_qpn),
  1203. be32_to_cpu(tunnel->hdr.qkey),
  1204. &ah_attr, wc->smac, &tunnel->mad);
  1205. }
  1206. static int mlx4_ib_alloc_pv_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1207. enum ib_qp_type qp_type, int is_tun)
  1208. {
  1209. int i;
  1210. struct mlx4_ib_demux_pv_qp *tun_qp;
  1211. int rx_buf_size, tx_buf_size;
  1212. if (qp_type > IB_QPT_GSI)
  1213. return -EINVAL;
  1214. tun_qp = &ctx->qp[qp_type];
  1215. tun_qp->ring = kzalloc(sizeof (struct mlx4_ib_buf) * MLX4_NUM_TUNNEL_BUFS,
  1216. GFP_KERNEL);
  1217. if (!tun_qp->ring)
  1218. return -ENOMEM;
  1219. tun_qp->tx_ring = kcalloc(MLX4_NUM_TUNNEL_BUFS,
  1220. sizeof (struct mlx4_ib_tun_tx_buf),
  1221. GFP_KERNEL);
  1222. if (!tun_qp->tx_ring) {
  1223. kfree(tun_qp->ring);
  1224. tun_qp->ring = NULL;
  1225. return -ENOMEM;
  1226. }
  1227. if (is_tun) {
  1228. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1229. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1230. } else {
  1231. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1232. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1233. }
  1234. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1235. tun_qp->ring[i].addr = kmalloc(rx_buf_size, GFP_KERNEL);
  1236. if (!tun_qp->ring[i].addr)
  1237. goto err;
  1238. tun_qp->ring[i].map = ib_dma_map_single(ctx->ib_dev,
  1239. tun_qp->ring[i].addr,
  1240. rx_buf_size,
  1241. DMA_FROM_DEVICE);
  1242. }
  1243. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1244. tun_qp->tx_ring[i].buf.addr =
  1245. kmalloc(tx_buf_size, GFP_KERNEL);
  1246. if (!tun_qp->tx_ring[i].buf.addr)
  1247. goto tx_err;
  1248. tun_qp->tx_ring[i].buf.map =
  1249. ib_dma_map_single(ctx->ib_dev,
  1250. tun_qp->tx_ring[i].buf.addr,
  1251. tx_buf_size,
  1252. DMA_TO_DEVICE);
  1253. tun_qp->tx_ring[i].ah = NULL;
  1254. }
  1255. spin_lock_init(&tun_qp->tx_lock);
  1256. tun_qp->tx_ix_head = 0;
  1257. tun_qp->tx_ix_tail = 0;
  1258. tun_qp->proxy_qpt = qp_type;
  1259. return 0;
  1260. tx_err:
  1261. while (i > 0) {
  1262. --i;
  1263. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1264. tx_buf_size, DMA_TO_DEVICE);
  1265. kfree(tun_qp->tx_ring[i].buf.addr);
  1266. }
  1267. kfree(tun_qp->tx_ring);
  1268. tun_qp->tx_ring = NULL;
  1269. i = MLX4_NUM_TUNNEL_BUFS;
  1270. err:
  1271. while (i > 0) {
  1272. --i;
  1273. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1274. rx_buf_size, DMA_FROM_DEVICE);
  1275. kfree(tun_qp->ring[i].addr);
  1276. }
  1277. kfree(tun_qp->ring);
  1278. tun_qp->ring = NULL;
  1279. return -ENOMEM;
  1280. }
  1281. static void mlx4_ib_free_pv_qp_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1282. enum ib_qp_type qp_type, int is_tun)
  1283. {
  1284. int i;
  1285. struct mlx4_ib_demux_pv_qp *tun_qp;
  1286. int rx_buf_size, tx_buf_size;
  1287. if (qp_type > IB_QPT_GSI)
  1288. return;
  1289. tun_qp = &ctx->qp[qp_type];
  1290. if (is_tun) {
  1291. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1292. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1293. } else {
  1294. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1295. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1296. }
  1297. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1298. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1299. rx_buf_size, DMA_FROM_DEVICE);
  1300. kfree(tun_qp->ring[i].addr);
  1301. }
  1302. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1303. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1304. tx_buf_size, DMA_TO_DEVICE);
  1305. kfree(tun_qp->tx_ring[i].buf.addr);
  1306. if (tun_qp->tx_ring[i].ah)
  1307. ib_destroy_ah(tun_qp->tx_ring[i].ah);
  1308. }
  1309. kfree(tun_qp->tx_ring);
  1310. kfree(tun_qp->ring);
  1311. }
  1312. static void mlx4_ib_tunnel_comp_worker(struct work_struct *work)
  1313. {
  1314. struct mlx4_ib_demux_pv_ctx *ctx;
  1315. struct mlx4_ib_demux_pv_qp *tun_qp;
  1316. struct ib_wc wc;
  1317. int ret;
  1318. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1319. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1320. while (ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1321. tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1322. if (wc.status == IB_WC_SUCCESS) {
  1323. switch (wc.opcode) {
  1324. case IB_WC_RECV:
  1325. mlx4_ib_multiplex_mad(ctx, &wc);
  1326. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp,
  1327. wc.wr_id &
  1328. (MLX4_NUM_TUNNEL_BUFS - 1));
  1329. if (ret)
  1330. pr_err("Failed reposting tunnel "
  1331. "buf:%lld\n", wc.wr_id);
  1332. break;
  1333. case IB_WC_SEND:
  1334. pr_debug("received tunnel send completion:"
  1335. "wrid=0x%llx, status=0x%x\n",
  1336. wc.wr_id, wc.status);
  1337. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1338. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1339. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1340. = NULL;
  1341. spin_lock(&tun_qp->tx_lock);
  1342. tun_qp->tx_ix_tail++;
  1343. spin_unlock(&tun_qp->tx_lock);
  1344. break;
  1345. default:
  1346. break;
  1347. }
  1348. } else {
  1349. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1350. " status = %d, wrid = 0x%llx\n",
  1351. ctx->slave, wc.status, wc.wr_id);
  1352. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1353. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1354. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1355. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1356. = NULL;
  1357. spin_lock(&tun_qp->tx_lock);
  1358. tun_qp->tx_ix_tail++;
  1359. spin_unlock(&tun_qp->tx_lock);
  1360. }
  1361. }
  1362. }
  1363. }
  1364. static void pv_qp_event_handler(struct ib_event *event, void *qp_context)
  1365. {
  1366. struct mlx4_ib_demux_pv_ctx *sqp = qp_context;
  1367. /* It's worse than that! He's dead, Jim! */
  1368. pr_err("Fatal error (%d) on a MAD QP on port %d\n",
  1369. event->event, sqp->port);
  1370. }
  1371. static int create_pv_sqp(struct mlx4_ib_demux_pv_ctx *ctx,
  1372. enum ib_qp_type qp_type, int create_tun)
  1373. {
  1374. int i, ret;
  1375. struct mlx4_ib_demux_pv_qp *tun_qp;
  1376. struct mlx4_ib_qp_tunnel_init_attr qp_init_attr;
  1377. struct ib_qp_attr attr;
  1378. int qp_attr_mask_INIT;
  1379. if (qp_type > IB_QPT_GSI)
  1380. return -EINVAL;
  1381. tun_qp = &ctx->qp[qp_type];
  1382. memset(&qp_init_attr, 0, sizeof qp_init_attr);
  1383. qp_init_attr.init_attr.send_cq = ctx->cq;
  1384. qp_init_attr.init_attr.recv_cq = ctx->cq;
  1385. qp_init_attr.init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  1386. qp_init_attr.init_attr.cap.max_send_wr = MLX4_NUM_TUNNEL_BUFS;
  1387. qp_init_attr.init_attr.cap.max_recv_wr = MLX4_NUM_TUNNEL_BUFS;
  1388. qp_init_attr.init_attr.cap.max_send_sge = 1;
  1389. qp_init_attr.init_attr.cap.max_recv_sge = 1;
  1390. if (create_tun) {
  1391. qp_init_attr.init_attr.qp_type = IB_QPT_UD;
  1392. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_TUNNEL_QP;
  1393. qp_init_attr.port = ctx->port;
  1394. qp_init_attr.slave = ctx->slave;
  1395. qp_init_attr.proxy_qp_type = qp_type;
  1396. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX |
  1397. IB_QP_QKEY | IB_QP_PORT;
  1398. } else {
  1399. qp_init_attr.init_attr.qp_type = qp_type;
  1400. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_SQP;
  1401. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_QKEY;
  1402. }
  1403. qp_init_attr.init_attr.port_num = ctx->port;
  1404. qp_init_attr.init_attr.qp_context = ctx;
  1405. qp_init_attr.init_attr.event_handler = pv_qp_event_handler;
  1406. tun_qp->qp = ib_create_qp(ctx->pd, &qp_init_attr.init_attr);
  1407. if (IS_ERR(tun_qp->qp)) {
  1408. ret = PTR_ERR(tun_qp->qp);
  1409. tun_qp->qp = NULL;
  1410. pr_err("Couldn't create %s QP (%d)\n",
  1411. create_tun ? "tunnel" : "special", ret);
  1412. return ret;
  1413. }
  1414. memset(&attr, 0, sizeof attr);
  1415. attr.qp_state = IB_QPS_INIT;
  1416. ret = 0;
  1417. if (create_tun)
  1418. ret = find_slave_port_pkey_ix(to_mdev(ctx->ib_dev), ctx->slave,
  1419. ctx->port, IB_DEFAULT_PKEY_FULL,
  1420. &attr.pkey_index);
  1421. if (ret || !create_tun)
  1422. attr.pkey_index =
  1423. to_mdev(ctx->ib_dev)->pkeys.virt2phys_pkey[ctx->slave][ctx->port - 1][0];
  1424. attr.qkey = IB_QP1_QKEY;
  1425. attr.port_num = ctx->port;
  1426. ret = ib_modify_qp(tun_qp->qp, &attr, qp_attr_mask_INIT);
  1427. if (ret) {
  1428. pr_err("Couldn't change %s qp state to INIT (%d)\n",
  1429. create_tun ? "tunnel" : "special", ret);
  1430. goto err_qp;
  1431. }
  1432. attr.qp_state = IB_QPS_RTR;
  1433. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE);
  1434. if (ret) {
  1435. pr_err("Couldn't change %s qp state to RTR (%d)\n",
  1436. create_tun ? "tunnel" : "special", ret);
  1437. goto err_qp;
  1438. }
  1439. attr.qp_state = IB_QPS_RTS;
  1440. attr.sq_psn = 0;
  1441. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE | IB_QP_SQ_PSN);
  1442. if (ret) {
  1443. pr_err("Couldn't change %s qp state to RTS (%d)\n",
  1444. create_tun ? "tunnel" : "special", ret);
  1445. goto err_qp;
  1446. }
  1447. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1448. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp, i);
  1449. if (ret) {
  1450. pr_err(" mlx4_ib_post_pv_buf error"
  1451. " (err = %d, i = %d)\n", ret, i);
  1452. goto err_qp;
  1453. }
  1454. }
  1455. return 0;
  1456. err_qp:
  1457. ib_destroy_qp(tun_qp->qp);
  1458. tun_qp->qp = NULL;
  1459. return ret;
  1460. }
  1461. /*
  1462. * IB MAD completion callback for real SQPs
  1463. */
  1464. static void mlx4_ib_sqp_comp_worker(struct work_struct *work)
  1465. {
  1466. struct mlx4_ib_demux_pv_ctx *ctx;
  1467. struct mlx4_ib_demux_pv_qp *sqp;
  1468. struct ib_wc wc;
  1469. struct ib_grh *grh;
  1470. struct ib_mad *mad;
  1471. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1472. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1473. while (mlx4_ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1474. sqp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1475. if (wc.status == IB_WC_SUCCESS) {
  1476. switch (wc.opcode) {
  1477. case IB_WC_SEND:
  1478. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1479. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1480. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1481. = NULL;
  1482. spin_lock(&sqp->tx_lock);
  1483. sqp->tx_ix_tail++;
  1484. spin_unlock(&sqp->tx_lock);
  1485. break;
  1486. case IB_WC_RECV:
  1487. mad = (struct ib_mad *) &(((struct mlx4_mad_rcv_buf *)
  1488. (sqp->ring[wc.wr_id &
  1489. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->payload);
  1490. grh = &(((struct mlx4_mad_rcv_buf *)
  1491. (sqp->ring[wc.wr_id &
  1492. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->grh);
  1493. mlx4_ib_demux_mad(ctx->ib_dev, ctx->port, &wc, grh, mad);
  1494. if (mlx4_ib_post_pv_qp_buf(ctx, sqp, wc.wr_id &
  1495. (MLX4_NUM_TUNNEL_BUFS - 1)))
  1496. pr_err("Failed reposting SQP "
  1497. "buf:%lld\n", wc.wr_id);
  1498. break;
  1499. default:
  1500. BUG_ON(1);
  1501. break;
  1502. }
  1503. } else {
  1504. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1505. " status = %d, wrid = 0x%llx\n",
  1506. ctx->slave, wc.status, wc.wr_id);
  1507. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1508. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1509. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1510. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1511. = NULL;
  1512. spin_lock(&sqp->tx_lock);
  1513. sqp->tx_ix_tail++;
  1514. spin_unlock(&sqp->tx_lock);
  1515. }
  1516. }
  1517. }
  1518. }
  1519. static int alloc_pv_object(struct mlx4_ib_dev *dev, int slave, int port,
  1520. struct mlx4_ib_demux_pv_ctx **ret_ctx)
  1521. {
  1522. struct mlx4_ib_demux_pv_ctx *ctx;
  1523. *ret_ctx = NULL;
  1524. ctx = kzalloc(sizeof (struct mlx4_ib_demux_pv_ctx), GFP_KERNEL);
  1525. if (!ctx) {
  1526. pr_err("failed allocating pv resource context "
  1527. "for port %d, slave %d\n", port, slave);
  1528. return -ENOMEM;
  1529. }
  1530. ctx->ib_dev = &dev->ib_dev;
  1531. ctx->port = port;
  1532. ctx->slave = slave;
  1533. *ret_ctx = ctx;
  1534. return 0;
  1535. }
  1536. static void free_pv_object(struct mlx4_ib_dev *dev, int slave, int port)
  1537. {
  1538. if (dev->sriov.demux[port - 1].tun[slave]) {
  1539. kfree(dev->sriov.demux[port - 1].tun[slave]);
  1540. dev->sriov.demux[port - 1].tun[slave] = NULL;
  1541. }
  1542. }
  1543. static int create_pv_resources(struct ib_device *ibdev, int slave, int port,
  1544. int create_tun, struct mlx4_ib_demux_pv_ctx *ctx)
  1545. {
  1546. int ret, cq_size;
  1547. if (ctx->state != DEMUX_PV_STATE_DOWN)
  1548. return -EEXIST;
  1549. ctx->state = DEMUX_PV_STATE_STARTING;
  1550. /* have QP0 only if link layer is IB */
  1551. if (rdma_port_get_link_layer(ibdev, ctx->port) ==
  1552. IB_LINK_LAYER_INFINIBAND)
  1553. ctx->has_smi = 1;
  1554. if (ctx->has_smi) {
  1555. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_SMI, create_tun);
  1556. if (ret) {
  1557. pr_err("Failed allocating qp0 tunnel bufs (%d)\n", ret);
  1558. goto err_out;
  1559. }
  1560. }
  1561. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_GSI, create_tun);
  1562. if (ret) {
  1563. pr_err("Failed allocating qp1 tunnel bufs (%d)\n", ret);
  1564. goto err_out_qp0;
  1565. }
  1566. cq_size = 2 * MLX4_NUM_TUNNEL_BUFS;
  1567. if (ctx->has_smi)
  1568. cq_size *= 2;
  1569. ctx->cq = ib_create_cq(ctx->ib_dev, mlx4_ib_tunnel_comp_handler,
  1570. NULL, ctx, cq_size, 0);
  1571. if (IS_ERR(ctx->cq)) {
  1572. ret = PTR_ERR(ctx->cq);
  1573. pr_err("Couldn't create tunnel CQ (%d)\n", ret);
  1574. goto err_buf;
  1575. }
  1576. ctx->pd = ib_alloc_pd(ctx->ib_dev);
  1577. if (IS_ERR(ctx->pd)) {
  1578. ret = PTR_ERR(ctx->pd);
  1579. pr_err("Couldn't create tunnel PD (%d)\n", ret);
  1580. goto err_cq;
  1581. }
  1582. ctx->mr = ib_get_dma_mr(ctx->pd, IB_ACCESS_LOCAL_WRITE);
  1583. if (IS_ERR(ctx->mr)) {
  1584. ret = PTR_ERR(ctx->mr);
  1585. pr_err("Couldn't get tunnel DMA MR (%d)\n", ret);
  1586. goto err_pd;
  1587. }
  1588. if (ctx->has_smi) {
  1589. ret = create_pv_sqp(ctx, IB_QPT_SMI, create_tun);
  1590. if (ret) {
  1591. pr_err("Couldn't create %s QP0 (%d)\n",
  1592. create_tun ? "tunnel for" : "", ret);
  1593. goto err_mr;
  1594. }
  1595. }
  1596. ret = create_pv_sqp(ctx, IB_QPT_GSI, create_tun);
  1597. if (ret) {
  1598. pr_err("Couldn't create %s QP1 (%d)\n",
  1599. create_tun ? "tunnel for" : "", ret);
  1600. goto err_qp0;
  1601. }
  1602. if (create_tun)
  1603. INIT_WORK(&ctx->work, mlx4_ib_tunnel_comp_worker);
  1604. else
  1605. INIT_WORK(&ctx->work, mlx4_ib_sqp_comp_worker);
  1606. ctx->wq = to_mdev(ibdev)->sriov.demux[port - 1].wq;
  1607. ret = ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1608. if (ret) {
  1609. pr_err("Couldn't arm tunnel cq (%d)\n", ret);
  1610. goto err_wq;
  1611. }
  1612. ctx->state = DEMUX_PV_STATE_ACTIVE;
  1613. return 0;
  1614. err_wq:
  1615. ctx->wq = NULL;
  1616. ib_destroy_qp(ctx->qp[1].qp);
  1617. ctx->qp[1].qp = NULL;
  1618. err_qp0:
  1619. if (ctx->has_smi)
  1620. ib_destroy_qp(ctx->qp[0].qp);
  1621. ctx->qp[0].qp = NULL;
  1622. err_mr:
  1623. ib_dereg_mr(ctx->mr);
  1624. ctx->mr = NULL;
  1625. err_pd:
  1626. ib_dealloc_pd(ctx->pd);
  1627. ctx->pd = NULL;
  1628. err_cq:
  1629. ib_destroy_cq(ctx->cq);
  1630. ctx->cq = NULL;
  1631. err_buf:
  1632. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, create_tun);
  1633. err_out_qp0:
  1634. if (ctx->has_smi)
  1635. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, create_tun);
  1636. err_out:
  1637. ctx->state = DEMUX_PV_STATE_DOWN;
  1638. return ret;
  1639. }
  1640. static void destroy_pv_resources(struct mlx4_ib_dev *dev, int slave, int port,
  1641. struct mlx4_ib_demux_pv_ctx *ctx, int flush)
  1642. {
  1643. if (!ctx)
  1644. return;
  1645. if (ctx->state > DEMUX_PV_STATE_DOWN) {
  1646. ctx->state = DEMUX_PV_STATE_DOWNING;
  1647. if (flush)
  1648. flush_workqueue(ctx->wq);
  1649. if (ctx->has_smi) {
  1650. ib_destroy_qp(ctx->qp[0].qp);
  1651. ctx->qp[0].qp = NULL;
  1652. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, 1);
  1653. }
  1654. ib_destroy_qp(ctx->qp[1].qp);
  1655. ctx->qp[1].qp = NULL;
  1656. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, 1);
  1657. ib_dereg_mr(ctx->mr);
  1658. ctx->mr = NULL;
  1659. ib_dealloc_pd(ctx->pd);
  1660. ctx->pd = NULL;
  1661. ib_destroy_cq(ctx->cq);
  1662. ctx->cq = NULL;
  1663. ctx->state = DEMUX_PV_STATE_DOWN;
  1664. }
  1665. }
  1666. static int mlx4_ib_tunnels_update(struct mlx4_ib_dev *dev, int slave,
  1667. int port, int do_init)
  1668. {
  1669. int ret = 0;
  1670. if (!do_init) {
  1671. clean_vf_mcast(&dev->sriov.demux[port - 1], slave);
  1672. /* for master, destroy real sqp resources */
  1673. if (slave == mlx4_master_func_num(dev->dev))
  1674. destroy_pv_resources(dev, slave, port,
  1675. dev->sriov.sqps[port - 1], 1);
  1676. /* destroy the tunnel qp resources */
  1677. destroy_pv_resources(dev, slave, port,
  1678. dev->sriov.demux[port - 1].tun[slave], 1);
  1679. return 0;
  1680. }
  1681. /* create the tunnel qp resources */
  1682. ret = create_pv_resources(&dev->ib_dev, slave, port, 1,
  1683. dev->sriov.demux[port - 1].tun[slave]);
  1684. /* for master, create the real sqp resources */
  1685. if (!ret && slave == mlx4_master_func_num(dev->dev))
  1686. ret = create_pv_resources(&dev->ib_dev, slave, port, 0,
  1687. dev->sriov.sqps[port - 1]);
  1688. return ret;
  1689. }
  1690. void mlx4_ib_tunnels_update_work(struct work_struct *work)
  1691. {
  1692. struct mlx4_ib_demux_work *dmxw;
  1693. dmxw = container_of(work, struct mlx4_ib_demux_work, work);
  1694. mlx4_ib_tunnels_update(dmxw->dev, dmxw->slave, (int) dmxw->port,
  1695. dmxw->do_init);
  1696. kfree(dmxw);
  1697. return;
  1698. }
  1699. static int mlx4_ib_alloc_demux_ctx(struct mlx4_ib_dev *dev,
  1700. struct mlx4_ib_demux_ctx *ctx,
  1701. int port)
  1702. {
  1703. char name[12];
  1704. int ret = 0;
  1705. int i;
  1706. ctx->tun = kcalloc(dev->dev->caps.sqp_demux,
  1707. sizeof (struct mlx4_ib_demux_pv_ctx *), GFP_KERNEL);
  1708. if (!ctx->tun)
  1709. return -ENOMEM;
  1710. ctx->dev = dev;
  1711. ctx->port = port;
  1712. ctx->ib_dev = &dev->ib_dev;
  1713. for (i = 0;
  1714. i < min(dev->dev->caps.sqp_demux, (u16)(dev->dev->num_vfs + 1));
  1715. i++) {
  1716. struct mlx4_active_ports actv_ports =
  1717. mlx4_get_active_ports(dev->dev, i);
  1718. if (!test_bit(port - 1, actv_ports.ports))
  1719. continue;
  1720. ret = alloc_pv_object(dev, i, port, &ctx->tun[i]);
  1721. if (ret) {
  1722. ret = -ENOMEM;
  1723. goto err_mcg;
  1724. }
  1725. }
  1726. ret = mlx4_ib_mcg_port_init(ctx);
  1727. if (ret) {
  1728. pr_err("Failed initializing mcg para-virt (%d)\n", ret);
  1729. goto err_mcg;
  1730. }
  1731. snprintf(name, sizeof name, "mlx4_ibt%d", port);
  1732. ctx->wq = create_singlethread_workqueue(name);
  1733. if (!ctx->wq) {
  1734. pr_err("Failed to create tunnelling WQ for port %d\n", port);
  1735. ret = -ENOMEM;
  1736. goto err_wq;
  1737. }
  1738. snprintf(name, sizeof name, "mlx4_ibud%d", port);
  1739. ctx->ud_wq = create_singlethread_workqueue(name);
  1740. if (!ctx->ud_wq) {
  1741. pr_err("Failed to create up/down WQ for port %d\n", port);
  1742. ret = -ENOMEM;
  1743. goto err_udwq;
  1744. }
  1745. return 0;
  1746. err_udwq:
  1747. destroy_workqueue(ctx->wq);
  1748. ctx->wq = NULL;
  1749. err_wq:
  1750. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1751. err_mcg:
  1752. for (i = 0; i < dev->dev->caps.sqp_demux; i++)
  1753. free_pv_object(dev, i, port);
  1754. kfree(ctx->tun);
  1755. ctx->tun = NULL;
  1756. return ret;
  1757. }
  1758. static void mlx4_ib_free_sqp_ctx(struct mlx4_ib_demux_pv_ctx *sqp_ctx)
  1759. {
  1760. if (sqp_ctx->state > DEMUX_PV_STATE_DOWN) {
  1761. sqp_ctx->state = DEMUX_PV_STATE_DOWNING;
  1762. flush_workqueue(sqp_ctx->wq);
  1763. if (sqp_ctx->has_smi) {
  1764. ib_destroy_qp(sqp_ctx->qp[0].qp);
  1765. sqp_ctx->qp[0].qp = NULL;
  1766. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_SMI, 0);
  1767. }
  1768. ib_destroy_qp(sqp_ctx->qp[1].qp);
  1769. sqp_ctx->qp[1].qp = NULL;
  1770. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_GSI, 0);
  1771. ib_dereg_mr(sqp_ctx->mr);
  1772. sqp_ctx->mr = NULL;
  1773. ib_dealloc_pd(sqp_ctx->pd);
  1774. sqp_ctx->pd = NULL;
  1775. ib_destroy_cq(sqp_ctx->cq);
  1776. sqp_ctx->cq = NULL;
  1777. sqp_ctx->state = DEMUX_PV_STATE_DOWN;
  1778. }
  1779. }
  1780. static void mlx4_ib_free_demux_ctx(struct mlx4_ib_demux_ctx *ctx)
  1781. {
  1782. int i;
  1783. if (ctx) {
  1784. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1785. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1786. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1787. if (!ctx->tun[i])
  1788. continue;
  1789. if (ctx->tun[i]->state > DEMUX_PV_STATE_DOWN)
  1790. ctx->tun[i]->state = DEMUX_PV_STATE_DOWNING;
  1791. }
  1792. flush_workqueue(ctx->wq);
  1793. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1794. destroy_pv_resources(dev, i, ctx->port, ctx->tun[i], 0);
  1795. free_pv_object(dev, i, ctx->port);
  1796. }
  1797. kfree(ctx->tun);
  1798. destroy_workqueue(ctx->ud_wq);
  1799. destroy_workqueue(ctx->wq);
  1800. }
  1801. }
  1802. static void mlx4_ib_master_tunnels(struct mlx4_ib_dev *dev, int do_init)
  1803. {
  1804. int i;
  1805. if (!mlx4_is_master(dev->dev))
  1806. return;
  1807. /* initialize or tear down tunnel QPs for the master */
  1808. for (i = 0; i < dev->dev->caps.num_ports; i++)
  1809. mlx4_ib_tunnels_update(dev, mlx4_master_func_num(dev->dev), i + 1, do_init);
  1810. return;
  1811. }
  1812. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev)
  1813. {
  1814. int i = 0;
  1815. int err;
  1816. if (!mlx4_is_mfunc(dev->dev))
  1817. return 0;
  1818. dev->sriov.is_going_down = 0;
  1819. spin_lock_init(&dev->sriov.going_down_lock);
  1820. mlx4_ib_cm_paravirt_init(dev);
  1821. mlx4_ib_warn(&dev->ib_dev, "multi-function enabled\n");
  1822. if (mlx4_is_slave(dev->dev)) {
  1823. mlx4_ib_warn(&dev->ib_dev, "operating in qp1 tunnel mode\n");
  1824. return 0;
  1825. }
  1826. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1827. if (i == mlx4_master_func_num(dev->dev))
  1828. mlx4_put_slave_node_guid(dev->dev, i, dev->ib_dev.node_guid);
  1829. else
  1830. mlx4_put_slave_node_guid(dev->dev, i, mlx4_ib_gen_node_guid());
  1831. }
  1832. err = mlx4_ib_init_alias_guid_service(dev);
  1833. if (err) {
  1834. mlx4_ib_warn(&dev->ib_dev, "Failed init alias guid process.\n");
  1835. goto paravirt_err;
  1836. }
  1837. err = mlx4_ib_device_register_sysfs(dev);
  1838. if (err) {
  1839. mlx4_ib_warn(&dev->ib_dev, "Failed to register sysfs\n");
  1840. goto sysfs_err;
  1841. }
  1842. mlx4_ib_warn(&dev->ib_dev, "initializing demux service for %d qp1 clients\n",
  1843. dev->dev->caps.sqp_demux);
  1844. for (i = 0; i < dev->num_ports; i++) {
  1845. union ib_gid gid;
  1846. err = __mlx4_ib_query_gid(&dev->ib_dev, i + 1, 0, &gid, 1);
  1847. if (err)
  1848. goto demux_err;
  1849. dev->sriov.demux[i].guid_cache[0] = gid.global.interface_id;
  1850. err = alloc_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1,
  1851. &dev->sriov.sqps[i]);
  1852. if (err)
  1853. goto demux_err;
  1854. err = mlx4_ib_alloc_demux_ctx(dev, &dev->sriov.demux[i], i + 1);
  1855. if (err)
  1856. goto free_pv;
  1857. }
  1858. mlx4_ib_master_tunnels(dev, 1);
  1859. return 0;
  1860. free_pv:
  1861. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1862. demux_err:
  1863. while (--i >= 0) {
  1864. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1865. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1866. }
  1867. mlx4_ib_device_unregister_sysfs(dev);
  1868. sysfs_err:
  1869. mlx4_ib_destroy_alias_guid_service(dev);
  1870. paravirt_err:
  1871. mlx4_ib_cm_paravirt_clean(dev, -1);
  1872. return err;
  1873. }
  1874. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev)
  1875. {
  1876. int i;
  1877. unsigned long flags;
  1878. if (!mlx4_is_mfunc(dev->dev))
  1879. return;
  1880. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  1881. dev->sriov.is_going_down = 1;
  1882. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  1883. if (mlx4_is_master(dev->dev)) {
  1884. for (i = 0; i < dev->num_ports; i++) {
  1885. flush_workqueue(dev->sriov.demux[i].ud_wq);
  1886. mlx4_ib_free_sqp_ctx(dev->sriov.sqps[i]);
  1887. kfree(dev->sriov.sqps[i]);
  1888. dev->sriov.sqps[i] = NULL;
  1889. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1890. }
  1891. mlx4_ib_cm_paravirt_clean(dev, -1);
  1892. mlx4_ib_destroy_alias_guid_service(dev);
  1893. mlx4_ib_device_unregister_sysfs(dev);
  1894. }
  1895. }