irq-gic-common.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. void gic_configure_irq(unsigned int irq, unsigned int type,
  22. void __iomem *base, void (*sync_access)(void))
  23. {
  24. u32 enablemask = 1 << (irq % 32);
  25. u32 enableoff = (irq / 32) * 4;
  26. u32 confmask = 0x2 << ((irq % 16) * 2);
  27. u32 confoff = (irq / 16) * 4;
  28. bool enabled = false;
  29. u32 val;
  30. /*
  31. * Read current configuration register, and insert the config
  32. * for "irq", depending on "type".
  33. */
  34. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  35. #ifdef CONFIG_MEDIATEK_SOLUTION
  36. if ((type == IRQ_TYPE_LEVEL_HIGH) || (type == IRQ_TYPE_LEVEL_LOW))
  37. val &= ~confmask;
  38. else if ((type == IRQ_TYPE_EDGE_RISING) ||
  39. (type == IRQ_TYPE_EDGE_FALLING))
  40. val |= confmask;
  41. #else
  42. if (type == IRQ_TYPE_LEVEL_HIGH)
  43. val &= ~confmask;
  44. else if (type == IRQ_TYPE_EDGE_RISING)
  45. val |= confmask;
  46. #endif
  47. /*
  48. * As recommended by the spec, disable the interrupt before changing
  49. * the configuration
  50. */
  51. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  52. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  53. if (sync_access)
  54. sync_access();
  55. enabled = true;
  56. }
  57. /*
  58. * Write back the new configuration, and possibly re-enable
  59. * the interrupt.
  60. */
  61. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  62. if (enabled)
  63. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  64. if (sync_access)
  65. sync_access();
  66. }
  67. void __init gic_dist_config(void __iomem *base, int gic_irqs,
  68. void (*sync_access)(void))
  69. {
  70. unsigned int i;
  71. /*
  72. * Set all global interrupts to be level triggered, active low.
  73. */
  74. for (i = 32; i < gic_irqs; i += 16)
  75. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  76. base + GIC_DIST_CONFIG + i / 4);
  77. /*
  78. * Set priority on all global interrupts.
  79. */
  80. for (i = 32; i < gic_irqs; i += 4)
  81. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  82. /*
  83. * Disable all interrupts. Leave the PPI and SGIs alone
  84. * as they are enabled by redistributor registers.
  85. */
  86. for (i = 32; i < gic_irqs; i += 32)
  87. writel_relaxed(GICD_INT_EN_CLR_X32,
  88. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  89. if (sync_access)
  90. sync_access();
  91. }
  92. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  93. {
  94. int i;
  95. /*
  96. * Deal with the banked PPI and SGI interrupts - disable all
  97. * PPI interrupts, ensure all SGI interrupts are enabled.
  98. */
  99. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  100. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  101. /*
  102. * Set priority on PPI and SGI interrupts
  103. */
  104. for (i = 0; i < 32; i += 4)
  105. writel_relaxed(GICD_INT_DEF_PRI_X4,
  106. base + GIC_DIST_PRI + i * 4 / 4);
  107. if (sync_access)
  108. sync_access();
  109. }