af9033.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286
  1. /*
  2. * Afatech AF9033 demodulator driver
  3. *
  4. * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
  5. * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. */
  21. #include "af9033_priv.h"
  22. /* Max transfer size done by I2C transfer functions */
  23. #define MAX_XFER_SIZE 64
  24. struct af9033_dev {
  25. struct i2c_client *client;
  26. struct dvb_frontend fe;
  27. struct af9033_config cfg;
  28. bool is_af9035;
  29. bool is_it9135;
  30. u32 bandwidth_hz;
  31. bool ts_mode_parallel;
  32. bool ts_mode_serial;
  33. fe_status_t fe_status;
  34. u64 post_bit_error_prev; /* for old read_ber we return (curr - prev) */
  35. u64 post_bit_error;
  36. u64 post_bit_count;
  37. u64 error_block_count;
  38. u64 total_block_count;
  39. struct delayed_work stat_work;
  40. };
  41. /* write multiple registers */
  42. static int af9033_wr_regs(struct af9033_dev *dev, u32 reg, const u8 *val,
  43. int len)
  44. {
  45. int ret;
  46. u8 buf[MAX_XFER_SIZE];
  47. struct i2c_msg msg[1] = {
  48. {
  49. .addr = dev->client->addr,
  50. .flags = 0,
  51. .len = 3 + len,
  52. .buf = buf,
  53. }
  54. };
  55. if (3 + len > sizeof(buf)) {
  56. dev_warn(&dev->client->dev,
  57. "i2c wr reg=%04x: len=%d is too big!\n",
  58. reg, len);
  59. return -EINVAL;
  60. }
  61. buf[0] = (reg >> 16) & 0xff;
  62. buf[1] = (reg >> 8) & 0xff;
  63. buf[2] = (reg >> 0) & 0xff;
  64. memcpy(&buf[3], val, len);
  65. ret = i2c_transfer(dev->client->adapter, msg, 1);
  66. if (ret == 1) {
  67. ret = 0;
  68. } else {
  69. dev_warn(&dev->client->dev, "i2c wr failed=%d reg=%06x len=%d\n",
  70. ret, reg, len);
  71. ret = -EREMOTEIO;
  72. }
  73. return ret;
  74. }
  75. /* read multiple registers */
  76. static int af9033_rd_regs(struct af9033_dev *dev, u32 reg, u8 *val, int len)
  77. {
  78. int ret;
  79. u8 buf[3] = { (reg >> 16) & 0xff, (reg >> 8) & 0xff,
  80. (reg >> 0) & 0xff };
  81. struct i2c_msg msg[2] = {
  82. {
  83. .addr = dev->client->addr,
  84. .flags = 0,
  85. .len = sizeof(buf),
  86. .buf = buf
  87. }, {
  88. .addr = dev->client->addr,
  89. .flags = I2C_M_RD,
  90. .len = len,
  91. .buf = val
  92. }
  93. };
  94. ret = i2c_transfer(dev->client->adapter, msg, 2);
  95. if (ret == 2) {
  96. ret = 0;
  97. } else {
  98. dev_warn(&dev->client->dev, "i2c rd failed=%d reg=%06x len=%d\n",
  99. ret, reg, len);
  100. ret = -EREMOTEIO;
  101. }
  102. return ret;
  103. }
  104. /* write single register */
  105. static int af9033_wr_reg(struct af9033_dev *dev, u32 reg, u8 val)
  106. {
  107. return af9033_wr_regs(dev, reg, &val, 1);
  108. }
  109. /* read single register */
  110. static int af9033_rd_reg(struct af9033_dev *dev, u32 reg, u8 *val)
  111. {
  112. return af9033_rd_regs(dev, reg, val, 1);
  113. }
  114. /* write single register with mask */
  115. static int af9033_wr_reg_mask(struct af9033_dev *dev, u32 reg, u8 val,
  116. u8 mask)
  117. {
  118. int ret;
  119. u8 tmp;
  120. /* no need for read if whole reg is written */
  121. if (mask != 0xff) {
  122. ret = af9033_rd_regs(dev, reg, &tmp, 1);
  123. if (ret)
  124. return ret;
  125. val &= mask;
  126. tmp &= ~mask;
  127. val |= tmp;
  128. }
  129. return af9033_wr_regs(dev, reg, &val, 1);
  130. }
  131. /* read single register with mask */
  132. static int af9033_rd_reg_mask(struct af9033_dev *dev, u32 reg, u8 *val,
  133. u8 mask)
  134. {
  135. int ret, i;
  136. u8 tmp;
  137. ret = af9033_rd_regs(dev, reg, &tmp, 1);
  138. if (ret)
  139. return ret;
  140. tmp &= mask;
  141. /* find position of the first bit */
  142. for (i = 0; i < 8; i++) {
  143. if ((mask >> i) & 0x01)
  144. break;
  145. }
  146. *val = tmp >> i;
  147. return 0;
  148. }
  149. /* write reg val table using reg addr auto increment */
  150. static int af9033_wr_reg_val_tab(struct af9033_dev *dev,
  151. const struct reg_val *tab, int tab_len)
  152. {
  153. #define MAX_TAB_LEN 212
  154. int ret, i, j;
  155. u8 buf[1 + MAX_TAB_LEN];
  156. dev_dbg(&dev->client->dev, "tab_len=%d\n", tab_len);
  157. if (tab_len > sizeof(buf)) {
  158. dev_warn(&dev->client->dev, "tab len %d is too big\n", tab_len);
  159. return -EINVAL;
  160. }
  161. for (i = 0, j = 0; i < tab_len; i++) {
  162. buf[j] = tab[i].val;
  163. if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1) {
  164. ret = af9033_wr_regs(dev, tab[i].reg - j, buf, j + 1);
  165. if (ret < 0)
  166. goto err;
  167. j = 0;
  168. } else {
  169. j++;
  170. }
  171. }
  172. return 0;
  173. err:
  174. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  175. return ret;
  176. }
  177. static u32 af9033_div(struct af9033_dev *dev, u32 a, u32 b, u32 x)
  178. {
  179. u32 r = 0, c = 0, i;
  180. dev_dbg(&dev->client->dev, "a=%d b=%d x=%d\n", a, b, x);
  181. if (a > b) {
  182. c = a / b;
  183. a = a - c * b;
  184. }
  185. for (i = 0; i < x; i++) {
  186. if (a >= b) {
  187. r += 1;
  188. a -= b;
  189. }
  190. a <<= 1;
  191. r <<= 1;
  192. }
  193. r = (c << (u32)x) + r;
  194. dev_dbg(&dev->client->dev, "a=%d b=%d x=%d r=%d r=%x\n", a, b, x, r, r);
  195. return r;
  196. }
  197. static int af9033_init(struct dvb_frontend *fe)
  198. {
  199. struct af9033_dev *dev = fe->demodulator_priv;
  200. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  201. int ret, i, len;
  202. const struct reg_val *init;
  203. u8 buf[4];
  204. u32 adc_cw, clock_cw;
  205. struct reg_val_mask tab[] = {
  206. { 0x80fb24, 0x00, 0x08 },
  207. { 0x80004c, 0x00, 0xff },
  208. { 0x00f641, dev->cfg.tuner, 0xff },
  209. { 0x80f5ca, 0x01, 0x01 },
  210. { 0x80f715, 0x01, 0x01 },
  211. { 0x00f41f, 0x04, 0x04 },
  212. { 0x00f41a, 0x01, 0x01 },
  213. { 0x80f731, 0x00, 0x01 },
  214. { 0x00d91e, 0x00, 0x01 },
  215. { 0x00d919, 0x00, 0x01 },
  216. { 0x80f732, 0x00, 0x01 },
  217. { 0x00d91f, 0x00, 0x01 },
  218. { 0x00d91a, 0x00, 0x01 },
  219. { 0x80f730, 0x00, 0x01 },
  220. { 0x80f778, 0x00, 0xff },
  221. { 0x80f73c, 0x01, 0x01 },
  222. { 0x80f776, 0x00, 0x01 },
  223. { 0x00d8fd, 0x01, 0xff },
  224. { 0x00d830, 0x01, 0xff },
  225. { 0x00d831, 0x00, 0xff },
  226. { 0x00d832, 0x00, 0xff },
  227. { 0x80f985, dev->ts_mode_serial, 0x01 },
  228. { 0x80f986, dev->ts_mode_parallel, 0x01 },
  229. { 0x00d827, 0x00, 0xff },
  230. { 0x00d829, 0x00, 0xff },
  231. { 0x800045, dev->cfg.adc_multiplier, 0xff },
  232. };
  233. /* program clock control */
  234. clock_cw = af9033_div(dev, dev->cfg.clock, 1000000ul, 19ul);
  235. buf[0] = (clock_cw >> 0) & 0xff;
  236. buf[1] = (clock_cw >> 8) & 0xff;
  237. buf[2] = (clock_cw >> 16) & 0xff;
  238. buf[3] = (clock_cw >> 24) & 0xff;
  239. dev_dbg(&dev->client->dev, "clock=%d clock_cw=%08x\n",
  240. dev->cfg.clock, clock_cw);
  241. ret = af9033_wr_regs(dev, 0x800025, buf, 4);
  242. if (ret < 0)
  243. goto err;
  244. /* program ADC control */
  245. for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
  246. if (clock_adc_lut[i].clock == dev->cfg.clock)
  247. break;
  248. }
  249. adc_cw = af9033_div(dev, clock_adc_lut[i].adc, 1000000ul, 19ul);
  250. buf[0] = (adc_cw >> 0) & 0xff;
  251. buf[1] = (adc_cw >> 8) & 0xff;
  252. buf[2] = (adc_cw >> 16) & 0xff;
  253. dev_dbg(&dev->client->dev, "adc=%d adc_cw=%06x\n",
  254. clock_adc_lut[i].adc, adc_cw);
  255. ret = af9033_wr_regs(dev, 0x80f1cd, buf, 3);
  256. if (ret < 0)
  257. goto err;
  258. /* program register table */
  259. for (i = 0; i < ARRAY_SIZE(tab); i++) {
  260. ret = af9033_wr_reg_mask(dev, tab[i].reg, tab[i].val,
  261. tab[i].mask);
  262. if (ret < 0)
  263. goto err;
  264. }
  265. /* clock output */
  266. if (dev->cfg.dyn0_clk) {
  267. ret = af9033_wr_reg(dev, 0x80fba8, 0x00);
  268. if (ret < 0)
  269. goto err;
  270. }
  271. /* settings for TS interface */
  272. if (dev->cfg.ts_mode == AF9033_TS_MODE_USB) {
  273. ret = af9033_wr_reg_mask(dev, 0x80f9a5, 0x00, 0x01);
  274. if (ret < 0)
  275. goto err;
  276. ret = af9033_wr_reg_mask(dev, 0x80f9b5, 0x01, 0x01);
  277. if (ret < 0)
  278. goto err;
  279. } else {
  280. ret = af9033_wr_reg_mask(dev, 0x80f990, 0x00, 0x01);
  281. if (ret < 0)
  282. goto err;
  283. ret = af9033_wr_reg_mask(dev, 0x80f9b5, 0x00, 0x01);
  284. if (ret < 0)
  285. goto err;
  286. }
  287. /* load OFSM settings */
  288. dev_dbg(&dev->client->dev, "load ofsm settings\n");
  289. switch (dev->cfg.tuner) {
  290. case AF9033_TUNER_IT9135_38:
  291. case AF9033_TUNER_IT9135_51:
  292. case AF9033_TUNER_IT9135_52:
  293. len = ARRAY_SIZE(ofsm_init_it9135_v1);
  294. init = ofsm_init_it9135_v1;
  295. break;
  296. case AF9033_TUNER_IT9135_60:
  297. case AF9033_TUNER_IT9135_61:
  298. case AF9033_TUNER_IT9135_62:
  299. len = ARRAY_SIZE(ofsm_init_it9135_v2);
  300. init = ofsm_init_it9135_v2;
  301. break;
  302. default:
  303. len = ARRAY_SIZE(ofsm_init);
  304. init = ofsm_init;
  305. break;
  306. }
  307. ret = af9033_wr_reg_val_tab(dev, init, len);
  308. if (ret < 0)
  309. goto err;
  310. /* load tuner specific settings */
  311. dev_dbg(&dev->client->dev, "load tuner specific settings\n");
  312. switch (dev->cfg.tuner) {
  313. case AF9033_TUNER_TUA9001:
  314. len = ARRAY_SIZE(tuner_init_tua9001);
  315. init = tuner_init_tua9001;
  316. break;
  317. case AF9033_TUNER_FC0011:
  318. len = ARRAY_SIZE(tuner_init_fc0011);
  319. init = tuner_init_fc0011;
  320. break;
  321. case AF9033_TUNER_MXL5007T:
  322. len = ARRAY_SIZE(tuner_init_mxl5007t);
  323. init = tuner_init_mxl5007t;
  324. break;
  325. case AF9033_TUNER_TDA18218:
  326. len = ARRAY_SIZE(tuner_init_tda18218);
  327. init = tuner_init_tda18218;
  328. break;
  329. case AF9033_TUNER_FC2580:
  330. len = ARRAY_SIZE(tuner_init_fc2580);
  331. init = tuner_init_fc2580;
  332. break;
  333. case AF9033_TUNER_FC0012:
  334. len = ARRAY_SIZE(tuner_init_fc0012);
  335. init = tuner_init_fc0012;
  336. break;
  337. case AF9033_TUNER_IT9135_38:
  338. len = ARRAY_SIZE(tuner_init_it9135_38);
  339. init = tuner_init_it9135_38;
  340. break;
  341. case AF9033_TUNER_IT9135_51:
  342. len = ARRAY_SIZE(tuner_init_it9135_51);
  343. init = tuner_init_it9135_51;
  344. break;
  345. case AF9033_TUNER_IT9135_52:
  346. len = ARRAY_SIZE(tuner_init_it9135_52);
  347. init = tuner_init_it9135_52;
  348. break;
  349. case AF9033_TUNER_IT9135_60:
  350. len = ARRAY_SIZE(tuner_init_it9135_60);
  351. init = tuner_init_it9135_60;
  352. break;
  353. case AF9033_TUNER_IT9135_61:
  354. len = ARRAY_SIZE(tuner_init_it9135_61);
  355. init = tuner_init_it9135_61;
  356. break;
  357. case AF9033_TUNER_IT9135_62:
  358. len = ARRAY_SIZE(tuner_init_it9135_62);
  359. init = tuner_init_it9135_62;
  360. break;
  361. default:
  362. dev_dbg(&dev->client->dev, "unsupported tuner ID=%d\n",
  363. dev->cfg.tuner);
  364. ret = -ENODEV;
  365. goto err;
  366. }
  367. ret = af9033_wr_reg_val_tab(dev, init, len);
  368. if (ret < 0)
  369. goto err;
  370. if (dev->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
  371. ret = af9033_wr_reg_mask(dev, 0x00d91c, 0x01, 0x01);
  372. if (ret < 0)
  373. goto err;
  374. ret = af9033_wr_reg_mask(dev, 0x00d917, 0x00, 0x01);
  375. if (ret < 0)
  376. goto err;
  377. ret = af9033_wr_reg_mask(dev, 0x00d916, 0x00, 0x01);
  378. if (ret < 0)
  379. goto err;
  380. }
  381. switch (dev->cfg.tuner) {
  382. case AF9033_TUNER_IT9135_60:
  383. case AF9033_TUNER_IT9135_61:
  384. case AF9033_TUNER_IT9135_62:
  385. ret = af9033_wr_reg(dev, 0x800000, 0x01);
  386. if (ret < 0)
  387. goto err;
  388. }
  389. dev->bandwidth_hz = 0; /* force to program all parameters */
  390. /* init stats here in order signal app which stats are supported */
  391. c->strength.len = 1;
  392. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  393. c->cnr.len = 1;
  394. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  395. c->block_count.len = 1;
  396. c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  397. c->block_error.len = 1;
  398. c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  399. c->post_bit_count.len = 1;
  400. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  401. c->post_bit_error.len = 1;
  402. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  403. /* start statistics polling */
  404. schedule_delayed_work(&dev->stat_work, msecs_to_jiffies(2000));
  405. return 0;
  406. err:
  407. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  408. return ret;
  409. }
  410. static int af9033_sleep(struct dvb_frontend *fe)
  411. {
  412. struct af9033_dev *dev = fe->demodulator_priv;
  413. int ret, i;
  414. u8 tmp;
  415. /* stop statistics polling */
  416. cancel_delayed_work_sync(&dev->stat_work);
  417. ret = af9033_wr_reg(dev, 0x80004c, 1);
  418. if (ret < 0)
  419. goto err;
  420. ret = af9033_wr_reg(dev, 0x800000, 0);
  421. if (ret < 0)
  422. goto err;
  423. for (i = 100, tmp = 1; i && tmp; i--) {
  424. ret = af9033_rd_reg(dev, 0x80004c, &tmp);
  425. if (ret < 0)
  426. goto err;
  427. usleep_range(200, 10000);
  428. }
  429. dev_dbg(&dev->client->dev, "loop=%d\n", i);
  430. if (i == 0) {
  431. ret = -ETIMEDOUT;
  432. goto err;
  433. }
  434. ret = af9033_wr_reg_mask(dev, 0x80fb24, 0x08, 0x08);
  435. if (ret < 0)
  436. goto err;
  437. /* prevent current leak (?) */
  438. if (dev->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
  439. /* enable parallel TS */
  440. ret = af9033_wr_reg_mask(dev, 0x00d917, 0x00, 0x01);
  441. if (ret < 0)
  442. goto err;
  443. ret = af9033_wr_reg_mask(dev, 0x00d916, 0x01, 0x01);
  444. if (ret < 0)
  445. goto err;
  446. }
  447. return 0;
  448. err:
  449. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  450. return ret;
  451. }
  452. static int af9033_get_tune_settings(struct dvb_frontend *fe,
  453. struct dvb_frontend_tune_settings *fesettings)
  454. {
  455. /* 800 => 2000 because IT9135 v2 is slow to gain lock */
  456. fesettings->min_delay_ms = 2000;
  457. fesettings->step_size = 0;
  458. fesettings->max_drift = 0;
  459. return 0;
  460. }
  461. static int af9033_set_frontend(struct dvb_frontend *fe)
  462. {
  463. struct af9033_dev *dev = fe->demodulator_priv;
  464. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  465. int ret, i, spec_inv, sampling_freq;
  466. u8 tmp, buf[3], bandwidth_reg_val;
  467. u32 if_frequency, freq_cw, adc_freq;
  468. dev_dbg(&dev->client->dev, "frequency=%d bandwidth_hz=%d\n",
  469. c->frequency, c->bandwidth_hz);
  470. /* check bandwidth */
  471. switch (c->bandwidth_hz) {
  472. case 6000000:
  473. bandwidth_reg_val = 0x00;
  474. break;
  475. case 7000000:
  476. bandwidth_reg_val = 0x01;
  477. break;
  478. case 8000000:
  479. bandwidth_reg_val = 0x02;
  480. break;
  481. default:
  482. dev_dbg(&dev->client->dev, "invalid bandwidth_hz\n");
  483. ret = -EINVAL;
  484. goto err;
  485. }
  486. /* program tuner */
  487. if (fe->ops.tuner_ops.set_params)
  488. fe->ops.tuner_ops.set_params(fe);
  489. /* program CFOE coefficients */
  490. if (c->bandwidth_hz != dev->bandwidth_hz) {
  491. for (i = 0; i < ARRAY_SIZE(coeff_lut); i++) {
  492. if (coeff_lut[i].clock == dev->cfg.clock &&
  493. coeff_lut[i].bandwidth_hz == c->bandwidth_hz) {
  494. break;
  495. }
  496. }
  497. ret = af9033_wr_regs(dev, 0x800001,
  498. coeff_lut[i].val, sizeof(coeff_lut[i].val));
  499. }
  500. /* program frequency control */
  501. if (c->bandwidth_hz != dev->bandwidth_hz) {
  502. spec_inv = dev->cfg.spec_inv ? -1 : 1;
  503. for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
  504. if (clock_adc_lut[i].clock == dev->cfg.clock)
  505. break;
  506. }
  507. adc_freq = clock_adc_lut[i].adc;
  508. /* get used IF frequency */
  509. if (fe->ops.tuner_ops.get_if_frequency)
  510. fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
  511. else
  512. if_frequency = 0;
  513. sampling_freq = if_frequency;
  514. while (sampling_freq > (adc_freq / 2))
  515. sampling_freq -= adc_freq;
  516. if (sampling_freq >= 0)
  517. spec_inv *= -1;
  518. else
  519. sampling_freq *= -1;
  520. freq_cw = af9033_div(dev, sampling_freq, adc_freq, 23ul);
  521. if (spec_inv == -1)
  522. freq_cw = 0x800000 - freq_cw;
  523. if (dev->cfg.adc_multiplier == AF9033_ADC_MULTIPLIER_2X)
  524. freq_cw /= 2;
  525. buf[0] = (freq_cw >> 0) & 0xff;
  526. buf[1] = (freq_cw >> 8) & 0xff;
  527. buf[2] = (freq_cw >> 16) & 0x7f;
  528. /* FIXME: there seems to be calculation error here... */
  529. if (if_frequency == 0)
  530. buf[2] = 0;
  531. ret = af9033_wr_regs(dev, 0x800029, buf, 3);
  532. if (ret < 0)
  533. goto err;
  534. dev->bandwidth_hz = c->bandwidth_hz;
  535. }
  536. ret = af9033_wr_reg_mask(dev, 0x80f904, bandwidth_reg_val, 0x03);
  537. if (ret < 0)
  538. goto err;
  539. ret = af9033_wr_reg(dev, 0x800040, 0x00);
  540. if (ret < 0)
  541. goto err;
  542. ret = af9033_wr_reg(dev, 0x800047, 0x00);
  543. if (ret < 0)
  544. goto err;
  545. ret = af9033_wr_reg_mask(dev, 0x80f999, 0x00, 0x01);
  546. if (ret < 0)
  547. goto err;
  548. if (c->frequency <= 230000000)
  549. tmp = 0x00; /* VHF */
  550. else
  551. tmp = 0x01; /* UHF */
  552. ret = af9033_wr_reg(dev, 0x80004b, tmp);
  553. if (ret < 0)
  554. goto err;
  555. ret = af9033_wr_reg(dev, 0x800000, 0x00);
  556. if (ret < 0)
  557. goto err;
  558. return 0;
  559. err:
  560. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  561. return ret;
  562. }
  563. static int af9033_get_frontend(struct dvb_frontend *fe)
  564. {
  565. struct af9033_dev *dev = fe->demodulator_priv;
  566. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  567. int ret;
  568. u8 buf[8];
  569. dev_dbg(&dev->client->dev, "\n");
  570. /* read all needed registers */
  571. ret = af9033_rd_regs(dev, 0x80f900, buf, sizeof(buf));
  572. if (ret < 0)
  573. goto err;
  574. switch ((buf[0] >> 0) & 3) {
  575. case 0:
  576. c->transmission_mode = TRANSMISSION_MODE_2K;
  577. break;
  578. case 1:
  579. c->transmission_mode = TRANSMISSION_MODE_8K;
  580. break;
  581. }
  582. switch ((buf[1] >> 0) & 3) {
  583. case 0:
  584. c->guard_interval = GUARD_INTERVAL_1_32;
  585. break;
  586. case 1:
  587. c->guard_interval = GUARD_INTERVAL_1_16;
  588. break;
  589. case 2:
  590. c->guard_interval = GUARD_INTERVAL_1_8;
  591. break;
  592. case 3:
  593. c->guard_interval = GUARD_INTERVAL_1_4;
  594. break;
  595. }
  596. switch ((buf[2] >> 0) & 7) {
  597. case 0:
  598. c->hierarchy = HIERARCHY_NONE;
  599. break;
  600. case 1:
  601. c->hierarchy = HIERARCHY_1;
  602. break;
  603. case 2:
  604. c->hierarchy = HIERARCHY_2;
  605. break;
  606. case 3:
  607. c->hierarchy = HIERARCHY_4;
  608. break;
  609. }
  610. switch ((buf[3] >> 0) & 3) {
  611. case 0:
  612. c->modulation = QPSK;
  613. break;
  614. case 1:
  615. c->modulation = QAM_16;
  616. break;
  617. case 2:
  618. c->modulation = QAM_64;
  619. break;
  620. }
  621. switch ((buf[4] >> 0) & 3) {
  622. case 0:
  623. c->bandwidth_hz = 6000000;
  624. break;
  625. case 1:
  626. c->bandwidth_hz = 7000000;
  627. break;
  628. case 2:
  629. c->bandwidth_hz = 8000000;
  630. break;
  631. }
  632. switch ((buf[6] >> 0) & 7) {
  633. case 0:
  634. c->code_rate_HP = FEC_1_2;
  635. break;
  636. case 1:
  637. c->code_rate_HP = FEC_2_3;
  638. break;
  639. case 2:
  640. c->code_rate_HP = FEC_3_4;
  641. break;
  642. case 3:
  643. c->code_rate_HP = FEC_5_6;
  644. break;
  645. case 4:
  646. c->code_rate_HP = FEC_7_8;
  647. break;
  648. case 5:
  649. c->code_rate_HP = FEC_NONE;
  650. break;
  651. }
  652. switch ((buf[7] >> 0) & 7) {
  653. case 0:
  654. c->code_rate_LP = FEC_1_2;
  655. break;
  656. case 1:
  657. c->code_rate_LP = FEC_2_3;
  658. break;
  659. case 2:
  660. c->code_rate_LP = FEC_3_4;
  661. break;
  662. case 3:
  663. c->code_rate_LP = FEC_5_6;
  664. break;
  665. case 4:
  666. c->code_rate_LP = FEC_7_8;
  667. break;
  668. case 5:
  669. c->code_rate_LP = FEC_NONE;
  670. break;
  671. }
  672. return 0;
  673. err:
  674. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  675. return ret;
  676. }
  677. static int af9033_read_status(struct dvb_frontend *fe, fe_status_t *status)
  678. {
  679. struct af9033_dev *dev = fe->demodulator_priv;
  680. int ret;
  681. u8 tmp;
  682. *status = 0;
  683. /* radio channel status, 0=no result, 1=has signal, 2=no signal */
  684. ret = af9033_rd_reg(dev, 0x800047, &tmp);
  685. if (ret < 0)
  686. goto err;
  687. /* has signal */
  688. if (tmp == 0x01)
  689. *status |= FE_HAS_SIGNAL;
  690. if (tmp != 0x02) {
  691. /* TPS lock */
  692. ret = af9033_rd_reg_mask(dev, 0x80f5a9, &tmp, 0x01);
  693. if (ret < 0)
  694. goto err;
  695. if (tmp)
  696. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  697. FE_HAS_VITERBI;
  698. /* full lock */
  699. ret = af9033_rd_reg_mask(dev, 0x80f999, &tmp, 0x01);
  700. if (ret < 0)
  701. goto err;
  702. if (tmp)
  703. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  704. FE_HAS_VITERBI | FE_HAS_SYNC |
  705. FE_HAS_LOCK;
  706. }
  707. dev->fe_status = *status;
  708. return 0;
  709. err:
  710. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  711. return ret;
  712. }
  713. static int af9033_read_snr(struct dvb_frontend *fe, u16 *snr)
  714. {
  715. struct af9033_dev *dev = fe->demodulator_priv;
  716. struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
  717. /* use DVBv5 CNR */
  718. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  719. *snr = div_s64(c->cnr.stat[0].svalue, 100); /* 1000x => 10x */
  720. else
  721. *snr = 0;
  722. return 0;
  723. }
  724. static int af9033_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  725. {
  726. struct af9033_dev *dev = fe->demodulator_priv;
  727. int ret;
  728. u8 strength2;
  729. /* read signal strength of 0-100 scale */
  730. ret = af9033_rd_reg(dev, 0x800048, &strength2);
  731. if (ret < 0)
  732. goto err;
  733. /* scale value to 0x0000-0xffff */
  734. *strength = strength2 * 0xffff / 100;
  735. return 0;
  736. err:
  737. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  738. return ret;
  739. }
  740. static int af9033_read_ber(struct dvb_frontend *fe, u32 *ber)
  741. {
  742. struct af9033_dev *dev = fe->demodulator_priv;
  743. *ber = (dev->post_bit_error - dev->post_bit_error_prev);
  744. dev->post_bit_error_prev = dev->post_bit_error;
  745. return 0;
  746. }
  747. static int af9033_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  748. {
  749. struct af9033_dev *dev = fe->demodulator_priv;
  750. *ucblocks = dev->error_block_count;
  751. return 0;
  752. }
  753. static int af9033_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  754. {
  755. struct af9033_dev *dev = fe->demodulator_priv;
  756. int ret;
  757. dev_dbg(&dev->client->dev, "enable=%d\n", enable);
  758. ret = af9033_wr_reg_mask(dev, 0x00fa04, enable, 0x01);
  759. if (ret < 0)
  760. goto err;
  761. return 0;
  762. err:
  763. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  764. return ret;
  765. }
  766. static int af9033_pid_filter_ctrl(struct dvb_frontend *fe, int onoff)
  767. {
  768. struct af9033_dev *dev = fe->demodulator_priv;
  769. int ret;
  770. dev_dbg(&dev->client->dev, "onoff=%d\n", onoff);
  771. ret = af9033_wr_reg_mask(dev, 0x80f993, onoff, 0x01);
  772. if (ret < 0)
  773. goto err;
  774. return 0;
  775. err:
  776. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  777. return ret;
  778. }
  779. static int af9033_pid_filter(struct dvb_frontend *fe, int index, u16 pid,
  780. int onoff)
  781. {
  782. struct af9033_dev *dev = fe->demodulator_priv;
  783. int ret;
  784. u8 wbuf[2] = {(pid >> 0) & 0xff, (pid >> 8) & 0xff};
  785. dev_dbg(&dev->client->dev, "index=%d pid=%04x onoff=%d\n",
  786. index, pid, onoff);
  787. if (pid > 0x1fff)
  788. return 0;
  789. ret = af9033_wr_regs(dev, 0x80f996, wbuf, 2);
  790. if (ret < 0)
  791. goto err;
  792. ret = af9033_wr_reg(dev, 0x80f994, onoff);
  793. if (ret < 0)
  794. goto err;
  795. ret = af9033_wr_reg(dev, 0x80f995, index);
  796. if (ret < 0)
  797. goto err;
  798. return 0;
  799. err:
  800. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  801. return ret;
  802. }
  803. static void af9033_stat_work(struct work_struct *work)
  804. {
  805. struct af9033_dev *dev = container_of(work, struct af9033_dev, stat_work.work);
  806. struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
  807. int ret, tmp, i, len;
  808. u8 u8tmp, buf[7];
  809. dev_dbg(&dev->client->dev, "\n");
  810. /* signal strength */
  811. if (dev->fe_status & FE_HAS_SIGNAL) {
  812. if (dev->is_af9035) {
  813. ret = af9033_rd_reg(dev, 0x80004a, &u8tmp);
  814. tmp = -u8tmp * 1000;
  815. } else {
  816. ret = af9033_rd_reg(dev, 0x8000f7, &u8tmp);
  817. tmp = (u8tmp - 100) * 1000;
  818. }
  819. if (ret)
  820. goto err;
  821. c->strength.len = 1;
  822. c->strength.stat[0].scale = FE_SCALE_DECIBEL;
  823. c->strength.stat[0].svalue = tmp;
  824. } else {
  825. c->strength.len = 1;
  826. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  827. }
  828. /* CNR */
  829. if (dev->fe_status & FE_HAS_VITERBI) {
  830. u32 snr_val;
  831. const struct val_snr *snr_lut;
  832. /* read value */
  833. ret = af9033_rd_regs(dev, 0x80002c, buf, 3);
  834. if (ret)
  835. goto err;
  836. snr_val = (buf[2] << 16) | (buf[1] << 8) | (buf[0] << 0);
  837. /* read current modulation */
  838. ret = af9033_rd_reg(dev, 0x80f903, &u8tmp);
  839. if (ret)
  840. goto err;
  841. switch ((u8tmp >> 0) & 3) {
  842. case 0:
  843. len = ARRAY_SIZE(qpsk_snr_lut);
  844. snr_lut = qpsk_snr_lut;
  845. break;
  846. case 1:
  847. len = ARRAY_SIZE(qam16_snr_lut);
  848. snr_lut = qam16_snr_lut;
  849. break;
  850. case 2:
  851. len = ARRAY_SIZE(qam64_snr_lut);
  852. snr_lut = qam64_snr_lut;
  853. break;
  854. default:
  855. goto err_schedule_delayed_work;
  856. }
  857. for (i = 0; i < len; i++) {
  858. tmp = snr_lut[i].snr * 1000;
  859. if (snr_val < snr_lut[i].val)
  860. break;
  861. }
  862. c->cnr.len = 1;
  863. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  864. c->cnr.stat[0].svalue = tmp;
  865. } else {
  866. c->cnr.len = 1;
  867. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  868. }
  869. /* UCB/PER/BER */
  870. if (dev->fe_status & FE_HAS_LOCK) {
  871. /* outer FEC, 204 byte packets */
  872. u16 abort_packet_count, rsd_packet_count;
  873. /* inner FEC, bits */
  874. u32 rsd_bit_err_count;
  875. /*
  876. * Packet count used for measurement is 10000
  877. * (rsd_packet_count). Maybe it should be increased?
  878. */
  879. ret = af9033_rd_regs(dev, 0x800032, buf, 7);
  880. if (ret)
  881. goto err;
  882. abort_packet_count = (buf[1] << 8) | (buf[0] << 0);
  883. rsd_bit_err_count = (buf[4] << 16) | (buf[3] << 8) | buf[2];
  884. rsd_packet_count = (buf[6] << 8) | (buf[5] << 0);
  885. dev->error_block_count += abort_packet_count;
  886. dev->total_block_count += rsd_packet_count;
  887. dev->post_bit_error += rsd_bit_err_count;
  888. dev->post_bit_count += rsd_packet_count * 204 * 8;
  889. c->block_count.len = 1;
  890. c->block_count.stat[0].scale = FE_SCALE_COUNTER;
  891. c->block_count.stat[0].uvalue = dev->total_block_count;
  892. c->block_error.len = 1;
  893. c->block_error.stat[0].scale = FE_SCALE_COUNTER;
  894. c->block_error.stat[0].uvalue = dev->error_block_count;
  895. c->post_bit_count.len = 1;
  896. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  897. c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
  898. c->post_bit_error.len = 1;
  899. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  900. c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
  901. }
  902. err_schedule_delayed_work:
  903. schedule_delayed_work(&dev->stat_work, msecs_to_jiffies(2000));
  904. return;
  905. err:
  906. dev_dbg(&dev->client->dev, "failed=%d\n", ret);
  907. }
  908. static struct dvb_frontend_ops af9033_ops = {
  909. .delsys = { SYS_DVBT },
  910. .info = {
  911. .name = "Afatech AF9033 (DVB-T)",
  912. .frequency_min = 174000000,
  913. .frequency_max = 862000000,
  914. .frequency_stepsize = 250000,
  915. .frequency_tolerance = 0,
  916. .caps = FE_CAN_FEC_1_2 |
  917. FE_CAN_FEC_2_3 |
  918. FE_CAN_FEC_3_4 |
  919. FE_CAN_FEC_5_6 |
  920. FE_CAN_FEC_7_8 |
  921. FE_CAN_FEC_AUTO |
  922. FE_CAN_QPSK |
  923. FE_CAN_QAM_16 |
  924. FE_CAN_QAM_64 |
  925. FE_CAN_QAM_AUTO |
  926. FE_CAN_TRANSMISSION_MODE_AUTO |
  927. FE_CAN_GUARD_INTERVAL_AUTO |
  928. FE_CAN_HIERARCHY_AUTO |
  929. FE_CAN_RECOVER |
  930. FE_CAN_MUTE_TS
  931. },
  932. .init = af9033_init,
  933. .sleep = af9033_sleep,
  934. .get_tune_settings = af9033_get_tune_settings,
  935. .set_frontend = af9033_set_frontend,
  936. .get_frontend = af9033_get_frontend,
  937. .read_status = af9033_read_status,
  938. .read_snr = af9033_read_snr,
  939. .read_signal_strength = af9033_read_signal_strength,
  940. .read_ber = af9033_read_ber,
  941. .read_ucblocks = af9033_read_ucblocks,
  942. .i2c_gate_ctrl = af9033_i2c_gate_ctrl,
  943. };
  944. static int af9033_probe(struct i2c_client *client,
  945. const struct i2c_device_id *id)
  946. {
  947. struct af9033_config *cfg = client->dev.platform_data;
  948. struct af9033_dev *dev;
  949. int ret;
  950. u8 buf[8];
  951. u32 reg;
  952. /* allocate memory for the internal state */
  953. dev = kzalloc(sizeof(struct af9033_dev), GFP_KERNEL);
  954. if (dev == NULL) {
  955. ret = -ENOMEM;
  956. dev_err(&client->dev, "Could not allocate memory for state\n");
  957. goto err;
  958. }
  959. /* setup the state */
  960. dev->client = client;
  961. INIT_DELAYED_WORK(&dev->stat_work, af9033_stat_work);
  962. memcpy(&dev->cfg, cfg, sizeof(struct af9033_config));
  963. if (dev->cfg.clock != 12000000) {
  964. ret = -ENODEV;
  965. dev_err(&dev->client->dev,
  966. "unsupported clock %d Hz, only 12000000 Hz is supported currently\n",
  967. dev->cfg.clock);
  968. goto err_kfree;
  969. }
  970. /* firmware version */
  971. switch (dev->cfg.tuner) {
  972. case AF9033_TUNER_IT9135_38:
  973. case AF9033_TUNER_IT9135_51:
  974. case AF9033_TUNER_IT9135_52:
  975. case AF9033_TUNER_IT9135_60:
  976. case AF9033_TUNER_IT9135_61:
  977. case AF9033_TUNER_IT9135_62:
  978. dev->is_it9135 = true;
  979. reg = 0x004bfc;
  980. break;
  981. default:
  982. dev->is_af9035 = true;
  983. reg = 0x0083e9;
  984. break;
  985. }
  986. ret = af9033_rd_regs(dev, reg, &buf[0], 4);
  987. if (ret < 0)
  988. goto err_kfree;
  989. ret = af9033_rd_regs(dev, 0x804191, &buf[4], 4);
  990. if (ret < 0)
  991. goto err_kfree;
  992. dev_info(&dev->client->dev,
  993. "firmware version: LINK %d.%d.%d.%d - OFDM %d.%d.%d.%d\n",
  994. buf[0], buf[1], buf[2], buf[3], buf[4], buf[5], buf[6],
  995. buf[7]);
  996. /* sleep */
  997. switch (dev->cfg.tuner) {
  998. case AF9033_TUNER_IT9135_38:
  999. case AF9033_TUNER_IT9135_51:
  1000. case AF9033_TUNER_IT9135_52:
  1001. case AF9033_TUNER_IT9135_60:
  1002. case AF9033_TUNER_IT9135_61:
  1003. case AF9033_TUNER_IT9135_62:
  1004. /* IT9135 did not like to sleep at that early */
  1005. break;
  1006. default:
  1007. ret = af9033_wr_reg(dev, 0x80004c, 1);
  1008. if (ret < 0)
  1009. goto err_kfree;
  1010. ret = af9033_wr_reg(dev, 0x800000, 0);
  1011. if (ret < 0)
  1012. goto err_kfree;
  1013. }
  1014. /* configure internal TS mode */
  1015. switch (dev->cfg.ts_mode) {
  1016. case AF9033_TS_MODE_PARALLEL:
  1017. dev->ts_mode_parallel = true;
  1018. break;
  1019. case AF9033_TS_MODE_SERIAL:
  1020. dev->ts_mode_serial = true;
  1021. break;
  1022. case AF9033_TS_MODE_USB:
  1023. /* usb mode for AF9035 */
  1024. default:
  1025. break;
  1026. }
  1027. /* create dvb_frontend */
  1028. memcpy(&dev->fe.ops, &af9033_ops, sizeof(struct dvb_frontend_ops));
  1029. dev->fe.demodulator_priv = dev;
  1030. *cfg->fe = &dev->fe;
  1031. if (cfg->ops) {
  1032. cfg->ops->pid_filter = af9033_pid_filter;
  1033. cfg->ops->pid_filter_ctrl = af9033_pid_filter_ctrl;
  1034. }
  1035. i2c_set_clientdata(client, dev);
  1036. dev_info(&dev->client->dev, "Afatech AF9033 successfully attached\n");
  1037. return 0;
  1038. err_kfree:
  1039. kfree(dev);
  1040. err:
  1041. dev_dbg(&client->dev, "failed=%d\n", ret);
  1042. return ret;
  1043. }
  1044. static int af9033_remove(struct i2c_client *client)
  1045. {
  1046. struct af9033_dev *dev = i2c_get_clientdata(client);
  1047. dev_dbg(&dev->client->dev, "\n");
  1048. dev->fe.ops.release = NULL;
  1049. dev->fe.demodulator_priv = NULL;
  1050. kfree(dev);
  1051. return 0;
  1052. }
  1053. static const struct i2c_device_id af9033_id_table[] = {
  1054. {"af9033", 0},
  1055. {}
  1056. };
  1057. MODULE_DEVICE_TABLE(i2c, af9033_id_table);
  1058. static struct i2c_driver af9033_driver = {
  1059. .driver = {
  1060. .owner = THIS_MODULE,
  1061. .name = "af9033",
  1062. },
  1063. .probe = af9033_probe,
  1064. .remove = af9033_remove,
  1065. .id_table = af9033_id_table,
  1066. };
  1067. module_i2c_driver(af9033_driver);
  1068. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  1069. MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
  1070. MODULE_LICENSE("GPL");