m88ds3103.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425
  1. /*
  2. * Montage M88DS3103 demodulator driver
  3. *
  4. * Copyright (C) 2013 Antti Palosaari <crope@iki.fi>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include "m88ds3103_priv.h"
  17. static struct dvb_frontend_ops m88ds3103_ops;
  18. /* write multiple registers */
  19. static int m88ds3103_wr_regs(struct m88ds3103_priv *priv,
  20. u8 reg, const u8 *val, int len)
  21. {
  22. #define MAX_WR_LEN 32
  23. #define MAX_WR_XFER_LEN (MAX_WR_LEN + 1)
  24. int ret;
  25. u8 buf[MAX_WR_XFER_LEN];
  26. struct i2c_msg msg[1] = {
  27. {
  28. .addr = priv->cfg->i2c_addr,
  29. .flags = 0,
  30. .len = 1 + len,
  31. .buf = buf,
  32. }
  33. };
  34. if (WARN_ON(len > MAX_WR_LEN))
  35. return -EINVAL;
  36. buf[0] = reg;
  37. memcpy(&buf[1], val, len);
  38. mutex_lock(&priv->i2c_mutex);
  39. ret = i2c_transfer(priv->i2c, msg, 1);
  40. mutex_unlock(&priv->i2c_mutex);
  41. if (ret == 1) {
  42. ret = 0;
  43. } else {
  44. dev_warn(&priv->i2c->dev,
  45. "%s: i2c wr failed=%d reg=%02x len=%d\n",
  46. KBUILD_MODNAME, ret, reg, len);
  47. ret = -EREMOTEIO;
  48. }
  49. return ret;
  50. }
  51. /* read multiple registers */
  52. static int m88ds3103_rd_regs(struct m88ds3103_priv *priv,
  53. u8 reg, u8 *val, int len)
  54. {
  55. #define MAX_RD_LEN 3
  56. #define MAX_RD_XFER_LEN (MAX_RD_LEN)
  57. int ret;
  58. u8 buf[MAX_RD_XFER_LEN];
  59. struct i2c_msg msg[2] = {
  60. {
  61. .addr = priv->cfg->i2c_addr,
  62. .flags = 0,
  63. .len = 1,
  64. .buf = &reg,
  65. }, {
  66. .addr = priv->cfg->i2c_addr,
  67. .flags = I2C_M_RD,
  68. .len = len,
  69. .buf = buf,
  70. }
  71. };
  72. if (WARN_ON(len > MAX_RD_LEN))
  73. return -EINVAL;
  74. mutex_lock(&priv->i2c_mutex);
  75. ret = i2c_transfer(priv->i2c, msg, 2);
  76. mutex_unlock(&priv->i2c_mutex);
  77. if (ret == 2) {
  78. memcpy(val, buf, len);
  79. ret = 0;
  80. } else {
  81. dev_warn(&priv->i2c->dev,
  82. "%s: i2c rd failed=%d reg=%02x len=%d\n",
  83. KBUILD_MODNAME, ret, reg, len);
  84. ret = -EREMOTEIO;
  85. }
  86. return ret;
  87. }
  88. /* write single register */
  89. static int m88ds3103_wr_reg(struct m88ds3103_priv *priv, u8 reg, u8 val)
  90. {
  91. return m88ds3103_wr_regs(priv, reg, &val, 1);
  92. }
  93. /* read single register */
  94. static int m88ds3103_rd_reg(struct m88ds3103_priv *priv, u8 reg, u8 *val)
  95. {
  96. return m88ds3103_rd_regs(priv, reg, val, 1);
  97. }
  98. /* write single register with mask */
  99. static int m88ds3103_wr_reg_mask(struct m88ds3103_priv *priv,
  100. u8 reg, u8 val, u8 mask)
  101. {
  102. int ret;
  103. u8 u8tmp;
  104. /* no need for read if whole reg is written */
  105. if (mask != 0xff) {
  106. ret = m88ds3103_rd_regs(priv, reg, &u8tmp, 1);
  107. if (ret)
  108. return ret;
  109. val &= mask;
  110. u8tmp &= ~mask;
  111. val |= u8tmp;
  112. }
  113. return m88ds3103_wr_regs(priv, reg, &val, 1);
  114. }
  115. /* read single register with mask */
  116. static int m88ds3103_rd_reg_mask(struct m88ds3103_priv *priv,
  117. u8 reg, u8 *val, u8 mask)
  118. {
  119. int ret, i;
  120. u8 u8tmp;
  121. ret = m88ds3103_rd_regs(priv, reg, &u8tmp, 1);
  122. if (ret)
  123. return ret;
  124. u8tmp &= mask;
  125. /* find position of the first bit */
  126. for (i = 0; i < 8; i++) {
  127. if ((mask >> i) & 0x01)
  128. break;
  129. }
  130. *val = u8tmp >> i;
  131. return 0;
  132. }
  133. /* write reg val table using reg addr auto increment */
  134. static int m88ds3103_wr_reg_val_tab(struct m88ds3103_priv *priv,
  135. const struct m88ds3103_reg_val *tab, int tab_len)
  136. {
  137. int ret, i, j;
  138. u8 buf[83];
  139. dev_dbg(&priv->i2c->dev, "%s: tab_len=%d\n", __func__, tab_len);
  140. if (tab_len > 83) {
  141. ret = -EINVAL;
  142. goto err;
  143. }
  144. for (i = 0, j = 0; i < tab_len; i++, j++) {
  145. buf[j] = tab[i].val;
  146. if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
  147. !((j + 1) % (priv->cfg->i2c_wr_max - 1))) {
  148. ret = m88ds3103_wr_regs(priv, tab[i].reg - j, buf, j + 1);
  149. if (ret)
  150. goto err;
  151. j = -1;
  152. }
  153. }
  154. return 0;
  155. err:
  156. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  157. return ret;
  158. }
  159. static int m88ds3103_read_status(struct dvb_frontend *fe, fe_status_t *status)
  160. {
  161. struct m88ds3103_priv *priv = fe->demodulator_priv;
  162. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  163. int ret;
  164. u8 u8tmp;
  165. *status = 0;
  166. if (!priv->warm) {
  167. ret = -EAGAIN;
  168. goto err;
  169. }
  170. switch (c->delivery_system) {
  171. case SYS_DVBS:
  172. ret = m88ds3103_rd_reg_mask(priv, 0xd1, &u8tmp, 0x07);
  173. if (ret)
  174. goto err;
  175. if (u8tmp == 0x07)
  176. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  177. FE_HAS_VITERBI | FE_HAS_SYNC |
  178. FE_HAS_LOCK;
  179. break;
  180. case SYS_DVBS2:
  181. ret = m88ds3103_rd_reg_mask(priv, 0x0d, &u8tmp, 0x8f);
  182. if (ret)
  183. goto err;
  184. if (u8tmp == 0x8f)
  185. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  186. FE_HAS_VITERBI | FE_HAS_SYNC |
  187. FE_HAS_LOCK;
  188. break;
  189. default:
  190. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  191. __func__);
  192. ret = -EINVAL;
  193. goto err;
  194. }
  195. priv->fe_status = *status;
  196. dev_dbg(&priv->i2c->dev, "%s: lock=%02x status=%02x\n",
  197. __func__, u8tmp, *status);
  198. return 0;
  199. err:
  200. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  201. return ret;
  202. }
  203. static int m88ds3103_set_frontend(struct dvb_frontend *fe)
  204. {
  205. struct m88ds3103_priv *priv = fe->demodulator_priv;
  206. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  207. int ret, len;
  208. const struct m88ds3103_reg_val *init;
  209. u8 u8tmp, u8tmp1, u8tmp2;
  210. u8 buf[2];
  211. u16 u16tmp, divide_ratio;
  212. u32 tuner_frequency, target_mclk;
  213. s32 s32tmp;
  214. dev_dbg(&priv->i2c->dev,
  215. "%s: delivery_system=%d modulation=%d frequency=%d symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
  216. __func__, c->delivery_system,
  217. c->modulation, c->frequency, c->symbol_rate,
  218. c->inversion, c->pilot, c->rolloff);
  219. if (!priv->warm) {
  220. ret = -EAGAIN;
  221. goto err;
  222. }
  223. /* program tuner */
  224. if (fe->ops.tuner_ops.set_params) {
  225. ret = fe->ops.tuner_ops.set_params(fe);
  226. if (ret)
  227. goto err;
  228. }
  229. if (fe->ops.tuner_ops.get_frequency) {
  230. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency);
  231. if (ret)
  232. goto err;
  233. } else {
  234. /*
  235. * Use nominal target frequency as tuner driver does not provide
  236. * actual frequency used. Carrier offset calculation is not
  237. * valid.
  238. */
  239. tuner_frequency = c->frequency;
  240. }
  241. /* reset */
  242. ret = m88ds3103_wr_reg(priv, 0x07, 0x80);
  243. if (ret)
  244. goto err;
  245. ret = m88ds3103_wr_reg(priv, 0x07, 0x00);
  246. if (ret)
  247. goto err;
  248. ret = m88ds3103_wr_reg(priv, 0xb2, 0x01);
  249. if (ret)
  250. goto err;
  251. ret = m88ds3103_wr_reg(priv, 0x00, 0x01);
  252. if (ret)
  253. goto err;
  254. switch (c->delivery_system) {
  255. case SYS_DVBS:
  256. len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
  257. init = m88ds3103_dvbs_init_reg_vals;
  258. target_mclk = 96000;
  259. break;
  260. case SYS_DVBS2:
  261. len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
  262. init = m88ds3103_dvbs2_init_reg_vals;
  263. switch (priv->cfg->ts_mode) {
  264. case M88DS3103_TS_SERIAL:
  265. case M88DS3103_TS_SERIAL_D7:
  266. if (c->symbol_rate < 18000000)
  267. target_mclk = 96000;
  268. else
  269. target_mclk = 144000;
  270. break;
  271. case M88DS3103_TS_PARALLEL:
  272. case M88DS3103_TS_CI:
  273. if (c->symbol_rate < 18000000)
  274. target_mclk = 96000;
  275. else if (c->symbol_rate < 28000000)
  276. target_mclk = 144000;
  277. else
  278. target_mclk = 192000;
  279. break;
  280. default:
  281. dev_dbg(&priv->i2c->dev, "%s: invalid ts_mode\n",
  282. __func__);
  283. ret = -EINVAL;
  284. goto err;
  285. }
  286. break;
  287. default:
  288. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  289. __func__);
  290. ret = -EINVAL;
  291. goto err;
  292. }
  293. /* program init table */
  294. if (c->delivery_system != priv->delivery_system) {
  295. ret = m88ds3103_wr_reg_val_tab(priv, init, len);
  296. if (ret)
  297. goto err;
  298. }
  299. u8tmp1 = 0; /* silence compiler warning */
  300. switch (priv->cfg->ts_mode) {
  301. case M88DS3103_TS_SERIAL:
  302. u8tmp1 = 0x00;
  303. u8tmp = 0x06;
  304. break;
  305. case M88DS3103_TS_SERIAL_D7:
  306. u8tmp1 = 0x20;
  307. u8tmp = 0x06;
  308. break;
  309. case M88DS3103_TS_PARALLEL:
  310. u8tmp = 0x02;
  311. break;
  312. case M88DS3103_TS_CI:
  313. u8tmp = 0x03;
  314. break;
  315. default:
  316. dev_dbg(&priv->i2c->dev, "%s: invalid ts_mode\n", __func__);
  317. ret = -EINVAL;
  318. goto err;
  319. }
  320. if (priv->cfg->ts_clk_pol)
  321. u8tmp |= 0x40;
  322. /* TS mode */
  323. ret = m88ds3103_wr_reg(priv, 0xfd, u8tmp);
  324. if (ret)
  325. goto err;
  326. switch (priv->cfg->ts_mode) {
  327. case M88DS3103_TS_SERIAL:
  328. case M88DS3103_TS_SERIAL_D7:
  329. ret = m88ds3103_wr_reg_mask(priv, 0x29, u8tmp1, 0x20);
  330. if (ret)
  331. goto err;
  332. }
  333. if (priv->cfg->ts_clk) {
  334. divide_ratio = DIV_ROUND_UP(target_mclk, priv->cfg->ts_clk);
  335. u8tmp1 = divide_ratio / 2;
  336. u8tmp2 = DIV_ROUND_UP(divide_ratio, 2);
  337. } else {
  338. divide_ratio = 0;
  339. u8tmp1 = 0;
  340. u8tmp2 = 0;
  341. }
  342. dev_dbg(&priv->i2c->dev,
  343. "%s: target_mclk=%d ts_clk=%d divide_ratio=%d\n",
  344. __func__, target_mclk, priv->cfg->ts_clk, divide_ratio);
  345. u8tmp1--;
  346. u8tmp2--;
  347. /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
  348. u8tmp1 &= 0x3f;
  349. /* u8tmp2[5:0] => ea[5:0] */
  350. u8tmp2 &= 0x3f;
  351. ret = m88ds3103_rd_reg(priv, 0xfe, &u8tmp);
  352. if (ret)
  353. goto err;
  354. u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2;
  355. ret = m88ds3103_wr_reg(priv, 0xfe, u8tmp);
  356. if (ret)
  357. goto err;
  358. u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
  359. ret = m88ds3103_wr_reg(priv, 0xea, u8tmp);
  360. if (ret)
  361. goto err;
  362. switch (target_mclk) {
  363. case 96000:
  364. u8tmp1 = 0x02; /* 0b10 */
  365. u8tmp2 = 0x01; /* 0b01 */
  366. break;
  367. case 144000:
  368. u8tmp1 = 0x00; /* 0b00 */
  369. u8tmp2 = 0x01; /* 0b01 */
  370. break;
  371. case 192000:
  372. u8tmp1 = 0x03; /* 0b11 */
  373. u8tmp2 = 0x00; /* 0b00 */
  374. break;
  375. }
  376. ret = m88ds3103_wr_reg_mask(priv, 0x22, u8tmp1 << 6, 0xc0);
  377. if (ret)
  378. goto err;
  379. ret = m88ds3103_wr_reg_mask(priv, 0x24, u8tmp2 << 6, 0xc0);
  380. if (ret)
  381. goto err;
  382. if (c->symbol_rate <= 3000000)
  383. u8tmp = 0x20;
  384. else if (c->symbol_rate <= 10000000)
  385. u8tmp = 0x10;
  386. else
  387. u8tmp = 0x06;
  388. ret = m88ds3103_wr_reg(priv, 0xc3, 0x08);
  389. if (ret)
  390. goto err;
  391. ret = m88ds3103_wr_reg(priv, 0xc8, u8tmp);
  392. if (ret)
  393. goto err;
  394. ret = m88ds3103_wr_reg(priv, 0xc4, 0x08);
  395. if (ret)
  396. goto err;
  397. ret = m88ds3103_wr_reg(priv, 0xc7, 0x00);
  398. if (ret)
  399. goto err;
  400. u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, M88DS3103_MCLK_KHZ / 2);
  401. buf[0] = (u16tmp >> 0) & 0xff;
  402. buf[1] = (u16tmp >> 8) & 0xff;
  403. ret = m88ds3103_wr_regs(priv, 0x61, buf, 2);
  404. if (ret)
  405. goto err;
  406. ret = m88ds3103_wr_reg_mask(priv, 0x4d, priv->cfg->spec_inv << 1, 0x02);
  407. if (ret)
  408. goto err;
  409. ret = m88ds3103_wr_reg_mask(priv, 0x30, priv->cfg->agc_inv << 4, 0x10);
  410. if (ret)
  411. goto err;
  412. ret = m88ds3103_wr_reg(priv, 0x33, priv->cfg->agc);
  413. if (ret)
  414. goto err;
  415. dev_dbg(&priv->i2c->dev, "%s: carrier offset=%d\n", __func__,
  416. (tuner_frequency - c->frequency));
  417. s32tmp = 0x10000 * (tuner_frequency - c->frequency);
  418. s32tmp = DIV_ROUND_CLOSEST(s32tmp, M88DS3103_MCLK_KHZ);
  419. if (s32tmp < 0)
  420. s32tmp += 0x10000;
  421. buf[0] = (s32tmp >> 0) & 0xff;
  422. buf[1] = (s32tmp >> 8) & 0xff;
  423. ret = m88ds3103_wr_regs(priv, 0x5e, buf, 2);
  424. if (ret)
  425. goto err;
  426. ret = m88ds3103_wr_reg(priv, 0x00, 0x00);
  427. if (ret)
  428. goto err;
  429. ret = m88ds3103_wr_reg(priv, 0xb2, 0x00);
  430. if (ret)
  431. goto err;
  432. priv->delivery_system = c->delivery_system;
  433. return 0;
  434. err:
  435. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  436. return ret;
  437. }
  438. static int m88ds3103_init(struct dvb_frontend *fe)
  439. {
  440. struct m88ds3103_priv *priv = fe->demodulator_priv;
  441. int ret, len, remaining;
  442. const struct firmware *fw = NULL;
  443. u8 *fw_file = M88DS3103_FIRMWARE;
  444. u8 u8tmp;
  445. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  446. /* set cold state by default */
  447. priv->warm = false;
  448. /* wake up device from sleep */
  449. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x01, 0x01);
  450. if (ret)
  451. goto err;
  452. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x00, 0x01);
  453. if (ret)
  454. goto err;
  455. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x00, 0x10);
  456. if (ret)
  457. goto err;
  458. /* reset */
  459. ret = m88ds3103_wr_reg(priv, 0x07, 0x60);
  460. if (ret)
  461. goto err;
  462. ret = m88ds3103_wr_reg(priv, 0x07, 0x00);
  463. if (ret)
  464. goto err;
  465. /* firmware status */
  466. ret = m88ds3103_rd_reg(priv, 0xb9, &u8tmp);
  467. if (ret)
  468. goto err;
  469. dev_dbg(&priv->i2c->dev, "%s: firmware=%02x\n", __func__, u8tmp);
  470. if (u8tmp)
  471. goto skip_fw_download;
  472. /* cold state - try to download firmware */
  473. dev_info(&priv->i2c->dev, "%s: found a '%s' in cold state\n",
  474. KBUILD_MODNAME, m88ds3103_ops.info.name);
  475. /* request the firmware, this will block and timeout */
  476. ret = request_firmware(&fw, fw_file, priv->i2c->dev.parent);
  477. if (ret) {
  478. dev_err(&priv->i2c->dev, "%s: firmare file '%s' not found\n",
  479. KBUILD_MODNAME, fw_file);
  480. goto err;
  481. }
  482. dev_info(&priv->i2c->dev, "%s: downloading firmware from file '%s'\n",
  483. KBUILD_MODNAME, fw_file);
  484. ret = m88ds3103_wr_reg(priv, 0xb2, 0x01);
  485. if (ret)
  486. goto err;
  487. for (remaining = fw->size; remaining > 0;
  488. remaining -= (priv->cfg->i2c_wr_max - 1)) {
  489. len = remaining;
  490. if (len > (priv->cfg->i2c_wr_max - 1))
  491. len = (priv->cfg->i2c_wr_max - 1);
  492. ret = m88ds3103_wr_regs(priv, 0xb0,
  493. &fw->data[fw->size - remaining], len);
  494. if (ret) {
  495. dev_err(&priv->i2c->dev,
  496. "%s: firmware download failed=%d\n",
  497. KBUILD_MODNAME, ret);
  498. goto err;
  499. }
  500. }
  501. ret = m88ds3103_wr_reg(priv, 0xb2, 0x00);
  502. if (ret)
  503. goto err;
  504. release_firmware(fw);
  505. fw = NULL;
  506. ret = m88ds3103_rd_reg(priv, 0xb9, &u8tmp);
  507. if (ret)
  508. goto err;
  509. if (!u8tmp) {
  510. dev_info(&priv->i2c->dev, "%s: firmware did not run\n",
  511. KBUILD_MODNAME);
  512. ret = -EFAULT;
  513. goto err;
  514. }
  515. dev_info(&priv->i2c->dev, "%s: found a '%s' in warm state\n",
  516. KBUILD_MODNAME, m88ds3103_ops.info.name);
  517. dev_info(&priv->i2c->dev, "%s: firmware version %X.%X\n",
  518. KBUILD_MODNAME, (u8tmp >> 4) & 0xf, (u8tmp >> 0 & 0xf));
  519. skip_fw_download:
  520. /* warm state */
  521. priv->warm = true;
  522. return 0;
  523. err:
  524. if (fw)
  525. release_firmware(fw);
  526. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  527. return ret;
  528. }
  529. static int m88ds3103_sleep(struct dvb_frontend *fe)
  530. {
  531. struct m88ds3103_priv *priv = fe->demodulator_priv;
  532. int ret;
  533. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  534. priv->delivery_system = SYS_UNDEFINED;
  535. /* TS Hi-Z */
  536. ret = m88ds3103_wr_reg_mask(priv, 0x27, 0x00, 0x01);
  537. if (ret)
  538. goto err;
  539. /* sleep */
  540. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x00, 0x01);
  541. if (ret)
  542. goto err;
  543. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x01, 0x01);
  544. if (ret)
  545. goto err;
  546. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x10, 0x10);
  547. if (ret)
  548. goto err;
  549. return 0;
  550. err:
  551. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  552. return ret;
  553. }
  554. static int m88ds3103_get_frontend(struct dvb_frontend *fe)
  555. {
  556. struct m88ds3103_priv *priv = fe->demodulator_priv;
  557. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  558. int ret;
  559. u8 buf[3];
  560. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  561. if (!priv->warm || !(priv->fe_status & FE_HAS_LOCK)) {
  562. ret = -EAGAIN;
  563. goto err;
  564. }
  565. switch (c->delivery_system) {
  566. case SYS_DVBS:
  567. ret = m88ds3103_rd_reg(priv, 0xe0, &buf[0]);
  568. if (ret)
  569. goto err;
  570. ret = m88ds3103_rd_reg(priv, 0xe6, &buf[1]);
  571. if (ret)
  572. goto err;
  573. switch ((buf[0] >> 2) & 0x01) {
  574. case 0:
  575. c->inversion = INVERSION_OFF;
  576. break;
  577. case 1:
  578. c->inversion = INVERSION_ON;
  579. break;
  580. }
  581. switch ((buf[1] >> 5) & 0x07) {
  582. case 0:
  583. c->fec_inner = FEC_7_8;
  584. break;
  585. case 1:
  586. c->fec_inner = FEC_5_6;
  587. break;
  588. case 2:
  589. c->fec_inner = FEC_3_4;
  590. break;
  591. case 3:
  592. c->fec_inner = FEC_2_3;
  593. break;
  594. case 4:
  595. c->fec_inner = FEC_1_2;
  596. break;
  597. default:
  598. dev_dbg(&priv->i2c->dev, "%s: invalid fec_inner\n",
  599. __func__);
  600. }
  601. c->modulation = QPSK;
  602. break;
  603. case SYS_DVBS2:
  604. ret = m88ds3103_rd_reg(priv, 0x7e, &buf[0]);
  605. if (ret)
  606. goto err;
  607. ret = m88ds3103_rd_reg(priv, 0x89, &buf[1]);
  608. if (ret)
  609. goto err;
  610. ret = m88ds3103_rd_reg(priv, 0xf2, &buf[2]);
  611. if (ret)
  612. goto err;
  613. switch ((buf[0] >> 0) & 0x0f) {
  614. case 2:
  615. c->fec_inner = FEC_2_5;
  616. break;
  617. case 3:
  618. c->fec_inner = FEC_1_2;
  619. break;
  620. case 4:
  621. c->fec_inner = FEC_3_5;
  622. break;
  623. case 5:
  624. c->fec_inner = FEC_2_3;
  625. break;
  626. case 6:
  627. c->fec_inner = FEC_3_4;
  628. break;
  629. case 7:
  630. c->fec_inner = FEC_4_5;
  631. break;
  632. case 8:
  633. c->fec_inner = FEC_5_6;
  634. break;
  635. case 9:
  636. c->fec_inner = FEC_8_9;
  637. break;
  638. case 10:
  639. c->fec_inner = FEC_9_10;
  640. break;
  641. default:
  642. dev_dbg(&priv->i2c->dev, "%s: invalid fec_inner\n",
  643. __func__);
  644. }
  645. switch ((buf[0] >> 5) & 0x01) {
  646. case 0:
  647. c->pilot = PILOT_OFF;
  648. break;
  649. case 1:
  650. c->pilot = PILOT_ON;
  651. break;
  652. }
  653. switch ((buf[0] >> 6) & 0x07) {
  654. case 0:
  655. c->modulation = QPSK;
  656. break;
  657. case 1:
  658. c->modulation = PSK_8;
  659. break;
  660. case 2:
  661. c->modulation = APSK_16;
  662. break;
  663. case 3:
  664. c->modulation = APSK_32;
  665. break;
  666. default:
  667. dev_dbg(&priv->i2c->dev, "%s: invalid modulation\n",
  668. __func__);
  669. }
  670. switch ((buf[1] >> 7) & 0x01) {
  671. case 0:
  672. c->inversion = INVERSION_OFF;
  673. break;
  674. case 1:
  675. c->inversion = INVERSION_ON;
  676. break;
  677. }
  678. switch ((buf[2] >> 0) & 0x03) {
  679. case 0:
  680. c->rolloff = ROLLOFF_35;
  681. break;
  682. case 1:
  683. c->rolloff = ROLLOFF_25;
  684. break;
  685. case 2:
  686. c->rolloff = ROLLOFF_20;
  687. break;
  688. default:
  689. dev_dbg(&priv->i2c->dev, "%s: invalid rolloff\n",
  690. __func__);
  691. }
  692. break;
  693. default:
  694. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  695. __func__);
  696. ret = -EINVAL;
  697. goto err;
  698. }
  699. ret = m88ds3103_rd_regs(priv, 0x6d, buf, 2);
  700. if (ret)
  701. goto err;
  702. c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) *
  703. M88DS3103_MCLK_KHZ * 1000 / 0x10000;
  704. return 0;
  705. err:
  706. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  707. return ret;
  708. }
  709. static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
  710. {
  711. struct m88ds3103_priv *priv = fe->demodulator_priv;
  712. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  713. int ret, i, tmp;
  714. u8 buf[3];
  715. u16 noise, signal;
  716. u32 noise_tot, signal_tot;
  717. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  718. /* reports SNR in resolution of 0.1 dB */
  719. /* more iterations for more accurate estimation */
  720. #define M88DS3103_SNR_ITERATIONS 3
  721. switch (c->delivery_system) {
  722. case SYS_DVBS:
  723. tmp = 0;
  724. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  725. ret = m88ds3103_rd_reg(priv, 0xff, &buf[0]);
  726. if (ret)
  727. goto err;
  728. tmp += buf[0];
  729. }
  730. /* use of one register limits max value to 15 dB */
  731. /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
  732. tmp = DIV_ROUND_CLOSEST(tmp, 8 * M88DS3103_SNR_ITERATIONS);
  733. if (tmp)
  734. *snr = div_u64((u64) 100 * intlog2(tmp), intlog2(10));
  735. else
  736. *snr = 0;
  737. break;
  738. case SYS_DVBS2:
  739. noise_tot = 0;
  740. signal_tot = 0;
  741. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  742. ret = m88ds3103_rd_regs(priv, 0x8c, buf, 3);
  743. if (ret)
  744. goto err;
  745. noise = buf[1] << 6; /* [13:6] */
  746. noise |= buf[0] & 0x3f; /* [5:0] */
  747. noise >>= 2;
  748. signal = buf[2] * buf[2];
  749. signal >>= 1;
  750. noise_tot += noise;
  751. signal_tot += signal;
  752. }
  753. noise = noise_tot / M88DS3103_SNR_ITERATIONS;
  754. signal = signal_tot / M88DS3103_SNR_ITERATIONS;
  755. /* SNR(X) dB = 10 * log10(X) dB */
  756. if (signal > noise) {
  757. tmp = signal / noise;
  758. *snr = div_u64((u64) 100 * intlog10(tmp), (1 << 24));
  759. } else {
  760. *snr = 0;
  761. }
  762. break;
  763. default:
  764. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  765. __func__);
  766. ret = -EINVAL;
  767. goto err;
  768. }
  769. return 0;
  770. err:
  771. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  772. return ret;
  773. }
  774. static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber)
  775. {
  776. struct m88ds3103_priv *priv = fe->demodulator_priv;
  777. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  778. int ret;
  779. unsigned int utmp;
  780. u8 buf[3], u8tmp;
  781. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  782. switch (c->delivery_system) {
  783. case SYS_DVBS:
  784. ret = m88ds3103_wr_reg(priv, 0xf9, 0x04);
  785. if (ret)
  786. goto err;
  787. ret = m88ds3103_rd_reg(priv, 0xf8, &u8tmp);
  788. if (ret)
  789. goto err;
  790. if (!(u8tmp & 0x10)) {
  791. u8tmp |= 0x10;
  792. ret = m88ds3103_rd_regs(priv, 0xf6, buf, 2);
  793. if (ret)
  794. goto err;
  795. priv->ber = (buf[1] << 8) | (buf[0] << 0);
  796. /* restart counters */
  797. ret = m88ds3103_wr_reg(priv, 0xf8, u8tmp);
  798. if (ret)
  799. goto err;
  800. }
  801. break;
  802. case SYS_DVBS2:
  803. ret = m88ds3103_rd_regs(priv, 0xd5, buf, 3);
  804. if (ret)
  805. goto err;
  806. utmp = (buf[2] << 16) | (buf[1] << 8) | (buf[0] << 0);
  807. if (utmp > 3000) {
  808. ret = m88ds3103_rd_regs(priv, 0xf7, buf, 2);
  809. if (ret)
  810. goto err;
  811. priv->ber = (buf[1] << 8) | (buf[0] << 0);
  812. /* restart counters */
  813. ret = m88ds3103_wr_reg(priv, 0xd1, 0x01);
  814. if (ret)
  815. goto err;
  816. ret = m88ds3103_wr_reg(priv, 0xf9, 0x01);
  817. if (ret)
  818. goto err;
  819. ret = m88ds3103_wr_reg(priv, 0xf9, 0x00);
  820. if (ret)
  821. goto err;
  822. ret = m88ds3103_wr_reg(priv, 0xd1, 0x00);
  823. if (ret)
  824. goto err;
  825. }
  826. break;
  827. default:
  828. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  829. __func__);
  830. ret = -EINVAL;
  831. goto err;
  832. }
  833. *ber = priv->ber;
  834. return 0;
  835. err:
  836. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  837. return ret;
  838. }
  839. static int m88ds3103_set_tone(struct dvb_frontend *fe,
  840. fe_sec_tone_mode_t fe_sec_tone_mode)
  841. {
  842. struct m88ds3103_priv *priv = fe->demodulator_priv;
  843. int ret;
  844. u8 u8tmp, tone, reg_a1_mask;
  845. dev_dbg(&priv->i2c->dev, "%s: fe_sec_tone_mode=%d\n", __func__,
  846. fe_sec_tone_mode);
  847. if (!priv->warm) {
  848. ret = -EAGAIN;
  849. goto err;
  850. }
  851. switch (fe_sec_tone_mode) {
  852. case SEC_TONE_ON:
  853. tone = 0;
  854. reg_a1_mask = 0x47;
  855. break;
  856. case SEC_TONE_OFF:
  857. tone = 1;
  858. reg_a1_mask = 0x00;
  859. break;
  860. default:
  861. dev_dbg(&priv->i2c->dev, "%s: invalid fe_sec_tone_mode\n",
  862. __func__);
  863. ret = -EINVAL;
  864. goto err;
  865. }
  866. u8tmp = tone << 7 | priv->cfg->envelope_mode << 5;
  867. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  868. if (ret)
  869. goto err;
  870. u8tmp = 1 << 2;
  871. ret = m88ds3103_wr_reg_mask(priv, 0xa1, u8tmp, reg_a1_mask);
  872. if (ret)
  873. goto err;
  874. return 0;
  875. err:
  876. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  877. return ret;
  878. }
  879. static int m88ds3103_set_voltage(struct dvb_frontend *fe,
  880. fe_sec_voltage_t fe_sec_voltage)
  881. {
  882. struct m88ds3103_priv *priv = fe->demodulator_priv;
  883. int ret;
  884. u8 u8tmp;
  885. bool voltage_sel, voltage_dis;
  886. dev_dbg(&priv->i2c->dev, "%s: fe_sec_voltage=%d\n", __func__,
  887. fe_sec_voltage);
  888. if (!priv->warm) {
  889. ret = -EAGAIN;
  890. goto err;
  891. }
  892. switch (fe_sec_voltage) {
  893. case SEC_VOLTAGE_18:
  894. voltage_sel = true;
  895. voltage_dis = false;
  896. break;
  897. case SEC_VOLTAGE_13:
  898. voltage_sel = false;
  899. voltage_dis = false;
  900. break;
  901. case SEC_VOLTAGE_OFF:
  902. voltage_sel = false;
  903. voltage_dis = true;
  904. break;
  905. default:
  906. dev_dbg(&priv->i2c->dev, "%s: invalid fe_sec_voltage\n",
  907. __func__);
  908. ret = -EINVAL;
  909. goto err;
  910. }
  911. /* output pin polarity */
  912. voltage_sel ^= priv->cfg->lnb_hv_pol;
  913. voltage_dis ^= priv->cfg->lnb_en_pol;
  914. u8tmp = voltage_dis << 1 | voltage_sel << 0;
  915. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0x03);
  916. if (ret)
  917. goto err;
  918. return 0;
  919. err:
  920. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  921. return ret;
  922. }
  923. static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
  924. struct dvb_diseqc_master_cmd *diseqc_cmd)
  925. {
  926. struct m88ds3103_priv *priv = fe->demodulator_priv;
  927. int ret, i;
  928. u8 u8tmp;
  929. dev_dbg(&priv->i2c->dev, "%s: msg=%*ph\n", __func__,
  930. diseqc_cmd->msg_len, diseqc_cmd->msg);
  931. if (!priv->warm) {
  932. ret = -EAGAIN;
  933. goto err;
  934. }
  935. if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
  936. ret = -EINVAL;
  937. goto err;
  938. }
  939. u8tmp = priv->cfg->envelope_mode << 5;
  940. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  941. if (ret)
  942. goto err;
  943. ret = m88ds3103_wr_regs(priv, 0xa3, diseqc_cmd->msg,
  944. diseqc_cmd->msg_len);
  945. if (ret)
  946. goto err;
  947. ret = m88ds3103_wr_reg(priv, 0xa1,
  948. (diseqc_cmd->msg_len - 1) << 3 | 0x07);
  949. if (ret)
  950. goto err;
  951. /* DiSEqC message typical period is 54 ms */
  952. usleep_range(40000, 60000);
  953. /* wait DiSEqC TX ready */
  954. for (i = 20, u8tmp = 1; i && u8tmp; i--) {
  955. usleep_range(5000, 10000);
  956. ret = m88ds3103_rd_reg_mask(priv, 0xa1, &u8tmp, 0x40);
  957. if (ret)
  958. goto err;
  959. }
  960. dev_dbg(&priv->i2c->dev, "%s: loop=%d\n", __func__, i);
  961. if (i == 0) {
  962. dev_dbg(&priv->i2c->dev, "%s: diseqc tx timeout\n", __func__);
  963. ret = m88ds3103_wr_reg_mask(priv, 0xa1, 0x40, 0xc0);
  964. if (ret)
  965. goto err;
  966. }
  967. ret = m88ds3103_wr_reg_mask(priv, 0xa2, 0x80, 0xc0);
  968. if (ret)
  969. goto err;
  970. if (i == 0) {
  971. ret = -ETIMEDOUT;
  972. goto err;
  973. }
  974. return 0;
  975. err:
  976. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  977. return ret;
  978. }
  979. static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
  980. fe_sec_mini_cmd_t fe_sec_mini_cmd)
  981. {
  982. struct m88ds3103_priv *priv = fe->demodulator_priv;
  983. int ret, i;
  984. u8 u8tmp, burst;
  985. dev_dbg(&priv->i2c->dev, "%s: fe_sec_mini_cmd=%d\n", __func__,
  986. fe_sec_mini_cmd);
  987. if (!priv->warm) {
  988. ret = -EAGAIN;
  989. goto err;
  990. }
  991. u8tmp = priv->cfg->envelope_mode << 5;
  992. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  993. if (ret)
  994. goto err;
  995. switch (fe_sec_mini_cmd) {
  996. case SEC_MINI_A:
  997. burst = 0x02;
  998. break;
  999. case SEC_MINI_B:
  1000. burst = 0x01;
  1001. break;
  1002. default:
  1003. dev_dbg(&priv->i2c->dev, "%s: invalid fe_sec_mini_cmd\n",
  1004. __func__);
  1005. ret = -EINVAL;
  1006. goto err;
  1007. }
  1008. ret = m88ds3103_wr_reg(priv, 0xa1, burst);
  1009. if (ret)
  1010. goto err;
  1011. /* DiSEqC ToneBurst period is 12.5 ms */
  1012. usleep_range(11000, 20000);
  1013. /* wait DiSEqC TX ready */
  1014. for (i = 5, u8tmp = 1; i && u8tmp; i--) {
  1015. usleep_range(800, 2000);
  1016. ret = m88ds3103_rd_reg_mask(priv, 0xa1, &u8tmp, 0x40);
  1017. if (ret)
  1018. goto err;
  1019. }
  1020. dev_dbg(&priv->i2c->dev, "%s: loop=%d\n", __func__, i);
  1021. ret = m88ds3103_wr_reg_mask(priv, 0xa2, 0x80, 0xc0);
  1022. if (ret)
  1023. goto err;
  1024. if (i == 0) {
  1025. dev_dbg(&priv->i2c->dev, "%s: diseqc tx timeout\n", __func__);
  1026. ret = -ETIMEDOUT;
  1027. goto err;
  1028. }
  1029. return 0;
  1030. err:
  1031. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  1032. return ret;
  1033. }
  1034. static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
  1035. struct dvb_frontend_tune_settings *s)
  1036. {
  1037. s->min_delay_ms = 3000;
  1038. return 0;
  1039. }
  1040. static void m88ds3103_release(struct dvb_frontend *fe)
  1041. {
  1042. struct m88ds3103_priv *priv = fe->demodulator_priv;
  1043. i2c_del_mux_adapter(priv->i2c_adapter);
  1044. kfree(priv);
  1045. }
  1046. static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan)
  1047. {
  1048. struct m88ds3103_priv *priv = mux_priv;
  1049. int ret;
  1050. struct i2c_msg gate_open_msg[1] = {
  1051. {
  1052. .addr = priv->cfg->i2c_addr,
  1053. .flags = 0,
  1054. .len = 2,
  1055. .buf = "\x03\x11",
  1056. }
  1057. };
  1058. mutex_lock(&priv->i2c_mutex);
  1059. /* open tuner I2C repeater for 1 xfer, closes automatically */
  1060. ret = __i2c_transfer(priv->i2c, gate_open_msg, 1);
  1061. if (ret != 1) {
  1062. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d\n",
  1063. KBUILD_MODNAME, ret);
  1064. if (ret >= 0)
  1065. ret = -EREMOTEIO;
  1066. return ret;
  1067. }
  1068. return 0;
  1069. }
  1070. static int m88ds3103_deselect(struct i2c_adapter *adap, void *mux_priv,
  1071. u32 chan)
  1072. {
  1073. struct m88ds3103_priv *priv = mux_priv;
  1074. mutex_unlock(&priv->i2c_mutex);
  1075. return 0;
  1076. }
  1077. struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
  1078. struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter)
  1079. {
  1080. int ret;
  1081. struct m88ds3103_priv *priv;
  1082. u8 chip_id, u8tmp;
  1083. /* allocate memory for the internal priv */
  1084. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1085. if (!priv) {
  1086. ret = -ENOMEM;
  1087. dev_err(&i2c->dev, "%s: kzalloc() failed\n", KBUILD_MODNAME);
  1088. goto err;
  1089. }
  1090. priv->cfg = cfg;
  1091. priv->i2c = i2c;
  1092. mutex_init(&priv->i2c_mutex);
  1093. ret = m88ds3103_rd_reg(priv, 0x01, &chip_id);
  1094. if (ret)
  1095. goto err;
  1096. dev_dbg(&priv->i2c->dev, "%s: chip_id=%02x\n", __func__, chip_id);
  1097. switch (chip_id) {
  1098. case 0xd0:
  1099. break;
  1100. default:
  1101. goto err;
  1102. }
  1103. switch (priv->cfg->clock_out) {
  1104. case M88DS3103_CLOCK_OUT_DISABLED:
  1105. u8tmp = 0x80;
  1106. break;
  1107. case M88DS3103_CLOCK_OUT_ENABLED:
  1108. u8tmp = 0x00;
  1109. break;
  1110. case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
  1111. u8tmp = 0x10;
  1112. break;
  1113. default:
  1114. goto err;
  1115. }
  1116. ret = m88ds3103_wr_reg(priv, 0x29, u8tmp);
  1117. if (ret)
  1118. goto err;
  1119. /* sleep */
  1120. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x00, 0x01);
  1121. if (ret)
  1122. goto err;
  1123. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x01, 0x01);
  1124. if (ret)
  1125. goto err;
  1126. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x10, 0x10);
  1127. if (ret)
  1128. goto err;
  1129. /* create mux i2c adapter for tuner */
  1130. priv->i2c_adapter = i2c_add_mux_adapter(i2c, &i2c->dev, priv, 0, 0, 0,
  1131. m88ds3103_select, m88ds3103_deselect);
  1132. if (priv->i2c_adapter == NULL)
  1133. goto err;
  1134. *tuner_i2c_adapter = priv->i2c_adapter;
  1135. /* create dvb_frontend */
  1136. memcpy(&priv->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
  1137. priv->fe.demodulator_priv = priv;
  1138. return &priv->fe;
  1139. err:
  1140. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  1141. kfree(priv);
  1142. return NULL;
  1143. }
  1144. EXPORT_SYMBOL(m88ds3103_attach);
  1145. static struct dvb_frontend_ops m88ds3103_ops = {
  1146. .delsys = { SYS_DVBS, SYS_DVBS2 },
  1147. .info = {
  1148. .name = "Montage M88DS3103",
  1149. .frequency_min = 950000,
  1150. .frequency_max = 2150000,
  1151. .frequency_tolerance = 5000,
  1152. .symbol_rate_min = 1000000,
  1153. .symbol_rate_max = 45000000,
  1154. .caps = FE_CAN_INVERSION_AUTO |
  1155. FE_CAN_FEC_1_2 |
  1156. FE_CAN_FEC_2_3 |
  1157. FE_CAN_FEC_3_4 |
  1158. FE_CAN_FEC_4_5 |
  1159. FE_CAN_FEC_5_6 |
  1160. FE_CAN_FEC_6_7 |
  1161. FE_CAN_FEC_7_8 |
  1162. FE_CAN_FEC_8_9 |
  1163. FE_CAN_FEC_AUTO |
  1164. FE_CAN_QPSK |
  1165. FE_CAN_RECOVER |
  1166. FE_CAN_2G_MODULATION
  1167. },
  1168. .release = m88ds3103_release,
  1169. .get_tune_settings = m88ds3103_get_tune_settings,
  1170. .init = m88ds3103_init,
  1171. .sleep = m88ds3103_sleep,
  1172. .set_frontend = m88ds3103_set_frontend,
  1173. .get_frontend = m88ds3103_get_frontend,
  1174. .read_status = m88ds3103_read_status,
  1175. .read_snr = m88ds3103_read_snr,
  1176. .read_ber = m88ds3103_read_ber,
  1177. .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
  1178. .diseqc_send_burst = m88ds3103_diseqc_send_burst,
  1179. .set_tone = m88ds3103_set_tone,
  1180. .set_voltage = m88ds3103_set_voltage,
  1181. };
  1182. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  1183. MODULE_DESCRIPTION("Montage M88DS3103 DVB-S/S2 demodulator driver");
  1184. MODULE_LICENSE("GPL");
  1185. MODULE_FIRMWARE(M88DS3103_FIRMWARE);