si2165.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063
  1. /*
  2. Driver for Silicon Labs Si2161 DVB-T and Si2165 DVB-C/-T Demodulator
  3. Copyright (C) 2013-2014 Matthias Schwarzott <zzam@gentoo.org>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. References:
  13. http://www.silabs.com/Support%20Documents/TechnicalDocs/Si2165-short.pdf
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/string.h>
  21. #include <linux/slab.h>
  22. #include <linux/firmware.h>
  23. #include "dvb_frontend.h"
  24. #include "dvb_math.h"
  25. #include "si2165_priv.h"
  26. #include "si2165.h"
  27. /* Hauppauge WinTV-HVR-930C-HD B130 / PCTV QuatroStick 521e 1113xx
  28. * uses 16 MHz xtal */
  29. /* Hauppauge WinTV-HVR-930C-HD B131 / PCTV QuatroStick 522e 1114xx
  30. * uses 24 MHz clock provided by tuner */
  31. struct si2165_state {
  32. struct i2c_adapter *i2c;
  33. struct dvb_frontend frontend;
  34. struct si2165_config config;
  35. u8 chip_revcode;
  36. u8 chip_type;
  37. /* calculated by xtal and div settings */
  38. u32 fvco_hz;
  39. u32 sys_clk;
  40. u32 adc_clk;
  41. bool has_dvbc;
  42. bool has_dvbt;
  43. bool firmware_loaded;
  44. };
  45. #define DEBUG_OTHER 0x01
  46. #define DEBUG_I2C_WRITE 0x02
  47. #define DEBUG_I2C_READ 0x04
  48. #define DEBUG_REG_READ 0x08
  49. #define DEBUG_REG_WRITE 0x10
  50. #define DEBUG_FW_LOAD 0x20
  51. static int debug = 0x00;
  52. #define dprintk(args...) \
  53. do { \
  54. if (debug & DEBUG_OTHER) \
  55. printk(KERN_DEBUG "si2165: " args); \
  56. } while (0)
  57. #define deb_i2c_write(args...) \
  58. do { \
  59. if (debug & DEBUG_I2C_WRITE) \
  60. printk(KERN_DEBUG "si2165: i2c write: " args); \
  61. } while (0)
  62. #define deb_i2c_read(args...) \
  63. do { \
  64. if (debug & DEBUG_I2C_READ) \
  65. printk(KERN_DEBUG "si2165: i2c read: " args); \
  66. } while (0)
  67. #define deb_readreg(args...) \
  68. do { \
  69. if (debug & DEBUG_REG_READ) \
  70. printk(KERN_DEBUG "si2165: reg read: " args); \
  71. } while (0)
  72. #define deb_writereg(args...) \
  73. do { \
  74. if (debug & DEBUG_REG_WRITE) \
  75. printk(KERN_DEBUG "si2165: reg write: " args); \
  76. } while (0)
  77. #define deb_fw_load(args...) \
  78. do { \
  79. if (debug & DEBUG_FW_LOAD) \
  80. printk(KERN_DEBUG "si2165: fw load: " args); \
  81. } while (0)
  82. static int si2165_write(struct si2165_state *state, const u16 reg,
  83. const u8 *src, const int count)
  84. {
  85. int ret;
  86. struct i2c_msg msg;
  87. u8 buf[2 + 4]; /* write a maximum of 4 bytes of data */
  88. if (count + 2 > sizeof(buf)) {
  89. dev_warn(&state->i2c->dev,
  90. "%s: i2c wr reg=%04x: count=%d is too big!\n",
  91. KBUILD_MODNAME, reg, count);
  92. return -EINVAL;
  93. }
  94. buf[0] = reg >> 8;
  95. buf[1] = reg & 0xff;
  96. memcpy(buf + 2, src, count);
  97. msg.addr = state->config.i2c_addr;
  98. msg.flags = 0;
  99. msg.buf = buf;
  100. msg.len = count + 2;
  101. if (debug & DEBUG_I2C_WRITE)
  102. deb_i2c_write("reg: 0x%04x, data: %*ph\n", reg, count, src);
  103. ret = i2c_transfer(state->i2c, &msg, 1);
  104. if (ret != 1) {
  105. dev_err(&state->i2c->dev, "%s: ret == %d\n", __func__, ret);
  106. if (ret < 0)
  107. return ret;
  108. else
  109. return -EREMOTEIO;
  110. }
  111. return 0;
  112. }
  113. static int si2165_read(struct si2165_state *state,
  114. const u16 reg, u8 *val, const int count)
  115. {
  116. int ret;
  117. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  118. struct i2c_msg msg[] = {
  119. { .addr = state->config.i2c_addr,
  120. .flags = 0, .buf = reg_buf, .len = 2 },
  121. { .addr = state->config.i2c_addr,
  122. .flags = I2C_M_RD, .buf = val, .len = count },
  123. };
  124. ret = i2c_transfer(state->i2c, msg, 2);
  125. if (ret != 2) {
  126. dev_err(&state->i2c->dev, "%s: error (addr %02x reg %04x error (ret == %i)\n",
  127. __func__, state->config.i2c_addr, reg, ret);
  128. if (ret < 0)
  129. return ret;
  130. else
  131. return -EREMOTEIO;
  132. }
  133. if (debug & DEBUG_I2C_READ)
  134. deb_i2c_read("reg: 0x%04x, data: %*ph\n", reg, count, val);
  135. return 0;
  136. }
  137. static int si2165_readreg8(struct si2165_state *state,
  138. const u16 reg, u8 *val)
  139. {
  140. int ret;
  141. ret = si2165_read(state, reg, val, 1);
  142. deb_readreg("R(0x%04x)=0x%02x\n", reg, *val);
  143. return ret;
  144. }
  145. static int si2165_readreg16(struct si2165_state *state,
  146. const u16 reg, u16 *val)
  147. {
  148. u8 buf[2];
  149. int ret = si2165_read(state, reg, buf, 2);
  150. *val = buf[0] | buf[1] << 8;
  151. deb_readreg("R(0x%04x)=0x%04x\n", reg, *val);
  152. return ret;
  153. }
  154. static int si2165_writereg8(struct si2165_state *state, const u16 reg, u8 val)
  155. {
  156. return si2165_write(state, reg, &val, 1);
  157. }
  158. static int si2165_writereg16(struct si2165_state *state, const u16 reg, u16 val)
  159. {
  160. u8 buf[2] = { val & 0xff, (val >> 8) & 0xff };
  161. return si2165_write(state, reg, buf, 2);
  162. }
  163. static int si2165_writereg24(struct si2165_state *state, const u16 reg, u32 val)
  164. {
  165. u8 buf[3] = { val & 0xff, (val >> 8) & 0xff, (val >> 16) & 0xff };
  166. return si2165_write(state, reg, buf, 3);
  167. }
  168. static int si2165_writereg32(struct si2165_state *state, const u16 reg, u32 val)
  169. {
  170. u8 buf[4] = {
  171. val & 0xff,
  172. (val >> 8) & 0xff,
  173. (val >> 16) & 0xff,
  174. (val >> 24) & 0xff
  175. };
  176. return si2165_write(state, reg, buf, 4);
  177. }
  178. static int si2165_writereg_mask8(struct si2165_state *state, const u16 reg,
  179. u8 val, u8 mask)
  180. {
  181. int ret;
  182. u8 tmp;
  183. if (mask != 0xff) {
  184. ret = si2165_readreg8(state, reg, &tmp);
  185. if (ret < 0)
  186. goto err;
  187. val &= mask;
  188. tmp &= ~mask;
  189. val |= tmp;
  190. }
  191. ret = si2165_writereg8(state, reg, val);
  192. err:
  193. return ret;
  194. }
  195. static int si2165_get_tune_settings(struct dvb_frontend *fe,
  196. struct dvb_frontend_tune_settings *s)
  197. {
  198. s->min_delay_ms = 1000;
  199. return 0;
  200. }
  201. static int si2165_init_pll(struct si2165_state *state)
  202. {
  203. u32 ref_freq_Hz = state->config.ref_freq_Hz;
  204. u8 divr = 1; /* 1..7 */
  205. u8 divp = 1; /* only 1 or 4 */
  206. u8 divn = 56; /* 1..63 */
  207. u8 divm = 8;
  208. u8 divl = 12;
  209. u8 buf[4];
  210. /* hardcoded values can be deleted if calculation is verified
  211. * or it yields the same values as the windows driver */
  212. switch (ref_freq_Hz) {
  213. case 16000000u:
  214. divn = 56;
  215. break;
  216. case 24000000u:
  217. divr = 2;
  218. divp = 4;
  219. divn = 19;
  220. break;
  221. default:
  222. /* ref_freq / divr must be between 4 and 16 MHz */
  223. if (ref_freq_Hz > 16000000u)
  224. divr = 2;
  225. /* now select divn and divp such that
  226. * fvco is in 1624..1824 MHz */
  227. if (1624000000u * divr > ref_freq_Hz * 2u * 63u)
  228. divp = 4;
  229. /* is this already correct regarding rounding? */
  230. divn = 1624000000u * divr / (ref_freq_Hz * 2u * divp);
  231. break;
  232. }
  233. /* adc_clk and sys_clk depend on xtal and pll settings */
  234. state->fvco_hz = ref_freq_Hz / divr
  235. * 2u * divn * divp;
  236. state->adc_clk = state->fvco_hz / (divm * 4u);
  237. state->sys_clk = state->fvco_hz / (divl * 2u);
  238. /* write pll registers 0x00a0..0x00a3 at once */
  239. buf[0] = divl;
  240. buf[1] = divm;
  241. buf[2] = (divn & 0x3f) | ((divp == 1) ? 0x40 : 0x00) | 0x80;
  242. buf[3] = divr;
  243. return si2165_write(state, 0x00a0, buf, 4);
  244. }
  245. static int si2165_adjust_pll_divl(struct si2165_state *state, u8 divl)
  246. {
  247. state->sys_clk = state->fvco_hz / (divl * 2u);
  248. return si2165_writereg8(state, 0x00a0, divl); /* pll_divl */
  249. }
  250. static u32 si2165_get_fe_clk(struct si2165_state *state)
  251. {
  252. /* assume Oversampling mode Ovr4 is used */
  253. return state->adc_clk;
  254. }
  255. static int si2165_wait_init_done(struct si2165_state *state)
  256. {
  257. int ret = -EINVAL;
  258. u8 val = 0;
  259. int i;
  260. for (i = 0; i < 3; ++i) {
  261. si2165_readreg8(state, 0x0054, &val);
  262. if (val == 0x01)
  263. return 0;
  264. usleep_range(1000, 50000);
  265. }
  266. dev_err(&state->i2c->dev, "%s: init_done was not set\n",
  267. KBUILD_MODNAME);
  268. return ret;
  269. }
  270. static int si2165_upload_firmware_block(struct si2165_state *state,
  271. const u8 *data, u32 len, u32 *poffset, u32 block_count)
  272. {
  273. int ret;
  274. u8 buf_ctrl[4] = { 0x00, 0x00, 0x00, 0xc0 };
  275. u8 wordcount;
  276. u32 cur_block = 0;
  277. u32 offset = poffset ? *poffset : 0;
  278. if (len < 4)
  279. return -EINVAL;
  280. if (len % 4 != 0)
  281. return -EINVAL;
  282. deb_fw_load("si2165_upload_firmware_block called with len=0x%x offset=0x%x blockcount=0x%x\n",
  283. len, offset, block_count);
  284. while (offset+12 <= len && cur_block < block_count) {
  285. deb_fw_load("si2165_upload_firmware_block in while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  286. len, offset, cur_block, block_count);
  287. wordcount = data[offset];
  288. if (wordcount < 1 || data[offset+1] ||
  289. data[offset+2] || data[offset+3]) {
  290. dev_warn(&state->i2c->dev,
  291. "%s: bad fw data[0..3] = %*ph\n",
  292. KBUILD_MODNAME, 4, data);
  293. return -EINVAL;
  294. }
  295. if (offset + 8 + wordcount * 4 > len) {
  296. dev_warn(&state->i2c->dev,
  297. "%s: len is too small for block len=%d, wordcount=%d\n",
  298. KBUILD_MODNAME, len, wordcount);
  299. return -EINVAL;
  300. }
  301. buf_ctrl[0] = wordcount - 1;
  302. ret = si2165_write(state, 0x0364, buf_ctrl, 4);
  303. if (ret < 0)
  304. goto error;
  305. ret = si2165_write(state, 0x0368, data+offset+4, 4);
  306. if (ret < 0)
  307. goto error;
  308. offset += 8;
  309. while (wordcount > 0) {
  310. ret = si2165_write(state, 0x36c, data+offset, 4);
  311. if (ret < 0)
  312. goto error;
  313. wordcount--;
  314. offset += 4;
  315. }
  316. cur_block++;
  317. }
  318. deb_fw_load("si2165_upload_firmware_block after while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  319. len, offset, cur_block, block_count);
  320. if (poffset)
  321. *poffset = offset;
  322. deb_fw_load("si2165_upload_firmware_block returned offset=0x%x\n",
  323. offset);
  324. return 0;
  325. error:
  326. return ret;
  327. }
  328. static int si2165_upload_firmware(struct si2165_state *state)
  329. {
  330. /* int ret; */
  331. u8 val[3];
  332. u16 val16;
  333. int ret;
  334. const struct firmware *fw = NULL;
  335. u8 *fw_file;
  336. const u8 *data;
  337. u32 len;
  338. u32 offset;
  339. u8 patch_version;
  340. u8 block_count;
  341. u16 crc_expected;
  342. switch (state->chip_revcode) {
  343. case 0x03: /* revision D */
  344. fw_file = SI2165_FIRMWARE_REV_D;
  345. break;
  346. default:
  347. dev_info(&state->i2c->dev, "%s: no firmware file for revision=%d\n",
  348. KBUILD_MODNAME, state->chip_revcode);
  349. return 0;
  350. }
  351. /* request the firmware, this will block and timeout */
  352. ret = request_firmware(&fw, fw_file, state->i2c->dev.parent);
  353. if (ret) {
  354. dev_warn(&state->i2c->dev, "%s: firmware file '%s' not found\n",
  355. KBUILD_MODNAME, fw_file);
  356. goto error;
  357. }
  358. data = fw->data;
  359. len = fw->size;
  360. dev_info(&state->i2c->dev, "%s: downloading firmware from file '%s' size=%d\n",
  361. KBUILD_MODNAME, fw_file, len);
  362. if (len % 4 != 0) {
  363. dev_warn(&state->i2c->dev, "%s: firmware size is not multiple of 4\n",
  364. KBUILD_MODNAME);
  365. ret = -EINVAL;
  366. goto error;
  367. }
  368. /* check header (8 bytes) */
  369. if (len < 8) {
  370. dev_warn(&state->i2c->dev, "%s: firmware header is missing\n",
  371. KBUILD_MODNAME);
  372. ret = -EINVAL;
  373. goto error;
  374. }
  375. if (data[0] != 1 || data[1] != 0) {
  376. dev_warn(&state->i2c->dev, "%s: firmware file version is wrong\n",
  377. KBUILD_MODNAME);
  378. ret = -EINVAL;
  379. goto error;
  380. }
  381. patch_version = data[2];
  382. block_count = data[4];
  383. crc_expected = data[7] << 8 | data[6];
  384. /* start uploading fw */
  385. /* boot/wdog status */
  386. ret = si2165_writereg8(state, 0x0341, 0x00);
  387. if (ret < 0)
  388. goto error;
  389. /* reset */
  390. ret = si2165_writereg8(state, 0x00c0, 0x00);
  391. if (ret < 0)
  392. goto error;
  393. /* boot/wdog status */
  394. ret = si2165_readreg8(state, 0x0341, val);
  395. if (ret < 0)
  396. goto error;
  397. /* enable reset on error */
  398. ret = si2165_readreg8(state, 0x035c, val);
  399. if (ret < 0)
  400. goto error;
  401. ret = si2165_readreg8(state, 0x035c, val);
  402. if (ret < 0)
  403. goto error;
  404. ret = si2165_writereg8(state, 0x035c, 0x02);
  405. if (ret < 0)
  406. goto error;
  407. /* start right after the header */
  408. offset = 8;
  409. dev_info(&state->i2c->dev, "%s: si2165_upload_firmware extracted patch_version=0x%02x, block_count=0x%02x, crc_expected=0x%04x\n",
  410. KBUILD_MODNAME, patch_version, block_count, crc_expected);
  411. ret = si2165_upload_firmware_block(state, data, len, &offset, 1);
  412. if (ret < 0)
  413. goto error;
  414. ret = si2165_writereg8(state, 0x0344, patch_version);
  415. if (ret < 0)
  416. goto error;
  417. /* reset crc */
  418. ret = si2165_writereg8(state, 0x0379, 0x01);
  419. if (ret)
  420. return ret;
  421. ret = si2165_upload_firmware_block(state, data, len,
  422. &offset, block_count);
  423. if (ret < 0) {
  424. dev_err(&state->i2c->dev,
  425. "%s: firmare could not be uploaded\n",
  426. KBUILD_MODNAME);
  427. goto error;
  428. }
  429. /* read crc */
  430. ret = si2165_readreg16(state, 0x037a, &val16);
  431. if (ret)
  432. goto error;
  433. if (val16 != crc_expected) {
  434. dev_err(&state->i2c->dev,
  435. "%s: firmware crc mismatch %04x != %04x\n",
  436. KBUILD_MODNAME, val16, crc_expected);
  437. ret = -EINVAL;
  438. goto error;
  439. }
  440. ret = si2165_upload_firmware_block(state, data, len, &offset, 5);
  441. if (ret)
  442. goto error;
  443. if (len != offset) {
  444. dev_err(&state->i2c->dev,
  445. "%s: firmare len mismatch %04x != %04x\n",
  446. KBUILD_MODNAME, len, offset);
  447. ret = -EINVAL;
  448. goto error;
  449. }
  450. /* reset watchdog error register */
  451. ret = si2165_writereg_mask8(state, 0x0341, 0x02, 0x02);
  452. if (ret < 0)
  453. goto error;
  454. /* enable reset on error */
  455. ret = si2165_writereg_mask8(state, 0x035c, 0x01, 0x01);
  456. if (ret < 0)
  457. goto error;
  458. dev_info(&state->i2c->dev, "%s: fw load finished\n", KBUILD_MODNAME);
  459. ret = 0;
  460. state->firmware_loaded = true;
  461. error:
  462. if (fw) {
  463. release_firmware(fw);
  464. fw = NULL;
  465. }
  466. return ret;
  467. }
  468. static int si2165_init(struct dvb_frontend *fe)
  469. {
  470. int ret = 0;
  471. struct si2165_state *state = fe->demodulator_priv;
  472. u8 val;
  473. u8 patch_version = 0x00;
  474. dprintk("%s: called\n", __func__);
  475. /* powerup */
  476. ret = si2165_writereg8(state, 0x0000, state->config.chip_mode);
  477. if (ret < 0)
  478. goto error;
  479. /* dsp_clock_enable */
  480. ret = si2165_writereg8(state, 0x0104, 0x01);
  481. if (ret < 0)
  482. goto error;
  483. ret = si2165_readreg8(state, 0x0000, &val); /* verify chip_mode */
  484. if (ret < 0)
  485. goto error;
  486. if (val != state->config.chip_mode) {
  487. dev_err(&state->i2c->dev, "%s: could not set chip_mode\n",
  488. KBUILD_MODNAME);
  489. return -EINVAL;
  490. }
  491. /* agc */
  492. ret = si2165_writereg8(state, 0x018b, 0x00);
  493. if (ret < 0)
  494. goto error;
  495. ret = si2165_writereg8(state, 0x0190, 0x01);
  496. if (ret < 0)
  497. goto error;
  498. ret = si2165_writereg8(state, 0x0170, 0x00);
  499. if (ret < 0)
  500. goto error;
  501. ret = si2165_writereg8(state, 0x0171, 0x07);
  502. if (ret < 0)
  503. goto error;
  504. /* rssi pad */
  505. ret = si2165_writereg8(state, 0x0646, 0x00);
  506. if (ret < 0)
  507. goto error;
  508. ret = si2165_writereg8(state, 0x0641, 0x00);
  509. if (ret < 0)
  510. goto error;
  511. ret = si2165_init_pll(state);
  512. if (ret < 0)
  513. goto error;
  514. /* enable chip_init */
  515. ret = si2165_writereg8(state, 0x0050, 0x01);
  516. if (ret < 0)
  517. goto error;
  518. /* set start_init */
  519. ret = si2165_writereg8(state, 0x0096, 0x01);
  520. if (ret < 0)
  521. goto error;
  522. ret = si2165_wait_init_done(state);
  523. if (ret < 0)
  524. goto error;
  525. /* disable chip_init */
  526. ret = si2165_writereg8(state, 0x0050, 0x00);
  527. if (ret < 0)
  528. goto error;
  529. /* ber_pkt */
  530. ret = si2165_writereg16(state, 0x0470 , 0x7530);
  531. if (ret < 0)
  532. goto error;
  533. ret = si2165_readreg8(state, 0x0344, &patch_version);
  534. if (ret < 0)
  535. goto error;
  536. ret = si2165_writereg8(state, 0x00cb, 0x00);
  537. if (ret < 0)
  538. goto error;
  539. /* dsp_addr_jump */
  540. ret = si2165_writereg32(state, 0x0348, 0xf4000000);
  541. if (ret < 0)
  542. goto error;
  543. /* boot/wdog status */
  544. ret = si2165_readreg8(state, 0x0341, &val);
  545. if (ret < 0)
  546. goto error;
  547. if (patch_version == 0x00) {
  548. ret = si2165_upload_firmware(state);
  549. if (ret < 0)
  550. goto error;
  551. }
  552. /* write adc values after each reset*/
  553. ret = si2165_writereg8(state, 0x012a, 0x46);
  554. if (ret < 0)
  555. goto error;
  556. ret = si2165_writereg8(state, 0x012c, 0x00);
  557. if (ret < 0)
  558. goto error;
  559. ret = si2165_writereg8(state, 0x012e, 0x0a);
  560. if (ret < 0)
  561. goto error;
  562. ret = si2165_writereg8(state, 0x012f, 0xff);
  563. if (ret < 0)
  564. goto error;
  565. ret = si2165_writereg8(state, 0x0123, 0x70);
  566. if (ret < 0)
  567. goto error;
  568. return 0;
  569. error:
  570. return ret;
  571. }
  572. static int si2165_sleep(struct dvb_frontend *fe)
  573. {
  574. int ret;
  575. struct si2165_state *state = fe->demodulator_priv;
  576. /* dsp clock disable */
  577. ret = si2165_writereg8(state, 0x0104, 0x00);
  578. if (ret < 0)
  579. return ret;
  580. /* chip mode */
  581. ret = si2165_writereg8(state, 0x0000, SI2165_MODE_OFF);
  582. if (ret < 0)
  583. return ret;
  584. return 0;
  585. }
  586. static int si2165_read_status(struct dvb_frontend *fe, fe_status_t *status)
  587. {
  588. int ret;
  589. u8 fec_lock = 0;
  590. struct si2165_state *state = fe->demodulator_priv;
  591. if (!state->has_dvbt)
  592. return -EINVAL;
  593. /* check fec_lock */
  594. ret = si2165_readreg8(state, 0x4e0, &fec_lock);
  595. if (ret < 0)
  596. return ret;
  597. *status = 0;
  598. if (fec_lock & 0x01) {
  599. *status |= FE_HAS_SIGNAL;
  600. *status |= FE_HAS_CARRIER;
  601. *status |= FE_HAS_VITERBI;
  602. *status |= FE_HAS_SYNC;
  603. *status |= FE_HAS_LOCK;
  604. }
  605. return 0;
  606. }
  607. static int si2165_set_oversamp(struct si2165_state *state, u32 dvb_rate)
  608. {
  609. u64 oversamp;
  610. u32 reg_value;
  611. oversamp = si2165_get_fe_clk(state);
  612. oversamp <<= 23;
  613. do_div(oversamp, dvb_rate);
  614. reg_value = oversamp & 0x3fffffff;
  615. /* oversamp, usbdump contained 0x03100000; */
  616. return si2165_writereg32(state, 0x00e4, reg_value);
  617. }
  618. static int si2165_set_if_freq_shift(struct si2165_state *state, u32 IF)
  619. {
  620. u64 if_freq_shift;
  621. s32 reg_value = 0;
  622. u32 fe_clk = si2165_get_fe_clk(state);
  623. if_freq_shift = IF;
  624. if_freq_shift <<= 29;
  625. do_div(if_freq_shift, fe_clk);
  626. reg_value = (s32)if_freq_shift;
  627. if (state->config.inversion)
  628. reg_value = -reg_value;
  629. reg_value = reg_value & 0x1fffffff;
  630. /* if_freq_shift, usbdump contained 0x023ee08f; */
  631. return si2165_writereg32(state, 0x00e8, reg_value);
  632. }
  633. static int si2165_set_parameters(struct dvb_frontend *fe)
  634. {
  635. int ret;
  636. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  637. struct si2165_state *state = fe->demodulator_priv;
  638. u8 val[3];
  639. u32 IF;
  640. u32 dvb_rate = 0;
  641. u16 bw10k;
  642. dprintk("%s: called\n", __func__);
  643. if (!fe->ops.tuner_ops.get_if_frequency) {
  644. dev_err(&state->i2c->dev,
  645. "%s: Error: get_if_frequency() not defined at tuner. Can't work without it!\n",
  646. KBUILD_MODNAME);
  647. return -EINVAL;
  648. }
  649. if (!state->has_dvbt)
  650. return -EINVAL;
  651. if (p->bandwidth_hz > 0) {
  652. dvb_rate = p->bandwidth_hz * 8 / 7;
  653. bw10k = p->bandwidth_hz / 10000;
  654. } else {
  655. dvb_rate = 8 * 8 / 7;
  656. bw10k = 800;
  657. }
  658. /* standard = DVB-T */
  659. ret = si2165_writereg8(state, 0x00ec, 0x01);
  660. if (ret < 0)
  661. return ret;
  662. ret = si2165_adjust_pll_divl(state, 12);
  663. if (ret < 0)
  664. return ret;
  665. fe->ops.tuner_ops.get_if_frequency(fe, &IF);
  666. ret = si2165_set_if_freq_shift(state, IF);
  667. if (ret < 0)
  668. return ret;
  669. ret = si2165_writereg8(state, 0x08f8, 0x00);
  670. if (ret < 0)
  671. return ret;
  672. /* ts output config */
  673. ret = si2165_writereg8(state, 0x04e4, 0x20);
  674. if (ret < 0)
  675. return ret;
  676. ret = si2165_writereg16(state, 0x04ef, 0x00fe);
  677. if (ret < 0)
  678. return ret;
  679. ret = si2165_writereg24(state, 0x04f4, 0x555555);
  680. if (ret < 0)
  681. return ret;
  682. ret = si2165_writereg8(state, 0x04e5, 0x01);
  683. if (ret < 0)
  684. return ret;
  685. /* bandwidth in 10KHz steps */
  686. ret = si2165_writereg16(state, 0x0308, bw10k);
  687. if (ret < 0)
  688. return ret;
  689. ret = si2165_set_oversamp(state, dvb_rate);
  690. if (ret < 0)
  691. return ret;
  692. /* impulsive_noise_remover */
  693. ret = si2165_writereg8(state, 0x031c, 0x01);
  694. if (ret < 0)
  695. return ret;
  696. ret = si2165_writereg8(state, 0x00cb, 0x00);
  697. if (ret < 0)
  698. return ret;
  699. /* agc2 */
  700. ret = si2165_writereg8(state, 0x016e, 0x41);
  701. if (ret < 0)
  702. return ret;
  703. ret = si2165_writereg8(state, 0x016c, 0x0e);
  704. if (ret < 0)
  705. return ret;
  706. ret = si2165_writereg8(state, 0x016d, 0x10);
  707. if (ret < 0)
  708. return ret;
  709. /* agc */
  710. ret = si2165_writereg8(state, 0x015b, 0x03);
  711. if (ret < 0)
  712. return ret;
  713. ret = si2165_writereg8(state, 0x0150, 0x78);
  714. if (ret < 0)
  715. return ret;
  716. /* agc */
  717. ret = si2165_writereg8(state, 0x01a0, 0x78);
  718. if (ret < 0)
  719. return ret;
  720. ret = si2165_writereg8(state, 0x01c8, 0x68);
  721. if (ret < 0)
  722. return ret;
  723. /* freq_sync_range */
  724. ret = si2165_writereg16(state, 0x030c, 0x0064);
  725. if (ret < 0)
  726. return ret;
  727. /* gp_reg0 */
  728. ret = si2165_readreg8(state, 0x0387, val);
  729. if (ret < 0)
  730. return ret;
  731. ret = si2165_writereg8(state, 0x0387, 0x00);
  732. if (ret < 0)
  733. return ret;
  734. /* dsp_addr_jump */
  735. ret = si2165_writereg32(state, 0x0348, 0xf4000000);
  736. if (ret < 0)
  737. return ret;
  738. if (fe->ops.tuner_ops.set_params)
  739. fe->ops.tuner_ops.set_params(fe);
  740. /* recalc if_freq_shift if IF might has changed */
  741. fe->ops.tuner_ops.get_if_frequency(fe, &IF);
  742. ret = si2165_set_if_freq_shift(state, IF);
  743. if (ret < 0)
  744. return ret;
  745. /* boot/wdog status */
  746. ret = si2165_readreg8(state, 0x0341, val);
  747. if (ret < 0)
  748. return ret;
  749. ret = si2165_writereg8(state, 0x0341, 0x00);
  750. if (ret < 0)
  751. return ret;
  752. /* reset all */
  753. ret = si2165_writereg8(state, 0x00c0, 0x00);
  754. if (ret < 0)
  755. return ret;
  756. /* gp_reg0 */
  757. ret = si2165_writereg32(state, 0x0384, 0x00000000);
  758. if (ret < 0)
  759. return ret;
  760. /* start_synchro */
  761. ret = si2165_writereg8(state, 0x02e0, 0x01);
  762. if (ret < 0)
  763. return ret;
  764. /* boot/wdog status */
  765. ret = si2165_readreg8(state, 0x0341, val);
  766. if (ret < 0)
  767. return ret;
  768. return 0;
  769. }
  770. static void si2165_release(struct dvb_frontend *fe)
  771. {
  772. struct si2165_state *state = fe->demodulator_priv;
  773. dprintk("%s: called\n", __func__);
  774. kfree(state);
  775. }
  776. static struct dvb_frontend_ops si2165_ops = {
  777. .info = {
  778. .name = "Silicon Labs ",
  779. .caps = FE_CAN_FEC_1_2 |
  780. FE_CAN_FEC_2_3 |
  781. FE_CAN_FEC_3_4 |
  782. FE_CAN_FEC_5_6 |
  783. FE_CAN_FEC_7_8 |
  784. FE_CAN_FEC_AUTO |
  785. FE_CAN_QPSK |
  786. FE_CAN_QAM_16 |
  787. FE_CAN_QAM_32 |
  788. FE_CAN_QAM_64 |
  789. FE_CAN_QAM_128 |
  790. FE_CAN_QAM_256 |
  791. FE_CAN_QAM_AUTO |
  792. FE_CAN_TRANSMISSION_MODE_AUTO |
  793. FE_CAN_GUARD_INTERVAL_AUTO |
  794. FE_CAN_HIERARCHY_AUTO |
  795. FE_CAN_MUTE_TS |
  796. FE_CAN_TRANSMISSION_MODE_AUTO |
  797. FE_CAN_RECOVER
  798. },
  799. .get_tune_settings = si2165_get_tune_settings,
  800. .init = si2165_init,
  801. .sleep = si2165_sleep,
  802. .set_frontend = si2165_set_parameters,
  803. .read_status = si2165_read_status,
  804. .release = si2165_release,
  805. };
  806. struct dvb_frontend *si2165_attach(const struct si2165_config *config,
  807. struct i2c_adapter *i2c)
  808. {
  809. struct si2165_state *state = NULL;
  810. int n;
  811. int io_ret;
  812. u8 val;
  813. char rev_char;
  814. const char *chip_name;
  815. if (config == NULL || i2c == NULL)
  816. goto error;
  817. /* allocate memory for the internal state */
  818. state = kzalloc(sizeof(struct si2165_state), GFP_KERNEL);
  819. if (state == NULL)
  820. goto error;
  821. /* setup the state */
  822. state->i2c = i2c;
  823. state->config = *config;
  824. if (state->config.ref_freq_Hz < 4000000
  825. || state->config.ref_freq_Hz > 27000000) {
  826. dev_err(&state->i2c->dev, "%s: ref_freq of %d Hz not supported by this driver\n",
  827. KBUILD_MODNAME, state->config.ref_freq_Hz);
  828. goto error;
  829. }
  830. /* create dvb_frontend */
  831. memcpy(&state->frontend.ops, &si2165_ops,
  832. sizeof(struct dvb_frontend_ops));
  833. state->frontend.demodulator_priv = state;
  834. /* powerup */
  835. io_ret = si2165_writereg8(state, 0x0000, state->config.chip_mode);
  836. if (io_ret < 0)
  837. goto error;
  838. io_ret = si2165_readreg8(state, 0x0000, &val);
  839. if (io_ret < 0)
  840. goto error;
  841. if (val != state->config.chip_mode)
  842. goto error;
  843. io_ret = si2165_readreg8(state, 0x0023, &state->chip_revcode);
  844. if (io_ret < 0)
  845. goto error;
  846. io_ret = si2165_readreg8(state, 0x0118, &state->chip_type);
  847. if (io_ret < 0)
  848. goto error;
  849. /* powerdown */
  850. io_ret = si2165_writereg8(state, 0x0000, SI2165_MODE_OFF);
  851. if (io_ret < 0)
  852. goto error;
  853. if (state->chip_revcode < 26)
  854. rev_char = 'A' + state->chip_revcode;
  855. else
  856. rev_char = '?';
  857. switch (state->chip_type) {
  858. case 0x06:
  859. chip_name = "Si2161";
  860. state->has_dvbt = true;
  861. break;
  862. case 0x07:
  863. chip_name = "Si2165";
  864. state->has_dvbt = true;
  865. state->has_dvbc = true;
  866. break;
  867. default:
  868. dev_err(&state->i2c->dev, "%s: Unsupported Silicon Labs chip (type %d, rev %d)\n",
  869. KBUILD_MODNAME, state->chip_type, state->chip_revcode);
  870. goto error;
  871. }
  872. dev_info(&state->i2c->dev,
  873. "%s: Detected Silicon Labs %s-%c (type %d, rev %d)\n",
  874. KBUILD_MODNAME, chip_name, rev_char, state->chip_type,
  875. state->chip_revcode);
  876. strlcat(state->frontend.ops.info.name, chip_name,
  877. sizeof(state->frontend.ops.info.name));
  878. n = 0;
  879. if (state->has_dvbt) {
  880. state->frontend.ops.delsys[n++] = SYS_DVBT;
  881. strlcat(state->frontend.ops.info.name, " DVB-T",
  882. sizeof(state->frontend.ops.info.name));
  883. }
  884. if (state->has_dvbc)
  885. dev_warn(&state->i2c->dev, "%s: DVB-C is not yet supported.\n",
  886. KBUILD_MODNAME);
  887. return &state->frontend;
  888. error:
  889. kfree(state);
  890. return NULL;
  891. }
  892. EXPORT_SYMBOL(si2165_attach);
  893. module_param(debug, int, 0644);
  894. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  895. MODULE_DESCRIPTION("Silicon Labs Si2165 DVB-C/-T Demodulator driver");
  896. MODULE_AUTHOR("Matthias Schwarzott <zzam@gentoo.org>");
  897. MODULE_LICENSE("GPL");
  898. MODULE_FIRMWARE(SI2165_FIRMWARE_REV_D);