| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745 |
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/slab.h>
- #include <linux/i2c.h>
- #include <linux/init.h>
- #include <linux/interrupt.h>
- #include <linux/sched.h>
- #include <linux/delay.h>
- #include <linux/errno.h>
- #include <linux/err.h>
- #include <linux/device.h>
- #include <linux/platform_device.h>
- #include <linux/wait.h>
- #include <linux/mm.h>
- #include <linux/dma-mapping.h>
- #include <asm/scatterlist.h>
- #include <linux/scatterlist.h>
- #ifdef CONFIG_OF
- #include <linux/of_irq.h>
- #include <linux/of_address.h>
- #endif
- #if defined(CONFIG_MTK_CLKMGR)
- #include <mach/mt_clkmgr.h> /* mt_clkmgr.h will be removed after CCF porting is finished. */
- #endif /* defined(CONFIG_MTK_CLKMGR) */
- #include <asm/io.h>
- /* #include <mach/dma.h> */
- /* #include <mach/mt_reg_base.h> */
- #include <mt_i2c.h>
- #include <mt-plat/sync_write.h>
- #include "../../base/power/mt6735/mt_pm_init.h"
- /* #include "mach/memory.h" */
- /* #include <mach/i2c.h> */
- /* #include <linux/aee.h> */
- #define TAG "MT_I2C"
- #define DMA_LOG_LEN 7
- static struct i2c_dma_info g_dma_data[DMA_LOG_LEN];
- static void __iomem *spm_i2c_base;
- /* extern unsigned int mt_get_bus_freq(void); */
- typedef int (*pmaster_xfer) (struct i2c_adapter *adap, struct i2c_msg *msgs, int num);
- /* define ONLY_KERNEL */
- /******************************internal API********************************************************/
- void i2c_writel(struct mt_i2c_t *i2c, u8 offset, u16 value)
- {
- /* __raw_writew(value, (i2c->base) + (offset)); */
- mt_reg_sync_writel(value, (i2c->base) + (offset));
- }
- u32 i2c_readl(struct mt_i2c_t *i2c, u8 offset)
- {
- return __raw_readl((void *)((i2c->base) + (offset)));
- }
- /***********************************declare API**************************/
- static void mt_i2c_clock_enable(struct mt_i2c_t *i2c);
- static void mt_i2c_clock_disable(struct mt_i2c_t *i2c);
- /***********************************I2C common Param **************************/
- u32 I2C_TIMING_REG_BACKUP[7] = { 0 };
- u32 I2C_HIGHSP_REG_BACKUP[7] = { 0 };
- #ifdef CONFIG_OF
- static void __iomem *ap_dma_base;
- #endif
- /***********************************I2C Param only used in kernel*****************/
- /*this field is only for 3d camera*/
- #ifdef I2C_DRIVER_IN_KERNEL
- static struct mt_i2c_msg g_msg[2];
- static struct mt_i2c_t *g_i2c[2];
- #define I2C_DRV_NAME "mt-i2c"
- #endif
- /***********************************i2c debug********************************************************/
- /* #define I2C_DEBUG_FS */
- #ifdef I2C_DEBUG_FS
- #define PORT_COUNT 7
- #define MESSAGE_COUNT 16
- #define I2C_T_DMA 1
- #define I2C_T_TRANSFERFLOW 2
- #define I2C_T_SPEED 3
- /*7 ports,16 types of message */
- u8 i2c_port[PORT_COUNT][MESSAGE_COUNT];
- #if 0
- #define I2CINFO(type, format, arg...) do { \
- if (type < MESSAGE_COUNT && type >= 0) { \
- if (i2c_port[i2c->id][0] != 0 && (i2c_port[i2c->id][type] != 0 || \
- i2c_port[i2c->id][MESSAGE_COUNT - 1] != 0)) { \
- I2CLOG(format, ## arg); \
- } \
- } \
- } while (0)
- #endif
- #define I2CINFO(type, format, arg...) I2CLOG(format, ## arg)
- #ifdef I2C_DRIVER_IN_KERNEL
- static ssize_t show_config(struct device *dev, struct device_attribute *attr, char *buff)
- {
- s32 i = 0;
- s32 j = 0;
- char *buf = buff;
- for (i = 0; i < PORT_COUNT; i++) {
- for (j = 0; j < MESSAGE_COUNT; j++)
- i2c_port[i][j] += '0';
- strncpy(buf, (char *)i2c_port[i], MESSAGE_COUNT);
- buf += MESSAGE_COUNT;
- *buf = '\n';
- buf++;
- for (j = 0; j < MESSAGE_COUNT; j++)
- i2c_port[i][j] -= '0';
- }
- return buf - buff;
- }
- static ssize_t set_config(struct device *dev, struct device_attribute *attr, const char *buf,
- size_t count)
- {
- s32 port, type, status;
- if (sscanf(buf, "%d %d %d", &port, &type, &status) != 0) {
- if (port >= PORT_COUNT || port < 0 || type >= MESSAGE_COUNT || type < 0) {
- /*Invalid param */
- I2CERR("i2c debug system: Parameter overflowed!\n");
- } else {
- if (status != 0)
- i2c_port[port][type] = 1;
- else
- i2c_port[port][type] = 0;
- I2CLOG("port:%d type:%d status:%s\ni2c debug system: Parameter accepted!\n",
- port, type, status ? "on" : "off");
- }
- } else {
- /*parameter invalid */
- I2CERR("i2c debug system: Parameter invalid!\n");
- }
- return count;
- }
- static DEVICE_ATTR(debug, S_IRUGO | S_IWUSR, show_config, set_config);
- #endif
- #else
- #define I2CINFO(type, format, arg...)
- #endif
- /***********************************common API********************************************************/
- /*
- add this function for cast pointer from PA to VA
- 1 32bit, but open 4G RAM
- 2 64bit
- -32-bit/64-bit is ok
- -32-bit with open 4G DRAM config will lose high 32bit ([63:32])
- Note: this function will cast 64 bit address to 32 bit, so, must need to confirm [63:32] of address
- is 0. need flag GFP_DMA32 for dma_alloc_coherent()
- */
- char *mt_i2c_bus_to_virt(unsigned long address)
- {
- return (char *)address;
- }
- /*Set i2c port speed*/
- static s32 i2c_set_speed(struct mt_i2c_t *i2c)
- {
- s32 ret = 0;
- s32 mode = 0;
- u32 khz = 0;
- /* u32 base = i2c->base; */
- u16 step_cnt_div = 0;
- u16 sample_cnt_div = 0;
- u32 tmp, sclk, hclk = i2c->clk;
- u16 max_step_cnt_div = 0;
- u32 diff, min_diff = i2c->clk;
- u16 sample_div = MAX_SAMPLE_CNT_DIV;
- u16 step_div = 0;
- /* I2CFUC(); */
- /* I2CLOG("i2c_set_speed=================\n"); */
- /* compare the current speed with the latest mode */
- mode = i2c->mode;
- khz = i2c->speed;
- max_step_cnt_div = (mode == HS_MODE) ? MAX_HS_STEP_CNT_DIV : MAX_STEP_CNT_DIV;
- step_div = max_step_cnt_div;
- if ((mode == FS_MODE && khz > MAX_FS_MODE_SPEED)
- || (mode == HS_MODE && khz > MAX_HS_MODE_SPEED)) {
- I2CERR(" the speed is too fast for this mode.\n");
- I2C_BUG_ON((mode == FS_MODE && khz > MAX_FS_MODE_SPEED)
- || (mode == HS_MODE && khz > MAX_HS_MODE_SPEED));
- ret = -EINVAL_I2C;
- goto end;
- }
- /* I2CERR("first:khz=%d,mode=%d sclk=%d,min_diff=%d,max_step_cnt_div=%d\n",khz,mode,sclk,min_diff,max_step_cnt_div); */
- /*Find the best combination */
- for (sample_cnt_div = 1; sample_cnt_div <= MAX_SAMPLE_CNT_DIV; sample_cnt_div++) {
- for (step_cnt_div = 1; step_cnt_div <= max_step_cnt_div; step_cnt_div++) {
- sclk = (hclk >> 1) / (sample_cnt_div * step_cnt_div);
- if (sclk > khz)
- continue;
- diff = khz - sclk;
- if (diff < min_diff) {
- min_diff = diff;
- sample_div = sample_cnt_div;
- step_div = step_cnt_div;
- }
- }
- }
- sample_cnt_div = sample_div;
- step_cnt_div = step_div;
- sclk = hclk / (2 * sample_cnt_div * step_cnt_div);
- /* I2CERR("second:sclk=%d khz=%d,i2c->speed=%d hclk=%d sample_cnt_div=%d,
- step_cnt_div=%d.\n",sclk,khz,i2c->speed,hclk,sample_cnt_div,step_cnt_div); */
- if (sclk > khz) {
- I2CERR("%s mode: unsupported speed (%ldkhz)\n", (mode == HS_MODE) ? "HS" : "ST/FT",
- (long int)khz);
- I2CLOG
- ("i2c->clk=%d,sclk=%d khz=%d,i2c->speed=%d hclk=%d sample_cnt_div=%d,step_cnt_div=%d.\n",
- i2c->clk, sclk, khz, i2c->speed, hclk, sample_cnt_div, step_cnt_div);
- I2C_BUG_ON(sclk > khz);
- ret = -ENOTSUPP_I2C;
- goto end;
- }
- step_cnt_div--;
- sample_cnt_div--;
- /* spin_lock(&i2c->lock); */
- if (mode == HS_MODE) {
- /*Set the hignspeed timing control register */
- tmp = i2c_readl(i2c, OFFSET_TIMING) & ~((0x7 << 8) | (0x3f << 0));
- tmp = (0 & 0x7) << 8 | (16 & 0x3f) << 0 | tmp;
- i2c->timing_reg = tmp;
- if (0 == i2c->timing_reg) {
- I2CLOG("hs base address 0x%p,tmp =0x%x\n", i2c->base, tmp);
- /* aee_kernel_warning(TAG, "@%s():%d,\n", __func__, __LINE__); */
- }
- /* i2c_writel(i2c, OFFSET_TIMING, tmp); */
- /* I2C_TIMING_REG_BACKUP[i2c->id]=tmp; */
- /*Set the hign speed mode register */
- tmp = i2c_readl(i2c, OFFSET_HS) & ~((0x7 << 12) | (0x7 << 8));
- tmp = (sample_cnt_div & 0x7) << 12 | (step_cnt_div & 0x7) << 8 | tmp;
- /*Enable the hign speed transaction */
- tmp |= 0x0001;
- i2c->high_speed_reg = tmp;
- /* I2C_HIGHSP_REG_BACKUP[i2c->id]=tmp; */
- /* i2c_writel(i2c, OFFSET_HS, tmp); */
- } else {
- /*Set non-highspeed timing */
- tmp = i2c_readl(i2c, OFFSET_TIMING) & ~((0x7 << 8) | (0x3f << 0));
- tmp = (sample_cnt_div & 0x7) << 8 | (step_cnt_div & 0x3f) << 0 | tmp;
- i2c->timing_reg = tmp;
- if (0 == i2c->timing_reg) {
- I2CLOG
- ("n-hs base address 0x%p, tmp=0x%x, sample_cnt_div=0x%x, step_cnt_div=0x%x\n",
- i2c->base, tmp, sample_cnt_div, step_cnt_div);
- /* aee_kernel_warning(TAG, "@%s():%d,\n", __func__, __LINE__); */
- }
- /* I2C_TIMING_REG_BACKUP[i2c->id]=tmp; */
- /* i2c_writel(i2c, OFFSET_TIMING, tmp); */
- /*Disable the high speed transaction */
- /* I2CERR("NOT HS_MODE============================1\n"); */
- tmp = i2c_readl(i2c, OFFSET_HS) & ~(0x0001);
- /* I2CERR("NOT HS_MODE============================2\n"); */
- i2c->high_speed_reg = tmp;
- /* I2C_HIGHSP_REG_BACKUP[i2c->id]=tmp; */
- /* i2c_writel(i2c, OFFSET_HS, tmp); */
- /* I2CERR("NOT HS_MODE============================3\n"); */
- }
- /* spin_unlock(&i2c->lock); */
- I2CINFO(I2C_T_SPEED, " set sclk to %ldkhz(orig:%ldkhz), sample=%d,step=%d\n", sclk, khz,
- sample_cnt_div, step_cnt_div);
- end:
- /* last_id = i2c->id; */
- i2c->last_speed = i2c->speed;
- i2c->last_mode = i2c->mode;
- return ret;
- }
- void _i2c_dump_info(struct mt_i2c_t *i2c)
- {
- /* I2CFUC(); */
- /* int val=0; */
- I2CLOG("I2C(%d) dump info++++++++++++++++++++++\n", i2c->id);
- I2CLOG("I2C structure:\n"
- I2CTAG "Clk=%d,Id=%d,Speed mode=%x,St_rs=%x,Dma_en=%x,Op=%x,Poll_en=%x,Irq_stat=%x\n"
- I2CTAG "Trans_len=%x,Trans_num=%x,Trans_auxlen=%x,Data_size=%x,speed=%d\n"
- I2CTAG "Trans_stop=%u,Trans_comp=%u,Trans_error=%u\n",
- i2c->clk, i2c->id, i2c->mode, i2c->st_rs, i2c->dma_en, i2c->op, i2c->poll_en,
- i2c->irq_stat, i2c->trans_data.trans_len, i2c->trans_data.trans_num,
- i2c->trans_data.trans_auxlen, i2c->trans_data.data_size, i2c->speed,
- atomic_read(&i2c->trans_stop), atomic_read(&i2c->trans_comp),
- atomic_read(&i2c->trans_err));
- I2CLOG("base address 0x%p\n", i2c->base);
- I2CLOG("I2C register:\n"
- I2CTAG "SLAVE_ADDR=%x,INTR_MASK=%x,INTR_STAT=%x,CONTROL=%x,TRANSFER_LEN=%x\n"
- I2CTAG "TRANSAC_LEN=%x,DELAY_LEN=%x,TIMING=%x,START=%x,FIFO_STAT=%x\n"
- I2CTAG "IO_CONFIG=%x,HS=%x,DCM_EN=%x,DEBUGSTAT=%x,EXT_CONF=%x,TRANSFER_LEN_AUX=%x\n",
- (i2c_readl(i2c, OFFSET_SLAVE_ADDR)),
- (i2c_readl(i2c, OFFSET_INTR_MASK)),
- (i2c_readl(i2c, OFFSET_INTR_STAT)),
- (i2c_readl(i2c, OFFSET_CONTROL)),
- (i2c_readl(i2c, OFFSET_TRANSFER_LEN)),
- (i2c_readl(i2c, OFFSET_TRANSAC_LEN)),
- (i2c_readl(i2c, OFFSET_DELAY_LEN)),
- (i2c_readl(i2c, OFFSET_TIMING)),
- (i2c_readl(i2c, OFFSET_START)),
- (i2c_readl(i2c, OFFSET_FIFO_STAT)),
- (i2c_readl(i2c, OFFSET_IO_CONFIG)),
- (i2c_readl(i2c, OFFSET_HS)),
- (i2c_readl(i2c, OFFSET_DCM_EN)),
- (i2c_readl(i2c, OFFSET_DEBUGSTAT)),
- (i2c_readl(i2c, OFFSET_EXT_CONF)), (i2c_readl(i2c, OFFSET_TRANSFER_LEN_AUX)));
- I2CLOG("before enable DMA register(0x%ld):\n"
- I2CTAG "INT_FLAG=%x,INT_EN=%x,EN=%x,RST=%x,\n"
- I2CTAG "STOP=%x,FLUSH=%x,CON=%x,TX_MEM_ADDR=%x, RX_MEM_ADDR=%x\n"
- I2CTAG "TX_LEN=%x,RX_LEN=%x,INT_BUF_SIZE=%x,DEBUG_STATUS=%x\n",
- g_dma_data[i2c->id].base,
- g_dma_data[i2c->id].int_flag,
- g_dma_data[i2c->id].int_en,
- g_dma_data[i2c->id].en,
- g_dma_data[i2c->id].rst,
- g_dma_data[i2c->id].stop,
- g_dma_data[i2c->id].flush,
- g_dma_data[i2c->id].con,
- g_dma_data[i2c->id].tx_mem_addr,
- g_dma_data[i2c->id].tx_mem_addr,
- g_dma_data[i2c->id].tx_len,
- g_dma_data[i2c->id].rx_len,
- g_dma_data[i2c->id].int_buf_size, g_dma_data[i2c->id].debug_sta);
- I2CLOG("DMA register(0x%p):\n"
- I2CTAG "INT_FLAG=%x,INT_EN=%x,EN=%x,RST=%x,\n"
- I2CTAG "STOP=%x,FLUSH=%x,CON=%x,TX_MEM_ADDR=%x, RX_MEM_ADDR=%x\n"
- I2CTAG "TX_LEN=%x,RX_LEN=%x,INT_BUF_SIZE=%x,DEBUG_STATUS=%x\n",
- i2c->pdmabase,
- (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_FLAG)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_EN)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_EN)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_RST)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_STOP)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_FLUSH)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_CON)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_TX_MEM_ADDR)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_RX_MEM_ADDR)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_TX_LEN)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_RX_LEN)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_BUF_SIZE)),
- (__raw_readl((void *)i2c->pdmabase + OFFSET_DEBUG_STA)));
- #if 0 /* /TODO: */
- /* #if defined(GPIO_I2C0_SDA_PIN) && defined(GPIO_I2C1_SDA_PIN) */
- I2CLOG("mt_get_gpio_in I2C0_SDA=%d,I2C0_SCL=%d,I2C1_SDA=%d,I2C1_SCL=%d\n",
- mt_get_gpio_in(GPIO_I2C0_SDA_PIN), mt_get_gpio_in(GPIO_I2C0_SCA_PIN),
- mt_get_gpio_in(GPIO_I2C1_SDA_PIN), mt_get_gpio_in(GPIO_I2C1_SCA_PIN));
- #endif
- #if 0 /* /TODO: */
- /* #if defined(GPIO_I2C2_SDA_PIN) && defined(GPIO_I2C3_SDA_PIN) */
- I2CLOG("mt_get_gpio_in I2C2_SDA=%d,I2C2_SCL=%d,I2C3_SDA=%d,I2C3_SCL=%d\n",
- mt_get_gpio_in(GPIO_I2C2_SDA_PIN), mt_get_gpio_in(GPIO_I2C2_SCA_PIN),
- mt_get_gpio_in(GPIO_I2C3_SDA_PIN), mt_get_gpio_in(GPIO_I2C3_SCA_PIN));
- #endif
- I2CLOG("I2C(%d) dump info------------------------------\n", i2c->id);
- }
- static int dma_busy_wait_ready(struct mt_i2c_t *i2c)
- {
- long dma_tmo_poll = 10;
- int res = 0;
- if (NULL == i2c) {
- I2CERR("dma_busy_wait_ready NULL pointer err\n");
- return -1;
- }
- while (1 == (__raw_readl((void *)i2c->pdmabase + OFFSET_EN))) {
- I2CERR("wait dma transfer complet,dma_tmo_poll=%ld\n", dma_tmo_poll);
- udelay(5);
- dma_tmo_poll--;
- if (dma_tmo_poll == 0) {
- res = -1;
- break;
- }
- }
- return res;
- }
- static int dma_reset(struct mt_i2c_t *i2c)
- {
- if (NULL == i2c) {
- I2CERR("dma_reset NULL pointer err\n");
- return -1;
- }
- /* dma warm reset */
- mt_reg_sync_writel(0x0001, i2c->pdmabase + OFFSET_RST);
- /* wait for dma transfer done */
- udelay(50);
- /* hw reset */
- mt_reg_sync_writel(1 << 1, i2c->pdmabase + OFFSET_RST);
- udelay(5);
- mt_reg_sync_writel(0x0, i2c->pdmabase + OFFSET_RST);
- udelay(5);
- I2CERR("id=%d,addr: %x, dma HW reset\n", i2c->id, i2c->addr);
- return 0;
- }
- static s32 _i2c_deal_result(struct mt_i2c_t *i2c)
- {
- #ifdef I2C_DRIVER_IN_KERNEL
- long tmo = i2c->adap.timeout;
- #else
- long tmo = 1;
- #endif
- u16 data_size = 0;
- u8 *ptr = i2c->msg_buf;
- s32 ret = i2c->msg_len;
- long tmo_poll = 0xffff;
- int dma_err = 0;
- /* I2CFUC(); */
- /* addr_reg = i2c->read_flag ? ((i2c->addr << 1) | 0x1) : ((i2c->addr << 1) & ~0x1); */
- if (i2c->poll_en) { /*master read && poll mode */
- for (;;) { /*check the interrupt status register */
- i2c->irq_stat = i2c_readl(i2c, OFFSET_INTR_STAT);
- /* I2CLOG("irq_stat = 0x%x\n", i2c->irq_stat); */
- if (i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP)) {
- atomic_set(&i2c->trans_stop, 1);
- spin_lock(&i2c->lock);
- /*Clear interrupt status,write 1 clear */
- i2c_writel(i2c, OFFSET_INTR_STAT,
- (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP));
- spin_unlock(&i2c->lock);
- break;
- }
- tmo_poll--;
- if (tmo_poll == 0) {
- tmo = 0;
- break;
- }
- }
- } else { /*Interrupt mode,wait for interrupt wake up */
- tmo = wait_event_timeout(i2c->wait, atomic_read(&i2c->trans_stop), tmo);
- }
- /*Save status register status to i2c struct */
- #ifdef I2C_DRIVER_IN_KERNEL
- if (i2c->irq_stat & I2C_TRANSAC_COMP) {
- atomic_set(&i2c->trans_err, 0);
- atomic_set(&i2c->trans_comp, 1);
- }
- atomic_set(&i2c->trans_err, i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR));
- #endif
- /*Check the transfer status */
- if (!(tmo == 0 || atomic_read(&i2c->trans_err))) {
- /*Transfer success ,we need to get data from fifo */
- if ((!i2c->dma_en) && (i2c->op == I2C_MASTER_RD || i2c->op == I2C_MASTER_WRRD)) {
- data_size = (i2c_readl(i2c, OFFSET_FIFO_STAT) >> 4) & 0x000F;
- BUG_ON(data_size > i2c->msg_len);
- /* I2CLOG("data_size=%d\n",data_size); */
- while (data_size--) {
- *ptr = i2c_readl(i2c, OFFSET_DATA_PORT);
- /* I2CLOG("addr %x read byte = 0x%x\n", i2c->addr, *ptr); */
- ptr++;
- }
- }
- if (i2c->dma_en) {
- dma_err = dma_busy_wait_ready(i2c);
- if (dma_err) {
- I2CERR("i2c ok wait dma ready err\n");
- _i2c_dump_info(i2c);
- dma_reset(i2c);
- }
- }
- #ifdef I2C_DEBUG_FS
- _i2c_dump_info(i2c);
- #endif
- } else {
- /*Timeout or ACKERR */
- if (tmo == 0) {
- I2CERR("id=%d,addr: %x, transfer timeout\n", i2c->id, i2c->addr);
- ret = -ETIMEDOUT_I2C;
- } else {
- I2CERR("id=%d,addr: %x, transfer error\n", i2c->id, i2c->addr);
- ret = -EREMOTEIO_I2C;
- }
- if (i2c->irq_stat & I2C_HS_NACKERR)
- I2CERR("I2C_HS_NACKERR\n");
- if (i2c->irq_stat & I2C_ACKERR)
- I2CERR("I2C_ACKERR\n");
- if (i2c->filter_msg == false) /* TEST */
- _i2c_dump_info(i2c);
- spin_lock(&i2c->lock);
- /*Reset i2c port */
- i2c_writel(i2c, OFFSET_SOFTRESET, 0x0001);
- /*Set slave address */
- i2c_writel(i2c, OFFSET_SLAVE_ADDR, 0x0000);
- /*Clear interrupt status */
- i2c_writel(i2c, OFFSET_INTR_STAT, (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP));
- /*Clear fifo address */
- i2c_writel(i2c, OFFSET_FIFO_ADDR_CLR, 0x0001);
- /* clear last mode & last speed */
- i2c->last_mode = -1;
- i2c->last_speed = 0;
- spin_unlock(&i2c->lock);
- if (i2c->dma_en)
- dma_reset(i2c);
- }
- return ret;
- }
- static void record_i2c_dma_info(struct mt_i2c_t *i2c)
- {
- if (i2c->id >= DMA_LOG_LEN) {
- I2CERR(" no space to record i2c dma log\n");
- return;
- }
- g_dma_data[i2c->id].base = (unsigned long)i2c->pdmabase;
- g_dma_data[i2c->id].int_flag = (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_FLAG));
- g_dma_data[i2c->id].int_en = (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_EN));
- g_dma_data[i2c->id].en = (__raw_readl((void *)i2c->pdmabase + OFFSET_EN));
- g_dma_data[i2c->id].rst = (__raw_readl((void *)i2c->pdmabase + OFFSET_RST));
- g_dma_data[i2c->id].stop = (__raw_readl((void *)i2c->pdmabase + OFFSET_STOP));
- g_dma_data[i2c->id].flush = (__raw_readl((void *)i2c->pdmabase + OFFSET_FLUSH));
- g_dma_data[i2c->id].con = (__raw_readl((void *)i2c->pdmabase + OFFSET_CON));
- g_dma_data[i2c->id].tx_mem_addr = (__raw_readl((void *)i2c->pdmabase + OFFSET_TX_MEM_ADDR));
- g_dma_data[i2c->id].rx_mem_addr = (__raw_readl((void *)i2c->pdmabase + OFFSET_RX_MEM_ADDR));
- g_dma_data[i2c->id].tx_len = (__raw_readl((void *)i2c->pdmabase + OFFSET_TX_LEN));
- g_dma_data[i2c->id].rx_len = (__raw_readl((void *)i2c->pdmabase + OFFSET_RX_LEN));
- g_dma_data[i2c->id].int_buf_size =
- (__raw_readl((void *)i2c->pdmabase + OFFSET_INT_BUF_SIZE));
- g_dma_data[i2c->id].debug_sta = (__raw_readl((void *)i2c->pdmabase + OFFSET_DEBUG_STA));
- }
- static void _i2c_write_reg(struct mt_i2c_t *i2c)
- {
- u8 *ptr = i2c->msg_buf;
- u32 data_size = i2c->trans_data.data_size;
- u32 addr_reg = 0;
- /* I2CFUC(); */
- i2c_writel(i2c, OFFSET_CONTROL, i2c->control_reg);
- /*set start condition */
- if (i2c->speed <= 100)
- i2c_writel(i2c, OFFSET_EXT_CONF, 0x8001);
- else
- i2c_writel(i2c, OFFSET_EXT_CONF, 0x1800);
- /* set timing reg */
- i2c_writel(i2c, OFFSET_TIMING, i2c->timing_reg);
- i2c_writel(i2c, OFFSET_HS, i2c->high_speed_reg);
- if (0 == i2c->delay_len)
- i2c->delay_len = 2;
- if (~i2c->control_reg & I2C_CONTROL_RS) { /* bit is set to 1, i.e.,use repeated stop */
- i2c_writel(i2c, OFFSET_DELAY_LEN, i2c->delay_len);
- }
- /*Set ioconfig */
- if (i2c->pushpull)
- i2c_writel(i2c, OFFSET_IO_CONFIG, 0x0000);
- else
- i2c_writel(i2c, OFFSET_IO_CONFIG, 0x0003);
- /*Set slave address */
- addr_reg = i2c->read_flag ? ((i2c->addr << 1) | 0x1) : ((i2c->addr << 1) & ~0x1);
- i2c_writel(i2c, OFFSET_SLAVE_ADDR, addr_reg);
- /*Clear interrupt status */
- i2c_writel(i2c, OFFSET_INTR_STAT, (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP));
- /*Clear fifo address */
- i2c_writel(i2c, OFFSET_FIFO_ADDR_CLR, 0x0001);
- /*Setup the interrupt mask flag */
- if (i2c->poll_en)
- i2c_writel(i2c, OFFSET_INTR_MASK, i2c_readl(i2c, OFFSET_INTR_MASK) &
- ~(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP)); /*Disable interrupt */
- else
- i2c_writel(i2c, OFFSET_INTR_MASK, i2c_readl(i2c, OFFSET_INTR_MASK) |
- (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP)); /*Enable interrupt */
- /*Set transfer len */
- i2c_writel(i2c, OFFSET_TRANSFER_LEN, i2c->trans_data.trans_len & 0xFFFF);
- i2c_writel(i2c, OFFSET_TRANSFER_LEN_AUX, i2c->trans_data.trans_auxlen & 0xFFFF);
- /*Set transaction len */
- i2c_writel(i2c, OFFSET_TRANSAC_LEN, i2c->trans_data.trans_num & 0xFF);
- /*Prepare buffer data to start transfer */
- if (i2c->dma_en) {
- if (1 == (__raw_readl((void *)i2c->pdmabase + OFFSET_EN))) {
- /* dma not ready ,need reset */
- I2CERR(" dma not ready ,need reset\n");
- dma_reset(i2c);
- }
- if (I2C_MASTER_RD == i2c->op) {
- mt_reg_sync_writel(0x0000, i2c->pdmabase + OFFSET_INT_FLAG);
- mt_reg_sync_writel(0x0001, i2c->pdmabase + OFFSET_CON);
- mt_reg_sync_writel((u32) ((long)i2c->msg_buf),
- i2c->pdmabase + OFFSET_RX_MEM_ADDR);
- mt_reg_sync_writel(i2c->trans_data.data_size,
- i2c->pdmabase + OFFSET_RX_LEN);
- } else if (I2C_MASTER_WR == i2c->op) {
- mt_reg_sync_writel(0x0000, i2c->pdmabase + OFFSET_INT_FLAG);
- mt_reg_sync_writel(0x0000, i2c->pdmabase + OFFSET_CON);
- mt_reg_sync_writel((u32) ((long)i2c->msg_buf),
- i2c->pdmabase + OFFSET_TX_MEM_ADDR);
- mt_reg_sync_writel(i2c->trans_data.data_size,
- i2c->pdmabase + OFFSET_TX_LEN);
- } else {
- mt_reg_sync_writel(0x0000, i2c->pdmabase + OFFSET_INT_FLAG);
- mt_reg_sync_writel(0x0000, i2c->pdmabase + OFFSET_CON);
- mt_reg_sync_writel((u32) ((long)i2c->msg_buf),
- i2c->pdmabase + OFFSET_TX_MEM_ADDR);
- mt_reg_sync_writel((u32) ((long)i2c->msg_buf),
- i2c->pdmabase + OFFSET_RX_MEM_ADDR);
- mt_reg_sync_writel(i2c->trans_data.trans_len,
- i2c->pdmabase + OFFSET_TX_LEN);
- mt_reg_sync_writel(i2c->trans_data.trans_auxlen,
- i2c->pdmabase + OFFSET_RX_LEN);
- }
- /* record dma info for debug */
- record_i2c_dma_info(i2c);
- I2C_MB();
- mt_reg_sync_writel(0x0001, i2c->pdmabase + OFFSET_EN);
- I2CINFO(I2C_T_DMA, "addr %.2x dma %.2X byte\n", i2c->addr,
- i2c->trans_data.data_size);
- I2CINFO(I2C_T_DMA, "DMA Register:INT_FLAG:0x%x,CON:0x%x,TX_MEM_ADDR:0x%x,\n"
- I2CTAG "RX_MEM_ADDR:0x%x,TX_LEN:0x%x,RX_LEN:0x%x,EN:0x%x\n",
- readl(i2c->pdmabase + OFFSET_INT_FLAG),
- readl(i2c->pdmabase + OFFSET_CON),
- readl(i2c->pdmabase + OFFSET_TX_MEM_ADDR),
- readl(i2c->pdmabase + OFFSET_RX_MEM_ADDR),
- readl(i2c->pdmabase + OFFSET_TX_LEN),
- readl(i2c->pdmabase + OFFSET_RX_LEN),
- readl(i2c->pdmabase + OFFSET_EN));
- } else {
- /*Set fifo mode data */
- if (I2C_MASTER_RD == i2c->op) {
- /*do not need set fifo data */
- } else { /*both write && write_read mode */
- while (data_size--) {
- i2c_writel(i2c, OFFSET_DATA_PORT, *ptr);
- /* dev_info(i2c->dev, "addr %.2x write byte = 0x%.2X\n", addr, *ptr); */
- ptr++;
- }
- }
- }
- /*Set trans_data */
- i2c->trans_data.data_size = data_size;
- if (0x0 == (i2c_readl(i2c, OFFSET_TIMING))) {
- /* set timing reg */
- i2c_writel(i2c, OFFSET_TIMING, 0x1410);
- /* aee_kernel_warning(I2CTAG, "@%s():%d,\n", __func__, __LINE__); */
- /* i2c_writel(i2c, OFFSET_HS, i2c->high_speed_reg); */
- }
- i2c_writel(i2c, OFFSET_DCM_EN, 0x0); /* disable dcm, since default/reset is 1 */
- }
- static s32 _i2c_get_transfer_len(struct mt_i2c_t *i2c)
- {
- s32 ret = I2C_OK;
- u16 trans_num = 0;
- u16 data_size = 0;
- u16 trans_len = 0;
- u16 trans_auxlen = 0;
- /* I2CFUC(); */
- /*Get Transfer len and transaux len */
- if (false == i2c->dma_en) { /*non-DMA mode */
- if (I2C_MASTER_WRRD != i2c->op) {
- trans_len = (i2c->msg_len) & 0xFFFF;
- trans_num = (i2c->msg_len >> 16) & 0xFF;
- if (0 == trans_num)
- trans_num = 1;
- trans_auxlen = 0;
- data_size = trans_len * trans_num;
- if (!trans_len || !trans_num || trans_len * trans_num > 8) {
- I2CERR(" non-WRRD transfer length is not right. trans_len=%x,\n"
- I2CTAG "tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- I2C_BUG_ON(!trans_len || !trans_num || trans_len * trans_num > 8);
- ret = -EINVAL_I2C;
- }
- } else {
- trans_len = (i2c->msg_len) & 0xFF;
- trans_auxlen = (i2c->msg_len >> 8) & 0xFF;
- trans_num = 2;
- data_size = trans_len;
- if (!trans_len || !trans_auxlen || trans_len > 8 || trans_auxlen > 8) {
- I2CERR(" WRRD transfer length is not right. trans_len=%x,\n"
- I2CTAG "tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- I2C_BUG_ON(!trans_len || !trans_auxlen || trans_len > 8
- || trans_auxlen > 8);
- ret = -EINVAL_I2C;
- }
- }
- } else { /*DMA mode */
- if (I2C_MASTER_WRRD != i2c->op) {
- trans_len = (i2c->msg_len) & 0xFFFF;
- trans_num = (i2c->msg_len >> 16) & 0xFF;
- if (0 == trans_num)
- trans_num = 1;
- trans_auxlen = 0;
- data_size = trans_len * trans_num;
- if (!trans_len || !trans_num || trans_len > MAX_DMA_TRANS_SIZE
- || trans_num > MAX_DMA_TRANS_NUM) {
- I2CERR(" DMA non-WRRD transfer length is not right. trans_len=%x,\n"
- I2CTAG "tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- I2C_BUG_ON(!trans_len || !trans_num
- || trans_len > MAX_DMA_TRANS_SIZE
- || trans_num > MAX_DMA_TRANS_NUM);
- ret = -EINVAL_I2C;
- }
- I2CINFO(I2C_T_DMA,
- "DMA non-WRRD mode!trans_len=%x, tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- } else {
- trans_len = (i2c->msg_len) & 0xFF;
- trans_auxlen = (i2c->msg_len >> 8) & 0xFF;
- trans_num = 2;
- data_size = trans_len;
- if (!trans_len || !trans_auxlen || trans_len > MAX_DMA_TRANS_SIZE
- || trans_auxlen > MAX_DMA_TRANS_NUM) {
- I2CERR(" DMA WRRD transfer length is not right. trans_len=%x,\n"
- I2CTAG "tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- I2C_BUG_ON(!trans_len || !trans_auxlen
- || trans_len > MAX_DMA_TRANS_SIZE
- || trans_auxlen > MAX_DMA_TRANS_NUM);
- ret = -EINVAL_I2C;
- }
- I2CINFO(I2C_T_DMA,
- "DMA WRRD mode!trans_len=%x, tans_num=%x, trans_auxlen=%x\n",
- trans_len, trans_num, trans_auxlen);
- }
- }
- i2c->trans_data.trans_num = trans_num;
- i2c->trans_data.trans_len = trans_len;
- i2c->trans_data.data_size = data_size;
- i2c->trans_data.trans_auxlen = trans_auxlen;
- return ret;
- }
- static s32 _i2c_transfer_interface(struct mt_i2c_t *i2c)
- {
- s32 return_value = 0;
- s32 ret = 0;
- u8 *ptr = i2c->msg_buf;
- /* I2CFUC(); */
- if (i2c->dma_en) {
- I2CINFO(I2C_T_DMA, "DMA Transfer mode!\n");
- if (i2c->pdmabase == 0) {
- I2CERR(" I2C%d doesnot support DMA mode!\n", i2c->id);
- I2C_BUG_ON(i2c->pdmabase == NULL);
- ret = -EINVAL_I2C;
- goto err;
- }
- /* DMA mode shouldn't use virtual memory address */
- if (virt_addr_valid(ptr)) {
- I2CERR(" DMA mode should use physical buffer address!\n");
- I2C_BUG_ON(virt_addr_valid(ptr));
- ret = -EINVAL_I2C;
- goto err;
- }
- }
- #ifdef I2C_DRIVER_IN_KERNEL
- atomic_set(&i2c->trans_stop, 0);
- atomic_set(&i2c->trans_comp, 0);
- atomic_set(&i2c->trans_err, 0);
- #endif
- i2c->irq_stat = 0;
- return_value = _i2c_get_transfer_len(i2c);
- if (return_value < 0) {
- I2CERR("_i2c_get_transfer_len fail,return_value=%d\n", return_value);
- ret = -EINVAL_I2C;
- goto err;
- }
- /* get clock */
- #ifdef CONFIG_MT_I2C_FPGA_ENABLE
- i2c->clk = I2C_CLK_RATE;
- #else
- i2c->clk = mt_check_bus_freq()/16;
- /*i2c->clk = I2C_CLK_RATE;*/
- #endif
- return_value = i2c_set_speed(i2c);
- if (return_value < 0) {
- I2CERR("i2c_set_speed fail,return_value=%d\n", return_value);
- ret = -EINVAL_I2C;
- goto err;
- }
- /*Set Control Register */
- #ifndef CONFIG_MT_I2C_FPGA_ENABLE
- i2c->control_reg = I2C_CONTROL_ACKERR_DET_EN | I2C_CONTROL_CLK_EXT_EN;
- #else
- i2c->control_reg = I2C_CONTROL_ACKERR_DET_EN;
- #endif
- if (i2c->dma_en)
- i2c->control_reg |= I2C_CONTROL_DMA_EN;
- if (I2C_MASTER_WRRD == i2c->op)
- i2c->control_reg |= I2C_CONTROL_DIR_CHANGE;
- if (HS_MODE == i2c->mode
- || (i2c->trans_data.trans_num > 1 && I2C_TRANS_REPEATED_START == i2c->st_rs)) {
- i2c->control_reg |= I2C_CONTROL_RS;
- }
- spin_lock(&i2c->lock);
- _i2c_write_reg(i2c);
- /*All register must be prepared before setting the start bit [SMP] */
- I2C_MB();
- #ifdef I2C_DRIVER_IN_KERNEL
- /*This is only for 3D CAMERA */
- if (i2c->i2c_3dcamera_flag) {
- spin_unlock(&i2c->lock);
- if (g_i2c[0] == NULL)
- g_i2c[0] = i2c;
- else
- g_i2c[1] = i2c;
- goto end;
- }
- #endif
- I2CINFO(I2C_T_TRANSFERFLOW, "Before start .....\n");
- #ifdef I2C_DEBUG_FS
- #if defined(GPIO_I2C0_SDA_PIN) && defined(GPIO_I2C1_SDA_PIN)
- I2CLOG("mt_get_gpio_in I2C0_SDA=%d,I2C0_SCL=%d,I2C1_SDA=%d,I2C1_SCL=%d\n",
- mt_get_gpio_in(GPIO_I2C0_SDA_PIN), mt_get_gpio_in(GPIO_I2C0_SCA_PIN),
- mt_get_gpio_in(GPIO_I2C1_SDA_PIN), mt_get_gpio_in(GPIO_I2C1_SCA_PIN));
- #endif
- #if defined(GPIO_I2C2_SDA_PIN) && defined(GPIO_I2C3_SDA_PIN)
- I2CLOG("mt_get_gpio_in I2C2_SDA=%d,I2C2_SCL=%d,I2C3_SDA=%d,I2C3_SCL=%d\n",
- mt_get_gpio_in(GPIO_I2C2_SDA_PIN), mt_get_gpio_in(GPIO_I2C2_SCA_PIN),
- mt_get_gpio_in(GPIO_I2C3_SDA_PIN), mt_get_gpio_in(GPIO_I2C3_SCA_PIN));
- #endif
- #endif
- /*Start the transfer */
- i2c_writel(i2c, OFFSET_START, 0x0001);
- spin_unlock(&i2c->lock);
- ret = _i2c_deal_result(i2c);
- I2CINFO(I2C_T_TRANSFERFLOW, "After i2c transfer .....\n");
- err:
- end:
- return ret;
- }
- /*=========API in kernel=====================================================================*/
- static void _i2c_translate_msg(struct mt_i2c_t *i2c, struct mt_i2c_msg *msg)
- {
- /*-------------compatible with 77/75 driver------*/
- if (msg->addr & 0xFF00)
- msg->ext_flag |= msg->addr & 0xFF00;
- I2CINFO(I2C_T_TRANSFERFLOW, "Before i2c transfer .....\n");
- i2c->msg_buf = msg->buf;
- i2c->msg_len = msg->len;
- if (msg->ext_flag & I2C_RS_FLAG)
- i2c->st_rs = I2C_TRANS_REPEATED_START;
- else
- i2c->st_rs = I2C_TRANS_STOP;
- if (msg->ext_flag & I2C_DMA_FLAG)
- i2c->dma_en = true;
- else
- i2c->dma_en = false;
- if (msg->ext_flag & I2C_WR_FLAG)
- i2c->op = I2C_MASTER_WRRD;
- else {
- if (msg->flags & I2C_M_RD)
- i2c->op = I2C_MASTER_RD;
- else
- i2c->op = I2C_MASTER_WR;
- }
- if (msg->ext_flag & I2C_POLLING_FLAG)
- i2c->poll_en = true;
- else
- i2c->poll_en = false;
- if (msg->ext_flag & I2C_A_FILTER_MSG)
- i2c->filter_msg = true;
- else
- i2c->filter_msg = false;
- i2c->delay_len = (msg->timing & 0xff0000) >> 16;
- /* Set device speed,set it before set_control register */
- if (0 == (msg->timing & 0xFFFF)) {
- i2c->mode = ST_MODE;
- i2c->speed = MAX_ST_MODE_SPEED;
- } else {
- if (msg->ext_flag & I2C_HS_FLAG)
- i2c->mode = HS_MODE;
- else
- i2c->mode = FS_MODE;
- i2c->speed = msg->timing & 0xFFFF;
- }
- /*Set ioconfig */
- if (msg->ext_flag & I2C_PUSHPULL_FLAG)
- i2c->pushpull = true;
- else
- i2c->pushpull = false;
- if (msg->ext_flag & I2C_3DCAMERA_FLAG)
- i2c->i2c_3dcamera_flag = true;
- else
- i2c->i2c_3dcamera_flag = false;
- }
- static s32 mt_i2c_start_xfer(struct mt_i2c_t *i2c, struct mt_i2c_msg *msg)
- {
- s32 return_value = 0;
- s32 ret = msg->len;
- /* start=========================Check param valid===================================== */
- /* I2CLOG(" mt_i2c_start_xfer.\n"); */
- /* get the read/write flag */
- i2c->read_flag = (msg->flags & I2C_M_RD);
- i2c->addr = msg->addr;
- if (i2c->addr == 0) {
- I2CERR(" addr is invalid.\n");
- I2C_BUG_ON(i2c->addr == NULL);
- ret = -EINVAL_I2C;
- goto err;
- }
- if (msg->buf == NULL) {
- I2CERR(" data buffer is NULL.\n");
- I2C_BUG_ON(msg->buf == NULL);
- ret = -EINVAL_I2C;
- goto err;
- }
- if (g_i2c[0] == i2c || g_i2c[1] == i2c) {
- I2CERR("mt-i2c%d: Current I2C Adapter is busy.\n", i2c->id);
- ret = -EINVAL_I2C;
- goto err;
- }
- /* start=========================translate msg to mt_i2c=============================== */
- _i2c_translate_msg(i2c, msg);
- /*This is only for 3D CAMERA. Save address information for 3d camera */
- #ifdef I2C_DRIVER_IN_KERNEL
- if (i2c->i2c_3dcamera_flag) {
- if (g_msg[0].buf == NULL)
- memcpy((void *)&g_msg[0], msg, sizeof(struct mt_i2c_msg));
- else
- memcpy((void *)&g_msg[1], msg, sizeof(struct mt_i2c_msg));
- }
- #endif
- /* end=========================translate msg to mt_i2c=============================== */
- mt_i2c_clock_enable(i2c);
- return_value = _i2c_transfer_interface(i2c);
- if (!(msg->ext_flag & I2C_3DCAMERA_FLAG))
- mt_i2c_clock_disable(i2c);
- if (return_value < 0) {
- ret = -EINVAL_I2C;
- goto err;
- }
- err:
- return ret;
- }
- static s32 mt_i2c_do_transfer(struct mt_i2c_t *i2c, struct mt_i2c_msg *msgs, s32 num)
- {
- s32 ret = 0;
- s32 left_num = num;
- while (left_num--) {
- ret = mt_i2c_start_xfer(i2c, msgs++);
- if (ret < 0) {
- if (ret != -EINVAL_I2C) /*We never try again when the param is invalid */
- return -EAGAIN;
- else
- return -EINVAL_I2C;
- }
- }
- /*the return value is number of executed messages */
- return num;
- }
- #ifndef CONFIG_MTK_I2C_EXTENSION
- static s32 standard_i2c_start_xfer(struct mt_i2c_t *i2c, struct i2c_msg *msg)
- {
- s32 return_value = 0;
- s32 ret = msg->len;
- u8 *temp_for_dma = 0;
- bool dma_need_copy_back = false;
- struct mt_i2c_msg msg_ext;
- /* struct mt_i2c_data *pdata = dev_get_platdata(i2c->adap.dev.parent); */
- /* start=========================Check param valid===================================== */
- /* I2CLOG(" mt_i2c_start_xfer.\n"); */
- /* merge mt_i2c_msg */
- msg_ext.addr = msg->addr;
- msg_ext.flags = msg->flags;
- msg_ext.len = msg->len;
- msg_ext.buf = msg->buf;
- #ifdef COMPATIBLE_WITH_AOSP
- msg_ext.ext_flag = msg->ext_flag;
- if (msg->timing <= 0) {
- msg_ext.timing = i2c->defaul_speed;
- /* I2CLOG("fwq (%d) default speed=%d......\n",i2c->id,msg_ext.timing); */
- } else {
- msg_ext.timing = msg->timing;
- /* I2CLOG("fwq (%d) speed=%d......\n",i2c->id,msg_ext.timing); */
- }
- #else
- msg_ext.ext_flag = 0;
- msg_ext.timing = i2c->defaul_speed;
- #endif
- /* I2CLOG("fwq (%d) dmaflag=%x......\n",i2c->id,msg->ext_flag); */
- #ifdef COMPATIBLE_WITH_AOSP
- if (((msg->ext_flag & 0xffff) & I2C_DMA_FLAG) && (msg->ext_flag >> 16 == 0xdead)) {
- /* do nothing */
- /* I2CLOG("fwq (%d)use mtk dma......\n",i2c->id); */
- } else {
- /* check if need to use DMA */
- if (msg->len > I2C_FIFO_SIZE) {
- /* I2CLOG("fwq copy to dma(%d) len=0x%x......\n",i2c->id,msg_ext.len); */
- /* i2c->dma_en = true; */
- dma_need_copy_back = true;
- msg_ext.ext_flag |= I2C_DMA_FLAG;
- temp_for_dma = msg_ext.buf;
- memcpy(i2c->dma_buf.vaddr, (msg_ext.buf), (msg_ext.len & 0x00FF));
- msg_ext.buf = (u8 *) i2c->dma_buf.paddr;
- /* I2CLOG("fwq copy to dma done(%d)......\n",i2c->id); */
- }
- }
- #else
- /* check if need to use DMA */
- if (msg->len > I2C_FIFO_SIZE) {
- /* i2c->dma_en = true; */
- dma_need_copy_back = true;
- msg_ext.ext_flag |= I2C_DMA_FLAG;
- temp_for_dma = msg_ext.buf;
- memcpy(i2c->dma_buf.vaddr, (msg_ext.buf), (msg_ext.len & 0x00FF));
- msg_ext.buf = (u8 *) mt_i2c_bus_to_virt(i2c->dma_buf.paddr);
- }
- #endif
- /* get the read/write flag */
- i2c->read_flag = (msg_ext.flags & I2C_M_RD);
- i2c->addr = msg_ext.addr;
- if (i2c->addr == 0) {
- I2CERR(" addr is invalid.\n");
- I2C_BUG_ON(i2c->addr == NULL);
- ret = -EINVAL_I2C;
- goto err;
- }
- if (msg->buf == NULL) {
- I2CERR(" data buffer is NULL.\n");
- I2C_BUG_ON(msg->buf == NULL);
- ret = -EINVAL_I2C;
- goto err;
- }
- if (g_i2c[0] == i2c || g_i2c[1] == i2c) {
- I2CERR("mt-i2c%d: Current I2C Adapter is busy.\n", i2c->id);
- ret = -EINVAL_I2C;
- goto err;
- }
- /* start=========================translate msg to mt_i2c=============================== */
- _i2c_translate_msg(i2c, &msg_ext);
- /* end=========================translate msg to mt_i2c=============================== */
- mt_i2c_clock_enable(i2c);
- return_value = _i2c_transfer_interface(i2c);
- if (true == dma_need_copy_back) {
- /* I2CLOG("fwq from to dma......\n"); */
- memcpy(temp_for_dma, i2c->dma_buf.vaddr, msg->len & 0xFF);
- msg->buf = temp_for_dma;
- /* I2CLOG("fwq from to dma over......\n"); */
- }
- if (!(msg_ext.ext_flag & I2C_3DCAMERA_FLAG))
- mt_i2c_clock_disable(i2c);
- if (return_value < 0) {
- ret = -EINVAL_I2C;
- goto err;
- }
- err:
- return ret;
- }
- static s32 standard_i2c_do_transfer(struct mt_i2c_t *i2c, struct i2c_msg *msgs, s32 num)
- {
- s32 ret = 0;
- s32 left_num = num;
- while (left_num--) {
- ret = standard_i2c_start_xfer(i2c, msgs++);
- if (ret < 0) {
- if (ret != -EINVAL_I2C) /*We never try again when the param is invalid */
- return -EAGAIN;
- else
- return -EINVAL_I2C;
- }
- }
- /*the return value is number of executed messages */
- return num;
- }
- static s32 standard_i2c_transfer(struct i2c_adapter *adap, struct i2c_msg msgs[], s32 num)
- {
- s32 ret = 0;
- s32 retry;
- struct mt_i2c_t *i2c = i2c_get_adapdata(adap);
- for (retry = 0; retry < adap->retries; retry++) {
- ret = standard_i2c_do_transfer(i2c, msgs, num);
- if (ret != -EAGAIN)
- break;
- if (retry < adap->retries - 1)
- udelay(100);
- }
- if (ret != -EAGAIN)
- return ret;
- else
- return -EREMOTEIO;
- }
- #endif
- int mtk_i2c_transfer(struct i2c_adapter *adap, struct mt_i2c_msg msgs[], s32 num)
- {
- s32 ret = 0;
- s32 retry;
- struct mt_i2c_t *i2c = i2c_get_adapdata(adap);
- for (retry = 0; retry < adap->retries; retry++) {
- ret = mt_i2c_do_transfer(i2c, msgs, num);
- if (ret != -EAGAIN)
- break;
- if (retry < adap->retries - 1)
- udelay(100);
- }
- if (ret != -EAGAIN)
- return ret;
- else
- return -EREMOTEIO;
- }
- int mtk_i2c_master_send(const struct i2c_client *client,
- const char *buf, int count, u32 ext_flag, u32 timing)
- {
- int ret;
- struct i2c_adapter *adap = client->adapter;
- struct mt_i2c_msg msg;
- msg.addr = client->addr;
- msg.flags = client->flags & I2C_M_TEN;
- msg.len = count;
- msg.timing = timing;
- msg.buf = (char *)buf;
- msg.ext_flag = ext_flag;
- ret = mtk_i2c_transfer(adap, &msg, 1);
- /*
- * If everything went ok (i.e. 1 msg transmitted), return #bytes
- * transmitted, else error code.
- */
- return (ret == 1) ? count : ret;
- }
- EXPORT_SYMBOL(mtk_i2c_master_send);
- /**
- * i2c_master_recv - issue a single I2C message in master receive mode
- * @client: Handle to slave device
- * @buf: Where to store data read from slave
- * @count: How many bytes to read, must be less than 64k since msg.len is u16
- * @ext_flag: Controller special flags
- *
- * Returns negative errno, or else the number of bytes read.
- */
- int mtk_i2c_master_recv(const struct i2c_client *client,
- char *buf, int count, u32 ext_flag, u32 timing)
- {
- struct i2c_adapter *adap = client->adapter;
- struct mt_i2c_msg msg;
- int ret;
- msg.addr = client->addr;
- msg.flags = client->flags & I2C_M_TEN;
- msg.timing = timing;
- msg.flags |= I2C_M_RD;
- msg.len = count;
- msg.buf = buf;
- msg.ext_flag = ext_flag;
- ret = mtk_i2c_transfer(adap, &msg, 1);
- /*
- * If everything went ok (i.e. 1 msg received), return #bytes received,
- * else error code.
- */
- return (ret == 1) ? count : ret;
- }
- EXPORT_SYMBOL(mtk_i2c_master_recv);
- void __iomem *spm_get_i2c_base(void)
- {
- return spm_i2c_base;
- }
- EXPORT_SYMBOL(spm_get_i2c_base);
- #ifdef I2C_DRIVER_IN_KERNEL
- static s32 _i2c_deal_result_3dcamera(struct mt_i2c_t *i2c, struct mt_i2c_msg *msg)
- {
- u16 addr = msg->addr;
- u16 read = (msg->flags & I2C_M_RD);
- i2c->msg_buf = msg->buf;
- i2c->msg_len = msg->len;
- i2c->addr = read ? ((addr << 1) | 0x1) : ((addr << 1) & ~0x1);
- return _i2c_deal_result(i2c);
- }
- #endif
- static void mt_i2c_clock_enable(struct mt_i2c_t *i2c)
- {
- #if (!defined(CONFIG_MT_I2C_FPGA_ENABLE))
- #if defined(CONFIG_MTK_CLKMGR)
- if (i2c->dma_en) {
- I2CINFO(I2C_T_TRANSFERFLOW, "Before dma clock enable .....\n");
- enable_clock(MT_CG_PERI_APDMA, "i2c");
- }
- I2CINFO(I2C_T_TRANSFERFLOW, "Before i2c clock enable .....\n");
- enable_clock(i2c->pdn, "i2c");
- I2CINFO(I2C_T_TRANSFERFLOW, "clock enable done.....\n");
- #else
- if (i2c->dma_en) {
- I2CINFO(I2C_T_TRANSFERFLOW, "Before dma clock enable .....\n");
- clk_prepare_enable(i2c->clk_dma);
- }
- I2CINFO(I2C_T_TRANSFERFLOW, "Before i2c clock enable .....\n");
- clk_prepare_enable(i2c->clk_main);
- I2CINFO(I2C_T_TRANSFERFLOW, "clock enable done.....\n");
- #endif
- #endif
- }
- static void mt_i2c_clock_disable(struct mt_i2c_t *i2c)
- {
- #if (!defined(CONFIG_MT_I2C_FPGA_ENABLE))
- #if defined(CONFIG_MTK_CLKMGR)
- if (i2c->dma_en) {
- I2CINFO(I2C_T_TRANSFERFLOW, "Before dma clock disable .....\n");
- disable_clock(MT_CG_PERI_APDMA, "i2c");
- }
- I2CINFO(I2C_T_TRANSFERFLOW, "Before i2c clock disable .....\n");
- disable_clock(i2c->pdn, "i2c");
- I2CINFO(I2C_T_TRANSFERFLOW, "clock disable done .....\n");
- #else
- if (i2c->dma_en) {
- I2CINFO(I2C_T_TRANSFERFLOW, "Before dma clock disable .....\n");
- clk_disable_unprepare(i2c->clk_dma);
- }
- I2CINFO(I2C_T_TRANSFERFLOW, "Before i2c clock disable .....\n");
- clk_disable_unprepare(i2c->clk_main);
- I2CINFO(I2C_T_TRANSFERFLOW, "clock disable done.....\n");
- #endif
- #endif
- }
- #ifdef CONFIG_TRUSTONIC_TEE_SUPPORT
- int i2c_tui_enable_clock(void)
- {
- #if defined(CONFIG_MTK_CLKMGR)
- enable_clock(MT_CG_PERI_I2C1, "i2c");
- enable_clock(MT_CG_PERI_APDMA, "i2c");
- #else
- struct i2c_adapter *adap;
- struct mt_i2c_t *i2c;
- adap = i2c_get_adapter(1);
- if (!adap) {
- pr_err("Cannot get adapter\n");
- return -1;
- }
- i2c = i2c_get_adapdata(adap);
- clk_prepare_enable(i2c->clk_main);
- clk_prepare_enable(i2c->clk_dma);
- #endif
- return 0;
- }
- int i2c_tui_disable_clock(void)
- {
- #if defined(CONFIG_MTK_CLKMGR)
- disable_clock(MT_CG_PERI_I2C1, "i2c");
- disable_clock(MT_CG_PERI_APDMA, "i2c");
- #else
- struct i2c_adapter *adap;
- struct mt_i2c_t *i2c;
- adap = i2c_get_adapter(1);
- if (!adap) {
- pr_err("Cannot get adapter\n");
- return -1;
- }
- i2c = i2c_get_adapdata(adap);
- clk_disable_unprepare(i2c->clk_dma);
- clk_disable_unprepare(i2c->clk_main);
- #endif
- return 0;
- }
- #endif
- /*
- static void mt_i2c_post_isr(struct mt_i2c_t *i2c)
- {
- if (i2c->irq_stat & I2C_TRANSAC_COMP) {
- atomic_set(&i2c->trans_err, 0);
- atomic_set(&i2c->trans_comp, 1);
- }
- if (i2c->irq_stat & I2C_HS_NACKERR) {
- if (i2c->filter_msg==false)
- I2CERR("I2C_HS_NACKERR\n");
- }
- if (i2c->irq_stat & I2C_ACKERR) {
- if (i2c->filter_msg==false)
- I2CERR("I2C_ACKERR\n");
- }
- atomic_set(&i2c->trans_err, i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR));
- }*/
- /*interrupt handler function*/
- static irqreturn_t mt_i2c_irq(s32 irqno, void *dev_id)
- {
- struct mt_i2c_t *i2c = (struct mt_i2c_t *) dev_id;
- /* u32 base = i2c->base; */
- I2CINFO(I2C_T_TRANSFERFLOW, "i2c interrupt coming.....\n");
- /* I2CLOG("mt_i2c_irq\n"); */
- /*Clear interrupt mask */
- i2c_writel(i2c, OFFSET_INTR_MASK,
- i2c_readl(i2c,
- OFFSET_INTR_MASK) & ~(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP));
- /*Save interrupt status */
- i2c->irq_stat = i2c_readl(i2c, OFFSET_INTR_STAT);
- /*Clear interrupt status,write 1 clear */
- i2c_writel(i2c, OFFSET_INTR_STAT, (I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP));
- /* dev_info(i2c->dev, "I2C interrupt status 0x%04X\n", i2c->irq_stat); */
- /*Wake up process */
- atomic_set(&i2c->trans_stop, 1);
- wake_up(&i2c->wait);
- return IRQ_HANDLED;
- }
- /*This function is only for 3d camera*/
- s32 mt_wait4_i2c_complete(void)
- {
- struct mt_i2c_t *i2c0 = g_i2c[0];
- struct mt_i2c_t *i2c1 = g_i2c[1];
- s32 result0, result1;
- s32 ret = 0;
- if ((i2c0 == NULL) || (i2c1 == NULL)) {
- /*What's wrong? */
- ret = -EINVAL_I2C;
- goto end;
- }
- result0 = _i2c_deal_result_3dcamera(i2c0, &g_msg[0]);
- result1 = _i2c_deal_result_3dcamera(i2c1, &g_msg[1]);
- if (result0 < 0 || result1 < 0)
- ret = -EINVAL_I2C;
- if (NULL != i2c0)
- mt_i2c_clock_disable(i2c0);
- if (NULL != i2c1)
- mt_i2c_clock_disable(i2c1);
- end:
- g_i2c[0] = NULL;
- g_i2c[1] = NULL;
- g_msg[0].buf = NULL;
- g_msg[1].buf = NULL;
- return ret;
- }
- static u32 mt_i2c_functionality(struct i2c_adapter *adap)
- {
- return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
- }
- static struct i2c_algorithm mt_i2c_algorithm = {
- #ifdef CONFIG_MTK_I2C_EXTENSION
- .master_xfer = (pmaster_xfer)mtk_i2c_transfer,
- #else
- .master_xfer = standard_i2c_transfer,
- #endif
- .functionality = mt_i2c_functionality,
- };
- static inline void mt_i2c_init_hw(struct mt_i2c_t *i2c)
- {
- i2c_writel(i2c, OFFSET_SOFTRESET, 0x0001);
- i2c_writel(i2c, OFFSET_DCM_EN, 0x0);
- }
- static void mt_i2c_free(struct mt_i2c_t *i2c)
- {
- if (!i2c)
- return;
- free_irq(i2c->irqnr, i2c);
- i2c_del_adapter(&i2c->adap);
- kfree(i2c);
- }
- static s32 mt_i2c_probe(struct platform_device *pdev)
- {
- int ret, irq = 0;
- struct mt_i2c_t *i2c = NULL;
- struct resource *res;
- I2CLOG(" mt_i2c_probe+++++++++++++++++\n");
- /* Request platform_device IO resource */
- res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- if (res == NULL)
- return -ENODEV;
- /* Request IO memory */
- if (!request_mem_region(res->start, resource_size(res), pdev->name))
- return -ENOMEM;
- i2c = kzalloc(sizeof(struct mt_i2c_t), GFP_KERNEL);
- if (NULL == i2c)
- return -ENOMEM;
- #ifdef CONFIG_OF
- i2c->base = of_iomap(pdev->dev.of_node, 0);
- if (!i2c->base) {
- I2CERR("I2C iomap failed\n");
- return -ENODEV;
- }
- if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
- I2CERR("I2C get cell-index failed\n");
- return -ENODEV;
- }
- i2c->id = pdev->id;
- if (i2c->id == 4)
- spm_i2c_base = i2c->base;
- irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
- if (!irq) {
- I2CERR("I2C get irq failed\n");
- return -ENODEV;
- }
- if (of_property_read_u32(pdev->dev.of_node, "def_speed", &pdev->id)) {
- I2CERR("I2C get def_speed failed\n");
- i2c->defaul_speed = 100;
- } else {
- i2c->defaul_speed = pdev->id;
- }
- #else
- irq = platform_get_irq(pdev, 0);
- if (irq < 0)
- return -ENODEV;
- /* initialize struct mt_i2c_t structure */
- i2c->id = pdev->id;
- i2c->base = IO_PHYS_TO_VIRT(res->start);
- #endif
- i2c->irqnr = irq;
- pr_info("reg: 0x%p, irq: 0x%d, id: %d\n", i2c->base, i2c->irqnr, i2c->id);
- #if defined(CONFIG_MTK_CLKMGR)
- #if (defined(CONFIG_MT_I2C_FPGA_ENABLE))
- i2c->clk = I2C_CLK_RATE;
- #else
- i2c->clk = I2C_CLK_RATE;
- switch (i2c->id) {
- case 0:
- i2c->pdn = MT_CG_PERI_I2C0;
- break;
- case 1:
- i2c->pdn = MT_CG_PERI_I2C1;
- break;
- case 2:
- i2c->pdn = MT_CG_PERI_I2C2;
- break;
- case 3:
- i2c->pdn = MT_CG_PERI_I2C3;
- break;
- #ifdef CONFIG_ARCH_MT6753
- case 4:
- i2c->pdn = MT_CG_PERI_I2C4;
- break;
- #endif
- default:
- dev_err(&pdev->dev, "Error id %d\n", i2c->id);
- break;
- }
- #endif
- #else
- i2c->clk = I2C_CLK_RATE;
- /* of_property_read_u32(pdev->dev.of_node, "clock-frequency", &speed_hz); */
- /* of_property_read_u32(pdev->dev.of_node, "clock-div", &clk_src_div); */
- switch (i2c->id) {
- case 0:
- i2c->clk_main = devm_clk_get(&pdev->dev, "i2c0-main");
- i2c->clk_dma = devm_clk_get(&pdev->dev, "i2c0-dma");
- break;
- case 1:
- i2c->clk_main = devm_clk_get(&pdev->dev, "i2c1-main");
- i2c->clk_dma = devm_clk_get(&pdev->dev, "i2c1-dma");
- break;
- case 2:
- i2c->clk_main = devm_clk_get(&pdev->dev, "i2c2-main");
- i2c->clk_dma = devm_clk_get(&pdev->dev, "i2c2-dma");
- break;
- case 3:
- i2c->clk_main = devm_clk_get(&pdev->dev, "i2c3-main");
- i2c->clk_dma = devm_clk_get(&pdev->dev, "i2c3-dma");
- break;
- #ifdef CONFIG_ARCH_MT6753
- case 4:
- i2c->clk_main = devm_clk_get(&pdev->dev, "i2c4-main");
- i2c->clk_dma = devm_clk_get(&pdev->dev, "i2c4-dma");
- break;
- #endif
- default:
- dev_err(&pdev->dev, "Error id %d\n", i2c->id);
- break;
- }
- if (IS_ERR(i2c->clk_main) && IS_ERR(i2c->clk_dma)) {
- I2CERR
- ("cannot get i2c main clock or dma clock. main clk err : %ld dma clk err %ld .\n",
- PTR_ERR(i2c->clk_main), PTR_ERR(i2c->clk_dma));
- return PTR_ERR(i2c->clk_main);
- }
- #endif
- i2c->dev = &i2c->adap.dev;
- i2c->adap.dev.parent = &pdev->dev;
- #ifdef CONFIG_OF
- i2c->adap.dev.of_node = pdev->dev.of_node;
- #endif
- i2c->adap.nr = i2c->id;
- i2c->adap.owner = THIS_MODULE;
- i2c->adap.algo = &mt_i2c_algorithm;
- i2c->adap.algo_data = NULL;
- i2c->adap.timeout = 2 * HZ; /*2s */
- i2c->adap.retries = 1; /*DO NOT TRY */
- /*need GFP_DMA32 flag to confirm DMA alloc PA is 32bit range */
- i2c->dma_buf.vaddr =
- dma_alloc_coherent(&pdev->dev, MAX_DMA_TRANS_NUM,
- &i2c->dma_buf.paddr, GFP_KERNEL | GFP_DMA32);
- if (!i2c->dma_buf.vaddr)
- I2CLOG("mt-i2c:[Error] Allocate DMA I2C Buffer failed!\n");
- memset(i2c->dma_buf.vaddr, 0, MAX_DMA_TRANS_NUM);
- snprintf(i2c->adap.name, sizeof(i2c->adap.name), I2C_DRV_NAME);
- #ifdef CONFIG_OF
- i2c->pdmabase = DMA_I2C_BASE(i2c->id, ap_dma_base);
- #else
- i2c->pdmabase = DMA_I2C_BASE_CH(i2c->id);
- #endif
- I2CLOG(" id: %d, reg: 0x%p, dma_reg: 0x%p, irq: %d\n", i2c->id, i2c->base, i2c->pdmabase,
- i2c->irqnr);
- spin_lock_init(&i2c->lock);
- init_waitqueue_head(&i2c->wait);
- ret = request_irq(irq, mt_i2c_irq, IRQF_TRIGGER_LOW, I2C_DRV_NAME, i2c);
- if (ret) {
- dev_err(&pdev->dev, "Can Not request I2C IRQ %d\n", irq);
- goto free;
- }
- /* pdata= dev_get_platdata(i2c->adap.dev.parent); */
- I2CLOG("i2c-bus%d speed is %dKhz\n", i2c->id, i2c->defaul_speed);
- mt_i2c_init_hw(i2c);
- i2c_set_adapdata(&i2c->adap, i2c);
- ret = i2c_add_numbered_adapter(&i2c->adap);
- if (ret) {
- dev_err(&pdev->dev, "failed to add i2c bus to i2c core\n");
- goto free;
- }
- platform_set_drvdata(pdev, i2c);
- #ifdef I2C_DEBUG_FS
- ret = device_create_file(i2c->dev, &dev_attr_debug);
- if (ret)
- I2CERR("i2c create attr file failed\n");
- #endif
- I2CLOG("i2c-%d: base(0x%p),dmabase(0x%p),irq(0x%d)", i2c->id, i2c->base, i2c->pdmabase,
- i2c->irqnr);
- I2CLOG(" mt_i2c_probe ok------------------\n");
- return ret;
- free:
- mt_i2c_free(i2c);
- I2CERR("i2c probe fail\n");
- return ret;
- }
- static s32 mt_i2c_remove(struct platform_device *pdev)
- {
- struct mt_i2c_t *i2c = platform_get_drvdata(pdev);
- if (i2c) {
- platform_set_drvdata(pdev, NULL);
- mt_i2c_free(i2c);
- }
- return 0;
- }
- #ifdef CONFIG_PM
- static s32 mt_i2c_suspend(struct platform_device *pdev, pm_message_t state)
- {
- /* struct struct mt_i2c_t *i2c = platform_get_drvdata(pdev); */
- /* dev_dbg(i2c->dev,"[I2C %d] Suspend!\n", i2c->id); */
- return 0;
- }
- static s32 mt_i2c_resume(struct platform_device *pdev)
- {
- /* struct struct mt_i2c_t *i2c = platform_get_drvdata(pdev); */
- /* dev_dbg(i2c->dev,"[I2C %d] Resume!\n", i2c->id); */
- return 0;
- }
- #else
- #define mt_i2c_suspend NULL
- #define mt_i2c_resume NULL
- #endif
- static const struct of_device_id mt_i2c_of_match[] = {
- {.compatible = "mediatek,mt6735-i2c",},
- {.compatible = "mediatek,mt6735m-i2c",},
- {.compatible = "mediatek,mt6753-i2c",},
- { /* sentinel */ },
- };
- MODULE_DEVICE_TABLE(of, mt_i2c_of_match);
- static struct platform_driver mt_i2c_driver = {
- .probe = mt_i2c_probe,
- .remove = mt_i2c_remove,
- .suspend = mt_i2c_suspend,
- .resume = mt_i2c_resume,
- .driver = {
- .name = I2C_DRV_NAME,
- .owner = THIS_MODULE,
- #ifdef CONFIG_OF
- .of_match_table = mt_i2c_of_match,
- #endif
- },
- };
- static s32 __init mt_i2c_init(void)
- {
- #ifdef CONFIG_OF
- struct device_node *ap_dma_node;
- I2CLOG(" mt_i2c_init driver us DT\n");
- /* ioremap the AP_DMA base and use offset get the I2C DMA base */
- ap_dma_node = of_find_compatible_node(NULL, NULL, "mediatek,ap_dma");
- if (!ap_dma_node) {
- I2CERR("Cannot find AP_DMA node\n");
- return -ENODEV;
- }
- ap_dma_base = of_iomap(ap_dma_node, 0);
- if (!ap_dma_base) {
- I2CERR("AP_DMA iomap failed\n");
- return -ENOMEM;
- }
- #endif
- I2CLOG(" mt_i2c_init driver us platform device\n");
- return platform_driver_register(&mt_i2c_driver);
- }
- static void __exit mt_i2c_exit(void)
- {
- platform_driver_unregister(&mt_i2c_driver);
- }
- module_init(mt_i2c_init);
- module_exit(mt_i2c_exit);
- MODULE_LICENSE("GPL");
- MODULE_DESCRIPTION("MediaTek I2C Bus Driver");
- MODULE_AUTHOR("Infinity Chen <infinity.chen@mediatek.com>");
|