mtk_rtc_hal.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (C) 2010 MediaTek, Inc.
  3. *
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. */
  15. #ifdef pr_fmt
  16. #undef pr_fmt
  17. #endif
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/rtc.h>
  24. #include <mach/upmu_hw.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/delay.h>
  29. #include <linux/types.h>
  30. #include <mach/mtk_rtc_hal.h>
  31. #include <mtk_rtc_hal_common.h>
  32. #include <mach/mt_rtc_hw.h>
  33. #include <mt_pmic_wrap.h>
  34. #if defined CONFIG_MTK_KERNEL_POWER_OFF_CHARGING
  35. #include <mt_boot.h>
  36. #endif
  37. #include <mt_gpio.h>
  38. #define hal_rtc_xinfo(fmt, args...) \
  39. pr_notice(fmt, ##args)
  40. #define hal_rtc_xerror(fmt, args...) \
  41. pr_err(fmt, ##args)
  42. #define hal_rtc_xfatal(fmt, args...) \
  43. pr_emerg(fmt, ##args)
  44. /* Causion, can only use this hardcode in MT6323*/
  45. #define GPIO_SRCLKEN_PIN (37 | 0x80000000)
  46. /*
  47. RTC_FGSOC = 0,
  48. RTC_ANDROID,
  49. RTC_RECOVERY,
  50. RTC_FAC_RESET,
  51. RTC_BYPASS_PWR,
  52. RTC_PWRON_TIME,
  53. RTC_FAST_BOOT,
  54. RTC_KPOC,
  55. RTC_DEBUG,
  56. RTC_PWRON_AL,
  57. RTC_UART,
  58. RTC_AUTOBOOT,
  59. RTC_PWRON_LOGO,
  60. RTC_32K_LESS,
  61. RTC_LP_DET,
  62. RTC_SPAR_NUM
  63. */
  64. /*
  65. * RTC_PDN1:
  66. * bit 0 - 3 : Android bits
  67. * bit 4 - 5 : Recovery bits (0x10: factory data reset)
  68. * bit 6 : Bypass PWRKEY bit
  69. * bit 7 : Power-On Time bit
  70. * bit 8 : RTC_GPIO_USER_WIFI bit
  71. * bit 9 : RTC_GPIO_USER_GPS bit
  72. * bit 10 : RTC_GPIO_USER_BT bit
  73. * bit 11 : RTC_GPIO_USER_FM bit
  74. * bit 12 : RTC_GPIO_USER_PMIC bit
  75. * bit 13 : Fast Boot
  76. * bit 14 : Kernel Power Off Charging
  77. * bit 15 : Debug bit
  78. */
  79. /*
  80. * RTC_PDN2:
  81. * bit 0 - 3 : MTH in power-on time
  82. * bit 4 : Power-On Alarm bit
  83. * bit 5 - 6 : UART bits
  84. * bit 7 : autoboot bit
  85. * bit 8 - 14: YEA in power-on time
  86. * bit 15 : Power-On Logo bit
  87. */
  88. /*
  89. * RTC_SPAR0:
  90. * bit 0 - 5 : SEC in power-on time
  91. * bit 6 : 32K less bit. True:with 32K, False:Without 32K
  92. * bit 7 - 15: reserved bits
  93. */
  94. u16 rtc_spare_reg[][3] = {
  95. {RTC_AL_HOU, 0x7f, 8},
  96. {RTC_PDN1, 0xf, 0},
  97. {RTC_PDN1, 0x3, 4},
  98. {RTC_PDN1, 0x1, 6},
  99. {RTC_PDN1, 0x1, 7},
  100. {RTC_PDN1, 0x1, 13},
  101. {RTC_PDN1, 0x1, 14},
  102. {RTC_PDN1, 0x1, 15},
  103. {RTC_PDN2, 0x1, 4},
  104. {RTC_PDN2, 0x3, 5},
  105. {RTC_PDN2, 0x1, 7},
  106. {RTC_PDN2, 0x1, 15},
  107. {RTC_SPAR0, 0x1, 6},
  108. {RTC_SPAR0, 0x1, 7}
  109. };
  110. void hal_rtc_set_abb_32k(u16 enable)
  111. {
  112. u16 con;
  113. if (enable)
  114. con = rtc_read(RTC_OSC32CON) | RTC_OSC32CON_LNBUFEN;
  115. else
  116. con = rtc_read(RTC_OSC32CON) & ~RTC_OSC32CON_LNBUFEN;
  117. rtc_xosc_write(con, true);
  118. hal_rtc_xinfo("enable ABB 32k (0x%x)\n", con);
  119. }
  120. u16 hal_rtc_get_gpio_32k_status(void)
  121. {
  122. u16 con;
  123. con = rtc_read(RTC_CON);
  124. hal_rtc_xinfo("RTC_GPIO 32k status(RTC_CON=0x%x)\n", con);
  125. if (con & RTC_CON_F32KOB)
  126. return 0;
  127. else
  128. return 1;
  129. }
  130. void hal_rtc_set_gpio_32k_status(u16 user, bool enable)
  131. {
  132. u16 con, pdn1;
  133. if (enable) {
  134. pdn1 = rtc_read(RTC_PDN1);
  135. } else {
  136. pdn1 = rtc_read(RTC_PDN1) & ~(1U << user);
  137. rtc_write(RTC_PDN1, pdn1);
  138. rtc_write_trigger();
  139. }
  140. con = rtc_read(RTC_CON);
  141. if (enable) {
  142. con &= ~RTC_CON_F32KOB;
  143. } else {
  144. if (!(pdn1 & RTC_GPIO_USER_MASK)) { /* no users */
  145. con |= RTC_CON_F32KOB;
  146. }
  147. }
  148. rtc_write(RTC_CON, con);
  149. rtc_write_trigger();
  150. if (enable) {
  151. pdn1 |= (1U << user);
  152. rtc_write(RTC_PDN1, pdn1);
  153. rtc_write_trigger();
  154. }
  155. hal_rtc_xinfo("RTC_GPIO user %d enable = %d 32k (0x%x)\n", user, enable, pdn1);
  156. }
  157. void hal_rtc_bbpu_pwdn(void)
  158. {
  159. u16 con;
  160. rtc_writeif_unlock();
  161. /* disable 32K export if there are no RTC_GPIO users */
  162. if (!(rtc_read(RTC_PDN1) & RTC_GPIO_USER_MASK)) {
  163. con = rtc_read(RTC_CON) | RTC_CON_F32KOB;
  164. rtc_write(RTC_CON, con);
  165. rtc_write_trigger();
  166. }
  167. #if (defined(MTK_GPS_MT3332))
  168. hal_rtc_force_set_gpio_32k(false);
  169. #endif
  170. rtc_bbpu_pwrdown(true);
  171. }
  172. void hal_rtc_get_pwron_alarm(struct rtc_time *tm, struct rtc_wkalrm *alm)
  173. {
  174. u16 pdn1, pdn2;
  175. pdn1 = rtc_read(RTC_PDN1);
  176. pdn2 = rtc_read(RTC_PDN2);
  177. alm->enabled = (pdn1 & RTC_PDN1_PWRON_TIME ? (pdn2 & RTC_PDN2_PWRON_LOGO ? 3 : 2) : 0);
  178. alm->pending = !!(pdn2 & RTC_PDN2_PWRON_ALARM); /* return Power-On Alarm bit */
  179. hal_rtc_get_alarm_time(tm);
  180. }
  181. bool hal_rtc_is_lp_irq(void)
  182. {
  183. u16 irqsta;
  184. irqsta = rtc_read(RTC_IRQ_STA); /* read clear */
  185. if (unlikely(!(irqsta & RTC_IRQ_STA_AL))) {
  186. #ifndef USER_BUILD_KERNEL
  187. if (irqsta & RTC_IRQ_STA_LP)
  188. rtc_lp_exception();
  189. #endif
  190. return true;
  191. }
  192. return false;
  193. }
  194. bool hal_rtc_is_pwron_alarm(struct rtc_time *nowtm, struct rtc_time *tm)
  195. {
  196. u16 pdn1;
  197. pdn1 = rtc_read(RTC_PDN1);
  198. hal_rtc_xinfo("pdn1 = 0x%4x\n", pdn1);
  199. if (pdn1 & RTC_PDN1_PWRON_TIME) { /* power-on time is available */
  200. hal_rtc_xinfo("pdn1 = 0x%4x\n", pdn1);
  201. hal_rtc_get_tick_time(nowtm);
  202. hal_rtc_xinfo("pdn1 = 0x%4x\n", pdn1);
  203. if (rtc_read(RTC_TC_SEC) < nowtm->tm_sec) { /* SEC has carried */
  204. hal_rtc_get_tick_time(nowtm);
  205. }
  206. hal_rtc_get_pwron_alarm_time(tm);
  207. return true;
  208. }
  209. return false;
  210. }
  211. void hal_rtc_get_alarm(struct rtc_time *tm, struct rtc_wkalrm *alm)
  212. {
  213. u16 irqen, pdn2;
  214. irqen = rtc_read(RTC_IRQ_EN);
  215. hal_rtc_get_alarm_time(tm);
  216. pdn2 = rtc_read(RTC_PDN2);
  217. alm->enabled = !!(irqen & RTC_IRQ_EN_AL);
  218. alm->pending = !!(pdn2 & RTC_PDN2_PWRON_ALARM); /* return Power-On Alarm bit */
  219. }
  220. void hal_rtc_set_alarm(struct rtc_time *tm)
  221. {
  222. u16 irqen;
  223. hal_rtc_set_alarm_time(tm);
  224. irqen = rtc_read(RTC_IRQ_EN) | RTC_IRQ_EN_ONESHOT_AL;
  225. rtc_write(RTC_IRQ_EN, irqen);
  226. rtc_write_trigger();
  227. }
  228. void hal_rtc_clear_alarm(struct rtc_time *tm)
  229. {
  230. u16 irqsta, irqen, pdn2;
  231. irqen = rtc_read(RTC_IRQ_EN) & ~RTC_IRQ_EN_AL;
  232. pdn2 = rtc_read(RTC_PDN2) & ~RTC_PDN2_PWRON_ALARM;
  233. rtc_write(RTC_IRQ_EN, irqen);
  234. rtc_write(RTC_PDN2, pdn2);
  235. rtc_write_trigger();
  236. irqsta = rtc_read(RTC_IRQ_STA); /* read clear */
  237. hal_rtc_set_alarm_time(tm);
  238. }
  239. void hal_rtc_set_lp_irq(void)
  240. {
  241. u16 irqen;
  242. #ifndef USER_BUILD_KERNEL
  243. irqen = rtc_read(RTC_IRQ_EN) | RTC_IRQ_EN_LP;
  244. #else
  245. irqen = rtc_read(RTC_IRQ_EN) & ~RTC_IRQ_EN_LP;
  246. #endif
  247. rtc_write(RTC_IRQ_EN, irqen);
  248. rtc_write_trigger();
  249. }
  250. void hal_rtc_save_pwron_time(bool enable, struct rtc_time *tm, bool logo)
  251. {
  252. u16 pdn1, pdn2;
  253. hal_rtc_set_pwron_alarm_time(tm);
  254. if (logo)
  255. pdn2 = rtc_read(RTC_PDN2) | RTC_PDN2_PWRON_LOGO;
  256. else
  257. pdn2 = rtc_read(RTC_PDN2) & ~RTC_PDN2_PWRON_LOGO;
  258. rtc_write(RTC_PDN2, pdn2);
  259. if (enable)
  260. pdn1 = rtc_read(RTC_PDN1) | RTC_PDN1_PWRON_TIME;
  261. else
  262. pdn1 = rtc_read(RTC_PDN1) & ~RTC_PDN1_PWRON_TIME;
  263. rtc_write(RTC_PDN1, pdn1);
  264. rtc_write_trigger();
  265. }