musbfsh_hsdma.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * MUSB OTG driver - support for Mentor's DMA controller
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2007 by Texas Instruments
  6. *
  7. * Copyright 2015 Mediatek Inc.
  8. * Marvin Lin <marvin.lin@mediatek.com>
  9. * Arvin Wang <arvin.wang@mediatek.com>
  10. * Vincent Fan <vincent.fan@mediatek.com>
  11. * Bryant Lu <bryant.lu@mediatek.com>
  12. * Yu-Chang Wang <yu-chang.wang@mediatek.com>
  13. * Macpaul Lin <macpaul.lin@mediatek.com>
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * version 2 as published by the Free Software Foundation.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program,
  26. *
  27. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  28. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  29. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  30. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  31. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  32. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  33. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  34. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  35. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  36. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. *
  38. */
  39. #define MUSBFSH_HSDMA_BASE 0x200
  40. #define MUSBFSH_HSDMA_INTR (MUSBFSH_HSDMA_BASE + 0x0)
  41. #define MUSBFSH_HSDMA_DMA_INTR_UNMASK (MUSBFSH_HSDMA_INTR + 0x1)
  42. #define MUSBFSH_HSDMA_DMA_INTR_UNMASK_CLEAR (MUSBFSH_HSDMA_INTR + 0x2)
  43. #define MUSBFSH_HSDMA_DMA_INTR_UNMASK_SET (MUSBFSH_HSDMA_INTR + 0x3)
  44. #define MUSBFSH_HSDMA_CONTROL 0x4
  45. #define MUSBFSH_HSDMA_ADDRESS 0x8
  46. #define MUSBFSH_HSDMA_COUNT 0xc
  47. /* _bchannel starts from 0 */
  48. #define MUSBFSH_HSDMA_CHANNEL_OFFSET(_bchannel, _offset) \
  49. (MUSBFSH_HSDMA_BASE + (_bchannel << 4) + _offset)
  50. #define musbfsh_read_hsdma_addr(mbase, bchannel) \
  51. musbfsh_readl(mbase, \
  52. MUSBFSH_HSDMA_CHANNEL_OFFSET(bchannel, \
  53. MUSBFSH_HSDMA_ADDRESS))
  54. #define musbfsh_write_hsdma_addr(mbase, bchannel, addr) \
  55. musbfsh_writel(mbase, \
  56. MUSBFSH_HSDMA_CHANNEL_OFFSET(bchannel, \
  57. MUSBFSH_HSDMA_ADDRESS), \
  58. addr)
  59. #define musbfsh_read_hsdma_count(mbase, bchannel) \
  60. musbfsh_readl(mbase, \
  61. MUSBFSH_HSDMA_CHANNEL_OFFSET(bchannel, MUSBFSH_HSDMA_COUNT))
  62. #define musbfsh_write_hsdma_count(mbase, bchannel, len) \
  63. musbfsh_writel(mbase, \
  64. MUSBFSH_HSDMA_CHANNEL_OFFSET(bchannel, \
  65. MUSBFSH_HSDMA_COUNT), \
  66. len)
  67. /* control register (16-bit): */
  68. #define MUSBFSH_HSDMA_ENABLE_SHIFT 0
  69. #define MUSBFSH_HSDMA_TRANSMIT_SHIFT 1
  70. #define MUSBFSH_HSDMA_MODE1_SHIFT 2
  71. #define MUSBFSH_HSDMA_IRQENABLE_SHIFT 3
  72. #define MUSBFSH_HSDMA_ENDPOINT_SHIFT 4
  73. #define MUSBFSH_HSDMA_BUSERROR_SHIFT 8
  74. #define MUSBFSH_HSDMA_BURSTMODE_SHIFT 9
  75. #define MUSBFSH_HSDMA_BURSTMODE (3 << MUSBFSH_HSDMA_BURSTMODE_SHIFT)
  76. #define MUSBFSH_HSDMA_BURSTMODE_UNSPEC 0
  77. #define MUSBFSH_HSDMA_BURSTMODE_INCR4 1
  78. #define MUSBFSH_HSDMA_BURSTMODE_INCR8 2
  79. #define MUSBFSH_HSDMA_BURSTMODE_INCR16 3
  80. #ifndef MUSBFSH_HSDMA_CHANNELS
  81. #define MUSBFSH_HSDMA_CHANNELS 8
  82. #endif
  83. struct musbfsh_dma_controller;
  84. struct musbfsh_dma_channel {
  85. struct dma_channel channel;
  86. struct musbfsh_dma_controller *controller;
  87. u32 start_addr;
  88. u32 len;
  89. u16 max_packet_sz;
  90. u8 idx;
  91. u8 epnum;
  92. u8 transmit;
  93. };
  94. struct musbfsh_dma_controller {
  95. struct dma_controller controller;
  96. struct musbfsh_dma_channel channel[MUSBFSH_HSDMA_CHANNELS];
  97. void *private_data;
  98. void __iomem *base;
  99. u8 channel_count;
  100. u8 used_channels;
  101. u8 irq;
  102. };