musbfsh_regs.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * MUSB OTG driver register defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * Copyright 2015 Mediatek Inc.
  9. * Marvin Lin <marvin.lin@mediatek.com>
  10. * Arvin Wang <arvin.wang@mediatek.com>
  11. * Vincent Fan <vincent.fan@mediatek.com>
  12. * Bryant Lu <bryant.lu@mediatek.com>
  13. * Yu-Chang Wang <yu-chang.wang@mediatek.com>
  14. * Macpaul Lin <macpaul.lin@mediatek.com>
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * version 2 as published by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful, but
  21. * WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  23. * General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program.
  27. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  28. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  29. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  30. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  31. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  32. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  33. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  34. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  35. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  36. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. *
  38. */
  39. #ifndef __MUSBFSH_REGS_H__
  40. #define __MUSBFSH_REGS_H__
  41. #define MUSBFSH_EP0_FIFOSIZE 64 /* This is non-configurable */
  42. /*
  43. * MUSB Register bits
  44. */
  45. /* POWER */
  46. #define MUSBFSH_POWER_ISOUPDATE 0x80
  47. #define MUSBFSH_POWER_SOFTCONN 0x40
  48. #define MUSBFSH_POWER_HSENAB 0x20
  49. #define MUSBFSH_POWER_HSMODE 0x10
  50. #define MUSBFSH_POWER_RESET 0x08
  51. #define MUSBFSH_POWER_RESUME 0x04
  52. #define MUSBFSH_POWER_SUSPENDM 0x02
  53. #define MUSBFSH_POWER_ENSUSPEND 0x01
  54. /* INTRUSB */
  55. #define MUSBFSH_INTR_SUSPEND 0x01
  56. #define MUSBFSH_INTR_RESUME 0x02
  57. #define MUSBFSH_INTR_RESET 0x04
  58. #define MUSBFSH_INTR_BABBLE 0x04
  59. #define MUSBFSH_INTR_SOF 0x08
  60. #define MUSBFSH_INTR_CONNECT 0x10
  61. #define MUSBFSH_INTR_DISCONNECT 0x20
  62. #define MUSBFSH_INTR_SESSREQ 0x40
  63. #define MUSBFSH_INTR_VBUSERROR 0x80 /* For SESSION end */
  64. /* DEVCTL */
  65. #define MUSBFSH_DEVCTL_BDEVICE 0x80
  66. #define MUSBFSH_DEVCTL_FSDEV 0x40
  67. #define MUSBFSH_DEVCTL_LSDEV 0x20
  68. #define MUSBFSH_DEVCTL_VBUS 0x18
  69. #define MUSBFSH_DEVCTL_VBUS_SHIFT 3
  70. #define MUSBFSH_DEVCTL_HM 0x04
  71. #define MUSBFSH_DEVCTL_HR 0x02
  72. #define MUSBFSH_DEVCTL_SESSION 0x01
  73. /* MUSB ULPI VBUSCONTROL */
  74. #define MUSBFSH_ULPI_USE_EXTVBUS 0x01
  75. #define MUSBFSH_ULPI_USE_EXTVBUSIND 0x02
  76. /* ULPI_REG_CONTROL */
  77. #define MUSBFSH_ULPI_REG_REQ (1 << 0)
  78. #define MUSBFSH_ULPI_REG_CMPLT (1 << 1)
  79. #define MUSBFSH_ULPI_RDN_WR (1 << 2)
  80. /* TESTMODE */
  81. #define MUSBFSH_TEST_FORCE_HOST 0x80
  82. #define MUSBFSH_TEST_FIFO_ACCESS 0x40
  83. #define MUSBFSH_TEST_FORCE_FS 0x20
  84. #define MUSBFSH_TEST_FORCE_HS 0x10
  85. #define MUSBFSH_TEST_PACKET 0x08
  86. #define MUSBFSH_TEST_K 0x04
  87. #define MUSBFSH_TEST_J 0x02
  88. #define MUSBFSH_TEST_SE0_NAK 0x01
  89. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  90. #define MUSBFSH_FIFOSZ_DPB 0x10
  91. /* Allocation size (8, 16, 32, ... 4096) */
  92. #define MUSBFSH_FIFOSZ_SIZE 0x0f
  93. /* CSR0 */
  94. #define MUSBFSH_CSR0_FLUSHFIFO 0x0100
  95. #define MUSBFSH_CSR0_TXPKTRDY 0x0002
  96. #define MUSBFSH_CSR0_RXPKTRDY 0x0001
  97. /* CSR0 in Peripheral mode */
  98. #define MUSBFSH_CSR0_P_SVDSETUPEND 0x0080
  99. #define MUSBFSH_CSR0_P_SVDRXPKTRDY 0x0040
  100. #define MUSBFSH_CSR0_P_SENDSTALL 0x0020
  101. #define MUSBFSH_CSR0_P_SETUPEND 0x0010
  102. #define MUSBFSH_CSR0_P_DATAEND 0x0008
  103. #define MUSBFSH_CSR0_P_SENTSTALL 0x0004
  104. /* CSR0 in Host mode */
  105. #define MUSBFSH_CSR0_H_DIS_PING 0x0800
  106. #define MUSBFSH_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  107. #define MUSBFSH_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  108. #define MUSBFSH_CSR0_H_NAKTIMEOUT 0x0080
  109. #define MUSBFSH_CSR0_H_STATUSPKT 0x0040
  110. #define MUSBFSH_CSR0_H_REQPKT 0x0020
  111. #define MUSBFSH_CSR0_H_ERROR 0x0010
  112. #define MUSBFSH_CSR0_H_SETUPPKT 0x0008
  113. #define MUSBFSH_CSR0_H_RXSTALL 0x0004
  114. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  115. #define MUSBFSH_CSR0_P_WZC_BITS \
  116. (MUSBFSH_CSR0_P_SENTSTALL)
  117. #define MUSBFSH_CSR0_H_WZC_BITS \
  118. (MUSBFSH_CSR0_H_NAKTIMEOUT | MUSBFSH_CSR0_H_RXSTALL \
  119. | MUSBFSH_CSR0_RXPKTRDY)
  120. /* TxType/RxType */
  121. #define MUSBFSH_TYPE_SPEED 0xc0
  122. #define MUSBFSH_TYPE_SPEED_SHIFT 6
  123. #define MUSBFSH_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  124. #define MUSBFSH_TYPE_PROTO_SHIFT 4
  125. #define MUSBFSH_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  126. /* CONFIGDATA */
  127. #define MUSBFSH_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  128. #define MUSBFSH_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  129. #define MUSBFSH_CONFIGDATA_BIGENDIAN 0x20
  130. #define MUSBFSH_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  131. #define MUSBFSH_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  132. #define MUSBFSH_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  133. #define MUSBFSH_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  134. #define MUSBFSH_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  135. /* TXCSR in Peripheral and Host mode */
  136. #define MUSBFSH_TXCSR_AUTOSET 0x8000
  137. #define MUSBFSH_TXCSR_DMAENAB 0x1000
  138. #define MUSBFSH_TXCSR_FRCDATATOG 0x0800
  139. #define MUSBFSH_TXCSR_DMAMODE 0x0400
  140. #define MUSBFSH_TXCSR_CLRDATATOG 0x0040
  141. #define MUSBFSH_TXCSR_FLUSHFIFO 0x0008
  142. #define MUSBFSH_TXCSR_FIFONOTEMPTY 0x0002
  143. #define MUSBFSH_TXCSR_TXPKTRDY 0x0001
  144. /* TXCSR in Peripheral mode */
  145. #define MUSBFSH_TXCSR_P_ISO 0x4000
  146. #define MUSBFSH_TXCSR_P_INCOMPTX 0x0080
  147. #define MUSBFSH_TXCSR_P_SENTSTALL 0x0020
  148. #define MUSBFSH_TXCSR_P_SENDSTALL 0x0010
  149. #define MUSBFSH_TXCSR_P_UNDERRUN 0x0004
  150. /* TXCSR in Host mode */
  151. #define MUSBFSH_TXCSR_H_WR_DATATOGGLE 0x0200
  152. #define MUSBFSH_TXCSR_H_DATATOGGLE 0x0100
  153. #define MUSBFSH_TXCSR_H_NAKTIMEOUT 0x0080
  154. #define MUSBFSH_TXCSR_H_RXSTALL 0x0020
  155. #define MUSBFSH_TXCSR_H_ERROR 0x0004
  156. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  157. #define MUSBFSH_TXCSR_P_WZC_BITS \
  158. (MUSBFSH_TXCSR_P_INCOMPTX | MUSBFSH_TXCSR_P_SENTSTALL \
  159. | MUSBFSH_TXCSR_P_UNDERRUN | MUSBFSH_TXCSR_FIFONOTEMPTY)
  160. #define MUSBFSH_TXCSR_H_WZC_BITS \
  161. (MUSBFSH_TXCSR_H_NAKTIMEOUT | MUSBFSH_TXCSR_H_RXSTALL \
  162. | MUSBFSH_TXCSR_H_ERROR | MUSBFSH_TXCSR_FIFONOTEMPTY)
  163. /* RXCSR in Peripheral and Host mode */
  164. #define MUSBFSH_RXCSR_AUTOCLEAR 0x8000
  165. #define MUSBFSH_RXCSR_DMAENAB 0x2000
  166. #define MUSBFSH_RXCSR_DISNYET 0x1000
  167. #define MUSBFSH_RXCSR_PID_ERR 0x1000
  168. #define MUSBFSH_RXCSR_DMAMODE 0x0800
  169. #define MUSBFSH_RXCSR_INCOMPRX 0x0100
  170. #define MUSBFSH_RXCSR_CLRDATATOG 0x0080
  171. #define MUSBFSH_RXCSR_FLUSHFIFO 0x0010
  172. #define MUSBFSH_RXCSR_DATAERROR 0x0008
  173. #define MUSBFSH_RXCSR_FIFOFULL 0x0002
  174. #define MUSBFSH_RXCSR_RXPKTRDY 0x0001
  175. /* RXCSR in Peripheral mode */
  176. #define MUSBFSH_RXCSR_P_ISO 0x4000
  177. #define MUSBFSH_RXCSR_P_SENTSTALL 0x0040
  178. #define MUSBFSH_RXCSR_P_SENDSTALL 0x0020
  179. #define MUSBFSH_RXCSR_P_OVERRUN 0x0004
  180. /* RXCSR in Host mode */
  181. #define MUSBFSH_RXCSR_H_AUTOREQ 0x4000
  182. #define MUSBFSH_RXCSR_H_WR_DATATOGGLE 0x0400
  183. #define MUSBFSH_RXCSR_H_DATATOGGLE 0x0200
  184. #define MUSBFSH_RXCSR_H_RXSTALL 0x0040
  185. #define MUSBFSH_RXCSR_H_REQPKT 0x0020
  186. #define MUSBFSH_RXCSR_H_ERROR 0x0004
  187. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  188. #define MUSBFSH_RXCSR_P_WZC_BITS \
  189. (MUSBFSH_RXCSR_P_SENTSTALL | MUSBFSH_RXCSR_P_OVERRUN \
  190. | MUSBFSH_RXCSR_RXPKTRDY)
  191. #define MUSBFSH_RXCSR_H_WZC_BITS \
  192. (MUSBFSH_RXCSR_H_RXSTALL | MUSBFSH_RXCSR_H_ERROR \
  193. | MUSBFSH_RXCSR_DATAERROR | MUSBFSH_RXCSR_RXPKTRDY)
  194. /* HUBADDR */
  195. #define MUSBFSH_HUBADDR_MULTI_TT 0x80
  196. /*
  197. * Common USB registers
  198. */
  199. #define MUSBFSH_FADDR 0x00 /* 8-bit */
  200. #define MUSBFSH_POWER 0x01 /* 8-bit */
  201. #define MUSBFSH_INTRTX 0x02 /* 16-bit */
  202. #define MUSBFSH_INTRRX 0x04
  203. #define MUSBFSH_INTRTXE 0x06
  204. #define MUSBFSH_INTRRXE 0x08
  205. #define MUSBFSH_INTRUSB 0x0A /* 8 bit */
  206. #define MUSBFSH_INTRUSBE 0x0B /* 8 bit */
  207. #define MUSBFSH_FRAME 0x0C
  208. #define MUSBFSH_INDEX 0x0E /* 8 bit */
  209. #define MUSBFSH_TESTMODE 0x0F /* 8 bit */
  210. /* Get offset for a given FIFO from musbfsh->mregs */
  211. #define MUSBFSH_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  212. /*
  213. * Additional Control Registers
  214. */
  215. #define MUSBFSH_DEVCTL 0x60 /* 8 bit */
  216. /* These are always controlled through the INDEX register */
  217. #define MUSBFSH_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  218. #define MUSBFSH_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  219. #define MUSBFSH_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  220. #define MUSBFSH_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  221. #define MUSBFSH_EPINFO 0x78 /* 8 bit */
  222. #define MUSBFSH_RAMINFO 0x79 /* 8 bit */
  223. #define MUSBFSH_LINKINFO 0x7a /* 8 bit */
  224. #define MUSBFSH_VPLEN 0x7b /* 8 bit */
  225. #define MUSBFSH_HS_EOF1 0x7c /* 8 bit */
  226. #define MUSBFSH_FS_EOF1 0x7d /* 8 bit */
  227. #define MUSBFSH_LS_EOF1 0x7e /* 8 bit */
  228. #define MUSBFSH_RXTOG 0x80 /* 16 bit */
  229. #define MUSBFSH_RXTOGEN 0x82 /* 16 bit */
  230. #define MUSBFSH_TXTOG 0x84 /* 16 bit */
  231. #define MUSBFSH_TXTOGEN 0x86 /* 16 bit */
  232. /* Offsets to endpoint registers */
  233. #define MUSBFSH_TXMAXP 0x00
  234. #define MUSBFSH_TXCSR 0x02
  235. #define MUSBFSH_CSR0 MUSBFSH_TXCSR /* Re-used for EP0 */
  236. #define MUSBFSH_RXMAXP 0x04
  237. #define MUSBFSH_RXCSR 0x06
  238. #define MUSBFSH_RXCOUNT 0x08
  239. #define MUSBFSH_COUNT0 MUSBFSH_RXCOUNT /* Re-used for EP0 */
  240. #define MUSBFSH_TXTYPE 0x0A
  241. #define MUSBFSH_TYPE0 MUSBFSH_TXTYPE /* Re-used for EP0 */
  242. #define MUSBFSH_TXINTERVAL 0x0B
  243. #define MUSBFSH_NAKLIMIT0 MUSBFSH_TXINTERVAL /* Re-used for EP0 */
  244. #define MUSBFSH_RXTYPE 0x0C
  245. #define MUSBFSH_RXINTERVAL 0x0D
  246. #define MUSBFSH_FIFOSIZE 0x0F
  247. #define MUSBFSH_CONFIGDATA MUSBFSH_FIFOSIZE /* Re-used for EP0 */
  248. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  249. #define MUSBFSH_INDEXED_OFFSET(_epnum, _offset) \
  250. (0x10 + (_offset))
  251. /* Offsets to endpoint registers in flat models */
  252. #define MUSBFSH_FLAT_OFFSET(_epnum, _offset) \
  253. (0x100 + (0x10*(_epnum)) + (_offset))
  254. #define MUSBFSH_TXCSR_MODE 0x2000
  255. /* "bus control"/target registers, for host side multipoint (external hubs) */
  256. #define MUSBFSH_TXFUNCADDR 0x0480
  257. #define MUSBFSH_TXHUBADDR 0x0482
  258. #define MUSBFSH_RXFUNCADDR 0x0484
  259. #define MUSBFSH_RXHUBADDR 0x0486
  260. #define MUSBFSH_BUSCTL_OFFSET(_epnum, _offset) \
  261. (0x80 + (8*(_epnum)) + (_offset))
  262. static inline void musbfsh_write_txfifosz(void __iomem *mbase, u8 c_size)
  263. {
  264. musbfsh_writeb(mbase, MUSBFSH_TXFIFOSZ, c_size);
  265. }
  266. static inline void musbfsh_write_txfifoadd(void __iomem *mbase, u16 c_off)
  267. {
  268. musbfsh_writew(mbase, MUSBFSH_TXFIFOADD, c_off);
  269. }
  270. static inline void musbfsh_write_rxfifosz(void __iomem *mbase, u8 c_size)
  271. {
  272. musbfsh_writeb(mbase, MUSBFSH_RXFIFOSZ, c_size);
  273. }
  274. static inline void musbfsh_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  275. {
  276. musbfsh_writew(mbase, MUSBFSH_RXFIFOADD, c_off);
  277. }
  278. static inline u8 musbfsh_read_txfifosz(void __iomem *mbase)
  279. {
  280. return musbfsh_readb(mbase, MUSBFSH_TXFIFOSZ);
  281. }
  282. static inline u16 musbfsh_read_txfifoadd(void __iomem *mbase)
  283. {
  284. return musbfsh_readw(mbase, MUSBFSH_TXFIFOADD);
  285. }
  286. static inline u8 musbfsh_read_rxfifosz(void __iomem *mbase)
  287. {
  288. return musbfsh_readb(mbase, MUSBFSH_RXFIFOSZ);
  289. }
  290. static inline u16 musbfsh_read_rxfifoadd(void __iomem *mbase)
  291. {
  292. return musbfsh_readw(mbase, MUSBFSH_RXFIFOADD);
  293. }
  294. static inline u8 musbfsh_read_configdata(void __iomem *mbase)
  295. {
  296. musbfsh_writeb(mbase, MUSBFSH_INDEX, 0);
  297. return musbfsh_readb(mbase, 0x10 + MUSBFSH_CONFIGDATA);
  298. }
  299. static inline void __iomem *musbfsh_read_target_reg_base(u8 i,
  300. void __iomem *mbase)
  301. {
  302. void __iomem *tmp_base;
  303. tmp_base = MUSBFSH_BUSCTL_OFFSET(i, 0) + mbase;
  304. return tmp_base;
  305. }
  306. static inline void musbfsh_write_rxfunaddr(void __iomem *mbase, u8 epnum,
  307. u8 qh_addr_reg)
  308. {
  309. musbfsh_writew(mbase, MUSBFSH_RXFUNCADDR + 8 * epnum, qh_addr_reg);
  310. }
  311. static inline void musbfsh_write_rxhubaddr(void __iomem *mbase, u8 epnum,
  312. u8 qh_h_addr_reg)
  313. {
  314. u16 rx_hub_port_addr = musbfsh_readw(mbase,
  315. MUSBFSH_RXHUBADDR + 8 * epnum);
  316. rx_hub_port_addr &= 0xff00;
  317. rx_hub_port_addr |= qh_h_addr_reg;
  318. musbfsh_writew(mbase, MUSBFSH_RXHUBADDR + 8 * epnum, rx_hub_port_addr);
  319. }
  320. static inline void musbfsh_write_rxhubport(void __iomem *mbase, u8 epnum,
  321. u8 qh_h_port_reg)
  322. {
  323. u16 rx_hub_port_addr = musbfsh_readw(mbase,
  324. MUSBFSH_RXHUBADDR + 8 * epnum);
  325. u16 rx_port_addr = (u16) qh_h_port_reg;
  326. rx_hub_port_addr &= 0x00ff;
  327. rx_hub_port_addr |= (rx_port_addr << 8);
  328. musbfsh_writew(mbase, MUSBFSH_RXHUBADDR + 8 * epnum, rx_hub_port_addr);
  329. }
  330. static inline void musbfsh_write_txfunaddr(void __iomem *mbase, u8 epnum,
  331. u8 qh_addr_reg)
  332. {
  333. musbfsh_writew(mbase, MUSBFSH_TXFUNCADDR + 8 * epnum, qh_addr_reg);
  334. }
  335. static inline void musbfsh_write_txhubaddr(void __iomem *mbase, u8 epnum,
  336. u8 qh_h_addr_reg)
  337. {
  338. u16 tx_hub_port_addr = musbfsh_readw(mbase,
  339. MUSBFSH_TXHUBADDR + 8 * epnum);
  340. tx_hub_port_addr &= 0xff00;
  341. tx_hub_port_addr |= qh_h_addr_reg;
  342. musbfsh_writew(mbase, MUSBFSH_TXHUBADDR + 8 * epnum, tx_hub_port_addr);
  343. }
  344. static inline void musbfsh_write_txhubport(void __iomem *mbase, u8 epnum,
  345. u8 qh_h_port_reg)
  346. {
  347. u16 tx_hub_port_addr = musbfsh_readw(mbase,
  348. MUSBFSH_TXHUBADDR + 8 * epnum);
  349. u16 tx_port_addr = (u16) qh_h_port_reg;
  350. tx_hub_port_addr &= 0x00ff;
  351. tx_hub_port_addr |= (tx_port_addr << 8);
  352. musbfsh_writew(mbase, MUSBFSH_TXHUBADDR + 8 * epnum, tx_hub_port_addr);
  353. }
  354. #endif /* __MUSBFSH_REGS_H__ */