usb20.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483
  1. /*
  2. * MUSB OTG controller driver for Blackfin Processors
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/init.h>
  14. #include <linux/list.h>
  15. #include <linux/io.h>
  16. #include <linux/usb/usb_phy_generic.h>
  17. #include <linux/switch.h>
  18. #include <linux/i2c.h>
  19. #include "musb_core.h"
  20. #include "mtk_musb.h"
  21. #include <linux/dma-mapping.h>
  22. #include <linux/platform_device.h>
  23. #include "musbhsdma.h"
  24. #include <mt-plat/upmu_common.h>
  25. #include <mt-plat/mt_boot_common.h>
  26. #ifndef CONFIG_MTK_CLKMGR
  27. #include <linux/clk.h>
  28. struct clk *musb_clk;
  29. #endif
  30. #include "usb20.h"
  31. #include <linux/delay.h>
  32. #ifdef CONFIG_OF
  33. #include <linux/of_irq.h>
  34. #include <linux/of_address.h>
  35. #ifndef CONFIG_MTK_LEGACY
  36. #include <linux/regulator/consumer.h>
  37. #endif
  38. #endif
  39. #ifdef MUSB_QMU_SUPPORT
  40. #include "musb_qmu.h"
  41. #endif
  42. #ifdef FPGA_PLATFORM
  43. static int usb_rdy = 1;
  44. #else
  45. /* default value 0 */
  46. static int usb_rdy;
  47. void set_usb_rdy(void)
  48. {
  49. DBG(0, "set usb_rdy, wake up bat\n");
  50. usb_rdy = 1;
  51. wake_up_bat();
  52. }
  53. #endif
  54. kal_bool is_usb_rdy(void)
  55. {
  56. if (usb_rdy)
  57. return KAL_TRUE;
  58. else
  59. return KAL_FALSE;
  60. }
  61. /* static bool platform_init_first = true; */
  62. static u32 cable_mode = CABLE_MODE_NORMAL;
  63. #ifndef CONFIG_MTK_LEGACY
  64. static struct regulator *reg;
  65. #endif
  66. /* add for linux kernel 3.10 */
  67. #ifdef CONFIG_OF
  68. u32 usb_irq_number1 = 0;
  69. unsigned long usb_phy_base;
  70. #endif
  71. #ifdef CONFIG_MTK_UART_USB_SWITCH
  72. u32 port_mode = PORT_MODE_USB;
  73. u32 sw_tx = 0;
  74. u32 sw_rx = 0;
  75. u32 sw_uart_path = 0;
  76. #define AP_UART0_COMPATIBLE_NAME "mediatek,mt6735-uart"
  77. void __iomem *ap_uart0_base;
  78. #endif
  79. /*EP Fifo Config*/
  80. static struct musb_fifo_cfg fifo_cfg[] __initdata = {
  81. {.hw_ep_num = 1, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  82. MUSB_BUF_DOUBLE},
  83. {.hw_ep_num = 1, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  84. MUSB_BUF_DOUBLE},
  85. {.hw_ep_num = 2, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  86. MUSB_BUF_DOUBLE},
  87. {.hw_ep_num = 2, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  88. MUSB_BUF_DOUBLE},
  89. {.hw_ep_num = 3, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  90. MUSB_BUF_DOUBLE},
  91. {.hw_ep_num = 3, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  92. MUSB_BUF_DOUBLE},
  93. {.hw_ep_num = 4, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  94. MUSB_BUF_DOUBLE},
  95. {.hw_ep_num = 4, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  96. MUSB_BUF_DOUBLE},
  97. {.hw_ep_num = 5, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_INT, .mode =
  98. MUSB_BUF_SINGLE},
  99. {.hw_ep_num = 5, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_INT, .mode =
  100. MUSB_BUF_SINGLE},
  101. {.hw_ep_num = 6, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_INT, .mode =
  102. MUSB_BUF_SINGLE},
  103. {.hw_ep_num = 6, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_INT, .mode =
  104. MUSB_BUF_SINGLE},
  105. {.hw_ep_num = 7, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  106. MUSB_BUF_SINGLE},
  107. {.hw_ep_num = 7, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_BULK, .mode =
  108. MUSB_BUF_SINGLE},
  109. {.hw_ep_num = 8, .style = MUSB_FIFO_TX, .maxpacket = 512, .ep_mode = EP_ISO, .mode =
  110. MUSB_BUF_DOUBLE},
  111. {.hw_ep_num = 8, .style = MUSB_FIFO_RX, .maxpacket = 512, .ep_mode = EP_ISO, .mode =
  112. MUSB_BUF_DOUBLE},
  113. };
  114. static DEFINE_SPINLOCK(musb_connect_lock);
  115. static bool usb_connected;
  116. /*=======================================================================*/
  117. /* MT6589 USB GADGET */
  118. /*=======================================================================*/
  119. #ifdef CONFIG_OF
  120. static const struct of_device_id apusb_of_ids[] = {
  121. {.compatible = "mediatek,mt6735-usb20",},
  122. {},
  123. };
  124. static struct platform_device mt_usb_device = {
  125. .name = "mt_usb",
  126. .id = -1,
  127. };
  128. #endif
  129. MODULE_DEVICE_TABLE(of, apusb_of_ids);
  130. #ifndef FPGA_PLATFORM
  131. #ifdef CONFIG_ARCH_MT6735
  132. #include "mt_vcore_dvfs.h"
  133. static int vcore_releasing;
  134. static struct workqueue_struct *vcore_wq;
  135. static struct work_struct vcore_work;
  136. void vcore_hold(void)
  137. {
  138. int vcore_ret;
  139. DBG(0, "before releasing\n");
  140. while (vcore_releasing)
  141. ;
  142. DBG(0, "after releasing\n");
  143. vcore_ret = vcorefs_request_dvfs_opp(KIR_USB, OPP_0);
  144. if (vcore_ret)
  145. DBG(0, "hold VCORE fail (%d)\n", vcore_ret);
  146. else
  147. DBG(0, "hold VCORE ok\n");
  148. }
  149. void vcore_workqueue(struct work_struct *work)
  150. {
  151. int vcore_ret;
  152. vcore_ret = vcorefs_request_dvfs_opp(KIR_USB, OPP_OFF);
  153. if (vcore_ret)
  154. DBG(0, "workqueue release VCORE fail(%d)\n", vcore_ret);
  155. else
  156. DBG(0, "workqueue release VCORE ok\n");
  157. }
  158. void vcore_release(void)
  159. {
  160. int vcore_ret;
  161. int lock_ret;
  162. unsigned long flags;
  163. vcore_releasing = 1;
  164. if (mtk_musb) {
  165. lock_ret = spin_trylock_irqsave(&mtk_musb->lock, flags);
  166. if (!lock_ret) {
  167. DBG(0, "musb lock fail, mtk_musb:%p\n", mtk_musb);
  168. /* lock fail, spin lock case, should schedule work */
  169. queue_work(vcore_wq, &vcore_work);
  170. vcore_releasing = 0;
  171. return;
  172. }
  173. DBG(0, "musb lock get, release it, mtk_musb:%p\n", mtk_musb);
  174. spin_unlock_irqrestore(&mtk_musb->lock, flags);
  175. }
  176. vcore_ret = vcorefs_request_dvfs_opp(KIR_USB, OPP_OFF);
  177. if (vcore_ret)
  178. DBG(0, "release VCORE fail(%d)\n", vcore_ret);
  179. else
  180. DBG(0, "release VCORE ok\n");
  181. vcore_releasing = 0;
  182. }
  183. #endif
  184. #endif
  185. static struct timer_list musb_idle_timer;
  186. static void musb_do_idle(unsigned long _musb)
  187. {
  188. struct musb *musb = (void *)_musb;
  189. unsigned long flags;
  190. u8 devctl;
  191. if (musb->is_active) {
  192. DBG(0, "%s active, igonre do_idle\n", otg_state_string(musb->xceiv->state));
  193. return;
  194. }
  195. spin_lock_irqsave(&musb->lock, flags);
  196. switch (musb->xceiv->state) {
  197. case OTG_STATE_B_PERIPHERAL:
  198. case OTG_STATE_A_WAIT_BCON:
  199. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  200. if (devctl & MUSB_DEVCTL_BDEVICE) {
  201. musb->xceiv->state = OTG_STATE_B_IDLE;
  202. MUSB_DEV_MODE(musb);
  203. } else {
  204. musb->xceiv->state = OTG_STATE_A_IDLE;
  205. MUSB_HST_MODE(musb);
  206. }
  207. break;
  208. case OTG_STATE_A_HOST:
  209. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  210. if (devctl & MUSB_DEVCTL_BDEVICE)
  211. musb->xceiv->state = OTG_STATE_B_IDLE;
  212. else
  213. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  214. break;
  215. default:
  216. break;
  217. }
  218. spin_unlock_irqrestore(&musb->lock, flags);
  219. DBG(0, "otg_state %s\n", otg_state_string(musb->xceiv->state));
  220. }
  221. static void mt_usb_try_idle(struct musb *musb, unsigned long timeout)
  222. {
  223. unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
  224. static unsigned long last_timer;
  225. if (timeout == 0)
  226. timeout = default_timeout;
  227. /* Never idle if active, or when VBUS timeout is not set as host */
  228. if (musb->is_active || ((musb->a_wait_bcon == 0)
  229. && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
  230. DBG(2, "%s active, deleting timer\n", otg_state_string(musb->xceiv->state));
  231. del_timer(&musb_idle_timer);
  232. last_timer = jiffies;
  233. return;
  234. }
  235. if (time_after(last_timer, timeout)) {
  236. if (!timer_pending(&musb_idle_timer))
  237. last_timer = timeout;
  238. else {
  239. DBG(2, "Longer idle timer already pending, ignoring\n");
  240. return;
  241. }
  242. }
  243. last_timer = timeout;
  244. DBG(2, "%s inactive, for idle timer for %lu ms\n",
  245. otg_state_string(musb->xceiv->state),
  246. (unsigned long)jiffies_to_msecs(timeout - jiffies));
  247. mod_timer(&musb_idle_timer, timeout);
  248. }
  249. static int real_enable = 0, real_disable;
  250. static int virt_enable = 0, virt_disable;
  251. static void mt_usb_enable(struct musb *musb)
  252. {
  253. unsigned long flags;
  254. virt_enable++;
  255. DBG(0, "<%d,%d>,<%d,%d,%d,%d>\n", mtk_usb_power, musb->power, virt_enable, virt_disable,
  256. real_enable, real_disable);
  257. if (musb->power == true)
  258. return;
  259. flags = musb_readl(musb->mregs, USB_L1INTM);
  260. /* mask ID pin, so "open clock" and "set flag" won't be interrupted. ISR may call clock_disable. */
  261. musb_writel(mtk_musb->mregs, USB_L1INTM, (~IDDIG_INT_STATUS) & flags);
  262. /* Mark by ALPS01262215
  263. if (platform_init_first) {
  264. DBG(0,"usb init first\n\r");
  265. musb->is_host = true;
  266. } */
  267. if (!mtk_usb_power) {
  268. #ifndef FPGA_PLATFORM
  269. #ifdef CONFIG_ARCH_MT6735
  270. /* enable_pll(UNIVPLL, "USB_PLL"); */
  271. DBG(0, "enable UPLL before connect\n");
  272. vcore_hold();
  273. #endif
  274. #endif
  275. mdelay(10);
  276. usb_phy_recover();
  277. mtk_usb_power = true;
  278. real_enable++;
  279. if (in_interrupt()) {
  280. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  281. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  282. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  283. }
  284. DBG(0, "<%d,%d,%d,%d>\n", virt_enable, virt_disable, real_enable, real_disable);
  285. }
  286. musb->power = true;
  287. musb_writel(mtk_musb->mregs, USB_L1INTM, flags);
  288. }
  289. static void mt_usb_disable(struct musb *musb)
  290. {
  291. virt_disable++;
  292. DBG(0, "<%d,%d>,<%d,%d,%d,%d>\n", mtk_usb_power, musb->power, virt_enable, virt_disable,
  293. real_enable, real_disable);
  294. if (musb->power == false)
  295. return;
  296. /* Mark by ALPS01262215
  297. if (platform_init_first) {
  298. DBG(0,"usb init first\n\r");
  299. musb->is_host = false;
  300. platform_init_first = false;
  301. } */
  302. if (mtk_usb_power) {
  303. usb_phy_savecurrent();
  304. mtk_usb_power = false;
  305. real_disable++;
  306. DBG(0, "<%d,%d,%d,%d>\n", virt_enable, virt_disable, real_enable, real_disable);
  307. #ifndef FPGA_PLATFORM
  308. #ifdef CONFIG_ARCH_MT6735
  309. if (in_interrupt()) {
  310. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  311. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  312. DBG(0, "in interrupt !!!!!!!!!!!!!!!\n");
  313. }
  314. vcore_release();
  315. #endif
  316. #endif
  317. }
  318. musb->power = false;
  319. }
  320. /* ================================ */
  321. /* connect and disconnect functions */
  322. /* ================================ */
  323. bool mt_usb_is_device(void)
  324. {
  325. DBG(4, "called\n");
  326. if (!mtk_musb) {
  327. DBG(0, "mtk_musb is NULL\n");
  328. return false; /* don't do charger detection when usb is not ready */
  329. }
  330. DBG(4, "is_host=%d\n", mtk_musb->is_host);
  331. /* from K2, FIXME */
  332. #ifdef MTK_KERNEL_POWER_OFF_CHARGING
  333. if (get_boot_mode() == KERNEL_POWER_OFF_CHARGING_BOOT) {
  334. /* prevent MHL chip initial and cable related issue. */
  335. /* power off charging mode. No need OTG function */
  336. return true;
  337. }
  338. #endif
  339. #ifdef CONFIG_MTK_UART_USB_SWITCH
  340. if (in_uart_mode) {
  341. DBG(0, "in UART Mode\n");
  342. return false;
  343. }
  344. #endif
  345. return !mtk_musb->is_host;
  346. }
  347. void mt_usb_connect(void)
  348. {
  349. if (mtk_musb) {
  350. DBG(0, "is ready %d is_host %d power %d\n", mtk_musb->is_ready, mtk_musb->is_host,
  351. mtk_musb->power);
  352. } else {
  353. DBG(0, "!mtk_musb\n");
  354. }
  355. if (musb_removed) {
  356. DBG(0, "musb_removed, direct return\n");
  357. return;
  358. }
  359. if (!mtk_musb || !mtk_musb->is_ready || mtk_musb->is_host || mtk_musb->power) {
  360. DBG(0, "first_connect to 1\n");
  361. first_connect = 1;
  362. return;
  363. }
  364. #ifdef CONFIG_MTK_UART_USB_SWITCH
  365. if (usb_phy_check_in_uart_mode()) {
  366. DBG(0, "CHECK In UART Mode, not enable USB.\n");
  367. DBG(0, "first_connect to 1\n");
  368. first_connect = 1;
  369. return;
  370. }
  371. #endif
  372. DBG(0, "cable_mode=%d\n", cable_mode);
  373. /*
  374. #ifdef CONFIG_MTK_KERNEL_POWER_OFF_CHARGING
  375. if (get_boot_mode() == KERNEL_POWER_OFF_CHARGING_BOOT
  376. || get_boot_mode() == LOW_POWER_OFF_CHARGING_BOOT) {
  377. int chgr_type;
  378. chgr_type = mt_get_charger_type();
  379. DBG(0, "chgr_type(%d)\n", chgr_type);
  380. if (chgr_type == STANDARD_HOST) {
  381. cable_mode = CABLE_MODE_CHRG_ONLY;
  382. DBG(0, "KPOC & STANDARD_HOST, fake cable mode to %d\n", cable_mode);
  383. }
  384. }
  385. #endif
  386. */
  387. spin_lock(&musb_connect_lock);
  388. if (cable_mode != CABLE_MODE_NORMAL) {
  389. #ifndef FPGA_PLATFORM
  390. int charger_type;
  391. charger_type = mt_get_charger_type();
  392. DBG(0, "cable mode change, type(%d), skip(%d)\n", charger_type,
  393. musb_skip_charge_detect);
  394. if (!musb_skip_charge_detect
  395. && (charger_type == STANDARD_HOST || cable_mode == CABLE_MODE_CHRG_ONLY)) {
  396. #endif
  397. DBG(0, "musb_sync_with_bat, USB_CONFIGURED\n");
  398. musb_sync_with_bat(mtk_musb, USB_CONFIGURED);
  399. mtk_musb->power = true;
  400. spin_unlock(&musb_connect_lock);
  401. DBG(0, "first_connect to 1\n");
  402. first_connect = 1;
  403. return;
  404. #ifndef FPGA_PLATFORM
  405. }
  406. #endif
  407. }
  408. if (!wake_lock_active(&mtk_musb->usb_lock)) {
  409. wake_lock(&mtk_musb->usb_lock);
  410. DBG(0, "lock\n");
  411. } else {
  412. DBG(0, "already lock\n");
  413. }
  414. usb_connected = true;
  415. spin_unlock(&musb_connect_lock);
  416. musb_start(mtk_musb);
  417. DBG(0, "first_connect to 1\n");
  418. first_connect = 1;
  419. DBG(0, "[MUSB] USB connect\n");
  420. }
  421. void mt_usb_disconnect(void)
  422. {
  423. if (mtk_musb) {
  424. DBG(0, "is ready %d is_host %d power %d\n", mtk_musb->is_ready, mtk_musb->is_host,
  425. mtk_musb->power);
  426. } else {
  427. DBG(0, "!mtk_musb\n");
  428. }
  429. if (musb_removed) {
  430. DBG(0, "musb_removed, direct return\n");
  431. return;
  432. }
  433. if (!mtk_musb || !mtk_musb->is_ready || mtk_musb->is_host || !mtk_musb->power)
  434. return;
  435. #if defined(CONFIG_USBIF_COMPLIANCE)
  436. if (!mtk_musb || !mtk_musb->is_ready || mtk_musb->is_host || !mtk_musb->power
  437. || polling_vbus) {
  438. DBG(0, "is ready %d is_host %d power %d\n", mtk_musb->is_ready, mtk_musb->is_host,
  439. mtk_musb->power);
  440. if (polling_vbus)
  441. DBG(0, "[MUSB] polling_vbus!! return\n");
  442. return;
  443. }
  444. #endif
  445. musb_stop(mtk_musb);
  446. spin_lock(&musb_connect_lock);
  447. usb_connected = false;
  448. if (wake_lock_active(&mtk_musb->usb_lock)) {
  449. DBG(0, "unlock\n");
  450. wake_unlock(&mtk_musb->usb_lock);
  451. } else {
  452. DBG(0, "lock not active\n");
  453. }
  454. DBG(0, "cable_mode=%d\n", cable_mode);
  455. if (cable_mode != CABLE_MODE_NORMAL) {
  456. DBG(0, "musb_sync_with_bat, USB_SUSPEND\n");
  457. musb_sync_with_bat(mtk_musb, USB_SUSPEND);
  458. mtk_musb->power = false;
  459. }
  460. spin_unlock(&musb_connect_lock);
  461. DBG(0, "[MUSB] USB disconnect\n");
  462. }
  463. void mt_usb_check_reconnect(void)
  464. {
  465. /* ALPS01688604, noise caused by MHL init
  466. * There are two ways to connect USB
  467. * 1. Battery Thread call mt_usb_connect
  468. * 2. musb_id_pin_work check if need reconnect.
  469. */
  470. DBG(0, "%s, %d, %d\n", __func__, mtk_usb_power, mtk_musb->power);
  471. spin_lock(&musb_connect_lock);
  472. if (usb_connected) {
  473. musb_stop(mtk_musb);
  474. musb_start(mtk_musb);
  475. DBG(0, "[MUSB] USB check reconnect: RECONNECT, IDDIG noise\n");
  476. } else {
  477. musb_stop(mtk_musb);
  478. DBG(0, "[MUSB] USB check reconnect: STOP\n");
  479. }
  480. spin_unlock(&musb_connect_lock);
  481. }
  482. bool usb_cable_connected(void)
  483. {
  484. #ifdef FPGA_PLATFORM
  485. return true;
  486. #else
  487. int charger_type;
  488. #ifdef CONFIG_USB_MTK_OTG
  489. /* ALPS00775710 */
  490. #if 0
  491. int iddig_state = 1;
  492. iddig_state = mt_get_gpio_in(GPIO_OTG_IDDIG_EINT_PIN);
  493. DBG(0, "iddig_state = %d\n", iddig_state);
  494. if (!iddig_state)
  495. return false;
  496. #endif
  497. /* ALPS00775710 */
  498. #endif
  499. charger_type = mt_get_charger_type();
  500. DBG(0, "type(%d)\n", charger_type);
  501. if (is_usb_rdy() == KAL_FALSE && mtk_musb->is_ready)
  502. set_usb_rdy();
  503. if (charger_type == STANDARD_HOST || charger_type == CHARGING_HOST) {
  504. return true;
  505. }
  506. return false;
  507. #endif /* end FPGA_PLATFORM */
  508. }
  509. void musb_platform_reset(struct musb *musb)
  510. {
  511. u16 swrst = 0;
  512. void __iomem *mbase = musb->mregs;
  513. swrst = musb_readw(mbase, MUSB_SWRST);
  514. swrst |= (MUSB_SWRST_DISUSBRESET | MUSB_SWRST_SWRST);
  515. musb_writew(mbase, MUSB_SWRST, swrst);
  516. }
  517. static void usb_check_connect(void)
  518. {
  519. #ifndef FPGA_PLATFORM
  520. if (usb_cable_connected())
  521. mt_usb_connect();
  522. #endif
  523. }
  524. bool is_switch_charger(void)
  525. {
  526. #ifdef SWITCH_CHARGER
  527. return true;
  528. #else
  529. return false;
  530. #endif
  531. }
  532. void pmic_chrdet_int_en(int is_on)
  533. {
  534. #ifndef FPGA_PLATFORM
  535. upmu_interrupt_chrdet_int_en(is_on);
  536. #endif
  537. }
  538. void musb_sync_with_bat(struct musb *musb, int usb_state)
  539. {
  540. #ifndef FPGA_PLATFORM
  541. DBG(0, "BATTERY_SetUSBState, state=%d\n", usb_state);
  542. BATTERY_SetUSBState(usb_state);
  543. wake_up_bat();
  544. #endif
  545. }
  546. /*-------------------------------------------------------------------------*/
  547. static irqreturn_t generic_interrupt(int irq, void *__hci)
  548. {
  549. unsigned long flags;
  550. irqreturn_t retval = IRQ_NONE;
  551. struct musb *musb = __hci;
  552. spin_lock_irqsave(&musb->lock, flags);
  553. /* musb_read_clear_generic_interrupt */
  554. musb->int_usb =
  555. musb_readb(musb->mregs, MUSB_INTRUSB) & musb_readb(musb->mregs, MUSB_INTRUSBE);
  556. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX) & musb_readw(musb->mregs, MUSB_INTRTXE);
  557. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX) & musb_readw(musb->mregs, MUSB_INTRRXE);
  558. #ifdef MUSB_QMU_SUPPORT
  559. musb->int_queue = musb_readl(musb->mregs, MUSB_QISAR);
  560. #endif
  561. mb();
  562. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  563. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  564. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  565. #ifdef MUSB_QMU_SUPPORT
  566. if (musb->int_queue) {
  567. musb_writel(musb->mregs, MUSB_QISAR, musb->int_queue);
  568. musb->int_queue &= ~(musb_readl(musb->mregs, MUSB_QIMR));
  569. }
  570. #endif
  571. /* musb_read_clear_generic_interrupt */
  572. #ifdef MUSB_QMU_SUPPORT
  573. if (musb->int_usb || musb->int_tx || musb->int_rx || musb->int_queue)
  574. retval = musb_interrupt(musb);
  575. #else
  576. if (musb->int_usb || musb->int_tx || musb->int_rx)
  577. retval = musb_interrupt(musb);
  578. #endif
  579. spin_unlock_irqrestore(&musb->lock, flags);
  580. return retval;
  581. }
  582. static irqreturn_t mt_usb_interrupt(int irq, void *dev_id)
  583. {
  584. irqreturn_t tmp_status;
  585. irqreturn_t status = IRQ_NONE;
  586. struct musb *musb = (struct musb *)dev_id;
  587. u32 usb_l1_ints;
  588. usb_l1_ints = musb_readl(musb->mregs, USB_L1INTS) & musb_readl(mtk_musb->mregs, USB_L1INTM);
  589. DBG(1, "usb interrupt assert %x %x %x %x %x\n", usb_l1_ints,
  590. musb_readl(mtk_musb->mregs, USB_L1INTM), musb_readb(musb->mregs, MUSB_INTRUSBE),
  591. musb_readw(musb->mregs, MUSB_INTRTX), musb_readw(musb->mregs, MUSB_INTRTXE));
  592. if ((usb_l1_ints & TX_INT_STATUS) || (usb_l1_ints & RX_INT_STATUS)
  593. || (usb_l1_ints & USBCOM_INT_STATUS)
  594. #ifdef MUSB_QMU_SUPPORT
  595. || (usb_l1_ints & QINT_STATUS)
  596. #endif
  597. ) {
  598. tmp_status = generic_interrupt(irq, musb);
  599. if (tmp_status != IRQ_NONE)
  600. status = tmp_status;
  601. }
  602. /* FIXME, workaround for device_qmu + host_dma */
  603. #if 1
  604. /* #ifndef MUSB_QMU_SUPPORT */
  605. if (usb_l1_ints & DMA_INT_STATUS) {
  606. tmp_status = dma_controller_irq(irq, musb->dma_controller);
  607. if (tmp_status != IRQ_NONE)
  608. status = tmp_status;
  609. }
  610. #endif
  611. #ifdef CONFIG_USB_MTK_OTG
  612. if (usb_l1_ints & IDDIG_INT_STATUS) {
  613. mt_usb_iddig_int(musb);
  614. status = IRQ_HANDLED;
  615. }
  616. #endif
  617. return status;
  618. }
  619. /*--FOR INSTANT POWER ON USAGE--------------------------------------------------*/
  620. static ssize_t mt_usb_show_cmode(struct device *dev, struct device_attribute *attr, char *buf)
  621. {
  622. if (!dev) {
  623. DBG(0, "dev is null!!\n");
  624. return 0;
  625. }
  626. return scnprintf(buf, PAGE_SIZE, "%d\n", cable_mode);
  627. }
  628. static ssize_t mt_usb_store_cmode(struct device *dev, struct device_attribute *attr,
  629. const char *buf, size_t count)
  630. {
  631. unsigned int cmode;
  632. long tmp_val;
  633. if (!dev) {
  634. DBG(0, "dev is null!!\n");
  635. return count;
  636. /* } else if (1 == sscanf(buf, "%d", &cmode)) { */
  637. } else if (kstrtol(buf, 10, (long *)&tmp_val) == 0) {
  638. cmode = tmp_val;
  639. DBG(0, "cmode=%d, cable_mode=%d\n", cmode, cable_mode);
  640. if (cmode >= CABLE_MODE_MAX)
  641. cmode = CABLE_MODE_NORMAL;
  642. if (cable_mode != cmode) {
  643. if (mtk_musb) {
  644. if (down_interruptible(&mtk_musb->musb_lock))
  645. DBG(0, "USB20: %s: busy, Couldn't get power_clock_lock\n",
  646. __func__);
  647. }
  648. if (cmode == CABLE_MODE_CHRG_ONLY) { /* IPO shutdown, disable USB */
  649. if (mtk_musb)
  650. mtk_musb->in_ipo_off = true;
  651. } else { /* IPO bootup, enable USB */
  652. if (mtk_musb)
  653. mtk_musb->in_ipo_off = false;
  654. }
  655. mt_usb_disconnect();
  656. cable_mode = cmode;
  657. mdelay(10);
  658. /* check that "if USB cable connected and than call mt_usb_connect" */
  659. /* Then, the Bat_Thread won't be always wakeup while no USB/chatger cable and IPO mode */
  660. usb_check_connect();
  661. #ifdef CONFIG_USB_MTK_OTG
  662. if (cmode == CABLE_MODE_CHRG_ONLY) {
  663. if (mtk_musb && mtk_musb->is_host) { /* shut down USB host for IPO */
  664. if (wake_lock_active(&mtk_musb->usb_lock))
  665. wake_unlock(&mtk_musb->usb_lock);
  666. musb_platform_set_vbus(mtk_musb, 0);
  667. /* add sleep time to ensure vbus off and disconnect irq processed. */
  668. msleep(50);
  669. musb_stop(mtk_musb);
  670. MUSB_DEV_MODE(mtk_musb);
  671. /* Think about IPO shutdown with A-cable, then switch to B-cable and IPO bootup.
  672. We need a point to clear session bit */
  673. musb_writeb(mtk_musb->mregs, MUSB_DEVCTL,
  674. (~MUSB_DEVCTL_SESSION) &
  675. musb_readb(mtk_musb->mregs, MUSB_DEVCTL));
  676. }
  677. /* mask ID pin interrupt even if A-cable is not plugged in */
  678. switch_int_to_host_and_mask(mtk_musb);
  679. } else {
  680. switch_int_to_host(mtk_musb); /* resotre ID pin interrupt */
  681. }
  682. #endif
  683. if (mtk_musb)
  684. up(&mtk_musb->musb_lock);
  685. }
  686. }
  687. return count;
  688. }
  689. DEVICE_ATTR(cmode, 0664, mt_usb_show_cmode, mt_usb_store_cmode);
  690. static bool saving_mode;
  691. static ssize_t mt_usb_show_saving_mode(struct device *dev, struct device_attribute *attr, char *buf)
  692. {
  693. if (!dev) {
  694. DBG(0, "dev is null!!\n");
  695. return 0;
  696. }
  697. return scnprintf(buf, PAGE_SIZE, "%d\n", saving_mode);
  698. }
  699. static ssize_t mt_usb_store_saving_mode(struct device *dev, struct device_attribute *attr,
  700. const char *buf, size_t count)
  701. {
  702. int saving;
  703. long tmp_val;
  704. if (!dev) {
  705. DBG(0, "dev is null!!\n");
  706. return count;
  707. /* } else if (1 == sscanf(buf, "%d", &saving)) { */
  708. } else if (kstrtol(buf, 10, (long *)&tmp_val) == 0) {
  709. saving = tmp_val;
  710. DBG(0, "old=%d new=%d\n", saving, saving_mode);
  711. if (saving_mode == (!saving))
  712. saving_mode = !saving_mode;
  713. }
  714. return count;
  715. }
  716. bool is_saving_mode(void)
  717. {
  718. DBG(0, "%d\n", saving_mode);
  719. return saving_mode;
  720. }
  721. DEVICE_ATTR(saving, 0664, mt_usb_show_saving_mode, mt_usb_store_saving_mode);
  722. #ifdef CONFIG_MTK_UART_USB_SWITCH
  723. static void uart_usb_switch_dump_register(void)
  724. {
  725. usb_enable_clock(true);
  726. #ifdef FPGA_PLATFORM
  727. DBG(0, "[MUSB]addr: 0x6B, value: %x\n", USB_PHY_Read_Register8(0x6B));
  728. DBG(0, "[MUSB]addr: 0x6E, value: %x\n", USB_PHY_Read_Register8(0x6E));
  729. DBG(0, "[MUSB]addr: 0x22, value: %x\n", USB_PHY_Read_Register8(0x22));
  730. DBG(0, "[MUSB]addr: 0x68, value: %x\n", USB_PHY_Read_Register8(0x68));
  731. DBG(0, "[MUSB]addr: 0x6A, value: %x\n", USB_PHY_Read_Register8(0x6A));
  732. DBG(0, "[MUSB]addr: 0x1A, value: %x\n", USB_PHY_Read_Register8(0x1A));
  733. #else
  734. DBG(0, "[MUSB]addr: 0x6B, value: %x\n", USBPHY_READ8(0x6B));
  735. DBG(0, "[MUSB]addr: 0x6E, value: %x\n", USBPHY_READ8(0x6E));
  736. DBG(0, "[MUSB]addr: 0x22, value: %x\n", USBPHY_READ8(0x22));
  737. DBG(0, "[MUSB]addr: 0x68, value: %x\n", USBPHY_READ8(0x68));
  738. DBG(0, "[MUSB]addr: 0x6A, value: %x\n", USBPHY_READ8(0x6A));
  739. DBG(0, "[MUSB]addr: 0x1A, value: %x\n", USBPHY_READ8(0x1A));
  740. #endif
  741. usb_enable_clock(false);
  742. DBG(0, "[MUSB]addr: 0x110020B0 (UART0), value: %x\n\n", DRV_Reg8(ap_uart0_base + 0xB0));
  743. }
  744. static ssize_t mt_usb_show_portmode(struct device *dev, struct device_attribute *attr, char *buf)
  745. {
  746. if (!dev) {
  747. DBG(0, "dev is null!!\n");
  748. return 0;
  749. }
  750. if (usb_phy_check_in_uart_mode())
  751. port_mode = PORT_MODE_UART;
  752. else
  753. port_mode = PORT_MODE_USB;
  754. if (port_mode == PORT_MODE_USB)
  755. DBG(0, "\nUSB Port mode -> USB\n");
  756. else if (port_mode == PORT_MODE_UART)
  757. DBG(0, "\nUSB Port mode -> UART\n");
  758. uart_usb_switch_dump_register();
  759. return scnprintf(buf, PAGE_SIZE, "%d\n", port_mode);
  760. }
  761. static ssize_t mt_usb_store_portmode(struct device *dev, struct device_attribute *attr,
  762. const char *buf, size_t count)
  763. {
  764. unsigned int portmode;
  765. if (!dev) {
  766. DBG(0, "dev is null!!\n");
  767. return count;
  768. /* } else if (1 == sscanf(buf, "%d", &portmode)) { */
  769. } else if (kstrtol(buf, 10, (long *)&portmode) == 0) {
  770. DBG(0, "\nUSB Port mode: current => %d (port_mode), change to => %d (portmode)\n",
  771. port_mode, portmode);
  772. if (portmode >= PORT_MODE_MAX)
  773. portmode = PORT_MODE_USB;
  774. if (port_mode != portmode) {
  775. if (portmode == PORT_MODE_USB) { /* Changing to USB Mode */
  776. DBG(0, "USB Port mode -> USB\n");
  777. usb_phy_switch_to_usb();
  778. } else if (portmode == PORT_MODE_UART) { /* Changing to UART Mode */
  779. DBG(0, "USB Port mode -> UART\n");
  780. usb_phy_switch_to_uart();
  781. }
  782. uart_usb_switch_dump_register();
  783. port_mode = portmode;
  784. }
  785. }
  786. return count;
  787. }
  788. DEVICE_ATTR(portmode, 0664, mt_usb_show_portmode, mt_usb_store_portmode);
  789. static ssize_t mt_usb_show_tx(struct device *dev, struct device_attribute *attr, char *buf)
  790. {
  791. UINT8 var;
  792. UINT8 var2;
  793. if (!dev) {
  794. DBG(0, "dev is null!!\n");
  795. return 0;
  796. }
  797. #ifdef FPGA_PLATFORM
  798. var = USB_PHY_Read_Register8(0x6E);
  799. #else
  800. var = USBPHY_READ8(0x6E);
  801. #endif
  802. var2 = (var >> 3) & ~0xFE;
  803. DBG(0, "[MUSB]addr: 0x6E (TX), value: %x - %x\n", var, var2);
  804. sw_tx = var;
  805. return scnprintf(buf, PAGE_SIZE, "%x\n", var2);
  806. }
  807. static ssize_t mt_usb_store_tx(struct device *dev, struct device_attribute *attr,
  808. const char *buf, size_t count)
  809. {
  810. unsigned int val;
  811. UINT8 var;
  812. UINT8 var2;
  813. if (!dev) {
  814. DBG(0, "dev is null!!\n");
  815. return count;
  816. /* } else if (1 == sscanf(buf, "%d", &val)) { */
  817. } else if (kstrtol(buf, 10, (long *)&val) == 0) {
  818. DBG(0, "\n Write TX : %d\n", val);
  819. #ifdef FPGA_PLATFORM
  820. var = USB_PHY_Read_Register8(0x6E);
  821. #else
  822. var = USBPHY_READ8(0x6E);
  823. #endif
  824. if (val == 0)
  825. var2 = var & ~(1 << 3);
  826. else
  827. var2 = var | (1 << 3);
  828. #ifdef FPGA_PLATFORM
  829. USB_PHY_Write_Register8(var2, 0x6E);
  830. var = USB_PHY_Read_Register8(0x6E);
  831. #else
  832. USBPHY_WRITE8(0x6E, var2);
  833. var = USBPHY_READ8(0x6E);
  834. #endif
  835. var2 = (var >> 3) & ~0xFE;
  836. DBG(0, "[MUSB]addr: 0x6E TX [AFTER WRITE], value after: %x - %x\n", var, var2);
  837. sw_tx = var;
  838. }
  839. return count;
  840. }
  841. DEVICE_ATTR(tx, 0664, mt_usb_show_tx, mt_usb_store_tx);
  842. static ssize_t mt_usb_show_rx(struct device *dev, struct device_attribute *attr, char *buf)
  843. {
  844. UINT8 var;
  845. UINT8 var2;
  846. if (!dev) {
  847. DBG(0, "dev is null!!\n");
  848. return 0;
  849. }
  850. #ifdef FPGA_PLATFORM
  851. var = USB_PHY_Read_Register8(0x77);
  852. #else
  853. var = USBPHY_READ8(0x77);
  854. #endif
  855. var2 = (var >> 7) & ~0xFE;
  856. DBG(0, "[MUSB]addr: 0x77 (RX), value: %x - %x\n", var, var2);
  857. sw_rx = var;
  858. return scnprintf(buf, PAGE_SIZE, "%x\n", var2);
  859. }
  860. DEVICE_ATTR(rx, 0444, mt_usb_show_rx, NULL);
  861. static ssize_t mt_usb_show_uart_path(struct device *dev, struct device_attribute *attr, char *buf)
  862. {
  863. UINT8 var;
  864. if (!dev) {
  865. DBG(0, "dev is null!!\n");
  866. return 0;
  867. }
  868. var = DRV_Reg8(ap_uart0_base + 0xB0);
  869. DBG(0, "[MUSB]addr: (UART0) 0xB0, value: %x\n\n", DRV_Reg8(ap_uart0_base + 0xB0));
  870. sw_uart_path = var;
  871. return scnprintf(buf, PAGE_SIZE, "%x\n", var);
  872. }
  873. DEVICE_ATTR(uartpath, 0444, mt_usb_show_uart_path, NULL);
  874. #endif
  875. #ifdef FPGA_PLATFORM
  876. static struct i2c_client *usb_i2c_client;
  877. static const struct i2c_device_id usb_i2c_id[] = { {"mtk-usb", 0}, {} };
  878. static struct i2c_board_info usb_i2c_dev __initdata = { I2C_BOARD_INFO("mtk-usb", 0x60) };
  879. void USB_PHY_Write_Register8(UINT8 var, UINT8 addr)
  880. {
  881. char buffer[2];
  882. buffer[0] = addr;
  883. buffer[1] = var;
  884. i2c_master_send(usb_i2c_client, buffer, 2);
  885. }
  886. UINT8 USB_PHY_Read_Register8(UINT8 addr)
  887. {
  888. UINT8 var;
  889. i2c_master_send(usb_i2c_client, &addr, 1);
  890. i2c_master_recv(usb_i2c_client, &var, 1);
  891. return var;
  892. }
  893. static int usb_i2c_probe(struct i2c_client *client, const struct i2c_device_id *id)
  894. {
  895. #ifdef CONFIG_OF
  896. unsigned long base;
  897. /* if i2c probe before musb prob, this would cause KE */
  898. /* base = (unsigned long)((unsigned long)mtk_musb->xceiv->io_priv); */
  899. base = usb_phy_base;
  900. DBG(0, "[MUSB]usb_i2c_probe, start, base:%lx\n", base);
  901. #endif
  902. usb_i2c_client = client;
  903. #ifdef CONFIG_OF
  904. /* disable usb mac suspend */
  905. DRV_WriteReg8(base + 0x86a, 0x00);
  906. #else
  907. DRV_WriteReg8(USB_SIF_BASE + 0x86a, 0x00);
  908. #endif
  909. /* usb phy initial sequence */
  910. USB_PHY_Write_Register8(0x00, 0xFF);
  911. USB_PHY_Write_Register8(0x04, 0x61);
  912. USB_PHY_Write_Register8(0x00, 0x68);
  913. USB_PHY_Write_Register8(0x00, 0x6a);
  914. USB_PHY_Write_Register8(0x6e, 0x00);
  915. USB_PHY_Write_Register8(0x0c, 0x1b);
  916. USB_PHY_Write_Register8(0x44, 0x08);
  917. USB_PHY_Write_Register8(0x55, 0x11);
  918. USB_PHY_Write_Register8(0x68, 0x1a);
  919. DBG(0, "[MUSB]addr: 0xFF, value: %x\n", USB_PHY_Read_Register8(0xFF));
  920. DBG(0, "[MUSB]addr: 0x61, value: %x\n", USB_PHY_Read_Register8(0x61));
  921. DBG(0, "[MUSB]addr: 0x68, value: %x\n", USB_PHY_Read_Register8(0x68));
  922. DBG(0, "[MUSB]addr: 0x6a, value: %x\n", USB_PHY_Read_Register8(0x6a));
  923. DBG(0, "[MUSB]addr: 0x00, value: %x\n", USB_PHY_Read_Register8(0x00));
  924. DBG(0, "[MUSB]addr: 0x1b, value: %x\n", USB_PHY_Read_Register8(0x1b));
  925. DBG(0, "[MUSB]addr: 0x08, value: %x\n", USB_PHY_Read_Register8(0x08));
  926. DBG(0, "[MUSB]addr: 0x11, value: %x\n", USB_PHY_Read_Register8(0x11));
  927. DBG(0, "[MUSB]addr: 0x1a, value: %x\n", USB_PHY_Read_Register8(0x1a));
  928. DBG(0, "[MUSB]usb_i2c_probe, end\n");
  929. return 0;
  930. }
  931. /*static int usb_i2c_detect(struct i2c_client *client, int kind, struct i2c_board_info *info) {
  932. strcpy(info->type, "mtk-usb");
  933. return 0;
  934. }*/
  935. static int usb_i2c_remove(struct i2c_client *client)
  936. {
  937. return 0;
  938. }
  939. struct i2c_driver usb_i2c_driver = {
  940. .probe = usb_i2c_probe,
  941. .remove = usb_i2c_remove,
  942. /*.detect = usb_i2c_detect, */
  943. .driver = {
  944. .name = "mtk-usb",
  945. },
  946. .id_table = usb_i2c_id,
  947. };
  948. static int add_usb_i2c_driver(void)
  949. {
  950. i2c_register_board_info(2, &usb_i2c_dev, 1);
  951. if (i2c_add_driver(&usb_i2c_driver) != 0) {
  952. DBG(0, "[MUSB]usb_i2c_driver initialization failed!!\n");
  953. return -1;
  954. }
  955. DBG(0, "[MUSB]usb_i2c_driver initialization succeed!!\n");
  956. return 0;
  957. }
  958. #endif /* End of FPGA_PLATFORM */
  959. static int mt_usb_init(struct musb *musb)
  960. {
  961. #ifndef CONFIG_MTK_LEGACY
  962. int ret;
  963. #endif
  964. DBG(0, "mt_usb_init\n");
  965. usb_phy_generic_register();
  966. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  967. if (IS_ERR_OR_NULL(musb->xceiv)) {
  968. DBG(0, "[MUSB] usb_get_phy error!!\n");
  969. return -EPROBE_DEFER;
  970. }
  971. #ifdef CONFIG_OF
  972. /* musb->nIrq = usb_irq_number1; */
  973. #else
  974. musb->nIrq = USB_MCU_IRQ_BIT1_ID;
  975. #endif
  976. musb->dma_irq = (int)SHARE_IRQ;
  977. musb->fifo_cfg = fifo_cfg;
  978. musb->fifo_cfg_size = ARRAY_SIZE(fifo_cfg);
  979. musb->dyn_fifo = true;
  980. musb->power = false;
  981. musb->is_host = false;
  982. musb->fifo_size = 8 * 1024;
  983. wake_lock_init(&musb->usb_lock, WAKE_LOCK_SUSPEND, "USB suspend lock");
  984. #ifndef FPGA_PLATFORM
  985. #ifdef CONFIG_ARCH_MT6735
  986. INIT_WORK(&vcore_work, vcore_workqueue);
  987. vcore_wq = create_freezable_workqueue("usb20_vcore_work");
  988. #endif
  989. #endif
  990. #ifndef FPGA_PLATFORM
  991. #ifdef CONFIG_MTK_LEGACY
  992. hwPowerOn(MT6328_POWER_LDO_VUSB33, VOL_3300, "VUSB_LDO");
  993. DBG(0, "enable VBUS LDO\n");
  994. #else
  995. reg = regulator_get(musb->controller, "vusb33");
  996. if (!IS_ERR(reg)) {
  997. #define VUSB33_VOL_MIN 3300000
  998. #define VUSB33_VOL_MAX 3300000
  999. ret = regulator_set_voltage(reg, VUSB33_VOL_MIN, VUSB33_VOL_MAX);
  1000. if (ret < 0)
  1001. DBG(0, "regulator set vol failed: %d\n", ret);
  1002. else
  1003. DBG(0, "regulator set vol ok, <%d,%d>\n", VUSB33_VOL_MIN, VUSB33_VOL_MAX);
  1004. ret = regulator_enable(reg);
  1005. if (ret < 0) {
  1006. DBG(0, "regulator_enable failed: %d\n", ret);
  1007. regulator_put(reg);
  1008. } else {
  1009. DBG(0, "enable USB regulator\n");
  1010. }
  1011. } else {
  1012. DBG(0, "regulator_get failed\n");
  1013. }
  1014. #endif
  1015. #endif
  1016. /* mt_usb_enable(musb); */
  1017. musb->isr = mt_usb_interrupt;
  1018. musb_writel(musb->mregs, MUSB_HSDMA_INTR, 0xff | (0xff << DMA_INTR_UNMASK_SET_OFFSET));
  1019. DBG(0, "musb platform init %x\n", musb_readl(musb->mregs, MUSB_HSDMA_INTR));
  1020. #ifdef MUSB_QMU_SUPPORT
  1021. /* FIXME, workaround for device_qmu + host_dma */
  1022. musb_writel(musb->mregs, USB_L1INTM,
  1023. TX_INT_STATUS | RX_INT_STATUS | USBCOM_INT_STATUS | DMA_INT_STATUS |
  1024. QINT_STATUS);
  1025. #else
  1026. musb_writel(musb->mregs, USB_L1INTM,
  1027. TX_INT_STATUS | RX_INT_STATUS | USBCOM_INT_STATUS | DMA_INT_STATUS);
  1028. #endif
  1029. setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long)musb);
  1030. if (usb_cable_connected())
  1031. usb_connected = true;
  1032. #ifdef CONFIG_USB_MTK_OTG
  1033. mt_usb_otg_init(musb);
  1034. #endif
  1035. return 0;
  1036. }
  1037. static int mt_usb_exit(struct musb *musb)
  1038. {
  1039. del_timer_sync(&musb_idle_timer);
  1040. return 0;
  1041. }
  1042. static const struct musb_platform_ops mt_usb_ops = {
  1043. .init = mt_usb_init,
  1044. .exit = mt_usb_exit,
  1045. /*.set_mode = mt_usb_set_mode, */
  1046. .try_idle = mt_usb_try_idle,
  1047. .enable = mt_usb_enable,
  1048. .disable = mt_usb_disable,
  1049. .set_vbus = mt_usb_set_vbus,
  1050. .vbus_status = mt_usb_get_vbus_status
  1051. };
  1052. static u64 mt_usb_dmamask = DMA_BIT_MASK(32);
  1053. static int mt_usb_probe(struct platform_device *pdev)
  1054. {
  1055. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  1056. struct platform_device *musb;
  1057. struct mt_usb_glue *glue;
  1058. #ifdef CONFIG_OF
  1059. struct musb_hdrc_config *config;
  1060. struct device_node *np = pdev->dev.of_node;
  1061. #endif
  1062. #ifdef CONFIG_MTK_UART_USB_SWITCH
  1063. struct device_node *ap_uart0_node = NULL;
  1064. #endif
  1065. int ret = -ENOMEM;
  1066. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  1067. if (!glue) {
  1068. /* dev_err(&pdev->dev, "failed to allocate glue context\n"); */
  1069. goto err0;
  1070. }
  1071. musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
  1072. if (!musb) {
  1073. dev_err(&pdev->dev, "failed to allocate musb device\n");
  1074. goto err1;
  1075. }
  1076. #ifdef CONFIG_OF
  1077. dts_np = pdev->dev.of_node;
  1078. /* usb_irq_number1 = irq_of_parse_and_map(pdev->dev.of_node, 0); */
  1079. usb_phy_base = (unsigned long)of_iomap(pdev->dev.of_node, 1);
  1080. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1081. if (!pdata) {
  1082. dev_err(&pdev->dev, "failed to allocate musb platform data\n");
  1083. goto err2;
  1084. }
  1085. config = devm_kzalloc(&pdev->dev, sizeof(*config), GFP_KERNEL);
  1086. if (!config) {
  1087. /* dev_err(&pdev->dev, "failed to allocate musb hdrc config\n"); */
  1088. goto err2;
  1089. }
  1090. #ifdef CONFIG_USB_MTK_OTG
  1091. pdata->mode = MUSB_OTG;
  1092. #else
  1093. of_property_read_u32(np, "mode", (u32 *) &pdata->mode);
  1094. #endif
  1095. #ifdef CONFIG_MTK_UART_USB_SWITCH
  1096. ap_uart0_node = of_find_compatible_node(NULL, NULL, AP_UART0_COMPATIBLE_NAME);
  1097. if (ap_uart0_node == NULL) {
  1098. dev_err(&pdev->dev, "USB get ap_uart0_node failed\n");
  1099. if (ap_uart0_base)
  1100. iounmap(ap_uart0_base);
  1101. ap_uart0_base = 0;
  1102. } else {
  1103. ap_uart0_base = of_iomap(ap_uart0_node, 0);
  1104. }
  1105. #endif
  1106. of_property_read_u32(np, "num_eps", (u32 *) &config->num_eps);
  1107. config->multipoint = of_property_read_bool(np, "multipoint");
  1108. /* deprecated on musb.h, mark it to reduce build warning */
  1109. #if 0
  1110. of_property_read_u32(np, "dma_channels", (u32 *) &config->dma_channels);
  1111. config->dyn_fifo = of_property_read_bool(np, "dyn_fifo");
  1112. config->soft_con = of_property_read_bool(np, "soft_con");
  1113. config->dma = of_property_read_bool(np, "dma");
  1114. #endif
  1115. pdata->config = config;
  1116. #endif
  1117. musb->dev.parent = &pdev->dev;
  1118. musb->dev.dma_mask = &mt_usb_dmamask;
  1119. musb->dev.coherent_dma_mask = mt_usb_dmamask;
  1120. #ifdef CONFIG_OF
  1121. pdev->dev.dma_mask = &mt_usb_dmamask;
  1122. pdev->dev.coherent_dma_mask = mt_usb_dmamask;
  1123. #endif
  1124. glue->dev = &pdev->dev;
  1125. glue->musb = musb;
  1126. pdata->platform_ops = &mt_usb_ops;
  1127. platform_set_drvdata(pdev, glue);
  1128. ret = platform_device_add_resources(musb, pdev->resource, pdev->num_resources);
  1129. if (ret) {
  1130. dev_err(&pdev->dev, "failed to add resources\n");
  1131. goto err2;
  1132. }
  1133. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  1134. if (ret) {
  1135. dev_err(&pdev->dev, "failed to add platform_data\n");
  1136. goto err2;
  1137. }
  1138. ret = platform_device_add(musb);
  1139. if (ret) {
  1140. dev_err(&pdev->dev, "failed to register musb device\n");
  1141. goto err2;
  1142. }
  1143. ret = device_create_file(&pdev->dev, &dev_attr_cmode);
  1144. ret = device_create_file(&pdev->dev, &dev_attr_saving);
  1145. #ifdef CONFIG_MTK_UART_USB_SWITCH
  1146. ret = device_create_file(&pdev->dev, &dev_attr_portmode);
  1147. ret = device_create_file(&pdev->dev, &dev_attr_tx);
  1148. ret = device_create_file(&pdev->dev, &dev_attr_rx);
  1149. ret = device_create_file(&pdev->dev, &dev_attr_uartpath);
  1150. #endif
  1151. if (ret) {
  1152. dev_err(&pdev->dev, "failed to create musb device\n");
  1153. goto err2;
  1154. }
  1155. #ifdef CONFIG_OF
  1156. DBG(0, "USB probe done!\n");
  1157. #endif
  1158. return 0;
  1159. err2:
  1160. platform_device_put(musb);
  1161. err1:
  1162. kfree(glue);
  1163. err0:
  1164. return ret;
  1165. }
  1166. static int mt_usb_dts_probe(struct platform_device *pdev)
  1167. {
  1168. int retval = 0;
  1169. /* enable uart log */
  1170. musb_uart_debug = 1;
  1171. DBG(0, "first_connect, check_delay_done to 0\n");
  1172. first_connect = 0;
  1173. check_delay_done = 0;
  1174. #ifndef CONFIG_MTK_CLKMGR
  1175. musb_clk = devm_clk_get(&pdev->dev, "usb0");
  1176. if (IS_ERR(musb_clk)) {
  1177. DBG(0, KERN_WARNING "cannot get musb clock\n");
  1178. return PTR_ERR(musb_clk);
  1179. }
  1180. DBG(0, KERN_WARNING "get musb clock ok, prepare it\n");
  1181. retval = clk_prepare(musb_clk);
  1182. if (retval == 0) {
  1183. DBG(0, KERN_WARNING "prepare done\n");
  1184. } else {
  1185. DBG(0, KERN_WARNING "prepare fail\n");
  1186. return retval;
  1187. }
  1188. #endif
  1189. mt_usb_device.dev.of_node = pdev->dev.of_node;
  1190. retval = platform_device_register(&mt_usb_device);
  1191. if (retval != 0)
  1192. DBG(0, "register musbfsh device fail!\n");
  1193. if (usb20_phy_init_debugfs())
  1194. DBG(0, "usb20_phy_init_debugfs fail!\n");
  1195. return retval;
  1196. }
  1197. static int mt_usb_remove(struct platform_device *pdev)
  1198. {
  1199. struct mt_usb_glue *glue = platform_get_drvdata(pdev);
  1200. platform_device_unregister(glue->musb);
  1201. kfree(glue);
  1202. return 0;
  1203. }
  1204. static int mt_usb_dts_remove(struct platform_device *pdev)
  1205. {
  1206. struct mt_usb_glue *glue = platform_get_drvdata(pdev);
  1207. platform_device_unregister(glue->musb);
  1208. kfree(glue);
  1209. #ifndef CONFIG_MTK_CLKMGR
  1210. clk_unprepare(musb_clk);
  1211. #endif
  1212. return 0;
  1213. }
  1214. static struct platform_driver mt_usb_driver = {
  1215. .remove = mt_usb_remove,
  1216. .probe = mt_usb_probe,
  1217. .driver = {
  1218. .name = "mt_usb",
  1219. },
  1220. };
  1221. static struct platform_driver mt_usb_dts_driver = {
  1222. .remove = mt_usb_dts_remove,
  1223. .probe = mt_usb_dts_probe,
  1224. .driver = {
  1225. .name = "mt_dts_usb",
  1226. #ifdef CONFIG_OF
  1227. .of_match_table = apusb_of_ids,
  1228. #endif
  1229. },
  1230. };
  1231. static int __init usb20_init(void)
  1232. {
  1233. DBG(0, "usb20 init\n");
  1234. #ifdef FPGA_PLATFORM
  1235. add_usb_i2c_driver();
  1236. #endif
  1237. platform_driver_register(&mt_usb_driver);
  1238. return platform_driver_register(&mt_usb_dts_driver);
  1239. }
  1240. fs_initcall(usb20_init);
  1241. static void __exit usb20_exit(void)
  1242. {
  1243. platform_driver_unregister(&mt_usb_driver);
  1244. platform_driver_unregister(&mt_usb_dts_driver);
  1245. }
  1246. module_exit(usb20_exit)