mtk_musb_reg.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. #ifndef __MT_MUSB_REG_H__
  2. #define __MT_MUSB_REG_H__
  3. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  4. /*
  5. * MUSB Register bits
  6. */
  7. /* POWER */
  8. #define MUSB_POWER_ISOUPDATE 0x80
  9. #define MUSB_POWER_SOFTCONN 0x40
  10. #define MUSB_POWER_HSENAB 0x20
  11. #define MUSB_POWER_HSMODE 0x10
  12. #define MUSB_POWER_RESET 0x08
  13. #define MUSB_POWER_RESUME 0x04
  14. #define MUSB_POWER_SUSPENDM 0x02
  15. #define MUSB_POWER_ENSUSPEND 0x01
  16. /* INTRUSB */
  17. #define MUSB_INTR_SUSPEND 0x01
  18. #define MUSB_INTR_RESUME 0x02
  19. #define MUSB_INTR_RESET 0x04
  20. #define MUSB_INTR_BABBLE 0x04
  21. #define MUSB_INTR_SOF 0x08
  22. #define MUSB_INTR_CONNECT 0x10
  23. #define MUSB_INTR_DISCONNECT 0x20
  24. #define MUSB_INTR_SESSREQ 0x40
  25. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  26. /* DEVCTL */
  27. #define MUSB_DEVCTL_BDEVICE 0x80
  28. #define MUSB_DEVCTL_FSDEV 0x40
  29. #define MUSB_DEVCTL_LSDEV 0x20
  30. #define MUSB_DEVCTL_VBUS 0x18
  31. #define MUSB_DEVCTL_VBUS_SHIFT 3
  32. #define MUSB_DEVCTL_HM 0x04
  33. #define MUSB_DEVCTL_HR 0x02
  34. #define MUSB_DEVCTL_SESSION 0x01
  35. /* MUSB ULPI VBUSCONTROL */
  36. #define MUSB_ULPI_USE_EXTVBUS 0x01
  37. #define MUSB_ULPI_USE_EXTVBUSIND 0x02
  38. /* ULPI_REG_CONTROL */
  39. #define MUSB_ULPI_REG_REQ (1 << 0)
  40. #define MUSB_ULPI_REG_CMPLT (1 << 1)
  41. #define MUSB_ULPI_RDN_WR (1 << 2)
  42. /* TESTMODE */
  43. #define MUSB_TEST_FORCE_HOST 0x80
  44. #define MUSB_TEST_FIFO_ACCESS 0x40
  45. #define MUSB_TEST_FORCE_FS 0x20
  46. #define MUSB_TEST_FORCE_HS 0x10
  47. #define MUSB_TEST_PACKET 0x08
  48. #define MUSB_TEST_K 0x04
  49. #define MUSB_TEST_J 0x02
  50. #define MUSB_TEST_SE0_NAK 0x01
  51. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  52. #define MUSB_FIFOSZ_DPB 0x10
  53. /* Allocation size (8, 16, 32, ... 4096) */
  54. #define MUSB_FIFOSZ_SIZE 0x0f
  55. /* CSR0 */
  56. #define MUSB_CSR0_FLUSHFIFO 0x0100
  57. #define MUSB_CSR0_TXPKTRDY 0x0002
  58. #define MUSB_CSR0_RXPKTRDY 0x0001
  59. /* CSR0 in Peripheral mode */
  60. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  61. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  62. #define MUSB_CSR0_P_SENDSTALL 0x0020
  63. #define MUSB_CSR0_P_SETUPEND 0x0010
  64. #define MUSB_CSR0_P_DATAEND 0x0008
  65. #define MUSB_CSR0_P_SENTSTALL 0x0004
  66. /* CSR0 in Host mode */
  67. #define MUSB_CSR0_H_DIS_PING 0x0800
  68. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  69. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  70. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  71. #define MUSB_CSR0_H_STATUSPKT 0x0040
  72. #define MUSB_CSR0_H_REQPKT 0x0020
  73. #define MUSB_CSR0_H_ERROR 0x0010
  74. #define MUSB_CSR0_H_SETUPPKT 0x0008
  75. #define MUSB_CSR0_H_RXSTALL 0x0004
  76. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  77. #define MUSB_CSR0_P_WZC_BITS \
  78. (MUSB_CSR0_P_SENTSTALL)
  79. #define MUSB_CSR0_H_WZC_BITS \
  80. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  81. | MUSB_CSR0_RXPKTRDY)
  82. /* TxType/RxType */
  83. #define MUSB_TYPE_SPEED 0xc0
  84. #define MUSB_TYPE_SPEED_SHIFT 6
  85. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  86. #define MUSB_TYPE_PROTO_SHIFT 4
  87. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  88. /* CONFIGDATA */
  89. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  90. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  91. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  92. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  93. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  94. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  95. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  96. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  97. /* TXCSR in Peripheral and Host mode */
  98. #define MUSB_TXCSR_AUTOSET 0x8000
  99. #define MUSB_TXCSR_DMAENAB 0x1000
  100. #define MUSB_TXCSR_FRCDATATOG 0x0800
  101. #define MUSB_TXCSR_DMAMODE 0x0400
  102. #define MUSB_TXCSR_CLRDATATOG 0x0040
  103. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  104. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  105. #define MUSB_TXCSR_TXPKTRDY 0x0001
  106. /* TXCSR in Peripheral mode */
  107. #define MUSB_TXCSR_P_ISO 0x4000
  108. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  109. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  110. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  111. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  112. /* TXCSR in Host mode */
  113. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  114. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  115. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  116. #define MUSB_TXCSR_H_RXSTALL 0x0020
  117. #define MUSB_TXCSR_H_ERROR 0x0004
  118. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  119. #define MUSB_TXCSR_P_WZC_BITS \
  120. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  121. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  122. #define MUSB_TXCSR_H_WZC_BITS \
  123. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  124. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  125. /* RXCSR in Peripheral and Host mode */
  126. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  127. #define MUSB_RXCSR_DMAENAB 0x2000
  128. #define MUSB_RXCSR_DISNYET 0x1000
  129. #define MUSB_RXCSR_PID_ERR 0x1000
  130. #define MUSB_RXCSR_DMAMODE 0x0800
  131. #define MUSB_RXCSR_INCOMPRX 0x0100
  132. #define MUSB_RXCSR_CLRDATATOG 0x0080
  133. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  134. #define MUSB_RXCSR_DATAERROR 0x0008
  135. #define MUSB_RXCSR_FIFOFULL 0x0002
  136. #define MUSB_RXCSR_RXPKTRDY 0x0001
  137. /* ALPS00798316, Enable DMA RxMode1 */
  138. #define MUSB_EP_RXPKTCOUNT 0x0300
  139. /* ALPS00798316, Enable DMA RxMode1 */
  140. /* RXCSR in Peripheral mode */
  141. #define MUSB_RXCSR_P_ISO 0x4000
  142. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  143. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  144. #define MUSB_RXCSR_P_OVERRUN 0x0004
  145. /* RXCSR in Host mode */
  146. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  147. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  148. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  149. #define MUSB_RXCSR_H_RXSTALL 0x0040
  150. #define MUSB_RXCSR_H_REQPKT 0x0020
  151. #define MUSB_RXCSR_H_ERROR 0x0004
  152. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  153. #define MUSB_RXCSR_P_WZC_BITS \
  154. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  155. | MUSB_RXCSR_RXPKTRDY)
  156. #define MUSB_RXCSR_H_WZC_BITS \
  157. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  158. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  159. /* HUBADDR */
  160. #define MUSB_HUBADDR_MULTI_TT 0x80
  161. /*
  162. * Common USB registers
  163. */
  164. #define MUSB_FADDR 0x00 /* 8-bit */
  165. #define MUSB_POWER 0x01 /* 8-bit */
  166. #define MUSB_INTRTX 0x02 /* 16-bit */
  167. #define MUSB_INTRRX 0x04
  168. #define MUSB_INTRTXE 0x06
  169. #define MUSB_INTRRXE 0x08
  170. #define MUSB_INTRUSB 0x0A /* 8 bit */
  171. #define MUSB_INTRUSBE 0x0B /* 8 bit */
  172. #define MUSB_FRAME 0x0C
  173. #define MUSB_INDEX 0x0E /* 8 bit */
  174. #define MUSB_TESTMODE 0x0F /* 8 bit */
  175. #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  176. /*
  177. * Additional Control Registers
  178. */
  179. #define MUSB_DEVCTL 0x60 /* 8 bit */
  180. #define MUSB_OPSTATE 0x620
  181. #define OTG_IDLE 0
  182. /* These are always controlled through the INDEX register */
  183. #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  184. #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  185. #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  186. #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  187. /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
  188. #define MUSB_HWVERS 0x6C /* 8 bit */
  189. #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
  190. #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
  191. #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
  192. #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
  193. #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
  194. #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
  195. #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
  196. #define MUSB_EPINFO 0x78 /* 8 bit */
  197. #define MUSB_RAMINFO 0x79 /* 8 bit */
  198. #define MUSB_LINKINFO 0x7a /* 8 bit */
  199. #define MUSB_VPLEN 0x7b /* 8 bit */
  200. #define MUSB_HS_EOF1 0x7c /* 8 bit */
  201. #define MUSB_FS_EOF1 0x7d /* 8 bit */
  202. #define MUSB_LS_EOF1 0x7e /* 8 bit */
  203. /* Offsets to endpoint registers */
  204. #define MUSB_TXMAXP 0x00
  205. #define MUSB_TXCSR 0x02
  206. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  207. #define MUSB_RXMAXP 0x04
  208. #define MUSB_RXCSR 0x06
  209. #define MUSB_RXCOUNT 0x08
  210. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  211. #define MUSB_TXTYPE 0x0A
  212. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  213. #define MUSB_TXINTERVAL 0x0B
  214. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  215. #define MUSB_RXTYPE 0x0C
  216. #define MUSB_RXINTERVAL 0x0D
  217. #define MUSB_FIFOSIZE 0x0F
  218. #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
  219. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  220. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  221. (0x10 + (_offset))
  222. #define MUSB_TXCSR_MODE 0x2000
  223. /* "bus control"/target registers, for host side multipoint (external hubs) */
  224. #define MUSB_TXFUNCADDR 0x0480
  225. #define MUSB_TXHUBADDR 0x0482
  226. #define MUSB_RXFUNCADDR 0x0484
  227. #define MUSB_RXHUBADDR 0x0486
  228. /* Toggle registers */
  229. #define MUSB_RXTOG 0x0080
  230. #define MUSB_RXTOGEN 0x0082
  231. #define MUSB_TXTOG 0x0084
  232. #define MUSB_TXTOGEN 0x0086
  233. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
  234. (0x80 + (8*(_epnum)) + (_offset))
  235. /* MTK Software reset reg */
  236. #define MUSB_SWRST 0x74
  237. #define MUSB_SWRST_PHY_RST (1<<7)
  238. #define MUSB_SWRST_PHYSIG_GATE_HS (1<<6)
  239. #define MUSB_SWRST_PHYSIG_GATE_EN (1<<5)
  240. #define MUSB_SWRST_REDUCE_DLY (1<<4)
  241. #define MUSB_SWRST_UNDO_SRPFIX (1<<3)
  242. #define MUSB_SWRST_FRC_VBUSVALID (1<<2)
  243. #define MUSB_SWRST_SWRST (1<<1)
  244. #define MUSB_SWRST_DISUSBRESET (1<<0)
  245. #define USB_L1INTS (0x00a0) /* USB level 1 interrupt status register */
  246. #define USB_L1INTM (0x00a4) /* USB level 1 interrupt mask register */
  247. #define USB_L1INTP (0x00a8) /* USB level 1 interrupt polarity register */
  248. /* #define DMA_INTR (USB_BASE + 0x0200) */
  249. #define DMA_INTR_UNMASK_CLR_OFFSET (16)
  250. #define DMA_INTR_UNMASK_SET_OFFSET (24)
  251. #define USB_DMA_REALCOUNT(chan) (0x0280+0x10*(chan))
  252. /* ====================== */
  253. /* USB interrupt register */
  254. /* ====================== */
  255. /* word access */
  256. #define TX_INT_STATUS (1<<0)
  257. #define RX_INT_STATUS (1<<1)
  258. #define USBCOM_INT_STATUS (1<<2)
  259. #define DMA_INT_STATUS (1<<3)
  260. #define PSR_INT_STATUS (1<<4)
  261. #define QINT_STATUS (1<<5)
  262. #define QHIF_INT_STATUS (1<<6)
  263. #define DPDM_INT_STATUS (1<<7)
  264. #define VBUSVALID_INT_STATUS (1<<8)
  265. #define IDDIG_INT_STATUS (1<<9)
  266. #define DRVVBUS_INT_STATUS (1<<10)
  267. #define VBUSVALID_INT_POL (1<<8)
  268. #define IDDIG_INT_POL (1<<9)
  269. #define DRVVBUS_INT_POL (1<<10)
  270. /*
  271. * OTG 2.0 Registers
  272. */
  273. #define OTG20_CSRL 0x730 /* OTG20 Related Control Register L */
  274. #define OTG20_CSRH 0x731 /* OTG20 Related Control Register H */
  275. /* OTG20 Related Control Register L */
  276. #define DIS_HSUS (1<<7) /* Disable Host mode entering C_OPM_HSUS state before entering suspend */
  277. #define A_HFS_WHNP (1<<6) /* EN: FS idle of A device will transfer to HFS_HSUS state first */
  278. #define DIS_B_WTDIS (1<<5) /* Disables B device entering C_OPM_B_WTDIS states before switching to host mode */
  279. #define HHS_SUSP_DIS (1<<4) /* EN: host-hs-suspend entering OPM_FS_WTCON state first
  280. while receiving disconnect signal */
  281. #define DIS_CHARGE_VBUS (1<<3) /* EN: Disables B device charging VBUS function for OTG2.0 feature */
  282. #define HSUS_RESUME_INT (1<<2) /* EN: hsus mode of host initializing resuming interrupt
  283. while receiving resume K as waiting for HNP */
  284. #define HSUS_RESUME (1<<1) /* EN: hnpsus-mode of host entering host-normal mode as
  285. receiving resume K while waiting for HNP */
  286. #define OTG20_EN (1<<0) /* Enables OTG 2.0 feature */
  287. /* OTG20 Related Control Register H */
  288. #define DIS_AUTORST (1<<1) /* Informs whether HW sends bus reset automatically
  289. while B-device changes to host with HNP */
  290. #define CON_DEB_SHORT (1<<0) /* EN: to decrease A device connection denounce waiting timing */
  291. /* QMU Registers */
  292. #ifdef MUSB_QMU_SUPPORT
  293. #define MUSB_QMUBASE (0x800)
  294. #define MUSB_QISAR (0xc00)
  295. #define MUSB_QIMR (0xc04)
  296. #endif
  297. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  298. {
  299. musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
  300. }
  301. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  302. {
  303. musb_writew(mbase, MUSB_TXFIFOADD, c_off);
  304. }
  305. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  306. {
  307. musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
  308. }
  309. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  310. {
  311. musb_writew(mbase, MUSB_RXFIFOADD, c_off);
  312. }
  313. static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
  314. {
  315. musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
  316. }
  317. static inline u8 musb_read_txfifosz(void __iomem *mbase)
  318. {
  319. return musb_readb(mbase, MUSB_TXFIFOSZ);
  320. }
  321. static inline u16 musb_read_txfifoadd(void __iomem *mbase)
  322. {
  323. return musb_readw(mbase, MUSB_TXFIFOADD);
  324. }
  325. static inline u8 musb_read_rxfifosz(void __iomem *mbase)
  326. {
  327. return musb_readb(mbase, MUSB_RXFIFOSZ);
  328. }
  329. static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
  330. {
  331. return musb_readw(mbase, MUSB_RXFIFOADD);
  332. }
  333. static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
  334. {
  335. return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
  336. }
  337. static inline u8 musb_read_configdata(void __iomem *mbase)
  338. {
  339. musb_writeb(mbase, MUSB_INDEX, 0);
  340. return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
  341. }
  342. static inline u16 musb_read_hwvers(void __iomem *mbase)
  343. {
  344. return musb_readw(mbase, MUSB_HWVERS);
  345. }
  346. static inline void musb_write_rxfunaddr(void __iomem *mbase, u8 epnum, u8 qh_addr_reg)
  347. {
  348. musb_writew(mbase, MUSB_RXFUNCADDR + 8 * epnum, qh_addr_reg);
  349. }
  350. static inline void musb_write_rxhubaddr(void __iomem *mbase, u8 epnum, u8 qh_h_addr_reg)
  351. {
  352. u16 rx_hub_port_addr = musb_readw(mbase, 0x0486 + 8 * epnum);
  353. rx_hub_port_addr &= 0xff00;
  354. rx_hub_port_addr |= qh_h_addr_reg;
  355. musb_writew(mbase, MUSB_RXHUBADDR + 8 * epnum, rx_hub_port_addr);
  356. }
  357. static inline void musb_write_rxhubport(void __iomem *mbase, u8 epnum, u8 qh_h_port_reg)
  358. {
  359. u16 rx_hub_port_addr = musb_readw(mbase, 0x0486 + 8 * epnum);
  360. u16 rx_port_addr = (u16) qh_h_port_reg;
  361. rx_hub_port_addr &= 0x00ff;
  362. rx_hub_port_addr |= (rx_port_addr << 8);
  363. musb_writew(mbase, MUSB_RXHUBADDR + 8 * epnum, rx_hub_port_addr);
  364. }
  365. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum, u8 qh_addr_reg)
  366. {
  367. musb_writew(mbase, MUSB_TXFUNCADDR + 8 * epnum, qh_addr_reg);
  368. }
  369. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum, u8 qh_h_addr_reg)
  370. {
  371. u16 tx_hub_port_addr = musb_readw(mbase, 0x0482 + 8 * epnum);
  372. tx_hub_port_addr &= 0xff00;
  373. tx_hub_port_addr |= qh_h_addr_reg;
  374. musb_writew(mbase, MUSB_TXHUBADDR + 8 * epnum, tx_hub_port_addr);
  375. }
  376. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum, u8 qh_h_port_reg)
  377. {
  378. u16 tx_hub_port_addr = musb_readw(mbase, 0x0482 + 8 * epnum);
  379. u16 tx_port_addr = (u16) qh_h_port_reg;
  380. tx_hub_port_addr &= 0x00ff;
  381. tx_hub_port_addr |= (tx_port_addr << 8);
  382. musb_writew(mbase, MUSB_TXHUBADDR + 8 * epnum, tx_hub_port_addr);
  383. }
  384. #endif /* __MUSB_REGS_H__ */