mt81xx-sd.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/workqueue.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mmc/core.h>
  32. #include <linux/mmc/host.h>
  33. #include <linux/mmc/mmc.h>
  34. #include <linux/mmc/sd.h>
  35. #include <linux/mmc/sdio.h>
  36. #define MAX_BD_NUM 1024
  37. /*--------------------------------------------------------------------------*/
  38. /* Common Definition */
  39. /*--------------------------------------------------------------------------*/
  40. #define MSDC_BUS_1BITS 0x0
  41. #define MSDC_BUS_4BITS 0x1
  42. #define MSDC_BUS_8BITS 0x2
  43. #define MSDC_BURST_64B 0x6
  44. /*--------------------------------------------------------------------------*/
  45. /* Register Offset */
  46. /*--------------------------------------------------------------------------*/
  47. #define MSDC_CFG 0x0
  48. #define MSDC_IOCON 0x04
  49. #define MSDC_PS 0x08
  50. #define MSDC_INT 0x0c
  51. #define MSDC_INTEN 0x10
  52. #define MSDC_FIFOCS 0x14
  53. #define SDC_CFG 0x30
  54. #define SDC_CMD 0x34
  55. #define SDC_ARG 0x38
  56. #define SDC_STS 0x3c
  57. #define SDC_RESP0 0x40
  58. #define SDC_RESP1 0x44
  59. #define SDC_RESP2 0x48
  60. #define SDC_RESP3 0x4c
  61. #define SDC_BLK_NUM 0x50
  62. #define SDC_ACMD_RESP 0x80
  63. #define MSDC_DMA_SA 0x90
  64. #define MSDC_DMA_CTRL 0x98
  65. #define MSDC_DMA_CFG 0x9c
  66. #define MSDC_PATCH_BIT 0xb0
  67. #define MSDC_PATCH_BIT1 0xb4
  68. #define MSDC_PAD_TUNE 0xec
  69. #define PAD_DS_TUNE 0x188
  70. #define EMMC50_CFG0 0x208
  71. /*--------------------------------------------------------------------------*/
  72. /* Register Mask */
  73. /*--------------------------------------------------------------------------*/
  74. /* MSDC_CFG mask */
  75. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  76. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  77. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  78. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  79. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  80. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  81. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  82. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  83. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  84. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  85. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  86. #define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
  87. #define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
  88. /* MSDC_IOCON mask */
  89. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  90. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  91. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  92. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  93. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  94. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  95. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  96. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  97. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  98. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  99. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  100. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  101. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  102. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  103. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  104. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  105. /* MSDC_PS mask */
  106. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  107. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  108. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  109. #define MSDC_PS_DAT (0xff << 16) /* R */
  110. #define MSDC_PS_CMD (0x1 << 24) /* R */
  111. #define MSDC_PS_WP (0x1 << 31) /* R */
  112. /* MSDC_INT mask */
  113. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  114. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  115. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  116. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  117. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  118. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  119. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  120. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  121. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  122. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  123. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  124. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  125. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  126. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  127. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  128. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  129. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  130. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  131. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  132. /* MSDC_INTEN mask */
  133. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  134. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  135. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  136. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  137. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  138. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  139. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  140. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  141. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  142. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  143. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  144. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  145. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  146. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  147. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  148. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  149. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  150. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  151. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  152. /* MSDC_FIFOCS mask */
  153. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  154. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  155. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  156. /* SDC_CFG mask */
  157. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  158. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  159. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  160. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  161. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  162. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  163. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  164. /* SDC_STS mask */
  165. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  166. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  167. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  168. /* MSDC_DMA_CTRL mask */
  169. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  170. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  171. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  172. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  173. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  174. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  175. /* MSDC_DMA_CFG mask */
  176. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  177. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  178. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  179. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  180. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  181. /* MSDC_PATCH_BIT mask */
  182. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  183. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  184. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  185. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  186. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  187. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  188. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  189. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  190. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  191. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  192. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  193. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  194. #define PAD_DS_TUNE_DLY1 (0x1f << 2)
  195. #define PAD_DS_TUNE_DLY2 (0x1f << 7)
  196. #define PAD_DS_TUNE_DLY3 (0x1f << 12)
  197. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0)
  198. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3)
  199. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4)
  200. #define REQ_CMD_EIO (0x1 << 0)
  201. #define REQ_CMD_TMO (0x1 << 1)
  202. #define REQ_DAT_ERR (0x1 << 2)
  203. #define REQ_STOP_EIO (0x1 << 3)
  204. #define REQ_STOP_TMO (0x1 << 4)
  205. #define REQ_CMD_BUSY (0x1 << 5)
  206. #define MSDC_PREPARE_FLAG (0x1 << 0)
  207. #define MSDC_ASYNC_FLAG (0x1 << 1)
  208. #define MSDC_MMAP_FLAG (0x1 << 2)
  209. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  210. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  211. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  212. /*--------------------------------------------------------------------------*/
  213. /* Descriptor Structure */
  214. /*--------------------------------------------------------------------------*/
  215. struct mt_gpdma_desc {
  216. u32 gpd_info;
  217. #define GPDMA_DESC_HWO (0x1 << 0)
  218. #define GPDMA_DESC_BDP (0x1 << 1)
  219. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  220. #define GPDMA_DESC_INT (0x1 << 16)
  221. u32 next;
  222. u32 ptr;
  223. u32 gpd_data_len;
  224. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  225. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  226. u32 arg;
  227. u32 blknum;
  228. u32 cmd;
  229. };
  230. struct mt_bdma_desc {
  231. u32 bd_info;
  232. #define BDMA_DESC_EOL (0x1 << 0)
  233. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  234. #define BDMA_DESC_BLKPAD (0x1 << 17)
  235. #define BDMA_DESC_DWPAD (0x1 << 18)
  236. u32 next;
  237. u32 ptr;
  238. u32 bd_data_len;
  239. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  240. };
  241. struct msdc_dma {
  242. struct scatterlist *sg; /* I/O scatter list */
  243. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  244. struct mt_bdma_desc *bd; /* pointer to bd array */
  245. dma_addr_t gpd_addr; /* the physical address of gpd array */
  246. dma_addr_t bd_addr; /* the physical address of bd array */
  247. };
  248. struct msdc_save_para {
  249. u32 msdc_cfg;
  250. u32 iocon;
  251. u32 sdc_cfg;
  252. u32 pad_tune;
  253. u32 patch_bit0;
  254. u32 patch_bit1;
  255. u32 pad_ds_tune;
  256. u32 emmc50_cfg0;
  257. };
  258. struct mt81xx_mmc_compatible {
  259. u8 clk_div_bits;
  260. };
  261. struct msdc_host {
  262. struct device *dev;
  263. struct mmc_host *mmc; /* mmc structure */
  264. int cmd_rsp;
  265. spinlock_t lock;
  266. struct mmc_request *mrq;
  267. struct mmc_command *cmd;
  268. struct mmc_data *data;
  269. int error;
  270. void __iomem *base; /* host base address */
  271. struct msdc_dma dma; /* dma channel */
  272. u64 dma_mask;
  273. u32 timeout_ns; /* data timeout ns */
  274. u32 timeout_clks; /* data timeout clks */
  275. struct pinctrl *pinctrl;
  276. struct pinctrl_state *pins_default;
  277. struct pinctrl_state *pins_uhs;
  278. struct delayed_work req_timeout;
  279. struct workqueue_struct *repeat_workqueue;
  280. struct work_struct repeat_req;
  281. struct mmc_request *repeat_mrq;
  282. int irq; /* host interrupt */
  283. struct clk *src_clk; /* msdc source clock */
  284. struct clk *src_clk_parent; /* src_clk's parent */
  285. struct clk *hs400_src; /* 400Mhz source clock */
  286. struct clk *h_clk; /* msdc h_clk */
  287. u32 hs400_tune_counter;
  288. u32 mclk; /* mmc subsystem clock frequency */
  289. u32 src_clk_freq; /* source clock frequency */
  290. u32 sclk; /* SD/MS bus clock frequency */
  291. unsigned char timing;
  292. bool vqmmc_enabled;
  293. struct msdc_save_para save_para; /* used when gate HCLK */
  294. const struct mt81xx_mmc_compatible *dev_comp;
  295. };
  296. static const struct mt81xx_mmc_compatible mt8135_compat = {
  297. .clk_div_bits = 8,
  298. };
  299. static const struct mt81xx_mmc_compatible mt8163_compat = {
  300. .clk_div_bits = 12,
  301. };
  302. static const struct mt81xx_mmc_compatible mt8173_compat = {
  303. .clk_div_bits = 8,
  304. };
  305. static const struct mt81xx_mmc_compatible mt2701_compat = {
  306. .clk_div_bits = 12,
  307. };
  308. static const struct of_device_id msdc_of_ids[] = {
  309. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  310. { .compatible = "mediatek,mt8163-mmc", .data = &mt8163_compat},
  311. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  312. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  313. {}
  314. };
  315. static void sdr_set_bits(void __iomem *reg, u32 bs)
  316. {
  317. u32 val = readl(reg);
  318. val |= bs;
  319. writel(val, reg);
  320. }
  321. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  322. {
  323. u32 val = readl(reg);
  324. val &= ~bs;
  325. writel(val, reg);
  326. }
  327. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  328. {
  329. unsigned int tv = readl(reg);
  330. tv &= ~field;
  331. tv |= ((val) << (ffs((unsigned int)field) - 1));
  332. writel(tv, reg);
  333. }
  334. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  335. {
  336. unsigned int tv = readl(reg);
  337. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  338. }
  339. static void msdc_reset_hw(struct msdc_host *host)
  340. {
  341. u32 val;
  342. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  343. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  344. cpu_relax();
  345. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  346. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  347. cpu_relax();
  348. val = readl(host->base + MSDC_INT);
  349. writel(val, host->base + MSDC_INT);
  350. }
  351. static void msdc_cmd_next(struct msdc_host *host,
  352. struct mmc_request *mrq, struct mmc_command *cmd);
  353. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  354. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  355. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  356. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  357. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  358. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  359. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  360. {
  361. u32 i, sum = 0;
  362. for (i = 0; i < len; i++)
  363. sum += buf[i];
  364. return 0xff - (u8) sum;
  365. }
  366. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  367. struct mmc_data *data)
  368. {
  369. unsigned int j, dma_len;
  370. dma_addr_t dma_address;
  371. u32 dma_ctrl;
  372. struct scatterlist *sg;
  373. struct mt_gpdma_desc *gpd;
  374. struct mt_bdma_desc *bd;
  375. sg = data->sg;
  376. gpd = dma->gpd;
  377. bd = dma->bd;
  378. /* modify gpd */
  379. gpd->gpd_info |= GPDMA_DESC_HWO;
  380. gpd->gpd_info |= GPDMA_DESC_BDP;
  381. /* need to clear first. use these bits to calc checksum */
  382. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  383. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  384. /* modify bd */
  385. for_each_sg(data->sg, sg, data->sg_count, j) {
  386. dma_address = sg_dma_address(sg);
  387. dma_len = sg_dma_len(sg);
  388. /* init bd */
  389. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  390. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  391. bd[j].ptr = (u32)dma_address;
  392. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  393. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  394. if (j == data->sg_count - 1) /* the last bd */
  395. bd[j].bd_info |= BDMA_DESC_EOL;
  396. else
  397. bd[j].bd_info &= ~BDMA_DESC_EOL;
  398. /* checksume need to clear first */
  399. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  400. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  401. }
  402. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  403. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  404. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  405. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  406. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  407. writel((u32)dma->gpd_addr, host->base + MSDC_DMA_SA);
  408. }
  409. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  410. {
  411. struct mmc_data *data = mrq->data;
  412. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  413. bool read = (data->flags & MMC_DATA_READ) != 0;
  414. data->host_cookie |= MSDC_PREPARE_FLAG;
  415. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  416. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  417. }
  418. }
  419. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  420. {
  421. struct mmc_data *data = mrq->data;
  422. if (data->host_cookie & MSDC_ASYNC_FLAG)
  423. return;
  424. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  425. bool read = (data->flags & MMC_DATA_READ) != 0;
  426. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  427. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  428. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  429. }
  430. }
  431. /* clock control primitives */
  432. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  433. {
  434. u32 timeout, clk_ns;
  435. u32 mode = 0;
  436. host->timeout_ns = ns;
  437. host->timeout_clks = clks;
  438. if (host->sclk == 0) {
  439. timeout = 0;
  440. } else {
  441. clk_ns = 1000000000UL / host->sclk;
  442. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  443. /* in 1048576 sclk cycle unit */
  444. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  445. if (host->dev_comp->clk_div_bits == 8)
  446. sdr_get_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD, &mode);
  447. else
  448. sdr_get_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD_EXTRA, &mode);
  449. /*DDR mode will double the clk cycles for data timeout */
  450. timeout = mode >= 2 ? timeout * 2 : timeout;
  451. timeout = timeout > 1 ? timeout - 1 : 0;
  452. timeout = timeout > 255 ? 255 : timeout;
  453. }
  454. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  455. }
  456. static void msdc_gate_clock(struct msdc_host *host)
  457. {
  458. clk_disable_unprepare(host->src_clk);
  459. clk_disable_unprepare(host->h_clk);
  460. }
  461. static void msdc_ungate_clock(struct msdc_host *host)
  462. {
  463. clk_prepare_enable(host->h_clk);
  464. clk_prepare_enable(host->src_clk);
  465. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  466. cpu_relax();
  467. }
  468. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  469. {
  470. u32 mode;
  471. u32 flags;
  472. u32 div;
  473. u32 sclk;
  474. if (!hz) {
  475. dev_dbg(host->dev, "set mclk to 0\n");
  476. host->mclk = 0;
  477. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  478. return;
  479. }
  480. flags = readl(host->base + MSDC_INTEN);
  481. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  482. if (timing == MMC_TIMING_UHS_DDR50 ||
  483. timing == MMC_TIMING_MMC_DDR52 ||
  484. timing == MMC_TIMING_MMC_HS400) { /* may need to modify later */
  485. if (timing == MMC_TIMING_MMC_HS400)
  486. mode = 0x3;
  487. else
  488. mode = 0x2; /* ddr mode and use divisor */
  489. if (hz >= (host->src_clk_freq >> 2)) {
  490. div = 0; /* mean div = 1/4 */
  491. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  492. } else {
  493. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  494. sclk = (host->src_clk_freq >> 2) / div;
  495. div = (div >> 1);
  496. }
  497. if (timing == MMC_TIMING_MMC_HS400 &&
  498. hz >= (host->src_clk_freq >> 1)) {
  499. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  500. sclk = host->src_clk_freq >> 1;
  501. div = 0; /* div is ignore when bit18 is set */
  502. } else {
  503. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  504. }
  505. } else if (hz >= host->src_clk_freq) {
  506. mode = 0x1; /* no divisor */
  507. div = 0;
  508. sclk = host->src_clk_freq;
  509. } else {
  510. mode = 0x0; /* use divisor */
  511. if (hz >= (host->src_clk_freq >> 1)) {
  512. div = 0; /* mean div = 1/2 */
  513. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  514. } else {
  515. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  516. sclk = (host->src_clk_freq >> 2) / div;
  517. }
  518. }
  519. if (host->dev_comp->clk_div_bits == 8)
  520. sdr_set_field(host->base + MSDC_CFG,
  521. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  522. (mode << 8) | (div % 0xff));
  523. else
  524. sdr_set_field(host->base + MSDC_CFG,
  525. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  526. (mode << 8) | (div % 0xfff));
  527. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  528. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  529. cpu_relax();
  530. host->sclk = sclk;
  531. host->mclk = hz;
  532. host->timing = timing;
  533. /* need because clk changed. */
  534. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  535. sdr_set_bits(host->base + MSDC_INTEN, flags);
  536. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->sclk, timing);
  537. }
  538. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  539. struct mmc_request *mrq, struct mmc_command *cmd)
  540. {
  541. u32 resp;
  542. switch (mmc_resp_type(cmd)) {
  543. /* Actually, R1, R5, R6, R7 are the same */
  544. case MMC_RSP_R1:
  545. resp = 0x1;
  546. break;
  547. case MMC_RSP_R1B:
  548. resp = 0x7;
  549. break;
  550. case MMC_RSP_R2:
  551. resp = 0x2;
  552. break;
  553. case MMC_RSP_R3:
  554. resp = 0x3;
  555. break;
  556. case MMC_RSP_NONE:
  557. default:
  558. resp = 0x0;
  559. break;
  560. }
  561. return resp;
  562. }
  563. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  564. struct mmc_request *mrq, struct mmc_command *cmd)
  565. {
  566. /* rawcmd :
  567. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  568. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  569. */
  570. u32 opcode = cmd->opcode;
  571. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  572. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  573. host->cmd_rsp = resp;
  574. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  575. opcode == MMC_STOP_TRANSMISSION)
  576. rawcmd |= (0x1 << 14);
  577. else if (opcode == SD_SWITCH_VOLTAGE)
  578. rawcmd |= (0x1 << 30);
  579. else if (opcode == SD_APP_SEND_SCR ||
  580. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  581. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  582. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  583. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  584. rawcmd |= (0x1 << 11);
  585. if (cmd->data) {
  586. struct mmc_data *data = cmd->data;
  587. if (mmc_op_multi(opcode)) {
  588. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  589. !(mrq->sbc->arg & 0xFFFF0000))
  590. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  591. }
  592. rawcmd |= ((data->blksz & 0xFFF) << 16);
  593. if (data->flags & MMC_DATA_WRITE)
  594. rawcmd |= (0x1 << 13);
  595. if (data->blocks > 1)
  596. rawcmd |= (0x2 << 11);
  597. else
  598. rawcmd |= (0x1 << 11);
  599. /* Always use dma mode */
  600. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  601. if (host->timeout_ns != data->timeout_ns ||
  602. host->timeout_clks != data->timeout_clks)
  603. msdc_set_timeout(host, data->timeout_ns,
  604. data->timeout_clks);
  605. writel(data->blocks, host->base + SDC_BLK_NUM);
  606. }
  607. return rawcmd;
  608. }
  609. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  610. struct mmc_command *cmd, struct mmc_data *data)
  611. {
  612. bool read;
  613. WARN_ON(host->data);
  614. host->data = data;
  615. read = data->flags & MMC_DATA_READ;
  616. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  617. msdc_dma_setup(host, &host->dma, data);
  618. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  619. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  620. dev_dbg(host->dev, "DMA start\n");
  621. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  622. __func__, cmd->opcode, data->blocks, read);
  623. }
  624. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  625. struct mmc_command *cmd)
  626. {
  627. u32 *rsp = cmd->resp;
  628. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  629. if (events & MSDC_INT_ACMDRDY) {
  630. cmd->error = 0;
  631. } else {
  632. msdc_reset_hw(host);
  633. if (events & MSDC_INT_ACMDCRCERR) {
  634. cmd->error = -EIO;
  635. host->error |= REQ_STOP_EIO;
  636. } else if (events & MSDC_INT_ACMDTMO) {
  637. cmd->error = -ETIMEDOUT;
  638. host->error |= REQ_STOP_TMO;
  639. }
  640. dev_err(host->dev,
  641. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  642. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  643. }
  644. return cmd->error;
  645. }
  646. static void msdc_track_cmd_data(struct msdc_host *host,
  647. struct mmc_command *cmd, struct mmc_data *data)
  648. {
  649. if (host->error)
  650. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  651. __func__, cmd->opcode, cmd->arg, host->error);
  652. }
  653. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  654. {
  655. unsigned long flags;
  656. bool ret;
  657. ret = cancel_delayed_work(&host->req_timeout);
  658. if (!ret) {
  659. /* delay work already running */
  660. return;
  661. }
  662. spin_lock_irqsave(&host->lock, flags);
  663. host->mrq = NULL;
  664. spin_unlock_irqrestore(&host->lock, flags);
  665. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  666. if (mrq->data)
  667. msdc_unprepare_data(host, mrq);
  668. if (host->error && host->mmc->card &&
  669. !mmc_card_sdio(host->mmc->card)) {
  670. if (mrq->cmd->error == (unsigned int)-EIO ||
  671. (mrq->data && mrq->data->error == (unsigned int)-EIO) ||
  672. (mrq->stop && mrq->stop->error == (unsigned int)-EIO) ||
  673. (mrq->sbc && mrq->sbc->error == (unsigned int)-EIO)) {
  674. host->repeat_mrq = mrq;
  675. queue_work(host->repeat_workqueue, &host->repeat_req);
  676. return;
  677. }
  678. }
  679. mmc_request_done(host->mmc, mrq);
  680. pm_runtime_mark_last_busy(host->dev);
  681. pm_runtime_put_autosuspend(host->dev);
  682. }
  683. /* returns true if command is fully handled; returns false otherwise */
  684. static bool msdc_cmd_done(struct msdc_host *host, int events,
  685. struct mmc_request *mrq, struct mmc_command *cmd)
  686. {
  687. bool done = false;
  688. bool sbc_error;
  689. unsigned long flags;
  690. u32 *rsp = cmd->resp;
  691. if (mrq->sbc && cmd == mrq->cmd &&
  692. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  693. | MSDC_INT_ACMDTMO)))
  694. msdc_auto_cmd_done(host, events, mrq->sbc);
  695. sbc_error = mrq->sbc && mrq->sbc->error;
  696. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  697. | MSDC_INT_RSPCRCERR
  698. | MSDC_INT_CMDTMO)))
  699. return done;
  700. spin_lock_irqsave(&host->lock, flags);
  701. done = !host->cmd;
  702. host->cmd = NULL;
  703. spin_unlock_irqrestore(&host->lock, flags);
  704. if (done)
  705. return true;
  706. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  707. if (cmd->flags & MMC_RSP_PRESENT) {
  708. if (cmd->flags & MMC_RSP_136) {
  709. rsp[0] = readl(host->base + SDC_RESP3);
  710. rsp[1] = readl(host->base + SDC_RESP2);
  711. rsp[2] = readl(host->base + SDC_RESP1);
  712. rsp[3] = readl(host->base + SDC_RESP0);
  713. } else {
  714. rsp[0] = readl(host->base + SDC_RESP0);
  715. }
  716. }
  717. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  718. msdc_reset_hw(host);
  719. if (events & MSDC_INT_RSPCRCERR) {
  720. cmd->error = -EIO;
  721. host->error |= REQ_CMD_EIO;
  722. } else if (events & MSDC_INT_CMDTMO) {
  723. cmd->error = -ETIMEDOUT;
  724. host->error |= REQ_CMD_TMO;
  725. }
  726. }
  727. if (cmd->error)
  728. dev_dbg(host->dev,
  729. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  730. __func__, cmd->opcode, cmd->arg, rsp[0],
  731. cmd->error);
  732. msdc_cmd_next(host, mrq, cmd);
  733. return true;
  734. }
  735. /* When tuning, CMD13 may also get crc error, so use MSDC_PS to get card status */
  736. static int msdc_wait_card_not_busy(struct msdc_host *host)
  737. {
  738. #define MMC_OPS_TIMEOUT_MS (10 * 60 * 1000) /* 10 minute timeout */
  739. unsigned long timeout = jiffies + msecs_to_jiffies(MMC_OPS_TIMEOUT_MS);
  740. while (1) {
  741. if ((readl(host->base + MSDC_PS) & BIT(16)) == 0) { /* check dat0 status */
  742. msleep_interruptible(10);
  743. dev_err(host->dev, "MSDC_PS: %08x, SDC_STS: %08x\n",
  744. readl(host->base + MSDC_PS), readl(host->base + SDC_STS));
  745. } else
  746. break;
  747. /* Timeout if the device never leaves the program state. */
  748. if (time_after(jiffies, timeout)) {
  749. pr_err("%s: Card stuck in programming state! %s\n",
  750. mmc_hostname(host->mmc), __func__);
  751. return -ETIMEDOUT;
  752. }
  753. }
  754. return 0;
  755. }
  756. /* It is the core layer's responsibility to ensure card status
  757. * is correct before issue a request. but host design do below
  758. * checks recommended.
  759. */
  760. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  761. struct mmc_request *mrq, struct mmc_command *cmd)
  762. {
  763. /* The max busy time we can endure is 20ms */
  764. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  765. int ret;
  766. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  767. time_before(jiffies, tmo))
  768. cpu_relax();
  769. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  770. dev_err(host->dev, "CMD bus busy detected\n");
  771. host->error |= REQ_CMD_BUSY;
  772. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  773. return false;
  774. }
  775. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  776. tmo = jiffies + msecs_to_jiffies(20);
  777. /* R1B or with data, should check SDCBUSY */
  778. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  779. time_before(jiffies, tmo))
  780. cpu_relax();
  781. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  782. dev_err(host->dev, "Controller busy detected\n");
  783. host->error |= REQ_CMD_BUSY;
  784. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  785. return false;
  786. }
  787. /* For CMD6 CRC error, when init card, will not tune, but
  788. * only retry 3 times. in this case, the SDCBSY was cleared
  789. * by msdc_reset_hw(), so need check MSDC_PS
  790. */
  791. if (!host->mmc->card) {
  792. ret = msdc_wait_card_not_busy(host);
  793. if (ret)
  794. return false;
  795. }
  796. }
  797. return true;
  798. }
  799. static void msdc_start_command(struct msdc_host *host,
  800. struct mmc_request *mrq, struct mmc_command *cmd)
  801. {
  802. u32 rawcmd;
  803. WARN_ON(host->cmd);
  804. host->cmd = cmd;
  805. if (!msdc_cmd_is_ready(host, mrq, cmd))
  806. return;
  807. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  808. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  809. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  810. msdc_reset_hw(host);
  811. }
  812. cmd->error = 0;
  813. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  814. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  815. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  816. writel(cmd->arg, host->base + SDC_ARG);
  817. writel(rawcmd, host->base + SDC_CMD);
  818. }
  819. static void msdc_cmd_next(struct msdc_host *host,
  820. struct mmc_request *mrq, struct mmc_command *cmd)
  821. {
  822. if (cmd->error || (mrq->sbc && mrq->sbc->error))
  823. msdc_request_done(host, mrq);
  824. else if (cmd == mrq->sbc)
  825. msdc_start_command(host, mrq, mrq->cmd);
  826. else if (!cmd->data)
  827. msdc_request_done(host, mrq);
  828. else
  829. msdc_start_data(host, mrq, cmd, cmd->data);
  830. }
  831. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  832. {
  833. struct msdc_host *host = mmc_priv(mmc);
  834. host->error = 0;
  835. WARN_ON(host->mrq);
  836. host->mrq = mrq;
  837. pm_runtime_get_sync(host->dev);
  838. if (mrq->data)
  839. msdc_prepare_data(host, mrq);
  840. /* if SBC is required, we have HW option and SW option.
  841. * if HW option is enabled, and SBC does not have "special" flags,
  842. * use HW option, otherwise use SW option
  843. */
  844. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  845. (mrq->sbc->arg & 0xFFFF0000)))
  846. msdc_start_command(host, mrq, mrq->sbc);
  847. else
  848. msdc_start_command(host, mrq, mrq->cmd);
  849. }
  850. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  851. bool is_first_req)
  852. {
  853. struct msdc_host *host = mmc_priv(mmc);
  854. struct mmc_data *data = mrq->data;
  855. if (!data)
  856. return;
  857. msdc_prepare_data(host, mrq);
  858. data->host_cookie |= MSDC_ASYNC_FLAG;
  859. }
  860. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  861. int err)
  862. {
  863. struct msdc_host *host = mmc_priv(mmc);
  864. struct mmc_data *data;
  865. data = mrq->data;
  866. if (!data)
  867. return;
  868. if (data->host_cookie) {
  869. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  870. msdc_unprepare_data(host, mrq);
  871. }
  872. }
  873. static void msdc_data_xfer_next(struct msdc_host *host,
  874. struct mmc_request *mrq, struct mmc_data *data)
  875. {
  876. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  877. (!data->bytes_xfered || !mrq->sbc))
  878. msdc_start_command(host, mrq, mrq->stop);
  879. else
  880. msdc_request_done(host, mrq);
  881. }
  882. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  883. struct mmc_request *mrq, struct mmc_data *data)
  884. {
  885. struct mmc_command *stop = data->stop;
  886. unsigned long flags;
  887. bool done;
  888. unsigned int check_data = events &
  889. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  890. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  891. | MSDC_INT_DMA_PROTECT);
  892. spin_lock_irqsave(&host->lock, flags);
  893. done = !host->data;
  894. if (check_data)
  895. host->data = NULL;
  896. spin_unlock_irqrestore(&host->lock, flags);
  897. if (done)
  898. return true;
  899. if (check_data || (stop && stop->error)) {
  900. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  901. readl(host->base + MSDC_DMA_CFG));
  902. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  903. 1);
  904. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  905. cpu_relax();
  906. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  907. dev_dbg(host->dev, "DMA stop event:0x%x\n", events);
  908. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  909. data->bytes_xfered = data->blocks * data->blksz;
  910. } else {
  911. dev_err(host->dev, "interrupt events: %x\n", events);
  912. msdc_reset_hw(host);
  913. host->error |= REQ_DAT_ERR;
  914. data->bytes_xfered = 0;
  915. if (events & MSDC_INT_DATTMO)
  916. data->error = -ETIMEDOUT;
  917. else if (events & MSDC_INT_DATCRCERR)
  918. data->error = -EIO;
  919. dev_err(host->dev, "%s: cmd=%d; blocks=%d",
  920. __func__, mrq->cmd->opcode, data->blocks);
  921. dev_err(host->dev, "data_error=%d xfer_size=%d\n",
  922. (int)data->error, data->bytes_xfered);
  923. }
  924. msdc_data_xfer_next(host, mrq, data);
  925. done = true;
  926. }
  927. return done;
  928. }
  929. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  930. {
  931. u32 val = readl(host->base + SDC_CFG);
  932. val &= ~SDC_CFG_BUSWIDTH;
  933. switch (width) {
  934. default:
  935. case MMC_BUS_WIDTH_1:
  936. val |= (MSDC_BUS_1BITS << 16);
  937. break;
  938. case MMC_BUS_WIDTH_4:
  939. val |= (MSDC_BUS_4BITS << 16);
  940. break;
  941. case MMC_BUS_WIDTH_8:
  942. val |= (MSDC_BUS_8BITS << 16);
  943. break;
  944. }
  945. writel(val, host->base + SDC_CFG);
  946. dev_dbg(host->dev, "Bus Width = %d", width);
  947. }
  948. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  949. {
  950. struct msdc_host *host = mmc_priv(mmc);
  951. int min_uv, max_uv;
  952. int ret = 0;
  953. if (!IS_ERR(mmc->supply.vqmmc)) {
  954. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
  955. min_uv = 3300000;
  956. max_uv = 3300000;
  957. } else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
  958. min_uv = 1800000;
  959. max_uv = 1800000;
  960. } else {
  961. dev_err(host->dev, "Unsupported signal voltage!\n");
  962. return -EINVAL;
  963. }
  964. ret = regulator_set_voltage(mmc->supply.vqmmc, min_uv, max_uv);
  965. if (ret) {
  966. dev_err(host->dev,
  967. "Regulator set error %d: %d - %d\n",
  968. ret, min_uv, max_uv);
  969. } else {
  970. /* Apply different pinctrl settings for different signal voltage */
  971. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  972. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  973. else
  974. pinctrl_select_state(host->pinctrl, host->pins_default);
  975. }
  976. }
  977. return ret;
  978. }
  979. static int msdc_card_busy(struct mmc_host *mmc)
  980. {
  981. struct msdc_host *host = mmc_priv(mmc);
  982. u32 status = readl(host->base + MSDC_PS);
  983. /* check if any pin between dat[0:3] is low */
  984. if (((status >> 16) & 0xf) != 0xf)
  985. return 1;
  986. return 0;
  987. }
  988. static void msdc_request_timeout(struct work_struct *work)
  989. {
  990. struct msdc_host *host = container_of(work, struct msdc_host,
  991. req_timeout.work);
  992. /* simulate HW timeout status */
  993. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  994. if (host->mrq) {
  995. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  996. host->mrq, host->mrq->cmd->opcode);
  997. if (host->cmd) {
  998. dev_err(host->dev, "%s: aborting cmd=%d\n",
  999. __func__, host->cmd->opcode);
  1000. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1001. host->cmd);
  1002. } else if (host->data) {
  1003. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1004. __func__, host->mrq->cmd->opcode,
  1005. host->data->blocks);
  1006. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1007. host->data);
  1008. }
  1009. }
  1010. }
  1011. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1012. {
  1013. struct msdc_host *host = (struct msdc_host *) dev_id;
  1014. while (true) {
  1015. unsigned long flags;
  1016. struct mmc_request *mrq;
  1017. struct mmc_command *cmd;
  1018. struct mmc_data *data;
  1019. u32 events, event_mask;
  1020. spin_lock_irqsave(&host->lock, flags);
  1021. events = readl(host->base + MSDC_INT);
  1022. event_mask = readl(host->base + MSDC_INTEN);
  1023. /* clear interrupts */
  1024. writel(events & event_mask, host->base + MSDC_INT);
  1025. mrq = host->mrq;
  1026. cmd = host->cmd;
  1027. data = host->data;
  1028. spin_unlock_irqrestore(&host->lock, flags);
  1029. if (!(events & event_mask))
  1030. break;
  1031. if (!mrq) {
  1032. dev_err(host->dev,
  1033. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1034. __func__, events, event_mask);
  1035. WARN_ON(1);
  1036. break;
  1037. }
  1038. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1039. if (cmd)
  1040. msdc_cmd_done(host, events, mrq, cmd);
  1041. else if (data)
  1042. msdc_data_xfer_done(host, events, mrq, data);
  1043. }
  1044. return IRQ_HANDLED;
  1045. }
  1046. static void msdc_init_hw(struct msdc_host *host)
  1047. {
  1048. u32 val;
  1049. /* Configure to MMC/SD mode, clock free running */
  1050. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1051. /* Reset */
  1052. msdc_reset_hw(host);
  1053. /* Disable card detection */
  1054. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1055. /* Disable and clear all interrupts */
  1056. writel(0, host->base + MSDC_INTEN);
  1057. val = readl(host->base + MSDC_INT);
  1058. writel(val, host->base + MSDC_INT);
  1059. writel(0, host->base + MSDC_PAD_TUNE);
  1060. writel(0, host->base + MSDC_IOCON);
  1061. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1062. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1063. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1064. writel(0xffff0089, host->base + MSDC_PATCH_BIT1);
  1065. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1066. /* Configure to enable SDIO mode.
  1067. * it's must otherwise sdio cmd5 failed
  1068. */
  1069. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1070. /* disable detect SDIO device interrupt function */
  1071. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1072. /* Configure to default data timeout */
  1073. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1074. dev_dbg(host->dev, "init hardware done!");
  1075. }
  1076. static void msdc_deinit_hw(struct msdc_host *host)
  1077. {
  1078. u32 val;
  1079. /* Disable and clear all interrupts */
  1080. writel(0, host->base + MSDC_INTEN);
  1081. val = readl(host->base + MSDC_INT);
  1082. writel(val, host->base + MSDC_INT);
  1083. }
  1084. /* init gpd and bd list in msdc_drv_probe */
  1085. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1086. {
  1087. struct mt_gpdma_desc *gpd = dma->gpd;
  1088. struct mt_bdma_desc *bd = dma->bd;
  1089. int i;
  1090. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1091. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1092. gpd->ptr = (u32)dma->bd_addr; /* physical address */
  1093. /* gpd->next is must set for desc DMA
  1094. * That's why must alloc 2 gpd structure.
  1095. */
  1096. gpd->next = (u32)dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1097. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1098. for (i = 0; i < (MAX_BD_NUM - 1); i++)
  1099. bd[i].next = (u32)dma->bd_addr + sizeof(*bd) * (i + 1);
  1100. }
  1101. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1102. {
  1103. struct msdc_host *host = mmc_priv(mmc);
  1104. int ret;
  1105. pm_runtime_get_sync(host->dev);
  1106. msdc_set_buswidth(host, ios->bus_width);
  1107. /* Suspend/Resume will do power off/on */
  1108. switch (ios->power_mode) {
  1109. case MMC_POWER_UP:
  1110. if (!IS_ERR(mmc->supply.vmmc)) {
  1111. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1112. ios->vdd);
  1113. if (ret) {
  1114. dev_err(host->dev, "Failed to set vmmc power!\n");
  1115. goto end;
  1116. }
  1117. }
  1118. break;
  1119. case MMC_POWER_ON:
  1120. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1121. ret = regulator_enable(mmc->supply.vqmmc);
  1122. if (ret)
  1123. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1124. else
  1125. host->vqmmc_enabled = true;
  1126. }
  1127. break;
  1128. case MMC_POWER_OFF:
  1129. if (!IS_ERR(mmc->supply.vmmc))
  1130. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1131. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1132. regulator_disable(mmc->supply.vqmmc);
  1133. host->vqmmc_enabled = false;
  1134. }
  1135. break;
  1136. default:
  1137. break;
  1138. }
  1139. if (host->mclk != ios->clock || host->timing != ios->timing)
  1140. msdc_set_mclk(host, ios->timing, ios->clock);
  1141. end:
  1142. pm_runtime_mark_last_busy(host->dev);
  1143. pm_runtime_put_autosuspend(host->dev);
  1144. }
  1145. static void msdc_reset_mrq(struct mmc_request *mrq)
  1146. {
  1147. mrq->cmd->error = 0;
  1148. if (mrq->sbc)
  1149. mrq->sbc->error = 0;
  1150. if (mrq->data)
  1151. mrq->data->error = 0;
  1152. if (mrq->stop)
  1153. mrq->stop->error = 0;
  1154. }
  1155. /* Send CMD12 when tuning, do not check CRC error and timeout */
  1156. static void msdc_send_stop(struct msdc_host *host)
  1157. {
  1158. u32 opcode = MMC_STOP_TRANSMISSION;
  1159. u32 arg = 0;
  1160. u32 rawcmd = 0;
  1161. u32 intsts = 0;
  1162. /* Reset host first */
  1163. msdc_reset_hw(host);
  1164. rawcmd = (opcode & 0x3F) | (7 << 7);
  1165. rawcmd |= (1 << 14); /* stop cmd */
  1166. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  1167. writel(arg, host->base + SDC_ARG);
  1168. writel(rawcmd, host->base + SDC_CMD);
  1169. while (1) {
  1170. intsts = readl(host->base + MSDC_INT);
  1171. if (intsts) {
  1172. writel(intsts, host->base + MSDC_INT);
  1173. if (intsts & cmd_ints_mask) {
  1174. dev_dbg(host->dev, "result of cmd12: %x\n",
  1175. intsts);
  1176. break;
  1177. }
  1178. }
  1179. udelay(1);
  1180. }
  1181. }
  1182. static void msdc_tune_cmdrsp(struct msdc_host *host)
  1183. {
  1184. u32 orig_rsmpl, orig_cksel;
  1185. u32 cur_rsmpl, cur_cksel = 0;
  1186. sdr_get_field(host->base + MSDC_IOCON, MSDC_IOCON_RSPL, &orig_rsmpl);
  1187. sdr_get_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, &orig_cksel);
  1188. cur_rsmpl = (orig_rsmpl + 1);
  1189. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_RSPL, cur_rsmpl % 2);
  1190. if (cur_rsmpl >= 2) {
  1191. cur_cksel = orig_cksel + 1;
  1192. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, cur_cksel % 32);
  1193. }
  1194. if (cur_cksel >= 32) {
  1195. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_RSPL, 0);
  1196. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 0);
  1197. msdc_set_mclk(host, host->timing, host->mclk / 2);
  1198. }
  1199. }
  1200. static void emmc_hs400_tune_rw(struct msdc_host *host)
  1201. {
  1202. int cur_ds_dly1 = 0, cur_ds_dly3 = 0, orig_ds_dly1 = 0, orig_ds_dly3 = 0;
  1203. sdr_get_field(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY1, &orig_ds_dly1);
  1204. sdr_get_field(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY3, &orig_ds_dly3);
  1205. cur_ds_dly1 = orig_ds_dly1 - 1;
  1206. cur_ds_dly3 = orig_ds_dly3;
  1207. if (cur_ds_dly1 < 0) {
  1208. cur_ds_dly1 = 31;
  1209. cur_ds_dly3 = orig_ds_dly3 + 1;
  1210. if (cur_ds_dly3 >= 32)
  1211. cur_ds_dly3 = 0;
  1212. }
  1213. if (++host->hs400_tune_counter >= 32 * 32) {
  1214. dev_err(host->dev, "Failed to update PAD_DS_TUNE_DLY\n");
  1215. host->hs400_tune_counter = 0;
  1216. msdc_set_mclk(host, host->timing, host->mclk / 2);
  1217. } else {
  1218. sdr_set_field(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY1, cur_ds_dly1);
  1219. if (cur_ds_dly3 != orig_ds_dly3) {
  1220. sdr_set_field(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY3,
  1221. cur_ds_dly3);
  1222. }
  1223. dev_err(host->dev, "cur_ds_dly1<0x%x>, cur_ds_dly3<0x%x>\n",
  1224. cur_ds_dly1, cur_ds_dly3);
  1225. }
  1226. }
  1227. static void msdc_tune_read(struct msdc_host *host)
  1228. {
  1229. u32 cur_dsmpl, orig_dsmpl;
  1230. u32 cur_cksel = 0, orig_cksel;
  1231. if (host->timing == MMC_TIMING_MMC_HS400)
  1232. return emmc_hs400_tune_rw(host);
  1233. sdr_get_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, &orig_cksel);
  1234. sdr_get_field(host->base + MSDC_IOCON, MSDC_IOCON_DSPL, &orig_dsmpl);
  1235. cur_dsmpl = (orig_dsmpl + 1);
  1236. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DSPL, cur_dsmpl % 2);
  1237. if (cur_dsmpl >= 2) {
  1238. cur_cksel = orig_cksel + 1;
  1239. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, cur_cksel % 32);
  1240. }
  1241. if (cur_cksel >= 32) {
  1242. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 0);
  1243. msdc_set_mclk(host, host->timing, host->mclk / 2); /* lower to 50Mhz */
  1244. }
  1245. }
  1246. static void msdc_tune_write(struct msdc_host *host)
  1247. {
  1248. u32 cur_dsmpl, orig_dsmpl;
  1249. u32 cur_cksel = 0, orig_cksel;
  1250. if (host->timing == MMC_TIMING_MMC_HS400)
  1251. return emmc_hs400_tune_rw(host);
  1252. sdr_get_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, &orig_cksel);
  1253. sdr_get_field(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL, &orig_dsmpl);
  1254. cur_dsmpl = (orig_dsmpl + 1);
  1255. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL, cur_dsmpl % 2);
  1256. if (cur_dsmpl >= 2) {
  1257. cur_cksel = orig_cksel + 1;
  1258. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, cur_cksel % 32);
  1259. }
  1260. if (cur_cksel >= 32) {
  1261. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL, 0);
  1262. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 0);
  1263. msdc_set_mclk(host, host->timing, host->mclk / 2);
  1264. }
  1265. }
  1266. static void msdc_repeat_request(struct work_struct *work)
  1267. {
  1268. struct msdc_host *host = container_of(work, struct msdc_host, repeat_req);
  1269. struct mmc_request *mrq;
  1270. unsigned long flags;
  1271. int ret;
  1272. spin_lock_irqsave(&host->lock, flags);
  1273. mrq = host->repeat_mrq;
  1274. host->repeat_mrq = NULL;
  1275. spin_unlock_irqrestore(&host->lock, flags);
  1276. if (mrq->cmd->error ||
  1277. (mrq->sbc && mrq->sbc->error) ||
  1278. (mrq->stop && mrq->stop->error)) {
  1279. msdc_tune_cmdrsp(host);
  1280. } else if (mrq->data->flags & MMC_DATA_WRITE) {
  1281. msdc_tune_write(host);
  1282. } else {
  1283. msdc_tune_read(host);
  1284. }
  1285. msdc_reset_mrq(mrq);
  1286. msdc_send_stop(host);
  1287. ret = msdc_wait_card_not_busy(host);
  1288. if (ret) {
  1289. mrq->cmd->error = ret;
  1290. mmc_request_done(host->mmc, mrq);
  1291. }
  1292. if (mrq)
  1293. msdc_ops_request(host->mmc, mrq);
  1294. }
  1295. static struct mmc_host_ops mt_msdc_ops = {
  1296. .post_req = msdc_post_req,
  1297. .pre_req = msdc_pre_req,
  1298. .request = msdc_ops_request,
  1299. .set_ios = msdc_ops_set_ios,
  1300. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1301. .card_busy = msdc_card_busy,
  1302. };
  1303. static int msdc_drv_probe(struct platform_device *pdev)
  1304. {
  1305. struct mmc_host *mmc;
  1306. struct msdc_host *host;
  1307. struct resource *res;
  1308. const struct of_device_id *of_id;
  1309. int ret;
  1310. if (!pdev->dev.of_node) {
  1311. dev_err(&pdev->dev, "No DT found\n");
  1312. return -EINVAL;
  1313. }
  1314. of_id = of_match_node(msdc_of_ids, pdev->dev.of_node);
  1315. if (!of_id)
  1316. return -EINVAL;
  1317. /* Allocate MMC host for this device */
  1318. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1319. if (!mmc)
  1320. return -ENOMEM;
  1321. host = mmc_priv(mmc);
  1322. ret = mmc_of_parse(mmc);
  1323. if (ret)
  1324. goto host_free;
  1325. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1326. host->base = devm_ioremap_resource(&pdev->dev, res);
  1327. if (IS_ERR(host->base)) {
  1328. ret = PTR_ERR(host->base);
  1329. goto host_free;
  1330. }
  1331. ret = mmc_regulator_get_supply(mmc);
  1332. if (ret == -EPROBE_DEFER)
  1333. goto host_free;
  1334. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1335. if (IS_ERR(host->src_clk)) {
  1336. ret = PTR_ERR(host->src_clk);
  1337. goto host_free;
  1338. } else {
  1339. host->src_clk_parent = clk_get_parent(host->src_clk);
  1340. host->hs400_src = devm_clk_get(&pdev->dev, "400Mhz_clk");
  1341. if (IS_ERR(host->hs400_src))
  1342. dev_dbg(&pdev->dev, "Cannot find 400Mhz_clk at dts!\n");
  1343. else if (clk_set_parent(host->src_clk_parent, host->hs400_src) < 0)
  1344. dev_err(host->dev, "Failed to set 400Mhz source clock!\n");
  1345. }
  1346. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1347. if (IS_ERR(host->h_clk)) {
  1348. ret = PTR_ERR(host->h_clk);
  1349. goto host_free;
  1350. }
  1351. host->irq = platform_get_irq(pdev, 0);
  1352. if (host->irq < 0) {
  1353. ret = -EINVAL;
  1354. goto host_free;
  1355. }
  1356. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1357. if (IS_ERR(host->pinctrl)) {
  1358. ret = PTR_ERR(host->pinctrl);
  1359. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1360. goto host_free;
  1361. }
  1362. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1363. if (IS_ERR(host->pins_default)) {
  1364. ret = PTR_ERR(host->pins_default);
  1365. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1366. goto host_free;
  1367. }
  1368. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1369. if (IS_ERR(host->pins_uhs)) {
  1370. ret = PTR_ERR(host->pins_uhs);
  1371. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1372. goto host_free;
  1373. }
  1374. host->dev = &pdev->dev;
  1375. host->dev_comp = of_id->data;
  1376. host->mmc = mmc;
  1377. host->src_clk_freq = clk_get_rate(host->src_clk);
  1378. /* Set host parameters to mmc */
  1379. mmc->ops = &mt_msdc_ops;
  1380. if (host->dev_comp->clk_div_bits == 8)
  1381. mmc->f_min = host->src_clk_freq / (4 * 255);
  1382. else
  1383. mmc->f_min = host->src_clk_freq / (4 * 4095);
  1384. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1385. mmc->caps |= MMC_CAP_RUNTIME_RESUME;
  1386. /* MMC core transfer sizes tunable parameters */
  1387. mmc->max_segs = MAX_BD_NUM;
  1388. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1389. mmc->max_blk_size = 2048;
  1390. mmc->max_req_size = 512 * 1024;
  1391. mmc->max_blk_count = mmc->max_req_size / 512;
  1392. host->dma_mask = DMA_BIT_MASK(32);
  1393. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1394. host->timeout_clks = 3 * 1048576;
  1395. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1396. 2 * sizeof(struct mt_gpdma_desc),
  1397. &host->dma.gpd_addr, GFP_KERNEL);
  1398. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1399. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1400. &host->dma.bd_addr, GFP_KERNEL);
  1401. if (!host->dma.gpd || !host->dma.bd) {
  1402. ret = -ENOMEM;
  1403. goto release_mem;
  1404. }
  1405. msdc_init_gpd_bd(host, &host->dma);
  1406. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1407. host->repeat_workqueue = create_singlethread_workqueue("repeat_workqueue");
  1408. if (!host->repeat_workqueue) {
  1409. ret = -ENOMEM;
  1410. goto release_mem;
  1411. }
  1412. INIT_WORK(&host->repeat_req, msdc_repeat_request);
  1413. spin_lock_init(&host->lock);
  1414. platform_set_drvdata(pdev, mmc);
  1415. msdc_ungate_clock(host);
  1416. msdc_init_hw(host);
  1417. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1418. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1419. if (ret)
  1420. goto release;
  1421. pm_runtime_set_active(host->dev);
  1422. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1423. pm_runtime_use_autosuspend(host->dev);
  1424. pm_runtime_enable(host->dev);
  1425. ret = mmc_add_host(mmc);
  1426. if (ret)
  1427. goto end;
  1428. return 0;
  1429. end:
  1430. pm_runtime_disable(host->dev);
  1431. release:
  1432. destroy_workqueue(host->repeat_workqueue);
  1433. platform_set_drvdata(pdev, NULL);
  1434. msdc_deinit_hw(host);
  1435. msdc_gate_clock(host);
  1436. release_mem:
  1437. if (host->dma.gpd)
  1438. dma_free_coherent(&pdev->dev,
  1439. sizeof(struct mt_gpdma_desc),
  1440. host->dma.gpd, host->dma.gpd_addr);
  1441. if (host->dma.bd)
  1442. dma_free_coherent(&pdev->dev,
  1443. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1444. host->dma.bd, host->dma.bd_addr);
  1445. host_free:
  1446. mmc_free_host(mmc);
  1447. return ret;
  1448. }
  1449. static int msdc_drv_remove(struct platform_device *pdev)
  1450. {
  1451. struct mmc_host *mmc;
  1452. struct msdc_host *host;
  1453. mmc = platform_get_drvdata(pdev);
  1454. host = mmc_priv(mmc);
  1455. pm_runtime_get_sync(host->dev);
  1456. platform_set_drvdata(pdev, NULL);
  1457. mmc_remove_host(host->mmc);
  1458. msdc_deinit_hw(host);
  1459. msdc_gate_clock(host);
  1460. pm_runtime_disable(host->dev);
  1461. pm_runtime_put_noidle(host->dev);
  1462. destroy_workqueue(host->repeat_workqueue);
  1463. dma_free_coherent(&pdev->dev,
  1464. sizeof(struct mt_gpdma_desc),
  1465. host->dma.gpd, host->dma.gpd_addr);
  1466. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1467. host->dma.bd, host->dma.bd_addr);
  1468. mmc_free_host(host->mmc);
  1469. return 0;
  1470. }
  1471. #ifdef CONFIG_PM
  1472. static void msdc_save_reg(struct msdc_host *host)
  1473. {
  1474. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1475. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1476. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1477. host->save_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1478. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1479. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1480. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1481. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1482. }
  1483. static void msdc_restore_reg(struct msdc_host *host)
  1484. {
  1485. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1486. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1487. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1488. writel(host->save_para.pad_tune, host->base + MSDC_PAD_TUNE);
  1489. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1490. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1491. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1492. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1493. }
  1494. static int msdc_runtime_suspend(struct device *dev)
  1495. {
  1496. struct mmc_host *mmc = dev_get_drvdata(dev);
  1497. struct msdc_host *host = mmc_priv(mmc);
  1498. msdc_save_reg(host);
  1499. msdc_gate_clock(host);
  1500. return 0;
  1501. }
  1502. static int msdc_runtime_resume(struct device *dev)
  1503. {
  1504. struct mmc_host *mmc = dev_get_drvdata(dev);
  1505. struct msdc_host *host = mmc_priv(mmc);
  1506. msdc_ungate_clock(host);
  1507. msdc_restore_reg(host);
  1508. return 0;
  1509. }
  1510. #endif
  1511. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1512. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1513. pm_runtime_force_resume)
  1514. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1515. };
  1516. static struct platform_driver mt_msdc_driver = {
  1517. .probe = msdc_drv_probe,
  1518. .remove = msdc_drv_remove,
  1519. .driver = {
  1520. .name = "mtk-msdc",
  1521. .of_match_table = msdc_of_ids,
  1522. .pm = &msdc_dev_pm_ops,
  1523. },
  1524. };
  1525. module_platform_driver(mt_msdc_driver);
  1526. MODULE_LICENSE("GPL v2");
  1527. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");