m25p80.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
  3. *
  4. * Author: Mike Lavender, mike@steroidmicros.com
  5. *
  6. * Copyright (c) 2005, Intec Automation Inc.
  7. *
  8. * Some parts are based on lart.c by Abraham Van Der Merwe
  9. *
  10. * Cleaned up and generalized based on mtd_dataflash.c
  11. *
  12. * This code is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #include <linux/err.h>
  18. #include <linux/errno.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/spi/spi.h>
  24. #include <linux/spi/flash.h>
  25. #include <linux/mtd/spi-nor.h>
  26. #define MAX_CMD_SIZE 6
  27. struct m25p {
  28. struct spi_device *spi;
  29. struct spi_nor spi_nor;
  30. struct mtd_info mtd;
  31. u8 command[MAX_CMD_SIZE];
  32. };
  33. static int m25p80_read_reg(struct spi_nor *nor, u8 code, u8 *val, int len)
  34. {
  35. struct m25p *flash = nor->priv;
  36. struct spi_device *spi = flash->spi;
  37. int ret;
  38. ret = spi_write_then_read(spi, &code, 1, val, len);
  39. if (ret < 0)
  40. dev_err(&spi->dev, "error %d reading %x\n", ret, code);
  41. return ret;
  42. }
  43. static void m25p_addr2cmd(struct spi_nor *nor, unsigned int addr, u8 *cmd)
  44. {
  45. /* opcode is in cmd[0] */
  46. cmd[1] = addr >> (nor->addr_width * 8 - 8);
  47. cmd[2] = addr >> (nor->addr_width * 8 - 16);
  48. cmd[3] = addr >> (nor->addr_width * 8 - 24);
  49. cmd[4] = addr >> (nor->addr_width * 8 - 32);
  50. }
  51. static int m25p_cmdsz(struct spi_nor *nor)
  52. {
  53. return 1 + nor->addr_width;
  54. }
  55. static int m25p80_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
  56. int wr_en)
  57. {
  58. struct m25p *flash = nor->priv;
  59. struct spi_device *spi = flash->spi;
  60. flash->command[0] = opcode;
  61. if (buf)
  62. memcpy(&flash->command[1], buf, len);
  63. return spi_write(spi, flash->command, len + 1);
  64. }
  65. static void m25p80_write(struct spi_nor *nor, loff_t to, size_t len,
  66. size_t *retlen, const u_char *buf)
  67. {
  68. struct m25p *flash = nor->priv;
  69. struct spi_device *spi = flash->spi;
  70. struct spi_transfer t[2] = {};
  71. struct spi_message m;
  72. int cmd_sz = m25p_cmdsz(nor);
  73. spi_message_init(&m);
  74. if (nor->program_opcode == SPINOR_OP_AAI_WP && nor->sst_write_second)
  75. cmd_sz = 1;
  76. flash->command[0] = nor->program_opcode;
  77. m25p_addr2cmd(nor, to, flash->command);
  78. t[0].tx_buf = flash->command;
  79. t[0].len = cmd_sz;
  80. spi_message_add_tail(&t[0], &m);
  81. t[1].tx_buf = buf;
  82. t[1].len = len;
  83. spi_message_add_tail(&t[1], &m);
  84. spi_sync(spi, &m);
  85. *retlen += m.actual_length - cmd_sz;
  86. }
  87. static inline unsigned int m25p80_rx_nbits(struct spi_nor *nor)
  88. {
  89. switch (nor->flash_read) {
  90. case SPI_NOR_DUAL:
  91. return 2;
  92. case SPI_NOR_QUAD:
  93. return 4;
  94. default:
  95. return 0;
  96. }
  97. }
  98. /*
  99. * Read an address range from the nor chip. The address range
  100. * may be any size provided it is within the physical boundaries.
  101. */
  102. static int m25p80_read(struct spi_nor *nor, loff_t from, size_t len,
  103. size_t *retlen, u_char *buf)
  104. {
  105. struct m25p *flash = nor->priv;
  106. struct spi_device *spi = flash->spi;
  107. struct spi_transfer t[2];
  108. struct spi_message m;
  109. int dummy = nor->read_dummy;
  110. int ret;
  111. /* Wait till previous write/erase is done. */
  112. ret = nor->wait_till_ready(nor);
  113. if (ret)
  114. return ret;
  115. spi_message_init(&m);
  116. memset(t, 0, (sizeof t));
  117. flash->command[0] = nor->read_opcode;
  118. m25p_addr2cmd(nor, from, flash->command);
  119. t[0].tx_buf = flash->command;
  120. t[0].len = m25p_cmdsz(nor) + dummy;
  121. spi_message_add_tail(&t[0], &m);
  122. t[1].rx_buf = buf;
  123. t[1].rx_nbits = m25p80_rx_nbits(nor);
  124. t[1].len = len;
  125. spi_message_add_tail(&t[1], &m);
  126. spi_sync(spi, &m);
  127. *retlen = m.actual_length - m25p_cmdsz(nor) - dummy;
  128. return 0;
  129. }
  130. static int m25p80_erase(struct spi_nor *nor, loff_t offset)
  131. {
  132. struct m25p *flash = nor->priv;
  133. int ret;
  134. dev_dbg(nor->dev, "%dKiB at 0x%08x\n",
  135. flash->mtd.erasesize / 1024, (u32)offset);
  136. /* Wait until finished previous write command. */
  137. ret = nor->wait_till_ready(nor);
  138. if (ret)
  139. return ret;
  140. /* Send write enable, then erase commands. */
  141. ret = nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0, 0);
  142. if (ret)
  143. return ret;
  144. /* Set up command buffer. */
  145. flash->command[0] = nor->erase_opcode;
  146. m25p_addr2cmd(nor, offset, flash->command);
  147. spi_write(flash->spi, flash->command, m25p_cmdsz(nor));
  148. return 0;
  149. }
  150. /*
  151. * board specific setup should have ensured the SPI clock used here
  152. * matches what the READ command supports, at least until this driver
  153. * understands FAST_READ (for clocks over 25 MHz).
  154. */
  155. static int m25p_probe(struct spi_device *spi)
  156. {
  157. struct mtd_part_parser_data ppdata;
  158. struct flash_platform_data *data;
  159. struct m25p *flash;
  160. struct spi_nor *nor;
  161. enum read_mode mode = SPI_NOR_NORMAL;
  162. char *flash_name = NULL;
  163. int ret;
  164. data = dev_get_platdata(&spi->dev);
  165. flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
  166. if (!flash)
  167. return -ENOMEM;
  168. nor = &flash->spi_nor;
  169. /* install the hooks */
  170. nor->read = m25p80_read;
  171. nor->write = m25p80_write;
  172. nor->erase = m25p80_erase;
  173. nor->write_reg = m25p80_write_reg;
  174. nor->read_reg = m25p80_read_reg;
  175. nor->dev = &spi->dev;
  176. nor->mtd = &flash->mtd;
  177. nor->priv = flash;
  178. spi_set_drvdata(spi, flash);
  179. flash->mtd.priv = nor;
  180. flash->spi = spi;
  181. if (spi->mode & SPI_RX_QUAD)
  182. mode = SPI_NOR_QUAD;
  183. else if (spi->mode & SPI_RX_DUAL)
  184. mode = SPI_NOR_DUAL;
  185. if (data && data->name)
  186. flash->mtd.name = data->name;
  187. /* For some (historical?) reason many platforms provide two different
  188. * names in flash_platform_data: "name" and "type". Quite often name is
  189. * set to "m25p80" and then "type" provides a real chip name.
  190. * If that's the case, respect "type" and ignore a "name".
  191. */
  192. if (data && data->type)
  193. flash_name = data->type;
  194. else
  195. flash_name = spi->modalias;
  196. ret = spi_nor_scan(nor, flash_name, mode);
  197. if (ret)
  198. return ret;
  199. ppdata.of_node = spi->dev.of_node;
  200. return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
  201. data ? data->parts : NULL,
  202. data ? data->nr_parts : 0);
  203. }
  204. static int m25p_remove(struct spi_device *spi)
  205. {
  206. struct m25p *flash = spi_get_drvdata(spi);
  207. /* Clean up MTD stuff. */
  208. return mtd_device_unregister(&flash->mtd);
  209. }
  210. /*
  211. * XXX This needs to be kept in sync with spi_nor_ids. We can't share
  212. * it with spi-nor, because if this is built as a module then modpost
  213. * won't be able to read it and add appropriate aliases.
  214. */
  215. static const struct spi_device_id m25p_ids[] = {
  216. {"at25fs010"}, {"at25fs040"}, {"at25df041a"}, {"at25df321a"},
  217. {"at25df641"}, {"at26f004"}, {"at26df081a"}, {"at26df161a"},
  218. {"at26df321"}, {"at45db081d"},
  219. {"en25f32"}, {"en25p32"}, {"en25q32b"}, {"en25p64"},
  220. {"en25q64"}, {"en25qh128"}, {"en25qh256"},
  221. {"f25l32pa"},
  222. {"mr25h256"}, {"mr25h10"},
  223. {"gd25q32"}, {"gd25q64"},
  224. {"160s33b"}, {"320s33b"}, {"640s33b"},
  225. {"mx25l2005a"}, {"mx25l4005a"}, {"mx25l8005"}, {"mx25l1606e"},
  226. {"mx25l3205d"}, {"mx25l3255e"}, {"mx25l6405d"}, {"mx25l12805d"},
  227. {"mx25l12855e"},{"mx25l25635e"},{"mx25l25655e"},{"mx66l51235l"},
  228. {"mx66l1g55g"},
  229. {"n25q064"}, {"n25q128a11"}, {"n25q128a13"}, {"n25q256a"},
  230. {"n25q512a"}, {"n25q512ax3"}, {"n25q00"},
  231. {"pm25lv512"}, {"pm25lv010"}, {"pm25lq032"},
  232. {"s25sl032p"}, {"s25sl064p"}, {"s25fl256s0"}, {"s25fl256s1"},
  233. {"s25fl512s"}, {"s70fl01gs"}, {"s25sl12800"}, {"s25sl12801"},
  234. {"s25fl129p0"}, {"s25fl129p1"}, {"s25sl004a"}, {"s25sl008a"},
  235. {"s25sl016a"}, {"s25sl032a"}, {"s25sl064a"}, {"s25fl008k"},
  236. {"s25fl016k"}, {"s25fl064k"},
  237. {"sst25vf040b"},{"sst25vf080b"},{"sst25vf016b"},{"sst25vf032b"},
  238. {"sst25vf064c"},{"sst25wf512"}, {"sst25wf010"}, {"sst25wf020"},
  239. {"sst25wf040"},
  240. {"m25p05"}, {"m25p10"}, {"m25p20"}, {"m25p40"},
  241. {"m25p80"}, {"m25p16"}, {"m25p32"}, {"m25p64"},
  242. {"m25p128"}, {"n25q032"},
  243. {"m25p05-nonjedec"}, {"m25p10-nonjedec"}, {"m25p20-nonjedec"},
  244. {"m25p40-nonjedec"}, {"m25p80-nonjedec"}, {"m25p16-nonjedec"},
  245. {"m25p32-nonjedec"}, {"m25p64-nonjedec"}, {"m25p128-nonjedec"},
  246. {"m45pe10"}, {"m45pe80"}, {"m45pe16"},
  247. {"m25pe20"}, {"m25pe80"}, {"m25pe16"},
  248. {"m25px16"}, {"m25px32"}, {"m25px32-s0"}, {"m25px32-s1"},
  249. {"m25px64"}, {"m25px80"},
  250. {"w25x10"}, {"w25x20"}, {"w25x40"}, {"w25x80"},
  251. {"w25x16"}, {"w25x32"}, {"w25q32"}, {"w25q32dw"},
  252. {"w25x64"}, {"w25q64"}, {"w25q80"}, {"w25q80bl"},
  253. {"w25q128"}, {"w25q256"}, {"cat25c11"},
  254. {"cat25c03"}, {"cat25c09"}, {"cat25c17"}, {"cat25128"},
  255. { },
  256. };
  257. MODULE_DEVICE_TABLE(spi, m25p_ids);
  258. static struct spi_driver m25p80_driver = {
  259. .driver = {
  260. .name = "m25p80",
  261. .owner = THIS_MODULE,
  262. },
  263. .id_table = m25p_ids,
  264. .probe = m25p_probe,
  265. .remove = m25p_remove,
  266. /* REVISIT: many of these chips have deep power-down modes, which
  267. * should clearly be entered on suspend() to minimize power use.
  268. * And also when they're otherwise idle...
  269. */
  270. };
  271. module_spi_driver(m25p80_driver);
  272. MODULE_LICENSE("GPL");
  273. MODULE_AUTHOR("Mike Lavender");
  274. MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");