flexcan.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN control register 2 (CTRL2) bits */
  90. #define FLEXCAN_CRL2_ECRWRE BIT(29)
  91. #define FLEXCAN_CRL2_WRMFRZ BIT(28)
  92. #define FLEXCAN_CRL2_RFFN(x) (((x) & 0x0f) << 24)
  93. #define FLEXCAN_CRL2_TASD(x) (((x) & 0x1f) << 19)
  94. #define FLEXCAN_CRL2_MRP BIT(18)
  95. #define FLEXCAN_CRL2_RRS BIT(17)
  96. #define FLEXCAN_CRL2_EACEN BIT(16)
  97. /* FLEXCAN memory error control register (MECR) bits */
  98. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  99. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  100. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  101. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  102. #define FLEXCAN_MECR_HAERRIE BIT(15)
  103. #define FLEXCAN_MECR_FAERRIE BIT(14)
  104. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  105. #define FLEXCAN_MECR_RERRDIS BIT(9)
  106. #define FLEXCAN_MECR_ECCDIS BIT(8)
  107. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  108. /* FLEXCAN error and status register (ESR) bits */
  109. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  110. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  111. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  112. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  113. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  114. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  115. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  116. #define FLEXCAN_ESR_STF_ERR BIT(10)
  117. #define FLEXCAN_ESR_TX_WRN BIT(9)
  118. #define FLEXCAN_ESR_RX_WRN BIT(8)
  119. #define FLEXCAN_ESR_IDLE BIT(7)
  120. #define FLEXCAN_ESR_TXRX BIT(6)
  121. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  122. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  123. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  124. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  125. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  126. #define FLEXCAN_ESR_ERR_INT BIT(1)
  127. #define FLEXCAN_ESR_WAK_INT BIT(0)
  128. #define FLEXCAN_ESR_ERR_BUS \
  129. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  130. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  131. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  132. #define FLEXCAN_ESR_ERR_STATE \
  133. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  134. #define FLEXCAN_ESR_ERR_ALL \
  135. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  136. #define FLEXCAN_ESR_ALL_INT \
  137. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  138. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  139. /* FLEXCAN interrupt flag register (IFLAG) bits */
  140. /* Errata ERR005829 step7: Reserve first valid MB */
  141. #define FLEXCAN_TX_BUF_RESERVED 8
  142. #define FLEXCAN_TX_BUF_ID 9
  143. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  144. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  145. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  146. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  147. #define FLEXCAN_IFLAG_DEFAULT \
  148. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  149. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  150. /* FLEXCAN message buffers */
  151. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  152. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  153. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  154. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  155. #define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
  156. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  157. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  158. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  159. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  160. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  161. #define FLEXCAN_MB_CNT_SRR BIT(22)
  162. #define FLEXCAN_MB_CNT_IDE BIT(21)
  163. #define FLEXCAN_MB_CNT_RTR BIT(20)
  164. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  165. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  166. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  167. #define FLEXCAN_TIMEOUT_US (50)
  168. /*
  169. * FLEXCAN hardware feature flags
  170. *
  171. * Below is some version info we got:
  172. * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err
  173. * Filter? connected? detection
  174. * MX25 FlexCAN2 03.00.00.00 no no no
  175. * MX28 FlexCAN2 03.00.04.00 yes yes no
  176. * MX35 FlexCAN2 03.00.00.00 no no no
  177. * MX53 FlexCAN2 03.00.00.00 yes no no
  178. * MX6s FlexCAN3 10.00.12.00 yes yes no
  179. * VF610 FlexCAN3 ? no yes yes
  180. *
  181. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  182. */
  183. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  184. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  185. #define FLEXCAN_HAS_MECR_FEATURES BIT(3) /* Memory error detection */
  186. /* Structure of the message buffer */
  187. struct flexcan_mb {
  188. u32 can_ctrl;
  189. u32 can_id;
  190. u32 data[2];
  191. };
  192. /* Structure of the hardware registers */
  193. struct flexcan_regs {
  194. u32 mcr; /* 0x00 */
  195. u32 ctrl; /* 0x04 */
  196. u32 timer; /* 0x08 */
  197. u32 _reserved1; /* 0x0c */
  198. u32 rxgmask; /* 0x10 */
  199. u32 rx14mask; /* 0x14 */
  200. u32 rx15mask; /* 0x18 */
  201. u32 ecr; /* 0x1c */
  202. u32 esr; /* 0x20 */
  203. u32 imask2; /* 0x24 */
  204. u32 imask1; /* 0x28 */
  205. u32 iflag2; /* 0x2c */
  206. u32 iflag1; /* 0x30 */
  207. u32 crl2; /* 0x34 */
  208. u32 esr2; /* 0x38 */
  209. u32 imeur; /* 0x3c */
  210. u32 lrfr; /* 0x40 */
  211. u32 crcr; /* 0x44 */
  212. u32 rxfgmask; /* 0x48 */
  213. u32 rxfir; /* 0x4c */
  214. u32 _reserved3[12]; /* 0x50 */
  215. struct flexcan_mb cantxfg[64]; /* 0x80 */
  216. u32 _reserved4[408];
  217. u32 mecr; /* 0xae0 */
  218. u32 erriar; /* 0xae4 */
  219. u32 erridpr; /* 0xae8 */
  220. u32 errippr; /* 0xaec */
  221. u32 rerrar; /* 0xaf0 */
  222. u32 rerrdr; /* 0xaf4 */
  223. u32 rerrsynr; /* 0xaf8 */
  224. u32 errsr; /* 0xafc */
  225. };
  226. struct flexcan_devtype_data {
  227. u32 features; /* hardware controller features */
  228. };
  229. struct flexcan_priv {
  230. struct can_priv can;
  231. struct net_device *dev;
  232. struct napi_struct napi;
  233. void __iomem *base;
  234. u32 reg_esr;
  235. u32 reg_ctrl_default;
  236. struct clk *clk_ipg;
  237. struct clk *clk_per;
  238. struct flexcan_platform_data *pdata;
  239. const struct flexcan_devtype_data *devtype_data;
  240. struct regulator *reg_xceiver;
  241. };
  242. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  243. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  244. };
  245. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  246. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  247. .features = FLEXCAN_HAS_V10_FEATURES,
  248. };
  249. static struct flexcan_devtype_data fsl_vf610_devtype_data = {
  250. .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_MECR_FEATURES,
  251. };
  252. static const struct can_bittiming_const flexcan_bittiming_const = {
  253. .name = DRV_NAME,
  254. .tseg1_min = 4,
  255. .tseg1_max = 16,
  256. .tseg2_min = 2,
  257. .tseg2_max = 8,
  258. .sjw_max = 4,
  259. .brp_min = 1,
  260. .brp_max = 256,
  261. .brp_inc = 1,
  262. };
  263. /*
  264. * Abstract off the read/write for arm versus ppc. This
  265. * assumes that PPC uses big-endian registers and everything
  266. * else uses little-endian registers, independent of CPU
  267. * endianess.
  268. */
  269. #if defined(CONFIG_PPC)
  270. static inline u32 flexcan_read(void __iomem *addr)
  271. {
  272. return in_be32(addr);
  273. }
  274. static inline void flexcan_write(u32 val, void __iomem *addr)
  275. {
  276. out_be32(addr, val);
  277. }
  278. #else
  279. static inline u32 flexcan_read(void __iomem *addr)
  280. {
  281. return readl(addr);
  282. }
  283. static inline void flexcan_write(u32 val, void __iomem *addr)
  284. {
  285. writel(val, addr);
  286. }
  287. #endif
  288. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  289. {
  290. if (!priv->reg_xceiver)
  291. return 0;
  292. return regulator_enable(priv->reg_xceiver);
  293. }
  294. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  295. {
  296. if (!priv->reg_xceiver)
  297. return 0;
  298. return regulator_disable(priv->reg_xceiver);
  299. }
  300. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  301. u32 reg_esr)
  302. {
  303. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  304. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  305. }
  306. static int flexcan_chip_enable(struct flexcan_priv *priv)
  307. {
  308. struct flexcan_regs __iomem *regs = priv->base;
  309. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  310. u32 reg;
  311. reg = flexcan_read(&regs->mcr);
  312. reg &= ~FLEXCAN_MCR_MDIS;
  313. flexcan_write(reg, &regs->mcr);
  314. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  315. udelay(10);
  316. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  317. return -ETIMEDOUT;
  318. return 0;
  319. }
  320. static int flexcan_chip_disable(struct flexcan_priv *priv)
  321. {
  322. struct flexcan_regs __iomem *regs = priv->base;
  323. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  324. u32 reg;
  325. reg = flexcan_read(&regs->mcr);
  326. reg |= FLEXCAN_MCR_MDIS;
  327. flexcan_write(reg, &regs->mcr);
  328. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  329. udelay(10);
  330. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  331. return -ETIMEDOUT;
  332. return 0;
  333. }
  334. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  335. {
  336. struct flexcan_regs __iomem *regs = priv->base;
  337. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  338. u32 reg;
  339. reg = flexcan_read(&regs->mcr);
  340. reg |= FLEXCAN_MCR_HALT;
  341. flexcan_write(reg, &regs->mcr);
  342. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  343. udelay(100);
  344. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  345. return -ETIMEDOUT;
  346. return 0;
  347. }
  348. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  349. {
  350. struct flexcan_regs __iomem *regs = priv->base;
  351. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  352. u32 reg;
  353. reg = flexcan_read(&regs->mcr);
  354. reg &= ~FLEXCAN_MCR_HALT;
  355. flexcan_write(reg, &regs->mcr);
  356. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  357. udelay(10);
  358. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  359. return -ETIMEDOUT;
  360. return 0;
  361. }
  362. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  363. {
  364. struct flexcan_regs __iomem *regs = priv->base;
  365. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  366. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  367. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  368. udelay(10);
  369. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  370. return -ETIMEDOUT;
  371. return 0;
  372. }
  373. static int __flexcan_get_berr_counter(const struct net_device *dev,
  374. struct can_berr_counter *bec)
  375. {
  376. const struct flexcan_priv *priv = netdev_priv(dev);
  377. struct flexcan_regs __iomem *regs = priv->base;
  378. u32 reg = flexcan_read(&regs->ecr);
  379. bec->txerr = (reg >> 0) & 0xff;
  380. bec->rxerr = (reg >> 8) & 0xff;
  381. return 0;
  382. }
  383. static int flexcan_get_berr_counter(const struct net_device *dev,
  384. struct can_berr_counter *bec)
  385. {
  386. const struct flexcan_priv *priv = netdev_priv(dev);
  387. int err;
  388. err = clk_prepare_enable(priv->clk_ipg);
  389. if (err)
  390. return err;
  391. err = clk_prepare_enable(priv->clk_per);
  392. if (err)
  393. goto out_disable_ipg;
  394. err = __flexcan_get_berr_counter(dev, bec);
  395. clk_disable_unprepare(priv->clk_per);
  396. out_disable_ipg:
  397. clk_disable_unprepare(priv->clk_ipg);
  398. return err;
  399. }
  400. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  401. {
  402. const struct flexcan_priv *priv = netdev_priv(dev);
  403. struct flexcan_regs __iomem *regs = priv->base;
  404. struct can_frame *cf = (struct can_frame *)skb->data;
  405. u32 can_id;
  406. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  407. if (can_dropped_invalid_skb(dev, skb))
  408. return NETDEV_TX_OK;
  409. netif_stop_queue(dev);
  410. if (cf->can_id & CAN_EFF_FLAG) {
  411. can_id = cf->can_id & CAN_EFF_MASK;
  412. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  413. } else {
  414. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  415. }
  416. if (cf->can_id & CAN_RTR_FLAG)
  417. ctrl |= FLEXCAN_MB_CNT_RTR;
  418. if (cf->can_dlc > 0) {
  419. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  420. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  421. }
  422. if (cf->can_dlc > 3) {
  423. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  424. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  425. }
  426. can_put_echo_skb(skb, dev, 0);
  427. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  428. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  429. /* Errata ERR005829 step8:
  430. * Write twice INACTIVE(0x8) code to first MB.
  431. */
  432. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  433. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  434. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  435. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  436. return NETDEV_TX_OK;
  437. }
  438. static void do_bus_err(struct net_device *dev,
  439. struct can_frame *cf, u32 reg_esr)
  440. {
  441. struct flexcan_priv *priv = netdev_priv(dev);
  442. int rx_errors = 0, tx_errors = 0;
  443. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  444. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  445. netdev_dbg(dev, "BIT1_ERR irq\n");
  446. cf->data[2] |= CAN_ERR_PROT_BIT1;
  447. tx_errors = 1;
  448. }
  449. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  450. netdev_dbg(dev, "BIT0_ERR irq\n");
  451. cf->data[2] |= CAN_ERR_PROT_BIT0;
  452. tx_errors = 1;
  453. }
  454. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  455. netdev_dbg(dev, "ACK_ERR irq\n");
  456. cf->can_id |= CAN_ERR_ACK;
  457. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  458. tx_errors = 1;
  459. }
  460. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  461. netdev_dbg(dev, "CRC_ERR irq\n");
  462. cf->data[2] |= CAN_ERR_PROT_BIT;
  463. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  464. rx_errors = 1;
  465. }
  466. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  467. netdev_dbg(dev, "FRM_ERR irq\n");
  468. cf->data[2] |= CAN_ERR_PROT_FORM;
  469. rx_errors = 1;
  470. }
  471. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  472. netdev_dbg(dev, "STF_ERR irq\n");
  473. cf->data[2] |= CAN_ERR_PROT_STUFF;
  474. rx_errors = 1;
  475. }
  476. priv->can.can_stats.bus_error++;
  477. if (rx_errors)
  478. dev->stats.rx_errors++;
  479. if (tx_errors)
  480. dev->stats.tx_errors++;
  481. }
  482. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  483. {
  484. struct sk_buff *skb;
  485. struct can_frame *cf;
  486. skb = alloc_can_err_skb(dev, &cf);
  487. if (unlikely(!skb))
  488. return 0;
  489. do_bus_err(dev, cf, reg_esr);
  490. netif_receive_skb(skb);
  491. dev->stats.rx_packets++;
  492. dev->stats.rx_bytes += cf->can_dlc;
  493. return 1;
  494. }
  495. static void do_state(struct net_device *dev,
  496. struct can_frame *cf, enum can_state new_state)
  497. {
  498. struct flexcan_priv *priv = netdev_priv(dev);
  499. struct can_berr_counter bec;
  500. __flexcan_get_berr_counter(dev, &bec);
  501. switch (priv->can.state) {
  502. case CAN_STATE_ERROR_ACTIVE:
  503. /*
  504. * from: ERROR_ACTIVE
  505. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  506. * => : there was a warning int
  507. */
  508. if (new_state >= CAN_STATE_ERROR_WARNING &&
  509. new_state <= CAN_STATE_BUS_OFF) {
  510. netdev_dbg(dev, "Error Warning IRQ\n");
  511. priv->can.can_stats.error_warning++;
  512. cf->can_id |= CAN_ERR_CRTL;
  513. cf->data[1] = (bec.txerr > bec.rxerr) ?
  514. CAN_ERR_CRTL_TX_WARNING :
  515. CAN_ERR_CRTL_RX_WARNING;
  516. }
  517. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  518. /*
  519. * from: ERROR_ACTIVE, ERROR_WARNING
  520. * to : ERROR_PASSIVE, BUS_OFF
  521. * => : error passive int
  522. */
  523. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  524. new_state <= CAN_STATE_BUS_OFF) {
  525. netdev_dbg(dev, "Error Passive IRQ\n");
  526. priv->can.can_stats.error_passive++;
  527. cf->can_id |= CAN_ERR_CRTL;
  528. cf->data[1] = (bec.txerr > bec.rxerr) ?
  529. CAN_ERR_CRTL_TX_PASSIVE :
  530. CAN_ERR_CRTL_RX_PASSIVE;
  531. }
  532. break;
  533. case CAN_STATE_BUS_OFF:
  534. netdev_err(dev, "BUG! "
  535. "hardware recovered automatically from BUS_OFF\n");
  536. break;
  537. default:
  538. break;
  539. }
  540. /* process state changes depending on the new state */
  541. switch (new_state) {
  542. case CAN_STATE_ERROR_WARNING:
  543. netdev_dbg(dev, "Error Warning\n");
  544. cf->can_id |= CAN_ERR_CRTL;
  545. cf->data[1] = (bec.txerr > bec.rxerr) ?
  546. CAN_ERR_CRTL_TX_WARNING :
  547. CAN_ERR_CRTL_RX_WARNING;
  548. break;
  549. case CAN_STATE_ERROR_ACTIVE:
  550. netdev_dbg(dev, "Error Active\n");
  551. cf->can_id |= CAN_ERR_PROT;
  552. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  553. break;
  554. case CAN_STATE_BUS_OFF:
  555. cf->can_id |= CAN_ERR_BUSOFF;
  556. can_bus_off(dev);
  557. break;
  558. default:
  559. break;
  560. }
  561. }
  562. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  563. {
  564. struct flexcan_priv *priv = netdev_priv(dev);
  565. struct sk_buff *skb;
  566. struct can_frame *cf;
  567. enum can_state new_state;
  568. int flt;
  569. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  570. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  571. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  572. FLEXCAN_ESR_RX_WRN))))
  573. new_state = CAN_STATE_ERROR_ACTIVE;
  574. else
  575. new_state = CAN_STATE_ERROR_WARNING;
  576. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  577. new_state = CAN_STATE_ERROR_PASSIVE;
  578. else
  579. new_state = CAN_STATE_BUS_OFF;
  580. /* state hasn't changed */
  581. if (likely(new_state == priv->can.state))
  582. return 0;
  583. skb = alloc_can_err_skb(dev, &cf);
  584. if (unlikely(!skb))
  585. return 0;
  586. do_state(dev, cf, new_state);
  587. priv->can.state = new_state;
  588. netif_receive_skb(skb);
  589. dev->stats.rx_packets++;
  590. dev->stats.rx_bytes += cf->can_dlc;
  591. return 1;
  592. }
  593. static void flexcan_read_fifo(const struct net_device *dev,
  594. struct can_frame *cf)
  595. {
  596. const struct flexcan_priv *priv = netdev_priv(dev);
  597. struct flexcan_regs __iomem *regs = priv->base;
  598. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  599. u32 reg_ctrl, reg_id;
  600. reg_ctrl = flexcan_read(&mb->can_ctrl);
  601. reg_id = flexcan_read(&mb->can_id);
  602. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  603. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  604. else
  605. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  606. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  607. cf->can_id |= CAN_RTR_FLAG;
  608. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  609. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  610. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  611. /* mark as read */
  612. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  613. flexcan_read(&regs->timer);
  614. }
  615. static int flexcan_read_frame(struct net_device *dev)
  616. {
  617. struct net_device_stats *stats = &dev->stats;
  618. struct can_frame *cf;
  619. struct sk_buff *skb;
  620. skb = alloc_can_skb(dev, &cf);
  621. if (unlikely(!skb)) {
  622. stats->rx_dropped++;
  623. return 0;
  624. }
  625. flexcan_read_fifo(dev, cf);
  626. netif_receive_skb(skb);
  627. stats->rx_packets++;
  628. stats->rx_bytes += cf->can_dlc;
  629. can_led_event(dev, CAN_LED_EVENT_RX);
  630. return 1;
  631. }
  632. static int flexcan_poll(struct napi_struct *napi, int quota)
  633. {
  634. struct net_device *dev = napi->dev;
  635. const struct flexcan_priv *priv = netdev_priv(dev);
  636. struct flexcan_regs __iomem *regs = priv->base;
  637. u32 reg_iflag1, reg_esr;
  638. int work_done = 0;
  639. /*
  640. * The error bits are cleared on read,
  641. * use saved value from irq handler.
  642. */
  643. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  644. /* handle state changes */
  645. work_done += flexcan_poll_state(dev, reg_esr);
  646. /* handle RX-FIFO */
  647. reg_iflag1 = flexcan_read(&regs->iflag1);
  648. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  649. work_done < quota) {
  650. work_done += flexcan_read_frame(dev);
  651. reg_iflag1 = flexcan_read(&regs->iflag1);
  652. }
  653. /* report bus errors */
  654. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  655. work_done += flexcan_poll_bus_err(dev, reg_esr);
  656. if (work_done < quota) {
  657. napi_complete(napi);
  658. /* enable IRQs */
  659. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  660. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  661. }
  662. return work_done;
  663. }
  664. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  665. {
  666. struct net_device *dev = dev_id;
  667. struct net_device_stats *stats = &dev->stats;
  668. struct flexcan_priv *priv = netdev_priv(dev);
  669. struct flexcan_regs __iomem *regs = priv->base;
  670. u32 reg_iflag1, reg_esr;
  671. reg_iflag1 = flexcan_read(&regs->iflag1);
  672. reg_esr = flexcan_read(&regs->esr);
  673. /* ACK all bus error and state change IRQ sources */
  674. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  675. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  676. /*
  677. * schedule NAPI in case of:
  678. * - rx IRQ
  679. * - state change IRQ
  680. * - bus error IRQ and bus error reporting is activated
  681. */
  682. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  683. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  684. flexcan_has_and_handle_berr(priv, reg_esr)) {
  685. /*
  686. * The error bits are cleared on read,
  687. * save them for later use.
  688. */
  689. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  690. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  691. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  692. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  693. &regs->ctrl);
  694. napi_schedule(&priv->napi);
  695. }
  696. /* FIFO overflow */
  697. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  698. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  699. dev->stats.rx_over_errors++;
  700. dev->stats.rx_errors++;
  701. }
  702. /* transmission complete interrupt */
  703. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  704. stats->tx_bytes += can_get_echo_skb(dev, 0);
  705. stats->tx_packets++;
  706. can_led_event(dev, CAN_LED_EVENT_TX);
  707. /* after sending a RTR frame mailbox is in RX mode */
  708. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  709. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  710. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  711. netif_wake_queue(dev);
  712. }
  713. return IRQ_HANDLED;
  714. }
  715. static void flexcan_set_bittiming(struct net_device *dev)
  716. {
  717. const struct flexcan_priv *priv = netdev_priv(dev);
  718. const struct can_bittiming *bt = &priv->can.bittiming;
  719. struct flexcan_regs __iomem *regs = priv->base;
  720. u32 reg;
  721. reg = flexcan_read(&regs->ctrl);
  722. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  723. FLEXCAN_CTRL_RJW(0x3) |
  724. FLEXCAN_CTRL_PSEG1(0x7) |
  725. FLEXCAN_CTRL_PSEG2(0x7) |
  726. FLEXCAN_CTRL_PROPSEG(0x7) |
  727. FLEXCAN_CTRL_LPB |
  728. FLEXCAN_CTRL_SMP |
  729. FLEXCAN_CTRL_LOM);
  730. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  731. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  732. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  733. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  734. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  735. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  736. reg |= FLEXCAN_CTRL_LPB;
  737. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  738. reg |= FLEXCAN_CTRL_LOM;
  739. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  740. reg |= FLEXCAN_CTRL_SMP;
  741. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  742. flexcan_write(reg, &regs->ctrl);
  743. /* print chip status */
  744. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  745. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  746. }
  747. /*
  748. * flexcan_chip_start
  749. *
  750. * this functions is entered with clocks enabled
  751. *
  752. */
  753. static int flexcan_chip_start(struct net_device *dev)
  754. {
  755. struct flexcan_priv *priv = netdev_priv(dev);
  756. struct flexcan_regs __iomem *regs = priv->base;
  757. u32 reg_mcr, reg_ctrl, reg_crl2, reg_mecr;
  758. int err, i;
  759. /* enable module */
  760. err = flexcan_chip_enable(priv);
  761. if (err)
  762. return err;
  763. /* soft reset */
  764. err = flexcan_chip_softreset(priv);
  765. if (err)
  766. goto out_chip_disable;
  767. flexcan_set_bittiming(dev);
  768. /*
  769. * MCR
  770. *
  771. * enable freeze
  772. * enable fifo
  773. * halt now
  774. * only supervisor access
  775. * enable warning int
  776. * choose format C
  777. * disable local echo
  778. *
  779. */
  780. reg_mcr = flexcan_read(&regs->mcr);
  781. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  782. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  783. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  784. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  785. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  786. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  787. flexcan_write(reg_mcr, &regs->mcr);
  788. /*
  789. * CTRL
  790. *
  791. * disable timer sync feature
  792. *
  793. * disable auto busoff recovery
  794. * transmit lowest buffer first
  795. *
  796. * enable tx and rx warning interrupt
  797. * enable bus off interrupt
  798. * (== FLEXCAN_CTRL_ERR_STATE)
  799. */
  800. reg_ctrl = flexcan_read(&regs->ctrl);
  801. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  802. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  803. FLEXCAN_CTRL_ERR_STATE;
  804. /*
  805. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  806. * on most Flexcan cores, too. Otherwise we don't get
  807. * any error warning or passive interrupts.
  808. */
  809. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  810. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  811. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  812. else
  813. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  814. /* save for later use */
  815. priv->reg_ctrl_default = reg_ctrl;
  816. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  817. flexcan_write(reg_ctrl, &regs->ctrl);
  818. /* clear and invalidate all mailboxes first */
  819. for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->cantxfg); i++) {
  820. flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  821. &regs->cantxfg[i].can_ctrl);
  822. }
  823. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  824. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  825. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  826. /* mark TX mailbox as INACTIVE */
  827. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  828. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  829. /* acceptance mask/acceptance code (accept everything) */
  830. flexcan_write(0x0, &regs->rxgmask);
  831. flexcan_write(0x0, &regs->rx14mask);
  832. flexcan_write(0x0, &regs->rx15mask);
  833. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  834. flexcan_write(0x0, &regs->rxfgmask);
  835. /*
  836. * On Vybrid, disable memory error detection interrupts
  837. * and freeze mode.
  838. * This also works around errata e5295 which generates
  839. * false positive memory errors and put the device in
  840. * freeze mode.
  841. */
  842. if (priv->devtype_data->features & FLEXCAN_HAS_MECR_FEATURES) {
  843. /*
  844. * Follow the protocol as described in "Detection
  845. * and Correction of Memory Errors" to write to
  846. * MECR register
  847. */
  848. reg_crl2 = flexcan_read(&regs->crl2);
  849. reg_crl2 |= FLEXCAN_CRL2_ECRWRE;
  850. flexcan_write(reg_crl2, &regs->crl2);
  851. reg_mecr = flexcan_read(&regs->mecr);
  852. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  853. flexcan_write(reg_mecr, &regs->mecr);
  854. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  855. FLEXCAN_MECR_FANCEI_MSK);
  856. flexcan_write(reg_mecr, &regs->mecr);
  857. }
  858. err = flexcan_transceiver_enable(priv);
  859. if (err)
  860. goto out_chip_disable;
  861. /* synchronize with the can bus */
  862. err = flexcan_chip_unfreeze(priv);
  863. if (err)
  864. goto out_transceiver_disable;
  865. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  866. /* enable FIFO interrupts */
  867. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  868. /* print chip status */
  869. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  870. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  871. return 0;
  872. out_transceiver_disable:
  873. flexcan_transceiver_disable(priv);
  874. out_chip_disable:
  875. flexcan_chip_disable(priv);
  876. return err;
  877. }
  878. /*
  879. * flexcan_chip_stop
  880. *
  881. * this functions is entered with clocks enabled
  882. *
  883. */
  884. static void flexcan_chip_stop(struct net_device *dev)
  885. {
  886. struct flexcan_priv *priv = netdev_priv(dev);
  887. struct flexcan_regs __iomem *regs = priv->base;
  888. /* freeze + disable module */
  889. flexcan_chip_freeze(priv);
  890. flexcan_chip_disable(priv);
  891. /* Disable all interrupts */
  892. flexcan_write(0, &regs->imask1);
  893. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  894. &regs->ctrl);
  895. flexcan_transceiver_disable(priv);
  896. priv->can.state = CAN_STATE_STOPPED;
  897. return;
  898. }
  899. static int flexcan_open(struct net_device *dev)
  900. {
  901. struct flexcan_priv *priv = netdev_priv(dev);
  902. int err;
  903. err = clk_prepare_enable(priv->clk_ipg);
  904. if (err)
  905. return err;
  906. err = clk_prepare_enable(priv->clk_per);
  907. if (err)
  908. goto out_disable_ipg;
  909. err = open_candev(dev);
  910. if (err)
  911. goto out_disable_per;
  912. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  913. if (err)
  914. goto out_close;
  915. /* start chip and queuing */
  916. err = flexcan_chip_start(dev);
  917. if (err)
  918. goto out_free_irq;
  919. can_led_event(dev, CAN_LED_EVENT_OPEN);
  920. napi_enable(&priv->napi);
  921. netif_start_queue(dev);
  922. return 0;
  923. out_free_irq:
  924. free_irq(dev->irq, dev);
  925. out_close:
  926. close_candev(dev);
  927. out_disable_per:
  928. clk_disable_unprepare(priv->clk_per);
  929. out_disable_ipg:
  930. clk_disable_unprepare(priv->clk_ipg);
  931. return err;
  932. }
  933. static int flexcan_close(struct net_device *dev)
  934. {
  935. struct flexcan_priv *priv = netdev_priv(dev);
  936. netif_stop_queue(dev);
  937. napi_disable(&priv->napi);
  938. flexcan_chip_stop(dev);
  939. free_irq(dev->irq, dev);
  940. clk_disable_unprepare(priv->clk_per);
  941. clk_disable_unprepare(priv->clk_ipg);
  942. close_candev(dev);
  943. can_led_event(dev, CAN_LED_EVENT_STOP);
  944. return 0;
  945. }
  946. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  947. {
  948. int err;
  949. switch (mode) {
  950. case CAN_MODE_START:
  951. err = flexcan_chip_start(dev);
  952. if (err)
  953. return err;
  954. netif_wake_queue(dev);
  955. break;
  956. default:
  957. return -EOPNOTSUPP;
  958. }
  959. return 0;
  960. }
  961. static const struct net_device_ops flexcan_netdev_ops = {
  962. .ndo_open = flexcan_open,
  963. .ndo_stop = flexcan_close,
  964. .ndo_start_xmit = flexcan_start_xmit,
  965. .ndo_change_mtu = can_change_mtu,
  966. };
  967. static int register_flexcandev(struct net_device *dev)
  968. {
  969. struct flexcan_priv *priv = netdev_priv(dev);
  970. struct flexcan_regs __iomem *regs = priv->base;
  971. u32 reg, err;
  972. err = clk_prepare_enable(priv->clk_ipg);
  973. if (err)
  974. return err;
  975. err = clk_prepare_enable(priv->clk_per);
  976. if (err)
  977. goto out_disable_ipg;
  978. /* select "bus clock", chip must be disabled */
  979. err = flexcan_chip_disable(priv);
  980. if (err)
  981. goto out_disable_per;
  982. reg = flexcan_read(&regs->ctrl);
  983. reg |= FLEXCAN_CTRL_CLK_SRC;
  984. flexcan_write(reg, &regs->ctrl);
  985. err = flexcan_chip_enable(priv);
  986. if (err)
  987. goto out_chip_disable;
  988. /* set freeze, halt and activate FIFO, restrict register access */
  989. reg = flexcan_read(&regs->mcr);
  990. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  991. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  992. flexcan_write(reg, &regs->mcr);
  993. /*
  994. * Currently we only support newer versions of this core
  995. * featuring a RX FIFO. Older cores found on some Coldfire
  996. * derivates are not yet supported.
  997. */
  998. reg = flexcan_read(&regs->mcr);
  999. if (!(reg & FLEXCAN_MCR_FEN)) {
  1000. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  1001. err = -ENODEV;
  1002. goto out_chip_disable;
  1003. }
  1004. err = register_candev(dev);
  1005. /* disable core and turn off clocks */
  1006. out_chip_disable:
  1007. flexcan_chip_disable(priv);
  1008. out_disable_per:
  1009. clk_disable_unprepare(priv->clk_per);
  1010. out_disable_ipg:
  1011. clk_disable_unprepare(priv->clk_ipg);
  1012. return err;
  1013. }
  1014. static void unregister_flexcandev(struct net_device *dev)
  1015. {
  1016. unregister_candev(dev);
  1017. }
  1018. static const struct of_device_id flexcan_of_match[] = {
  1019. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  1020. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  1021. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  1022. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  1023. { /* sentinel */ },
  1024. };
  1025. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  1026. static const struct platform_device_id flexcan_id_table[] = {
  1027. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  1028. { /* sentinel */ },
  1029. };
  1030. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  1031. static int flexcan_probe(struct platform_device *pdev)
  1032. {
  1033. const struct of_device_id *of_id;
  1034. const struct flexcan_devtype_data *devtype_data;
  1035. struct net_device *dev;
  1036. struct flexcan_priv *priv;
  1037. struct regulator *reg_xceiver;
  1038. struct resource *mem;
  1039. struct clk *clk_ipg = NULL, *clk_per = NULL;
  1040. void __iomem *base;
  1041. int err, irq;
  1042. u32 clock_freq = 0;
  1043. reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1044. if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
  1045. return -EPROBE_DEFER;
  1046. else if (IS_ERR(reg_xceiver))
  1047. reg_xceiver = NULL;
  1048. if (pdev->dev.of_node)
  1049. of_property_read_u32(pdev->dev.of_node,
  1050. "clock-frequency", &clock_freq);
  1051. if (!clock_freq) {
  1052. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1053. if (IS_ERR(clk_ipg)) {
  1054. dev_err(&pdev->dev, "no ipg clock defined\n");
  1055. return PTR_ERR(clk_ipg);
  1056. }
  1057. clk_per = devm_clk_get(&pdev->dev, "per");
  1058. if (IS_ERR(clk_per)) {
  1059. dev_err(&pdev->dev, "no per clock defined\n");
  1060. return PTR_ERR(clk_per);
  1061. }
  1062. clock_freq = clk_get_rate(clk_per);
  1063. }
  1064. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1065. irq = platform_get_irq(pdev, 0);
  1066. if (irq <= 0)
  1067. return -ENODEV;
  1068. base = devm_ioremap_resource(&pdev->dev, mem);
  1069. if (IS_ERR(base))
  1070. return PTR_ERR(base);
  1071. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1072. if (of_id) {
  1073. devtype_data = of_id->data;
  1074. } else if (platform_get_device_id(pdev)->driver_data) {
  1075. devtype_data = (struct flexcan_devtype_data *)
  1076. platform_get_device_id(pdev)->driver_data;
  1077. } else {
  1078. return -ENODEV;
  1079. }
  1080. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1081. if (!dev)
  1082. return -ENOMEM;
  1083. dev->netdev_ops = &flexcan_netdev_ops;
  1084. dev->irq = irq;
  1085. dev->flags |= IFF_ECHO;
  1086. priv = netdev_priv(dev);
  1087. priv->can.clock.freq = clock_freq;
  1088. priv->can.bittiming_const = &flexcan_bittiming_const;
  1089. priv->can.do_set_mode = flexcan_set_mode;
  1090. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1091. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1092. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1093. CAN_CTRLMODE_BERR_REPORTING;
  1094. priv->base = base;
  1095. priv->dev = dev;
  1096. priv->clk_ipg = clk_ipg;
  1097. priv->clk_per = clk_per;
  1098. priv->pdata = dev_get_platdata(&pdev->dev);
  1099. priv->devtype_data = devtype_data;
  1100. priv->reg_xceiver = reg_xceiver;
  1101. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  1102. platform_set_drvdata(pdev, dev);
  1103. SET_NETDEV_DEV(dev, &pdev->dev);
  1104. err = register_flexcandev(dev);
  1105. if (err) {
  1106. dev_err(&pdev->dev, "registering netdev failed\n");
  1107. goto failed_register;
  1108. }
  1109. devm_can_led_init(dev);
  1110. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1111. priv->base, dev->irq);
  1112. return 0;
  1113. failed_register:
  1114. free_candev(dev);
  1115. return err;
  1116. }
  1117. static int flexcan_remove(struct platform_device *pdev)
  1118. {
  1119. struct net_device *dev = platform_get_drvdata(pdev);
  1120. struct flexcan_priv *priv = netdev_priv(dev);
  1121. unregister_flexcandev(dev);
  1122. netif_napi_del(&priv->napi);
  1123. free_candev(dev);
  1124. return 0;
  1125. }
  1126. static int __maybe_unused flexcan_suspend(struct device *device)
  1127. {
  1128. struct net_device *dev = dev_get_drvdata(device);
  1129. struct flexcan_priv *priv = netdev_priv(dev);
  1130. int err;
  1131. err = flexcan_chip_disable(priv);
  1132. if (err)
  1133. return err;
  1134. if (netif_running(dev)) {
  1135. netif_stop_queue(dev);
  1136. netif_device_detach(dev);
  1137. }
  1138. priv->can.state = CAN_STATE_SLEEPING;
  1139. return 0;
  1140. }
  1141. static int __maybe_unused flexcan_resume(struct device *device)
  1142. {
  1143. struct net_device *dev = dev_get_drvdata(device);
  1144. struct flexcan_priv *priv = netdev_priv(dev);
  1145. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1146. if (netif_running(dev)) {
  1147. netif_device_attach(dev);
  1148. netif_start_queue(dev);
  1149. }
  1150. return flexcan_chip_enable(priv);
  1151. }
  1152. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1153. static struct platform_driver flexcan_driver = {
  1154. .driver = {
  1155. .name = DRV_NAME,
  1156. .owner = THIS_MODULE,
  1157. .pm = &flexcan_pm_ops,
  1158. .of_match_table = flexcan_of_match,
  1159. },
  1160. .probe = flexcan_probe,
  1161. .remove = flexcan_remove,
  1162. .id_table = flexcan_id_table,
  1163. };
  1164. module_platform_driver(flexcan_driver);
  1165. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1166. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1167. MODULE_LICENSE("GPL v2");
  1168. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");