xgene_enet_hw.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __XGENE_ENET_HW_H__
  22. #define __XGENE_ENET_HW_H__
  23. #include "xgene_enet_main.h"
  24. struct xgene_enet_pdata;
  25. struct xgene_enet_stats;
  26. /* clears and then set bits */
  27. static inline void xgene_set_bits(u32 *dst, u32 val, u32 start, u32 len)
  28. {
  29. u32 end = start + len - 1;
  30. u32 mask = GENMASK(end, start);
  31. *dst &= ~mask;
  32. *dst |= (val << start) & mask;
  33. }
  34. static inline u32 xgene_get_bits(u32 val, u32 start, u32 end)
  35. {
  36. return (val & GENMASK(end, start)) >> start;
  37. }
  38. enum xgene_enet_rm {
  39. RM0,
  40. RM1,
  41. RM3 = 3
  42. };
  43. #define CSR_RING_ID 0x0008
  44. #define OVERWRITE BIT(31)
  45. #define IS_BUFFER_POOL BIT(20)
  46. #define PREFETCH_BUF_EN BIT(21)
  47. #define CSR_RING_ID_BUF 0x000c
  48. #define CSR_RING_NE_INT_MODE 0x017c
  49. #define CSR_RING_CONFIG 0x006c
  50. #define CSR_RING_WR_BASE 0x0070
  51. #define NUM_RING_CONFIG 5
  52. #define BUFPOOL_MODE 3
  53. #define INC_DEC_CMD_ADDR 0x002c
  54. #define UDP_HDR_SIZE 2
  55. #define BUF_LEN_CODE_2K 0x5000
  56. #define CREATE_MASK(pos, len) GENMASK((pos)+(len)-1, (pos))
  57. #define CREATE_MASK_ULL(pos, len) GENMASK_ULL((pos)+(len)-1, (pos))
  58. /* Empty slot soft signature */
  59. #define EMPTY_SLOT_INDEX 1
  60. #define EMPTY_SLOT ~0ULL
  61. #define WORK_DESC_SIZE 32
  62. #define BUFPOOL_DESC_SIZE 16
  63. #define RING_OWNER_MASK GENMASK(9, 6)
  64. #define RING_BUFNUM_MASK GENMASK(5, 0)
  65. #define SELTHRSH_POS 3
  66. #define SELTHRSH_LEN 3
  67. #define RINGADDRL_POS 5
  68. #define RINGADDRL_LEN 27
  69. #define RINGADDRH_POS 0
  70. #define RINGADDRH_LEN 6
  71. #define RINGSIZE_POS 23
  72. #define RINGSIZE_LEN 3
  73. #define RINGTYPE_POS 19
  74. #define RINGTYPE_LEN 2
  75. #define RINGMODE_POS 20
  76. #define RINGMODE_LEN 3
  77. #define RECOMTIMEOUTL_POS 28
  78. #define RECOMTIMEOUTL_LEN 3
  79. #define RECOMTIMEOUTH_POS 0
  80. #define RECOMTIMEOUTH_LEN 2
  81. #define NUMMSGSINQ_POS 1
  82. #define NUMMSGSINQ_LEN 16
  83. #define ACCEPTLERR BIT(19)
  84. #define QCOHERENT BIT(4)
  85. #define RECOMBBUF BIT(27)
  86. #define BLOCK_ETH_CSR_OFFSET 0x2000
  87. #define BLOCK_ETH_RING_IF_OFFSET 0x9000
  88. #define BLOCK_ETH_DIAG_CSR_OFFSET 0xD000
  89. #define BLOCK_ETH_MAC_OFFSET 0x0000
  90. #define BLOCK_ETH_MAC_CSR_OFFSET 0x2800
  91. #define CLKEN_ADDR 0xc208
  92. #define SRST_ADDR 0xc200
  93. #define MAC_ADDR_REG_OFFSET 0x00
  94. #define MAC_COMMAND_REG_OFFSET 0x04
  95. #define MAC_WRITE_REG_OFFSET 0x08
  96. #define MAC_READ_REG_OFFSET 0x0c
  97. #define MAC_COMMAND_DONE_REG_OFFSET 0x10
  98. #define MII_MGMT_CONFIG_ADDR 0x20
  99. #define MII_MGMT_COMMAND_ADDR 0x24
  100. #define MII_MGMT_ADDRESS_ADDR 0x28
  101. #define MII_MGMT_CONTROL_ADDR 0x2c
  102. #define MII_MGMT_STATUS_ADDR 0x30
  103. #define MII_MGMT_INDICATORS_ADDR 0x34
  104. #define BUSY_MASK BIT(0)
  105. #define READ_CYCLE_MASK BIT(0)
  106. #define PHY_CONTROL_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  107. #define ENET_SPARE_CFG_REG_ADDR 0x0750
  108. #define RSIF_CONFIG_REG_ADDR 0x0010
  109. #define RSIF_RAM_DBG_REG0_ADDR 0x0048
  110. #define RGMII_REG_0_ADDR 0x07e0
  111. #define CFG_LINK_AGGR_RESUME_0_ADDR 0x07c8
  112. #define DEBUG_REG_ADDR 0x0700
  113. #define CFG_BYPASS_ADDR 0x0294
  114. #define CLE_BYPASS_REG0_0_ADDR 0x0490
  115. #define CLE_BYPASS_REG1_0_ADDR 0x0494
  116. #define CFG_RSIF_FPBUFF_TIMEOUT_EN BIT(31)
  117. #define RESUME_TX BIT(0)
  118. #define CFG_SPEED_1250 BIT(24)
  119. #define TX_PORT0 BIT(0)
  120. #define CFG_BYPASS_UNISEC_TX BIT(2)
  121. #define CFG_BYPASS_UNISEC_RX BIT(1)
  122. #define CFG_CLE_BYPASS_EN0 BIT(31)
  123. #define CFG_TXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 29, 3)
  124. #define CFG_CLE_IP_PROTOCOL0_SET(dst, val) xgene_set_bits(dst, val, 16, 2)
  125. #define CFG_CLE_DSTQID0_SET(dst, val) xgene_set_bits(dst, val, 0, 12)
  126. #define CFG_CLE_FPSEL0_SET(dst, val) xgene_set_bits(dst, val, 16, 4)
  127. #define CFG_MACMODE_SET(dst, val) xgene_set_bits(dst, val, 18, 2)
  128. #define CFG_WAITASYNCRD_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  129. #define CFG_CLE_DSTQID0(val) (val & GENMASK(11, 0))
  130. #define CFG_CLE_FPSEL0(val) ((val << 16) & GENMASK(19, 16))
  131. #define ICM_CONFIG0_REG_0_ADDR 0x0400
  132. #define ICM_CONFIG2_REG_0_ADDR 0x0410
  133. #define RX_DV_GATE_REG_0_ADDR 0x05fc
  134. #define TX_DV_GATE_EN0 BIT(2)
  135. #define RX_DV_GATE_EN0 BIT(1)
  136. #define RESUME_RX0 BIT(0)
  137. #define ENET_CFGSSQMIWQASSOC_ADDR 0xe0
  138. #define ENET_CFGSSQMIFPQASSOC_ADDR 0xdc
  139. #define ENET_CFGSSQMIQMLITEFPQASSOC_ADDR 0xf0
  140. #define ENET_CFGSSQMIQMLITEWQASSOC_ADDR 0xf4
  141. #define ENET_CFG_MEM_RAM_SHUTDOWN_ADDR 0x70
  142. #define ENET_BLOCK_MEM_RDY_ADDR 0x74
  143. #define MAC_CONFIG_1_ADDR 0x00
  144. #define MAC_CONFIG_2_ADDR 0x04
  145. #define MAX_FRAME_LEN_ADDR 0x10
  146. #define INTERFACE_CONTROL_ADDR 0x38
  147. #define STATION_ADDR0_ADDR 0x40
  148. #define STATION_ADDR1_ADDR 0x44
  149. #define PHY_ADDR_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  150. #define REG_ADDR_SET(dst, val) xgene_set_bits(dst, val, 0, 5)
  151. #define ENET_INTERFACE_MODE2_SET(dst, val) xgene_set_bits(dst, val, 8, 2)
  152. #define MGMT_CLOCK_SEL_SET(dst, val) xgene_set_bits(dst, val, 0, 3)
  153. #define SOFT_RESET1 BIT(31)
  154. #define TX_EN BIT(0)
  155. #define RX_EN BIT(2)
  156. #define ENET_LHD_MODE BIT(25)
  157. #define ENET_GHD_MODE BIT(26)
  158. #define FULL_DUPLEX2 BIT(0)
  159. #define SCAN_AUTO_INCR BIT(5)
  160. #define TBYT_ADDR 0x38
  161. #define TPKT_ADDR 0x39
  162. #define TDRP_ADDR 0x45
  163. #define TFCS_ADDR 0x47
  164. #define TUND_ADDR 0x4a
  165. #define TSO_IPPROTO_TCP 1
  166. #define USERINFO_POS 0
  167. #define USERINFO_LEN 32
  168. #define FPQNUM_POS 32
  169. #define FPQNUM_LEN 12
  170. #define LERR_POS 60
  171. #define LERR_LEN 3
  172. #define STASH_POS 52
  173. #define STASH_LEN 2
  174. #define BUFDATALEN_POS 48
  175. #define BUFDATALEN_LEN 12
  176. #define DATAADDR_POS 0
  177. #define DATAADDR_LEN 42
  178. #define COHERENT_POS 63
  179. #define HENQNUM_POS 48
  180. #define HENQNUM_LEN 12
  181. #define TYPESEL_POS 44
  182. #define TYPESEL_LEN 4
  183. #define ETHHDR_POS 12
  184. #define ETHHDR_LEN 8
  185. #define IC_POS 35 /* Insert CRC */
  186. #define TCPHDR_POS 0
  187. #define TCPHDR_LEN 6
  188. #define IPHDR_POS 6
  189. #define IPHDR_LEN 6
  190. #define EC_POS 22 /* Enable checksum */
  191. #define EC_LEN 1
  192. #define IS_POS 24 /* IP protocol select */
  193. #define IS_LEN 1
  194. #define TYPE_ETH_WORK_MESSAGE_POS 44
  195. struct xgene_enet_raw_desc {
  196. __le64 m0;
  197. __le64 m1;
  198. __le64 m2;
  199. __le64 m3;
  200. };
  201. struct xgene_enet_raw_desc16 {
  202. __le64 m0;
  203. __le64 m1;
  204. };
  205. static inline void xgene_enet_mark_desc_slot_empty(void *desc_slot_ptr)
  206. {
  207. __le64 *desc_slot = desc_slot_ptr;
  208. desc_slot[EMPTY_SLOT_INDEX] = cpu_to_le64(EMPTY_SLOT);
  209. }
  210. static inline bool xgene_enet_is_desc_slot_empty(void *desc_slot_ptr)
  211. {
  212. __le64 *desc_slot = desc_slot_ptr;
  213. return (desc_slot[EMPTY_SLOT_INDEX] == cpu_to_le64(EMPTY_SLOT));
  214. }
  215. enum xgene_enet_ring_cfgsize {
  216. RING_CFGSIZE_512B,
  217. RING_CFGSIZE_2KB,
  218. RING_CFGSIZE_16KB,
  219. RING_CFGSIZE_64KB,
  220. RING_CFGSIZE_512KB,
  221. RING_CFGSIZE_INVALID
  222. };
  223. enum xgene_enet_ring_type {
  224. RING_DISABLED,
  225. RING_REGULAR,
  226. RING_BUFPOOL
  227. };
  228. enum xgene_ring_owner {
  229. RING_OWNER_ETH0,
  230. RING_OWNER_CPU = 15,
  231. RING_OWNER_INVALID
  232. };
  233. enum xgene_enet_ring_bufnum {
  234. RING_BUFNUM_REGULAR = 0x0,
  235. RING_BUFNUM_BUFPOOL = 0x20,
  236. RING_BUFNUM_INVALID
  237. };
  238. enum xgene_enet_cmd {
  239. XGENE_ENET_WR_CMD = BIT(31),
  240. XGENE_ENET_RD_CMD = BIT(30)
  241. };
  242. enum xgene_enet_err_code {
  243. HBF_READ_DATA = 3,
  244. HBF_LL_READ = 4,
  245. BAD_WORK_MSG = 6,
  246. BUFPOOL_TIMEOUT = 15,
  247. INGRESS_CRC = 16,
  248. INGRESS_CHECKSUM = 17,
  249. INGRESS_TRUNC_FRAME = 18,
  250. INGRESS_PKT_LEN = 19,
  251. INGRESS_PKT_UNDER = 20,
  252. INGRESS_FIFO_OVERRUN = 21,
  253. INGRESS_CHECKSUM_COMPUTE = 26,
  254. ERR_CODE_INVALID
  255. };
  256. static inline enum xgene_ring_owner xgene_enet_ring_owner(u16 id)
  257. {
  258. return (id & RING_OWNER_MASK) >> 6;
  259. }
  260. static inline u8 xgene_enet_ring_bufnum(u16 id)
  261. {
  262. return id & RING_BUFNUM_MASK;
  263. }
  264. static inline bool xgene_enet_is_bufpool(u16 id)
  265. {
  266. return ((id & RING_BUFNUM_MASK) >= 0x20) ? true : false;
  267. }
  268. static inline u16 xgene_enet_get_numslots(u16 id, u32 size)
  269. {
  270. bool is_bufpool = xgene_enet_is_bufpool(id);
  271. return (is_bufpool) ? size / BUFPOOL_DESC_SIZE :
  272. size / WORK_DESC_SIZE;
  273. }
  274. struct xgene_enet_desc_ring *xgene_enet_setup_ring(
  275. struct xgene_enet_desc_ring *ring);
  276. void xgene_enet_clear_ring(struct xgene_enet_desc_ring *ring);
  277. void xgene_enet_parse_error(struct xgene_enet_desc_ring *ring,
  278. struct xgene_enet_pdata *pdata,
  279. enum xgene_enet_err_code status);
  280. int xgene_enet_mdio_config(struct xgene_enet_pdata *pdata);
  281. void xgene_enet_mdio_remove(struct xgene_enet_pdata *pdata);
  282. bool xgene_ring_mgr_init(struct xgene_enet_pdata *p);
  283. extern struct xgene_mac_ops xgene_gmac_ops;
  284. extern struct xgene_port_ops xgene_gport_ops;
  285. #endif /* __XGENE_ENET_HW_H__ */