bcmgenet.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) "bcmgenet: " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/sched.h>
  14. #include <linux/types.h>
  15. #include <linux/fcntl.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/string.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/pm.h>
  25. #include <linux/clk.h>
  26. #include <linux/of.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <net/arp.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/inetdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/ipv6.h>
  41. #include <linux/phy.h>
  42. #include <asm/unaligned.h>
  43. #include "bcmgenet.h"
  44. /* Maximum number of hardware queues, downsized if needed */
  45. #define GENET_MAX_MQ_CNT 4
  46. /* Default highest priority queue for multi queue support */
  47. #define GENET_Q0_PRIORITY 0
  48. #define GENET_DEFAULT_BD_CNT \
  49. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->bds_cnt)
  50. #define RX_BUF_LENGTH 2048
  51. #define SKB_ALIGNMENT 32
  52. /* Tx/Rx DMA register offset, skip 256 descriptors */
  53. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  54. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  55. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  56. TOTAL_DESC * DMA_DESC_SIZE)
  57. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  58. TOTAL_DESC * DMA_DESC_SIZE)
  59. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  60. void __iomem *d, u32 value)
  61. {
  62. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  63. }
  64. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  65. void __iomem *d)
  66. {
  67. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  68. }
  69. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  70. void __iomem *d,
  71. dma_addr_t addr)
  72. {
  73. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  74. /* Register writes to GISB bus can take couple hundred nanoseconds
  75. * and are done for each packet, save these expensive writes unless
  76. * the platform is explicitly configured for 64-bits/LPAE.
  77. */
  78. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  79. if (priv->hw_params->flags & GENET_HAS_40BITS)
  80. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  81. #endif
  82. }
  83. /* Combined address + length/status setter */
  84. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  85. void __iomem *d, dma_addr_t addr, u32 val)
  86. {
  87. dmadesc_set_length_status(priv, d, val);
  88. dmadesc_set_addr(priv, d, addr);
  89. }
  90. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  91. void __iomem *d)
  92. {
  93. dma_addr_t addr;
  94. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  95. /* Register writes to GISB bus can take couple hundred nanoseconds
  96. * and are done for each packet, save these expensive writes unless
  97. * the platform is explicitly configured for 64-bits/LPAE.
  98. */
  99. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  100. if (priv->hw_params->flags & GENET_HAS_40BITS)
  101. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  102. #endif
  103. return addr;
  104. }
  105. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  106. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  107. NETIF_MSG_LINK)
  108. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  109. {
  110. if (GENET_IS_V1(priv))
  111. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  112. else
  113. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  114. }
  115. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  116. {
  117. if (GENET_IS_V1(priv))
  118. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  119. else
  120. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  121. }
  122. /* These macros are defined to deal with register map change
  123. * between GENET1.1 and GENET2. Only those currently being used
  124. * by driver are defined.
  125. */
  126. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  127. {
  128. if (GENET_IS_V1(priv))
  129. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  130. else
  131. return __raw_readl(priv->base +
  132. priv->hw_params->tbuf_offset + TBUF_CTRL);
  133. }
  134. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  135. {
  136. if (GENET_IS_V1(priv))
  137. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  138. else
  139. __raw_writel(val, priv->base +
  140. priv->hw_params->tbuf_offset + TBUF_CTRL);
  141. }
  142. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  143. {
  144. if (GENET_IS_V1(priv))
  145. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  146. else
  147. return __raw_readl(priv->base +
  148. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  149. }
  150. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  151. {
  152. if (GENET_IS_V1(priv))
  153. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  154. else
  155. __raw_writel(val, priv->base +
  156. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  157. }
  158. /* RX/TX DMA register accessors */
  159. enum dma_reg {
  160. DMA_RING_CFG = 0,
  161. DMA_CTRL,
  162. DMA_STATUS,
  163. DMA_SCB_BURST_SIZE,
  164. DMA_ARB_CTRL,
  165. DMA_PRIORITY_0,
  166. DMA_PRIORITY_1,
  167. DMA_PRIORITY_2,
  168. };
  169. static const u8 bcmgenet_dma_regs_v3plus[] = {
  170. [DMA_RING_CFG] = 0x00,
  171. [DMA_CTRL] = 0x04,
  172. [DMA_STATUS] = 0x08,
  173. [DMA_SCB_BURST_SIZE] = 0x0C,
  174. [DMA_ARB_CTRL] = 0x2C,
  175. [DMA_PRIORITY_0] = 0x30,
  176. [DMA_PRIORITY_1] = 0x34,
  177. [DMA_PRIORITY_2] = 0x38,
  178. };
  179. static const u8 bcmgenet_dma_regs_v2[] = {
  180. [DMA_RING_CFG] = 0x00,
  181. [DMA_CTRL] = 0x04,
  182. [DMA_STATUS] = 0x08,
  183. [DMA_SCB_BURST_SIZE] = 0x0C,
  184. [DMA_ARB_CTRL] = 0x30,
  185. [DMA_PRIORITY_0] = 0x34,
  186. [DMA_PRIORITY_1] = 0x38,
  187. [DMA_PRIORITY_2] = 0x3C,
  188. };
  189. static const u8 bcmgenet_dma_regs_v1[] = {
  190. [DMA_CTRL] = 0x00,
  191. [DMA_STATUS] = 0x04,
  192. [DMA_SCB_BURST_SIZE] = 0x0C,
  193. [DMA_ARB_CTRL] = 0x30,
  194. [DMA_PRIORITY_0] = 0x34,
  195. [DMA_PRIORITY_1] = 0x38,
  196. [DMA_PRIORITY_2] = 0x3C,
  197. };
  198. /* Set at runtime once bcmgenet version is known */
  199. static const u8 *bcmgenet_dma_regs;
  200. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  201. {
  202. return netdev_priv(dev_get_drvdata(dev));
  203. }
  204. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  205. enum dma_reg r)
  206. {
  207. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  208. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  209. }
  210. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  211. u32 val, enum dma_reg r)
  212. {
  213. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  214. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  215. }
  216. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  217. enum dma_reg r)
  218. {
  219. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  220. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  221. }
  222. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  223. u32 val, enum dma_reg r)
  224. {
  225. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  226. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  227. }
  228. /* RDMA/TDMA ring registers and accessors
  229. * we merge the common fields and just prefix with T/D the registers
  230. * having different meaning depending on the direction
  231. */
  232. enum dma_ring_reg {
  233. TDMA_READ_PTR = 0,
  234. RDMA_WRITE_PTR = TDMA_READ_PTR,
  235. TDMA_READ_PTR_HI,
  236. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  237. TDMA_CONS_INDEX,
  238. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  239. TDMA_PROD_INDEX,
  240. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  241. DMA_RING_BUF_SIZE,
  242. DMA_START_ADDR,
  243. DMA_START_ADDR_HI,
  244. DMA_END_ADDR,
  245. DMA_END_ADDR_HI,
  246. DMA_MBUF_DONE_THRESH,
  247. TDMA_FLOW_PERIOD,
  248. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  249. TDMA_WRITE_PTR,
  250. RDMA_READ_PTR = TDMA_WRITE_PTR,
  251. TDMA_WRITE_PTR_HI,
  252. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  253. };
  254. /* GENET v4 supports 40-bits pointer addressing
  255. * for obvious reasons the LO and HI word parts
  256. * are contiguous, but this offsets the other
  257. * registers.
  258. */
  259. static const u8 genet_dma_ring_regs_v4[] = {
  260. [TDMA_READ_PTR] = 0x00,
  261. [TDMA_READ_PTR_HI] = 0x04,
  262. [TDMA_CONS_INDEX] = 0x08,
  263. [TDMA_PROD_INDEX] = 0x0C,
  264. [DMA_RING_BUF_SIZE] = 0x10,
  265. [DMA_START_ADDR] = 0x14,
  266. [DMA_START_ADDR_HI] = 0x18,
  267. [DMA_END_ADDR] = 0x1C,
  268. [DMA_END_ADDR_HI] = 0x20,
  269. [DMA_MBUF_DONE_THRESH] = 0x24,
  270. [TDMA_FLOW_PERIOD] = 0x28,
  271. [TDMA_WRITE_PTR] = 0x2C,
  272. [TDMA_WRITE_PTR_HI] = 0x30,
  273. };
  274. static const u8 genet_dma_ring_regs_v123[] = {
  275. [TDMA_READ_PTR] = 0x00,
  276. [TDMA_CONS_INDEX] = 0x04,
  277. [TDMA_PROD_INDEX] = 0x08,
  278. [DMA_RING_BUF_SIZE] = 0x0C,
  279. [DMA_START_ADDR] = 0x10,
  280. [DMA_END_ADDR] = 0x14,
  281. [DMA_MBUF_DONE_THRESH] = 0x18,
  282. [TDMA_FLOW_PERIOD] = 0x1C,
  283. [TDMA_WRITE_PTR] = 0x20,
  284. };
  285. /* Set at runtime once GENET version is known */
  286. static const u8 *genet_dma_ring_regs;
  287. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  288. unsigned int ring,
  289. enum dma_ring_reg r)
  290. {
  291. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  292. (DMA_RING_SIZE * ring) +
  293. genet_dma_ring_regs[r]);
  294. }
  295. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  296. unsigned int ring, u32 val,
  297. enum dma_ring_reg r)
  298. {
  299. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  300. (DMA_RING_SIZE * ring) +
  301. genet_dma_ring_regs[r]);
  302. }
  303. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  304. unsigned int ring,
  305. enum dma_ring_reg r)
  306. {
  307. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  308. (DMA_RING_SIZE * ring) +
  309. genet_dma_ring_regs[r]);
  310. }
  311. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  312. unsigned int ring, u32 val,
  313. enum dma_ring_reg r)
  314. {
  315. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  316. (DMA_RING_SIZE * ring) +
  317. genet_dma_ring_regs[r]);
  318. }
  319. static int bcmgenet_get_settings(struct net_device *dev,
  320. struct ethtool_cmd *cmd)
  321. {
  322. struct bcmgenet_priv *priv = netdev_priv(dev);
  323. if (!netif_running(dev))
  324. return -EINVAL;
  325. if (!priv->phydev)
  326. return -ENODEV;
  327. return phy_ethtool_gset(priv->phydev, cmd);
  328. }
  329. static int bcmgenet_set_settings(struct net_device *dev,
  330. struct ethtool_cmd *cmd)
  331. {
  332. struct bcmgenet_priv *priv = netdev_priv(dev);
  333. if (!netif_running(dev))
  334. return -EINVAL;
  335. if (!priv->phydev)
  336. return -ENODEV;
  337. return phy_ethtool_sset(priv->phydev, cmd);
  338. }
  339. static int bcmgenet_set_rx_csum(struct net_device *dev,
  340. netdev_features_t wanted)
  341. {
  342. struct bcmgenet_priv *priv = netdev_priv(dev);
  343. u32 rbuf_chk_ctrl;
  344. bool rx_csum_en;
  345. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  346. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  347. /* enable rx checksumming */
  348. if (rx_csum_en)
  349. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  350. else
  351. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  352. priv->desc_rxchk_en = rx_csum_en;
  353. /* If UniMAC forwards CRC, we need to skip over it to get
  354. * a valid CHK bit to be set in the per-packet status word
  355. */
  356. if (rx_csum_en && priv->crc_fwd_en)
  357. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  358. else
  359. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  360. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  361. return 0;
  362. }
  363. static int bcmgenet_set_tx_csum(struct net_device *dev,
  364. netdev_features_t wanted)
  365. {
  366. struct bcmgenet_priv *priv = netdev_priv(dev);
  367. bool desc_64b_en;
  368. u32 tbuf_ctrl, rbuf_ctrl;
  369. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  370. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  371. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  372. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  373. if (desc_64b_en) {
  374. tbuf_ctrl |= RBUF_64B_EN;
  375. rbuf_ctrl |= RBUF_64B_EN;
  376. } else {
  377. tbuf_ctrl &= ~RBUF_64B_EN;
  378. rbuf_ctrl &= ~RBUF_64B_EN;
  379. }
  380. priv->desc_64b_en = desc_64b_en;
  381. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  382. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  383. return 0;
  384. }
  385. static int bcmgenet_set_features(struct net_device *dev,
  386. netdev_features_t features)
  387. {
  388. netdev_features_t changed = features ^ dev->features;
  389. netdev_features_t wanted = dev->wanted_features;
  390. int ret = 0;
  391. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  392. ret = bcmgenet_set_tx_csum(dev, wanted);
  393. if (changed & (NETIF_F_RXCSUM))
  394. ret = bcmgenet_set_rx_csum(dev, wanted);
  395. return ret;
  396. }
  397. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  398. {
  399. struct bcmgenet_priv *priv = netdev_priv(dev);
  400. return priv->msg_enable;
  401. }
  402. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  403. {
  404. struct bcmgenet_priv *priv = netdev_priv(dev);
  405. priv->msg_enable = level;
  406. }
  407. /* standard ethtool support functions. */
  408. enum bcmgenet_stat_type {
  409. BCMGENET_STAT_NETDEV = -1,
  410. BCMGENET_STAT_MIB_RX,
  411. BCMGENET_STAT_MIB_TX,
  412. BCMGENET_STAT_RUNT,
  413. BCMGENET_STAT_MISC,
  414. };
  415. struct bcmgenet_stats {
  416. char stat_string[ETH_GSTRING_LEN];
  417. int stat_sizeof;
  418. int stat_offset;
  419. enum bcmgenet_stat_type type;
  420. /* reg offset from UMAC base for misc counters */
  421. u16 reg_offset;
  422. };
  423. #define STAT_NETDEV(m) { \
  424. .stat_string = __stringify(m), \
  425. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  426. .stat_offset = offsetof(struct net_device_stats, m), \
  427. .type = BCMGENET_STAT_NETDEV, \
  428. }
  429. #define STAT_GENET_MIB(str, m, _type) { \
  430. .stat_string = str, \
  431. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  432. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  433. .type = _type, \
  434. }
  435. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  436. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  437. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  438. #define STAT_GENET_MISC(str, m, offset) { \
  439. .stat_string = str, \
  440. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  441. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  442. .type = BCMGENET_STAT_MISC, \
  443. .reg_offset = offset, \
  444. }
  445. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  446. * between the end of TX stats and the beginning of the RX RUNT
  447. */
  448. #define BCMGENET_STAT_OFFSET 0xc
  449. /* Hardware counters must be kept in sync because the order/offset
  450. * is important here (order in structure declaration = order in hardware)
  451. */
  452. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  453. /* general stats */
  454. STAT_NETDEV(rx_packets),
  455. STAT_NETDEV(tx_packets),
  456. STAT_NETDEV(rx_bytes),
  457. STAT_NETDEV(tx_bytes),
  458. STAT_NETDEV(rx_errors),
  459. STAT_NETDEV(tx_errors),
  460. STAT_NETDEV(rx_dropped),
  461. STAT_NETDEV(tx_dropped),
  462. STAT_NETDEV(multicast),
  463. /* UniMAC RSV counters */
  464. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  465. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  466. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  467. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  468. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  469. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  470. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  471. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  472. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  473. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  474. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  475. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  476. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  477. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  478. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  479. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  480. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  481. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  482. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  483. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  484. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  485. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  486. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  487. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  488. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  489. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  490. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  491. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  492. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  493. /* UniMAC TSV counters */
  494. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  495. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  496. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  497. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  498. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  499. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  500. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  501. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  502. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  503. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  504. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  505. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  506. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  507. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  508. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  509. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  510. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  511. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  512. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  513. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  514. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  515. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  516. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  517. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  518. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  519. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  520. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  521. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  522. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  523. /* UniMAC RUNT counters */
  524. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  525. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  526. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  527. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  528. /* Misc UniMAC counters */
  529. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  530. UMAC_RBUF_OVFL_CNT),
  531. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
  532. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  533. };
  534. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  535. static void bcmgenet_get_drvinfo(struct net_device *dev,
  536. struct ethtool_drvinfo *info)
  537. {
  538. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  539. strlcpy(info->version, "v2.0", sizeof(info->version));
  540. info->n_stats = BCMGENET_STATS_LEN;
  541. }
  542. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  543. {
  544. switch (string_set) {
  545. case ETH_SS_STATS:
  546. return BCMGENET_STATS_LEN;
  547. default:
  548. return -EOPNOTSUPP;
  549. }
  550. }
  551. static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
  552. u8 *data)
  553. {
  554. int i;
  555. switch (stringset) {
  556. case ETH_SS_STATS:
  557. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  558. memcpy(data + i * ETH_GSTRING_LEN,
  559. bcmgenet_gstrings_stats[i].stat_string,
  560. ETH_GSTRING_LEN);
  561. }
  562. break;
  563. }
  564. }
  565. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  566. {
  567. int i, j = 0;
  568. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  569. const struct bcmgenet_stats *s;
  570. u8 offset = 0;
  571. u32 val = 0;
  572. char *p;
  573. s = &bcmgenet_gstrings_stats[i];
  574. switch (s->type) {
  575. case BCMGENET_STAT_NETDEV:
  576. continue;
  577. case BCMGENET_STAT_MIB_RX:
  578. case BCMGENET_STAT_MIB_TX:
  579. case BCMGENET_STAT_RUNT:
  580. if (s->type != BCMGENET_STAT_MIB_RX)
  581. offset = BCMGENET_STAT_OFFSET;
  582. val = bcmgenet_umac_readl(priv,
  583. UMAC_MIB_START + j + offset);
  584. break;
  585. case BCMGENET_STAT_MISC:
  586. val = bcmgenet_umac_readl(priv, s->reg_offset);
  587. /* clear if overflowed */
  588. if (val == ~0)
  589. bcmgenet_umac_writel(priv, 0, s->reg_offset);
  590. break;
  591. }
  592. j += s->stat_sizeof;
  593. p = (char *)priv + s->stat_offset;
  594. *(u32 *)p = val;
  595. }
  596. }
  597. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  598. struct ethtool_stats *stats,
  599. u64 *data)
  600. {
  601. struct bcmgenet_priv *priv = netdev_priv(dev);
  602. int i;
  603. if (netif_running(dev))
  604. bcmgenet_update_mib_counters(priv);
  605. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  606. const struct bcmgenet_stats *s;
  607. char *p;
  608. s = &bcmgenet_gstrings_stats[i];
  609. if (s->type == BCMGENET_STAT_NETDEV)
  610. p = (char *)&dev->stats;
  611. else
  612. p = (char *)priv;
  613. p += s->stat_offset;
  614. data[i] = *(u32 *)p;
  615. }
  616. }
  617. /* standard ethtool support functions. */
  618. static struct ethtool_ops bcmgenet_ethtool_ops = {
  619. .get_strings = bcmgenet_get_strings,
  620. .get_sset_count = bcmgenet_get_sset_count,
  621. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  622. .get_settings = bcmgenet_get_settings,
  623. .set_settings = bcmgenet_set_settings,
  624. .get_drvinfo = bcmgenet_get_drvinfo,
  625. .get_link = ethtool_op_get_link,
  626. .get_msglevel = bcmgenet_get_msglevel,
  627. .set_msglevel = bcmgenet_set_msglevel,
  628. .get_wol = bcmgenet_get_wol,
  629. .set_wol = bcmgenet_set_wol,
  630. };
  631. /* Power down the unimac, based on mode. */
  632. static void bcmgenet_power_down(struct bcmgenet_priv *priv,
  633. enum bcmgenet_power_mode mode)
  634. {
  635. u32 reg;
  636. switch (mode) {
  637. case GENET_POWER_CABLE_SENSE:
  638. phy_detach(priv->phydev);
  639. break;
  640. case GENET_POWER_WOL_MAGIC:
  641. bcmgenet_wol_power_down_cfg(priv, mode);
  642. break;
  643. case GENET_POWER_PASSIVE:
  644. /* Power down LED */
  645. if (priv->hw_params->flags & GENET_HAS_EXT) {
  646. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  647. reg |= (EXT_PWR_DOWN_PHY |
  648. EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  649. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  650. }
  651. break;
  652. default:
  653. break;
  654. }
  655. }
  656. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  657. enum bcmgenet_power_mode mode)
  658. {
  659. u32 reg;
  660. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  661. return;
  662. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  663. switch (mode) {
  664. case GENET_POWER_PASSIVE:
  665. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
  666. EXT_PWR_DOWN_BIAS);
  667. /* fallthrough */
  668. case GENET_POWER_CABLE_SENSE:
  669. /* enable APD */
  670. reg |= EXT_PWR_DN_EN_LD;
  671. break;
  672. case GENET_POWER_WOL_MAGIC:
  673. bcmgenet_wol_power_up_cfg(priv, mode);
  674. return;
  675. default:
  676. break;
  677. }
  678. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  679. if (mode == GENET_POWER_PASSIVE)
  680. bcmgenet_mii_reset(priv->dev);
  681. }
  682. /* ioctl handle special commands that are not present in ethtool. */
  683. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  684. {
  685. struct bcmgenet_priv *priv = netdev_priv(dev);
  686. int val = 0;
  687. if (!netif_running(dev))
  688. return -EINVAL;
  689. switch (cmd) {
  690. case SIOCGMIIPHY:
  691. case SIOCGMIIREG:
  692. case SIOCSMIIREG:
  693. if (!priv->phydev)
  694. val = -ENODEV;
  695. else
  696. val = phy_mii_ioctl(priv->phydev, rq, cmd);
  697. break;
  698. default:
  699. val = -EINVAL;
  700. break;
  701. }
  702. return val;
  703. }
  704. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  705. struct bcmgenet_tx_ring *ring)
  706. {
  707. struct enet_cb *tx_cb_ptr;
  708. tx_cb_ptr = ring->cbs;
  709. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  710. tx_cb_ptr->bd_addr = priv->tx_bds + ring->write_ptr * DMA_DESC_SIZE;
  711. /* Advancing local write pointer */
  712. if (ring->write_ptr == ring->end_ptr)
  713. ring->write_ptr = ring->cb_ptr;
  714. else
  715. ring->write_ptr++;
  716. return tx_cb_ptr;
  717. }
  718. /* Simple helper to free a control block's resources */
  719. static void bcmgenet_free_cb(struct enet_cb *cb)
  720. {
  721. dev_kfree_skb_any(cb->skb);
  722. cb->skb = NULL;
  723. dma_unmap_addr_set(cb, dma_addr, 0);
  724. }
  725. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
  726. struct bcmgenet_tx_ring *ring)
  727. {
  728. bcmgenet_intrl2_0_writel(priv,
  729. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  730. INTRL2_CPU_MASK_SET);
  731. }
  732. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
  733. struct bcmgenet_tx_ring *ring)
  734. {
  735. bcmgenet_intrl2_0_writel(priv,
  736. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  737. INTRL2_CPU_MASK_CLEAR);
  738. }
  739. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
  740. struct bcmgenet_tx_ring *ring)
  741. {
  742. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  743. INTRL2_CPU_MASK_CLEAR);
  744. priv->int1_mask &= ~(1 << ring->index);
  745. }
  746. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
  747. struct bcmgenet_tx_ring *ring)
  748. {
  749. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  750. INTRL2_CPU_MASK_SET);
  751. priv->int1_mask |= (1 << ring->index);
  752. }
  753. /* Unlocked version of the reclaim routine */
  754. static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
  755. struct bcmgenet_tx_ring *ring)
  756. {
  757. struct bcmgenet_priv *priv = netdev_priv(dev);
  758. int last_tx_cn, last_c_index, num_tx_bds;
  759. struct enet_cb *tx_cb_ptr;
  760. struct netdev_queue *txq;
  761. unsigned int pkts_compl = 0;
  762. unsigned int bds_compl;
  763. unsigned int c_index;
  764. /* Compute how many buffers are transmitted since last xmit call */
  765. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  766. txq = netdev_get_tx_queue(dev, ring->queue);
  767. last_c_index = ring->c_index;
  768. num_tx_bds = ring->size;
  769. c_index &= (num_tx_bds - 1);
  770. if (c_index >= last_c_index)
  771. last_tx_cn = c_index - last_c_index;
  772. else
  773. last_tx_cn = num_tx_bds - last_c_index + c_index;
  774. netif_dbg(priv, tx_done, dev,
  775. "%s ring=%d index=%d last_tx_cn=%d last_index=%d\n",
  776. __func__, ring->index,
  777. c_index, last_tx_cn, last_c_index);
  778. /* Reclaim transmitted buffers */
  779. while (last_tx_cn-- > 0) {
  780. tx_cb_ptr = ring->cbs + last_c_index;
  781. bds_compl = 0;
  782. if (tx_cb_ptr->skb) {
  783. pkts_compl++;
  784. bds_compl = skb_shinfo(tx_cb_ptr->skb)->nr_frags + 1;
  785. dev->stats.tx_bytes += tx_cb_ptr->skb->len;
  786. dma_unmap_single(&dev->dev,
  787. dma_unmap_addr(tx_cb_ptr, dma_addr),
  788. tx_cb_ptr->skb->len,
  789. DMA_TO_DEVICE);
  790. bcmgenet_free_cb(tx_cb_ptr);
  791. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  792. dev->stats.tx_bytes +=
  793. dma_unmap_len(tx_cb_ptr, dma_len);
  794. dma_unmap_page(&dev->dev,
  795. dma_unmap_addr(tx_cb_ptr, dma_addr),
  796. dma_unmap_len(tx_cb_ptr, dma_len),
  797. DMA_TO_DEVICE);
  798. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  799. }
  800. dev->stats.tx_packets++;
  801. ring->free_bds += bds_compl;
  802. last_c_index++;
  803. last_c_index &= (num_tx_bds - 1);
  804. }
  805. if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
  806. if (netif_tx_queue_stopped(txq))
  807. netif_tx_wake_queue(txq);
  808. }
  809. ring->c_index = c_index;
  810. return pkts_compl;
  811. }
  812. static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
  813. struct bcmgenet_tx_ring *ring)
  814. {
  815. unsigned int released;
  816. unsigned long flags;
  817. spin_lock_irqsave(&ring->lock, flags);
  818. released = __bcmgenet_tx_reclaim(dev, ring);
  819. spin_unlock_irqrestore(&ring->lock, flags);
  820. return released;
  821. }
  822. static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
  823. {
  824. struct bcmgenet_tx_ring *ring =
  825. container_of(napi, struct bcmgenet_tx_ring, napi);
  826. unsigned int work_done = 0;
  827. work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
  828. if (work_done == 0) {
  829. napi_complete(napi);
  830. ring->int_enable(ring->priv, ring);
  831. return 0;
  832. }
  833. return budget;
  834. }
  835. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  836. {
  837. struct bcmgenet_priv *priv = netdev_priv(dev);
  838. int i;
  839. if (netif_is_multiqueue(dev)) {
  840. for (i = 0; i < priv->hw_params->tx_queues; i++)
  841. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  842. }
  843. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  844. }
  845. /* Transmits a single SKB (either head of a fragment or a single SKB)
  846. * caller must hold priv->lock
  847. */
  848. static int bcmgenet_xmit_single(struct net_device *dev,
  849. struct sk_buff *skb,
  850. u16 dma_desc_flags,
  851. struct bcmgenet_tx_ring *ring)
  852. {
  853. struct bcmgenet_priv *priv = netdev_priv(dev);
  854. struct device *kdev = &priv->pdev->dev;
  855. struct enet_cb *tx_cb_ptr;
  856. unsigned int skb_len;
  857. dma_addr_t mapping;
  858. u32 length_status;
  859. int ret;
  860. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  861. if (unlikely(!tx_cb_ptr))
  862. BUG();
  863. tx_cb_ptr->skb = skb;
  864. skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
  865. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  866. ret = dma_mapping_error(kdev, mapping);
  867. if (ret) {
  868. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  869. dev_kfree_skb(skb);
  870. return ret;
  871. }
  872. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  873. dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
  874. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  875. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  876. DMA_TX_APPEND_CRC;
  877. if (skb->ip_summed == CHECKSUM_PARTIAL)
  878. length_status |= DMA_TX_DO_CSUM;
  879. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  880. /* Decrement total BD count and advance our write pointer */
  881. ring->free_bds -= 1;
  882. ring->prod_index += 1;
  883. ring->prod_index &= DMA_P_INDEX_MASK;
  884. return 0;
  885. }
  886. /* Transmit a SKB fragment */
  887. static int bcmgenet_xmit_frag(struct net_device *dev,
  888. skb_frag_t *frag,
  889. u16 dma_desc_flags,
  890. struct bcmgenet_tx_ring *ring)
  891. {
  892. struct bcmgenet_priv *priv = netdev_priv(dev);
  893. struct device *kdev = &priv->pdev->dev;
  894. struct enet_cb *tx_cb_ptr;
  895. dma_addr_t mapping;
  896. int ret;
  897. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  898. if (unlikely(!tx_cb_ptr))
  899. BUG();
  900. tx_cb_ptr->skb = NULL;
  901. mapping = skb_frag_dma_map(kdev, frag, 0,
  902. skb_frag_size(frag), DMA_TO_DEVICE);
  903. ret = dma_mapping_error(kdev, mapping);
  904. if (ret) {
  905. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  906. __func__);
  907. return ret;
  908. }
  909. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  910. dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
  911. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  912. (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  913. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  914. ring->free_bds -= 1;
  915. ring->prod_index += 1;
  916. ring->prod_index &= DMA_P_INDEX_MASK;
  917. return 0;
  918. }
  919. /* Reallocate the SKB to put enough headroom in front of it and insert
  920. * the transmit checksum offsets in the descriptors
  921. */
  922. static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
  923. struct sk_buff *skb)
  924. {
  925. struct status_64 *status = NULL;
  926. struct sk_buff *new_skb;
  927. u16 offset;
  928. u8 ip_proto;
  929. u16 ip_ver;
  930. u32 tx_csum_info;
  931. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  932. /* If 64 byte status block enabled, must make sure skb has
  933. * enough headroom for us to insert 64B status block.
  934. */
  935. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  936. dev_kfree_skb(skb);
  937. if (!new_skb) {
  938. dev->stats.tx_errors++;
  939. dev->stats.tx_dropped++;
  940. return NULL;
  941. }
  942. skb = new_skb;
  943. }
  944. skb_push(skb, sizeof(*status));
  945. status = (struct status_64 *)skb->data;
  946. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  947. ip_ver = htons(skb->protocol);
  948. switch (ip_ver) {
  949. case ETH_P_IP:
  950. ip_proto = ip_hdr(skb)->protocol;
  951. break;
  952. case ETH_P_IPV6:
  953. ip_proto = ipv6_hdr(skb)->nexthdr;
  954. break;
  955. default:
  956. return skb;
  957. }
  958. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  959. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  960. (offset + skb->csum_offset);
  961. /* Set the length valid bit for TCP and UDP and just set
  962. * the special UDP flag for IPv4, else just set to 0.
  963. */
  964. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  965. tx_csum_info |= STATUS_TX_CSUM_LV;
  966. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  967. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  968. } else {
  969. tx_csum_info = 0;
  970. }
  971. status->tx_csum_info = tx_csum_info;
  972. }
  973. return skb;
  974. }
  975. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  976. {
  977. struct bcmgenet_priv *priv = netdev_priv(dev);
  978. struct bcmgenet_tx_ring *ring = NULL;
  979. struct netdev_queue *txq;
  980. unsigned long flags = 0;
  981. int nr_frags, index;
  982. u16 dma_desc_flags;
  983. int ret;
  984. int i;
  985. index = skb_get_queue_mapping(skb);
  986. /* Mapping strategy:
  987. * queue_mapping = 0, unclassified, packet xmited through ring16
  988. * queue_mapping = 1, goes to ring 0. (highest priority queue
  989. * queue_mapping = 2, goes to ring 1.
  990. * queue_mapping = 3, goes to ring 2.
  991. * queue_mapping = 4, goes to ring 3.
  992. */
  993. if (index == 0)
  994. index = DESC_INDEX;
  995. else
  996. index -= 1;
  997. nr_frags = skb_shinfo(skb)->nr_frags;
  998. ring = &priv->tx_rings[index];
  999. txq = netdev_get_tx_queue(dev, ring->queue);
  1000. spin_lock_irqsave(&ring->lock, flags);
  1001. if (ring->free_bds <= nr_frags + 1) {
  1002. netif_tx_stop_queue(txq);
  1003. netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
  1004. __func__, index, ring->queue);
  1005. ret = NETDEV_TX_BUSY;
  1006. goto out;
  1007. }
  1008. if (skb_padto(skb, ETH_ZLEN)) {
  1009. ret = NETDEV_TX_OK;
  1010. goto out;
  1011. }
  1012. /* set the SKB transmit checksum */
  1013. if (priv->desc_64b_en) {
  1014. skb = bcmgenet_put_tx_csum(dev, skb);
  1015. if (!skb) {
  1016. ret = NETDEV_TX_OK;
  1017. goto out;
  1018. }
  1019. }
  1020. dma_desc_flags = DMA_SOP;
  1021. if (nr_frags == 0)
  1022. dma_desc_flags |= DMA_EOP;
  1023. /* Transmit single SKB or head of fragment list */
  1024. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  1025. if (ret) {
  1026. ret = NETDEV_TX_OK;
  1027. goto out;
  1028. }
  1029. /* xmit fragment */
  1030. for (i = 0; i < nr_frags; i++) {
  1031. ret = bcmgenet_xmit_frag(dev,
  1032. &skb_shinfo(skb)->frags[i],
  1033. (i == nr_frags - 1) ? DMA_EOP : 0,
  1034. ring);
  1035. if (ret) {
  1036. ret = NETDEV_TX_OK;
  1037. goto out;
  1038. }
  1039. }
  1040. skb_tx_timestamp(skb);
  1041. /* we kept a software copy of how much we should advance the TDMA
  1042. * producer index, now write it down to the hardware
  1043. */
  1044. bcmgenet_tdma_ring_writel(priv, ring->index,
  1045. ring->prod_index, TDMA_PROD_INDEX);
  1046. if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
  1047. netif_tx_stop_queue(txq);
  1048. out:
  1049. spin_unlock_irqrestore(&ring->lock, flags);
  1050. return ret;
  1051. }
  1052. static int bcmgenet_rx_refill(struct bcmgenet_priv *priv, struct enet_cb *cb)
  1053. {
  1054. struct device *kdev = &priv->pdev->dev;
  1055. struct sk_buff *skb;
  1056. dma_addr_t mapping;
  1057. int ret;
  1058. skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
  1059. if (!skb)
  1060. return -ENOMEM;
  1061. /* a caller did not release this control block */
  1062. WARN_ON(cb->skb != NULL);
  1063. cb->skb = skb;
  1064. mapping = dma_map_single(kdev, skb->data,
  1065. priv->rx_buf_len, DMA_FROM_DEVICE);
  1066. ret = dma_mapping_error(kdev, mapping);
  1067. if (ret) {
  1068. bcmgenet_free_cb(cb);
  1069. netif_err(priv, rx_err, priv->dev,
  1070. "%s DMA map failed\n", __func__);
  1071. return ret;
  1072. }
  1073. dma_unmap_addr_set(cb, dma_addr, mapping);
  1074. /* assign packet, prepare descriptor, and advance pointer */
  1075. dmadesc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  1076. /* turn on the newly assigned BD for DMA to use */
  1077. priv->rx_bd_assign_index++;
  1078. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  1079. priv->rx_bd_assign_ptr = priv->rx_bds +
  1080. (priv->rx_bd_assign_index * DMA_DESC_SIZE);
  1081. return 0;
  1082. }
  1083. /* bcmgenet_desc_rx - descriptor based rx process.
  1084. * this could be called from bottom half, or from NAPI polling method.
  1085. */
  1086. static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
  1087. unsigned int budget)
  1088. {
  1089. struct net_device *dev = priv->dev;
  1090. struct enet_cb *cb;
  1091. struct sk_buff *skb;
  1092. u32 dma_length_status;
  1093. unsigned long dma_flag;
  1094. int len, err;
  1095. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1096. unsigned int p_index;
  1097. unsigned int chksum_ok = 0;
  1098. p_index = bcmgenet_rdma_ring_readl(priv, DESC_INDEX, RDMA_PROD_INDEX);
  1099. p_index &= DMA_P_INDEX_MASK;
  1100. if (p_index < priv->rx_c_index)
  1101. rxpkttoprocess = (DMA_C_INDEX_MASK + 1) -
  1102. priv->rx_c_index + p_index;
  1103. else
  1104. rxpkttoprocess = p_index - priv->rx_c_index;
  1105. netif_dbg(priv, rx_status, dev,
  1106. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1107. while ((rxpktprocessed < rxpkttoprocess) &&
  1108. (rxpktprocessed < budget)) {
  1109. cb = &priv->rx_cbs[priv->rx_read_ptr];
  1110. skb = cb->skb;
  1111. /* We do not have a backing SKB, so we do not have a
  1112. * corresponding DMA mapping for this incoming packet since
  1113. * bcmgenet_rx_refill always either has both skb and mapping or
  1114. * none.
  1115. */
  1116. if (unlikely(!skb)) {
  1117. dev->stats.rx_dropped++;
  1118. dev->stats.rx_errors++;
  1119. goto refill;
  1120. }
  1121. /* Unmap the packet contents such that we can use the
  1122. * RSV from the 64 bytes descriptor when enabled and save
  1123. * a 32-bits register read
  1124. */
  1125. dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
  1126. priv->rx_buf_len, DMA_FROM_DEVICE);
  1127. if (!priv->desc_64b_en) {
  1128. dma_length_status =
  1129. dmadesc_get_length_status(priv,
  1130. priv->rx_bds +
  1131. (priv->rx_read_ptr *
  1132. DMA_DESC_SIZE));
  1133. } else {
  1134. struct status_64 *status;
  1135. status = (struct status_64 *)skb->data;
  1136. dma_length_status = status->length_status;
  1137. }
  1138. /* DMA flags and length are still valid no matter how
  1139. * we got the Receive Status Vector (64B RSB or register)
  1140. */
  1141. dma_flag = dma_length_status & 0xffff;
  1142. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1143. netif_dbg(priv, rx_status, dev,
  1144. "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1145. __func__, p_index, priv->rx_c_index,
  1146. priv->rx_read_ptr, dma_length_status);
  1147. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1148. netif_err(priv, rx_status, dev,
  1149. "dropping fragmented packet!\n");
  1150. dev->stats.rx_dropped++;
  1151. dev->stats.rx_errors++;
  1152. dev_kfree_skb_any(cb->skb);
  1153. cb->skb = NULL;
  1154. goto refill;
  1155. }
  1156. /* report errors */
  1157. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1158. DMA_RX_OV |
  1159. DMA_RX_NO |
  1160. DMA_RX_LG |
  1161. DMA_RX_RXER))) {
  1162. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1163. (unsigned int)dma_flag);
  1164. if (dma_flag & DMA_RX_CRC_ERROR)
  1165. dev->stats.rx_crc_errors++;
  1166. if (dma_flag & DMA_RX_OV)
  1167. dev->stats.rx_over_errors++;
  1168. if (dma_flag & DMA_RX_NO)
  1169. dev->stats.rx_frame_errors++;
  1170. if (dma_flag & DMA_RX_LG)
  1171. dev->stats.rx_length_errors++;
  1172. dev->stats.rx_dropped++;
  1173. dev->stats.rx_errors++;
  1174. /* discard the packet and advance consumer index.*/
  1175. dev_kfree_skb_any(cb->skb);
  1176. cb->skb = NULL;
  1177. goto refill;
  1178. } /* error packet */
  1179. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1180. priv->desc_rxchk_en;
  1181. skb_put(skb, len);
  1182. if (priv->desc_64b_en) {
  1183. skb_pull(skb, 64);
  1184. len -= 64;
  1185. }
  1186. if (likely(chksum_ok))
  1187. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1188. /* remove hardware 2bytes added for IP alignment */
  1189. skb_pull(skb, 2);
  1190. len -= 2;
  1191. if (priv->crc_fwd_en) {
  1192. skb_trim(skb, len - ETH_FCS_LEN);
  1193. len -= ETH_FCS_LEN;
  1194. }
  1195. /*Finish setting up the received SKB and send it to the kernel*/
  1196. skb->protocol = eth_type_trans(skb, priv->dev);
  1197. dev->stats.rx_packets++;
  1198. dev->stats.rx_bytes += len;
  1199. if (dma_flag & DMA_RX_MULT)
  1200. dev->stats.multicast++;
  1201. /* Notify kernel */
  1202. napi_gro_receive(&priv->napi, skb);
  1203. cb->skb = NULL;
  1204. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1205. /* refill RX path on the current control block */
  1206. refill:
  1207. err = bcmgenet_rx_refill(priv, cb);
  1208. if (err)
  1209. netif_err(priv, rx_err, dev, "Rx refill failed\n");
  1210. rxpktprocessed++;
  1211. priv->rx_read_ptr++;
  1212. priv->rx_read_ptr &= (priv->num_rx_bds - 1);
  1213. }
  1214. return rxpktprocessed;
  1215. }
  1216. /* Assign skb to RX DMA descriptor. */
  1217. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv)
  1218. {
  1219. struct enet_cb *cb;
  1220. int ret = 0;
  1221. int i;
  1222. netif_dbg(priv, hw, priv->dev, "%s:\n", __func__);
  1223. /* loop here for each buffer needing assign */
  1224. for (i = 0; i < priv->num_rx_bds; i++) {
  1225. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  1226. if (cb->skb)
  1227. continue;
  1228. ret = bcmgenet_rx_refill(priv, cb);
  1229. if (ret)
  1230. break;
  1231. }
  1232. return ret;
  1233. }
  1234. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1235. {
  1236. struct enet_cb *cb;
  1237. int i;
  1238. for (i = 0; i < priv->num_rx_bds; i++) {
  1239. cb = &priv->rx_cbs[i];
  1240. if (dma_unmap_addr(cb, dma_addr)) {
  1241. dma_unmap_single(&priv->dev->dev,
  1242. dma_unmap_addr(cb, dma_addr),
  1243. priv->rx_buf_len, DMA_FROM_DEVICE);
  1244. dma_unmap_addr_set(cb, dma_addr, 0);
  1245. }
  1246. if (cb->skb)
  1247. bcmgenet_free_cb(cb);
  1248. }
  1249. }
  1250. static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
  1251. {
  1252. u32 reg;
  1253. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1254. if (enable)
  1255. reg |= mask;
  1256. else
  1257. reg &= ~mask;
  1258. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1259. /* UniMAC stops on a packet boundary, wait for a full-size packet
  1260. * to be processed
  1261. */
  1262. if (enable == 0)
  1263. usleep_range(1000, 2000);
  1264. }
  1265. static int reset_umac(struct bcmgenet_priv *priv)
  1266. {
  1267. struct device *kdev = &priv->pdev->dev;
  1268. unsigned int timeout = 0;
  1269. u32 reg;
  1270. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1271. bcmgenet_rbuf_ctrl_set(priv, 0);
  1272. udelay(10);
  1273. /* disable MAC while updating its registers */
  1274. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1275. /* issue soft reset, wait for it to complete */
  1276. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1277. while (timeout++ < 1000) {
  1278. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1279. if (!(reg & CMD_SW_RESET))
  1280. return 0;
  1281. udelay(1);
  1282. }
  1283. if (timeout == 1000) {
  1284. dev_err(kdev,
  1285. "timeout waiting for MAC to come out of reset\n");
  1286. return -ETIMEDOUT;
  1287. }
  1288. return 0;
  1289. }
  1290. static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
  1291. {
  1292. /* Mask all interrupts.*/
  1293. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1294. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1295. bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1296. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1297. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1298. bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1299. }
  1300. static int init_umac(struct bcmgenet_priv *priv)
  1301. {
  1302. struct device *kdev = &priv->pdev->dev;
  1303. int ret;
  1304. u32 reg, cpu_mask_clear;
  1305. int index;
  1306. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1307. ret = reset_umac(priv);
  1308. if (ret)
  1309. return ret;
  1310. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1311. /* clear tx/rx counter */
  1312. bcmgenet_umac_writel(priv,
  1313. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
  1314. UMAC_MIB_CTRL);
  1315. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1316. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1317. /* init rx registers, enable ip header optimization */
  1318. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1319. reg |= RBUF_ALIGN_2B;
  1320. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1321. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1322. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1323. bcmgenet_intr_disable(priv);
  1324. cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_TXDMA_BDONE;
  1325. dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
  1326. /* Monitor cable plug/unplugged event for internal PHY */
  1327. if (phy_is_internal(priv->phydev)) {
  1328. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1329. } else if (priv->ext_phy) {
  1330. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1331. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1332. reg = bcmgenet_bp_mc_get(priv);
  1333. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1334. /* bp_mask: back pressure mask */
  1335. if (netif_is_multiqueue(priv->dev))
  1336. reg |= priv->hw_params->bp_in_mask;
  1337. else
  1338. reg &= ~priv->hw_params->bp_in_mask;
  1339. bcmgenet_bp_mc_set(priv, reg);
  1340. }
  1341. /* Enable MDIO interrupts on GENET v3+ */
  1342. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1343. cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
  1344. bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
  1345. for (index = 0; index < priv->hw_params->tx_queues; index++)
  1346. bcmgenet_intrl2_1_writel(priv, (1 << index),
  1347. INTRL2_CPU_MASK_CLEAR);
  1348. /* Enable rx/tx engine.*/
  1349. dev_dbg(kdev, "done init umac\n");
  1350. return 0;
  1351. }
  1352. /* Initialize all house-keeping variables for a TX ring, along
  1353. * with corresponding hardware registers
  1354. */
  1355. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1356. unsigned int index, unsigned int size,
  1357. unsigned int write_ptr, unsigned int end_ptr)
  1358. {
  1359. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1360. u32 words_per_bd = WORDS_PER_BD(priv);
  1361. u32 flow_period_val = 0;
  1362. unsigned int first_bd;
  1363. spin_lock_init(&ring->lock);
  1364. ring->priv = priv;
  1365. netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
  1366. ring->index = index;
  1367. if (index == DESC_INDEX) {
  1368. ring->queue = 0;
  1369. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1370. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1371. } else {
  1372. ring->queue = index + 1;
  1373. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1374. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1375. }
  1376. ring->cbs = priv->tx_cbs + write_ptr;
  1377. ring->size = size;
  1378. ring->c_index = 0;
  1379. ring->free_bds = size;
  1380. ring->write_ptr = write_ptr;
  1381. ring->cb_ptr = write_ptr;
  1382. ring->end_ptr = end_ptr - 1;
  1383. ring->prod_index = 0;
  1384. /* Set flow period for ring != 16 */
  1385. if (index != DESC_INDEX)
  1386. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1387. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1388. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1389. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1390. /* Disable rate control for now */
  1391. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1392. TDMA_FLOW_PERIOD);
  1393. /* Unclassified traffic goes to ring 16 */
  1394. bcmgenet_tdma_ring_writel(priv, index,
  1395. ((size << DMA_RING_SIZE_SHIFT) |
  1396. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1397. first_bd = write_ptr;
  1398. /* Set start and end address, read and write pointers */
  1399. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1400. DMA_START_ADDR);
  1401. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1402. TDMA_READ_PTR);
  1403. bcmgenet_tdma_ring_writel(priv, index, first_bd,
  1404. TDMA_WRITE_PTR);
  1405. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1406. DMA_END_ADDR);
  1407. napi_enable(&ring->napi);
  1408. }
  1409. static void bcmgenet_fini_tx_ring(struct bcmgenet_priv *priv,
  1410. unsigned int index)
  1411. {
  1412. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1413. napi_disable(&ring->napi);
  1414. netif_napi_del(&ring->napi);
  1415. }
  1416. /* Initialize a RDMA ring */
  1417. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1418. unsigned int index, unsigned int size)
  1419. {
  1420. u32 words_per_bd = WORDS_PER_BD(priv);
  1421. int ret;
  1422. priv->num_rx_bds = TOTAL_DESC;
  1423. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  1424. priv->rx_bd_assign_ptr = priv->rx_bds;
  1425. priv->rx_bd_assign_index = 0;
  1426. priv->rx_c_index = 0;
  1427. priv->rx_read_ptr = 0;
  1428. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
  1429. GFP_KERNEL);
  1430. if (!priv->rx_cbs)
  1431. return -ENOMEM;
  1432. ret = bcmgenet_alloc_rx_buffers(priv);
  1433. if (ret) {
  1434. kfree(priv->rx_cbs);
  1435. return ret;
  1436. }
  1437. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_WRITE_PTR);
  1438. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1439. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1440. bcmgenet_rdma_ring_writel(priv, index,
  1441. ((size << DMA_RING_SIZE_SHIFT) |
  1442. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1443. bcmgenet_rdma_ring_writel(priv, index, 0, DMA_START_ADDR);
  1444. bcmgenet_rdma_ring_writel(priv, index,
  1445. words_per_bd * size - 1, DMA_END_ADDR);
  1446. bcmgenet_rdma_ring_writel(priv, index,
  1447. (DMA_FC_THRESH_LO <<
  1448. DMA_XOFF_THRESHOLD_SHIFT) |
  1449. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1450. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_READ_PTR);
  1451. return ret;
  1452. }
  1453. /* init multi xmit queues, only available for GENET2+
  1454. * the queue is partitioned as follows:
  1455. *
  1456. * queue 0 - 3 is priority based, each one has 32 descriptors,
  1457. * with queue 0 being the highest priority queue.
  1458. *
  1459. * queue 16 is the default tx queue with GENET_DEFAULT_BD_CNT
  1460. * descriptors: 256 - (number of tx queues * bds per queues) = 128
  1461. * descriptors.
  1462. *
  1463. * The transmit control block pool is then partitioned as following:
  1464. * - tx_cbs[0...127] are for queue 16
  1465. * - tx_ring_cbs[0] points to tx_cbs[128..159]
  1466. * - tx_ring_cbs[1] points to tx_cbs[160..191]
  1467. * - tx_ring_cbs[2] points to tx_cbs[192..223]
  1468. * - tx_ring_cbs[3] points to tx_cbs[224..255]
  1469. */
  1470. static void bcmgenet_init_multiq(struct net_device *dev)
  1471. {
  1472. struct bcmgenet_priv *priv = netdev_priv(dev);
  1473. unsigned int i, dma_enable;
  1474. u32 reg, dma_ctrl, ring_cfg = 0;
  1475. u32 dma_priority[3] = {0, 0, 0};
  1476. if (!netif_is_multiqueue(dev)) {
  1477. netdev_warn(dev, "called with non multi queue aware HW\n");
  1478. return;
  1479. }
  1480. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1481. dma_enable = dma_ctrl & DMA_EN;
  1482. dma_ctrl &= ~DMA_EN;
  1483. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1484. /* Enable strict priority arbiter mode */
  1485. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1486. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1487. /* first 64 tx_cbs are reserved for default tx queue
  1488. * (ring 16)
  1489. */
  1490. bcmgenet_init_tx_ring(priv, i, priv->hw_params->bds_cnt,
  1491. i * priv->hw_params->bds_cnt,
  1492. (i + 1) * priv->hw_params->bds_cnt);
  1493. /* Configure ring as descriptor ring and setup priority */
  1494. ring_cfg |= 1 << i;
  1495. dma_ctrl |= 1 << (i + DMA_RING_BUF_EN_SHIFT);
  1496. dma_priority[DMA_PRIO_REG_INDEX(i)] |=
  1497. ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
  1498. }
  1499. /* Set ring 16 priority and program the hardware registers */
  1500. dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
  1501. ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
  1502. DMA_PRIO_REG_SHIFT(DESC_INDEX));
  1503. bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
  1504. bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
  1505. bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
  1506. /* Enable rings */
  1507. reg = bcmgenet_tdma_readl(priv, DMA_RING_CFG);
  1508. reg |= ring_cfg;
  1509. bcmgenet_tdma_writel(priv, reg, DMA_RING_CFG);
  1510. /* Configure ring as descriptor ring and re-enable DMA if enabled */
  1511. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1512. reg |= dma_ctrl;
  1513. if (dma_enable)
  1514. reg |= DMA_EN;
  1515. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1516. }
  1517. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  1518. {
  1519. int ret = 0;
  1520. int timeout = 0;
  1521. u32 reg;
  1522. /* Disable TDMA to stop add more frames in TX DMA */
  1523. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1524. reg &= ~DMA_EN;
  1525. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1526. /* Check TDMA status register to confirm TDMA is disabled */
  1527. while (timeout++ < DMA_TIMEOUT_VAL) {
  1528. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  1529. if (reg & DMA_DISABLED)
  1530. break;
  1531. udelay(1);
  1532. }
  1533. if (timeout == DMA_TIMEOUT_VAL) {
  1534. netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
  1535. ret = -ETIMEDOUT;
  1536. }
  1537. /* Wait 10ms for packet drain in both tx and rx dma */
  1538. usleep_range(10000, 20000);
  1539. /* Disable RDMA */
  1540. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1541. reg &= ~DMA_EN;
  1542. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1543. timeout = 0;
  1544. /* Check RDMA status register to confirm RDMA is disabled */
  1545. while (timeout++ < DMA_TIMEOUT_VAL) {
  1546. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  1547. if (reg & DMA_DISABLED)
  1548. break;
  1549. udelay(1);
  1550. }
  1551. if (timeout == DMA_TIMEOUT_VAL) {
  1552. netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
  1553. ret = -ETIMEDOUT;
  1554. }
  1555. return ret;
  1556. }
  1557. static void __bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1558. {
  1559. int i;
  1560. /* disable DMA */
  1561. bcmgenet_dma_teardown(priv);
  1562. for (i = 0; i < priv->num_tx_bds; i++) {
  1563. if (priv->tx_cbs[i].skb != NULL) {
  1564. dev_kfree_skb(priv->tx_cbs[i].skb);
  1565. priv->tx_cbs[i].skb = NULL;
  1566. }
  1567. }
  1568. bcmgenet_free_rx_buffers(priv);
  1569. kfree(priv->rx_cbs);
  1570. kfree(priv->tx_cbs);
  1571. }
  1572. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1573. {
  1574. int i;
  1575. bcmgenet_fini_tx_ring(priv, DESC_INDEX);
  1576. for (i = 0; i < priv->hw_params->tx_queues; i++)
  1577. bcmgenet_fini_tx_ring(priv, i);
  1578. __bcmgenet_fini_dma(priv);
  1579. }
  1580. /* init_edma: Initialize DMA control register */
  1581. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  1582. {
  1583. int ret;
  1584. netif_dbg(priv, hw, priv->dev, "bcmgenet: init_edma\n");
  1585. /* by default, enable ring 16 (descriptor based) */
  1586. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, TOTAL_DESC);
  1587. if (ret) {
  1588. netdev_err(priv->dev, "failed to initialize RX ring\n");
  1589. return ret;
  1590. }
  1591. /* init rDma */
  1592. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1593. /* Init tDma */
  1594. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1595. /* Initialize common TX ring structures */
  1596. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  1597. priv->num_tx_bds = TOTAL_DESC;
  1598. priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
  1599. GFP_KERNEL);
  1600. if (!priv->tx_cbs) {
  1601. __bcmgenet_fini_dma(priv);
  1602. return -ENOMEM;
  1603. }
  1604. /* initialize multi xmit queue */
  1605. bcmgenet_init_multiq(priv->dev);
  1606. /* initialize special ring 16 */
  1607. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_DEFAULT_BD_CNT,
  1608. priv->hw_params->tx_queues *
  1609. priv->hw_params->bds_cnt,
  1610. TOTAL_DESC);
  1611. return 0;
  1612. }
  1613. /* NAPI polling method*/
  1614. static int bcmgenet_poll(struct napi_struct *napi, int budget)
  1615. {
  1616. struct bcmgenet_priv *priv = container_of(napi,
  1617. struct bcmgenet_priv, napi);
  1618. unsigned int work_done;
  1619. work_done = bcmgenet_desc_rx(priv, budget);
  1620. /* Advancing our consumer index*/
  1621. priv->rx_c_index += work_done;
  1622. priv->rx_c_index &= DMA_C_INDEX_MASK;
  1623. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  1624. priv->rx_c_index, RDMA_CONS_INDEX);
  1625. if (work_done < budget) {
  1626. napi_complete(napi);
  1627. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1628. INTRL2_CPU_MASK_CLEAR);
  1629. }
  1630. return work_done;
  1631. }
  1632. /* Interrupt bottom half */
  1633. static void bcmgenet_irq_task(struct work_struct *work)
  1634. {
  1635. struct bcmgenet_priv *priv = container_of(
  1636. work, struct bcmgenet_priv, bcmgenet_irq_work);
  1637. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  1638. if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
  1639. priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
  1640. netif_dbg(priv, wol, priv->dev,
  1641. "magic packet detected, waking up\n");
  1642. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  1643. }
  1644. /* Link UP/DOWN event */
  1645. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1646. (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
  1647. phy_mac_interrupt(priv->phydev,
  1648. priv->irq0_stat & UMAC_IRQ_LINK_UP);
  1649. priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
  1650. }
  1651. }
  1652. /* bcmgenet_isr1: interrupt handler for ring buffer. */
  1653. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  1654. {
  1655. struct bcmgenet_priv *priv = dev_id;
  1656. struct bcmgenet_tx_ring *ring;
  1657. unsigned int index;
  1658. /* Save irq status for bottom-half processing. */
  1659. priv->irq1_stat =
  1660. bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  1661. ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  1662. /* clear interrupts */
  1663. bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  1664. netif_dbg(priv, intr, priv->dev,
  1665. "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
  1666. /* Check the MBDONE interrupts.
  1667. * packet is done, reclaim descriptors
  1668. */
  1669. for (index = 0; index < priv->hw_params->tx_queues; index++) {
  1670. if (!(priv->irq1_stat & BIT(index)))
  1671. continue;
  1672. ring = &priv->tx_rings[index];
  1673. if (likely(napi_schedule_prep(&ring->napi))) {
  1674. ring->int_disable(priv, ring);
  1675. __napi_schedule(&ring->napi);
  1676. }
  1677. }
  1678. return IRQ_HANDLED;
  1679. }
  1680. /* bcmgenet_isr0: Handle various interrupts. */
  1681. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  1682. {
  1683. struct bcmgenet_priv *priv = dev_id;
  1684. /* Save irq status for bottom-half processing. */
  1685. priv->irq0_stat =
  1686. bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  1687. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  1688. /* clear interrupts */
  1689. bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  1690. netif_dbg(priv, intr, priv->dev,
  1691. "IRQ=0x%x\n", priv->irq0_stat);
  1692. if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
  1693. /* We use NAPI(software interrupt throttling, if
  1694. * Rx Descriptor throttling is not used.
  1695. * Disable interrupt, will be enabled in the poll method.
  1696. */
  1697. if (likely(napi_schedule_prep(&priv->napi))) {
  1698. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1699. INTRL2_CPU_MASK_SET);
  1700. __napi_schedule(&priv->napi);
  1701. }
  1702. }
  1703. if (priv->irq0_stat &
  1704. (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
  1705. struct bcmgenet_tx_ring *ring = &priv->tx_rings[DESC_INDEX];
  1706. if (likely(napi_schedule_prep(&ring->napi))) {
  1707. ring->int_disable(priv, ring);
  1708. __napi_schedule(&ring->napi);
  1709. }
  1710. }
  1711. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  1712. UMAC_IRQ_PHY_DET_F |
  1713. UMAC_IRQ_LINK_UP |
  1714. UMAC_IRQ_LINK_DOWN |
  1715. UMAC_IRQ_HFB_SM |
  1716. UMAC_IRQ_HFB_MM |
  1717. UMAC_IRQ_MPD_R)) {
  1718. /* all other interested interrupts handled in bottom half */
  1719. schedule_work(&priv->bcmgenet_irq_work);
  1720. }
  1721. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1722. priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  1723. priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1724. wake_up(&priv->wq);
  1725. }
  1726. return IRQ_HANDLED;
  1727. }
  1728. static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
  1729. {
  1730. struct bcmgenet_priv *priv = dev_id;
  1731. pm_wakeup_event(&priv->pdev->dev, 0);
  1732. return IRQ_HANDLED;
  1733. }
  1734. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  1735. {
  1736. u32 reg;
  1737. reg = bcmgenet_rbuf_ctrl_get(priv);
  1738. reg |= BIT(1);
  1739. bcmgenet_rbuf_ctrl_set(priv, reg);
  1740. udelay(10);
  1741. reg &= ~BIT(1);
  1742. bcmgenet_rbuf_ctrl_set(priv, reg);
  1743. udelay(10);
  1744. }
  1745. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  1746. unsigned char *addr)
  1747. {
  1748. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1749. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1750. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1751. }
  1752. /* Returns a reusable dma control register value */
  1753. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  1754. {
  1755. u32 reg;
  1756. u32 dma_ctrl;
  1757. /* disable DMA */
  1758. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  1759. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1760. reg &= ~dma_ctrl;
  1761. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1762. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1763. reg &= ~dma_ctrl;
  1764. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1765. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  1766. udelay(10);
  1767. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  1768. return dma_ctrl;
  1769. }
  1770. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  1771. {
  1772. u32 reg;
  1773. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1774. reg |= dma_ctrl;
  1775. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1776. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1777. reg |= dma_ctrl;
  1778. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1779. }
  1780. static void bcmgenet_netif_start(struct net_device *dev)
  1781. {
  1782. struct bcmgenet_priv *priv = netdev_priv(dev);
  1783. /* Start the network engine */
  1784. napi_enable(&priv->napi);
  1785. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
  1786. if (phy_is_internal(priv->phydev))
  1787. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  1788. netif_tx_start_all_queues(dev);
  1789. phy_start(priv->phydev);
  1790. }
  1791. static int bcmgenet_open(struct net_device *dev)
  1792. {
  1793. struct bcmgenet_priv *priv = netdev_priv(dev);
  1794. unsigned long dma_ctrl;
  1795. u32 reg;
  1796. int ret;
  1797. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  1798. /* Turn on the clock */
  1799. if (!IS_ERR(priv->clk))
  1800. clk_prepare_enable(priv->clk);
  1801. /* take MAC out of reset */
  1802. bcmgenet_umac_reset(priv);
  1803. ret = init_umac(priv);
  1804. if (ret)
  1805. goto err_clk_disable;
  1806. /* disable ethernet MAC while updating its registers */
  1807. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  1808. /* Make sure we reflect the value of CRC_CMD_FWD */
  1809. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1810. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  1811. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  1812. if (phy_is_internal(priv->phydev)) {
  1813. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  1814. reg |= EXT_ENERGY_DET_MASK;
  1815. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1816. }
  1817. /* Disable RX/TX DMA and flush TX queues */
  1818. dma_ctrl = bcmgenet_dma_disable(priv);
  1819. /* Reinitialize TDMA and RDMA and SW housekeeping */
  1820. ret = bcmgenet_init_dma(priv);
  1821. if (ret) {
  1822. netdev_err(dev, "failed to initialize DMA\n");
  1823. goto err_fini_dma;
  1824. }
  1825. /* Always enable ring 16 - descriptor ring */
  1826. bcmgenet_enable_dma(priv, dma_ctrl);
  1827. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  1828. dev->name, priv);
  1829. if (ret < 0) {
  1830. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  1831. goto err_fini_dma;
  1832. }
  1833. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  1834. dev->name, priv);
  1835. if (ret < 0) {
  1836. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  1837. goto err_irq0;
  1838. }
  1839. /* Re-configure the port multiplexer towards the PHY device */
  1840. bcmgenet_mii_config(priv->dev, false);
  1841. phy_connect_direct(dev, priv->phydev, bcmgenet_mii_setup,
  1842. priv->phy_interface);
  1843. bcmgenet_netif_start(dev);
  1844. return 0;
  1845. err_irq0:
  1846. free_irq(priv->irq0, dev);
  1847. err_fini_dma:
  1848. bcmgenet_fini_dma(priv);
  1849. err_clk_disable:
  1850. if (!IS_ERR(priv->clk))
  1851. clk_disable_unprepare(priv->clk);
  1852. return ret;
  1853. }
  1854. static void bcmgenet_netif_stop(struct net_device *dev)
  1855. {
  1856. struct bcmgenet_priv *priv = netdev_priv(dev);
  1857. netif_tx_stop_all_queues(dev);
  1858. napi_disable(&priv->napi);
  1859. phy_stop(priv->phydev);
  1860. bcmgenet_intr_disable(priv);
  1861. /* Wait for pending work items to complete. Since interrupts are
  1862. * disabled no new work will be scheduled.
  1863. */
  1864. cancel_work_sync(&priv->bcmgenet_irq_work);
  1865. priv->old_link = -1;
  1866. priv->old_speed = -1;
  1867. priv->old_duplex = -1;
  1868. priv->old_pause = -1;
  1869. }
  1870. static int bcmgenet_close(struct net_device *dev)
  1871. {
  1872. struct bcmgenet_priv *priv = netdev_priv(dev);
  1873. int ret;
  1874. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  1875. bcmgenet_netif_stop(dev);
  1876. /* Really kill the PHY state machine and disconnect from it */
  1877. phy_disconnect(priv->phydev);
  1878. /* Disable MAC receive */
  1879. umac_enable_set(priv, CMD_RX_EN, false);
  1880. ret = bcmgenet_dma_teardown(priv);
  1881. if (ret)
  1882. return ret;
  1883. /* Disable MAC transmit. TX DMA disabled have to done before this */
  1884. umac_enable_set(priv, CMD_TX_EN, false);
  1885. /* tx reclaim */
  1886. bcmgenet_tx_reclaim_all(dev);
  1887. bcmgenet_fini_dma(priv);
  1888. free_irq(priv->irq0, priv);
  1889. free_irq(priv->irq1, priv);
  1890. if (phy_is_internal(priv->phydev))
  1891. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  1892. if (!IS_ERR(priv->clk))
  1893. clk_disable_unprepare(priv->clk);
  1894. return 0;
  1895. }
  1896. static void bcmgenet_timeout(struct net_device *dev)
  1897. {
  1898. struct bcmgenet_priv *priv = netdev_priv(dev);
  1899. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  1900. dev->trans_start = jiffies;
  1901. dev->stats.tx_errors++;
  1902. netif_tx_wake_all_queues(dev);
  1903. }
  1904. #define MAX_MC_COUNT 16
  1905. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  1906. unsigned char *addr,
  1907. int *i,
  1908. int *mc)
  1909. {
  1910. u32 reg;
  1911. bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
  1912. UMAC_MDF_ADDR + (*i * 4));
  1913. bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
  1914. addr[4] << 8 | addr[5],
  1915. UMAC_MDF_ADDR + ((*i + 1) * 4));
  1916. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  1917. reg |= (1 << (MAX_MC_COUNT - *mc));
  1918. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  1919. *i += 2;
  1920. (*mc)++;
  1921. }
  1922. static void bcmgenet_set_rx_mode(struct net_device *dev)
  1923. {
  1924. struct bcmgenet_priv *priv = netdev_priv(dev);
  1925. struct netdev_hw_addr *ha;
  1926. int i, mc;
  1927. u32 reg;
  1928. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  1929. /* Promiscuous mode */
  1930. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1931. if (dev->flags & IFF_PROMISC) {
  1932. reg |= CMD_PROMISC;
  1933. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1934. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  1935. return;
  1936. } else {
  1937. reg &= ~CMD_PROMISC;
  1938. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1939. }
  1940. /* UniMac doesn't support ALLMULTI */
  1941. if (dev->flags & IFF_ALLMULTI) {
  1942. netdev_warn(dev, "ALLMULTI is not supported\n");
  1943. return;
  1944. }
  1945. /* update MDF filter */
  1946. i = 0;
  1947. mc = 0;
  1948. /* Broadcast */
  1949. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  1950. /* my own address.*/
  1951. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  1952. /* Unicast list*/
  1953. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  1954. return;
  1955. if (!netdev_uc_empty(dev))
  1956. netdev_for_each_uc_addr(ha, dev)
  1957. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1958. /* Multicast */
  1959. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  1960. return;
  1961. netdev_for_each_mc_addr(ha, dev)
  1962. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1963. }
  1964. /* Set the hardware MAC address. */
  1965. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  1966. {
  1967. struct sockaddr *addr = p;
  1968. /* Setting the MAC address at the hardware level is not possible
  1969. * without disabling the UniMAC RX/TX enable bits.
  1970. */
  1971. if (netif_running(dev))
  1972. return -EBUSY;
  1973. ether_addr_copy(dev->dev_addr, addr->sa_data);
  1974. return 0;
  1975. }
  1976. static const struct net_device_ops bcmgenet_netdev_ops = {
  1977. .ndo_open = bcmgenet_open,
  1978. .ndo_stop = bcmgenet_close,
  1979. .ndo_start_xmit = bcmgenet_xmit,
  1980. .ndo_tx_timeout = bcmgenet_timeout,
  1981. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  1982. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  1983. .ndo_do_ioctl = bcmgenet_ioctl,
  1984. .ndo_set_features = bcmgenet_set_features,
  1985. };
  1986. /* Array of GENET hardware parameters/characteristics */
  1987. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  1988. [GENET_V1] = {
  1989. .tx_queues = 0,
  1990. .rx_queues = 0,
  1991. .bds_cnt = 0,
  1992. .bp_in_en_shift = 16,
  1993. .bp_in_mask = 0xffff,
  1994. .hfb_filter_cnt = 16,
  1995. .qtag_mask = 0x1F,
  1996. .hfb_offset = 0x1000,
  1997. .rdma_offset = 0x2000,
  1998. .tdma_offset = 0x3000,
  1999. .words_per_bd = 2,
  2000. },
  2001. [GENET_V2] = {
  2002. .tx_queues = 4,
  2003. .rx_queues = 4,
  2004. .bds_cnt = 32,
  2005. .bp_in_en_shift = 16,
  2006. .bp_in_mask = 0xffff,
  2007. .hfb_filter_cnt = 16,
  2008. .qtag_mask = 0x1F,
  2009. .tbuf_offset = 0x0600,
  2010. .hfb_offset = 0x1000,
  2011. .hfb_reg_offset = 0x2000,
  2012. .rdma_offset = 0x3000,
  2013. .tdma_offset = 0x4000,
  2014. .words_per_bd = 2,
  2015. .flags = GENET_HAS_EXT,
  2016. },
  2017. [GENET_V3] = {
  2018. .tx_queues = 4,
  2019. .rx_queues = 4,
  2020. .bds_cnt = 32,
  2021. .bp_in_en_shift = 17,
  2022. .bp_in_mask = 0x1ffff,
  2023. .hfb_filter_cnt = 48,
  2024. .qtag_mask = 0x3F,
  2025. .tbuf_offset = 0x0600,
  2026. .hfb_offset = 0x8000,
  2027. .hfb_reg_offset = 0xfc00,
  2028. .rdma_offset = 0x10000,
  2029. .tdma_offset = 0x11000,
  2030. .words_per_bd = 2,
  2031. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  2032. },
  2033. [GENET_V4] = {
  2034. .tx_queues = 4,
  2035. .rx_queues = 4,
  2036. .bds_cnt = 32,
  2037. .bp_in_en_shift = 17,
  2038. .bp_in_mask = 0x1ffff,
  2039. .hfb_filter_cnt = 48,
  2040. .qtag_mask = 0x3F,
  2041. .tbuf_offset = 0x0600,
  2042. .hfb_offset = 0x8000,
  2043. .hfb_reg_offset = 0xfc00,
  2044. .rdma_offset = 0x2000,
  2045. .tdma_offset = 0x4000,
  2046. .words_per_bd = 3,
  2047. .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  2048. },
  2049. };
  2050. /* Infer hardware parameters from the detected GENET version */
  2051. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  2052. {
  2053. struct bcmgenet_hw_params *params;
  2054. u32 reg;
  2055. u8 major;
  2056. if (GENET_IS_V4(priv)) {
  2057. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2058. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  2059. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2060. priv->version = GENET_V4;
  2061. } else if (GENET_IS_V3(priv)) {
  2062. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2063. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2064. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2065. priv->version = GENET_V3;
  2066. } else if (GENET_IS_V2(priv)) {
  2067. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  2068. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2069. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2070. priv->version = GENET_V2;
  2071. } else if (GENET_IS_V1(priv)) {
  2072. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  2073. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2074. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2075. priv->version = GENET_V1;
  2076. }
  2077. /* enum genet_version starts at 1 */
  2078. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2079. params = priv->hw_params;
  2080. /* Read GENET HW version */
  2081. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2082. major = (reg >> 24 & 0x0f);
  2083. if (major == 5)
  2084. major = 4;
  2085. else if (major == 0)
  2086. major = 1;
  2087. if (major != priv->version) {
  2088. dev_err(&priv->pdev->dev,
  2089. "GENET version mismatch, got: %d, configured for: %d\n",
  2090. major, priv->version);
  2091. }
  2092. /* Print the GENET core version */
  2093. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2094. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2095. /* Store the integrated PHY revision for the MDIO probing function
  2096. * to pass this information to the PHY driver. The PHY driver expects
  2097. * to find the PHY major revision in bits 15:8 while the GENET register
  2098. * stores that information in bits 7:0, account for that.
  2099. */
  2100. priv->gphy_rev = (reg & 0xffff) << 8;
  2101. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2102. if (!(params->flags & GENET_HAS_40BITS))
  2103. pr_warn("GENET does not support 40-bits PA\n");
  2104. #endif
  2105. pr_debug("Configuration for version: %d\n"
  2106. "TXq: %1d, RXq: %1d, BDs: %1d\n"
  2107. "BP << en: %2d, BP msk: 0x%05x\n"
  2108. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2109. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2110. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2111. "Words/BD: %d\n",
  2112. priv->version,
  2113. params->tx_queues, params->rx_queues, params->bds_cnt,
  2114. params->bp_in_en_shift, params->bp_in_mask,
  2115. params->hfb_filter_cnt, params->qtag_mask,
  2116. params->tbuf_offset, params->hfb_offset,
  2117. params->hfb_reg_offset,
  2118. params->rdma_offset, params->tdma_offset,
  2119. params->words_per_bd);
  2120. }
  2121. static const struct of_device_id bcmgenet_match[] = {
  2122. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2123. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2124. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2125. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2126. { },
  2127. };
  2128. static int bcmgenet_probe(struct platform_device *pdev)
  2129. {
  2130. struct device_node *dn = pdev->dev.of_node;
  2131. const struct of_device_id *of_id;
  2132. struct bcmgenet_priv *priv;
  2133. struct net_device *dev;
  2134. const void *macaddr;
  2135. struct resource *r;
  2136. int err = -EIO;
  2137. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and a single RX queue */
  2138. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1, 1);
  2139. if (!dev) {
  2140. dev_err(&pdev->dev, "can't allocate net device\n");
  2141. return -ENOMEM;
  2142. }
  2143. of_id = of_match_node(bcmgenet_match, dn);
  2144. if (!of_id)
  2145. return -EINVAL;
  2146. priv = netdev_priv(dev);
  2147. priv->irq0 = platform_get_irq(pdev, 0);
  2148. priv->irq1 = platform_get_irq(pdev, 1);
  2149. priv->wol_irq = platform_get_irq(pdev, 2);
  2150. if (!priv->irq0 || !priv->irq1) {
  2151. dev_err(&pdev->dev, "can't find IRQs\n");
  2152. err = -EINVAL;
  2153. goto err;
  2154. }
  2155. macaddr = of_get_mac_address(dn);
  2156. if (!macaddr) {
  2157. dev_err(&pdev->dev, "can't find MAC address\n");
  2158. err = -EINVAL;
  2159. goto err;
  2160. }
  2161. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2162. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2163. if (IS_ERR(priv->base)) {
  2164. err = PTR_ERR(priv->base);
  2165. goto err;
  2166. }
  2167. SET_NETDEV_DEV(dev, &pdev->dev);
  2168. dev_set_drvdata(&pdev->dev, dev);
  2169. ether_addr_copy(dev->dev_addr, macaddr);
  2170. dev->watchdog_timeo = 2 * HZ;
  2171. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2172. dev->netdev_ops = &bcmgenet_netdev_ops;
  2173. netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
  2174. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2175. /* Set hardware features */
  2176. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2177. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2178. /* Request the WOL interrupt and advertise suspend if available */
  2179. priv->wol_irq_disabled = true;
  2180. err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
  2181. dev->name, priv);
  2182. if (!err)
  2183. device_set_wakeup_capable(&pdev->dev, 1);
  2184. /* Set the needed headroom to account for any possible
  2185. * features enabling/disabling at runtime
  2186. */
  2187. dev->needed_headroom += 64;
  2188. netdev_boot_setup_check(dev);
  2189. priv->dev = dev;
  2190. priv->pdev = pdev;
  2191. priv->version = (enum bcmgenet_version)of_id->data;
  2192. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2193. if (IS_ERR(priv->clk))
  2194. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2195. if (!IS_ERR(priv->clk))
  2196. clk_prepare_enable(priv->clk);
  2197. bcmgenet_set_hw_params(priv);
  2198. /* Mii wait queue */
  2199. init_waitqueue_head(&priv->wq);
  2200. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2201. priv->rx_buf_len = RX_BUF_LENGTH;
  2202. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2203. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2204. if (IS_ERR(priv->clk_wol))
  2205. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2206. err = reset_umac(priv);
  2207. if (err)
  2208. goto err_clk_disable;
  2209. err = bcmgenet_mii_init(dev);
  2210. if (err)
  2211. goto err_clk_disable;
  2212. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2213. * just the ring 16 descriptor based TX
  2214. */
  2215. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2216. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  2217. /* libphy will determine the link state */
  2218. netif_carrier_off(dev);
  2219. /* Turn off the main clock, WOL clock is handled separately */
  2220. if (!IS_ERR(priv->clk))
  2221. clk_disable_unprepare(priv->clk);
  2222. err = register_netdev(dev);
  2223. if (err)
  2224. goto err;
  2225. return err;
  2226. err_clk_disable:
  2227. if (!IS_ERR(priv->clk))
  2228. clk_disable_unprepare(priv->clk);
  2229. err:
  2230. free_netdev(dev);
  2231. return err;
  2232. }
  2233. static int bcmgenet_remove(struct platform_device *pdev)
  2234. {
  2235. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  2236. dev_set_drvdata(&pdev->dev, NULL);
  2237. unregister_netdev(priv->dev);
  2238. bcmgenet_mii_exit(priv->dev);
  2239. free_netdev(priv->dev);
  2240. return 0;
  2241. }
  2242. #ifdef CONFIG_PM_SLEEP
  2243. static int bcmgenet_suspend(struct device *d)
  2244. {
  2245. struct net_device *dev = dev_get_drvdata(d);
  2246. struct bcmgenet_priv *priv = netdev_priv(dev);
  2247. int ret;
  2248. if (!netif_running(dev))
  2249. return 0;
  2250. bcmgenet_netif_stop(dev);
  2251. phy_suspend(priv->phydev);
  2252. netif_device_detach(dev);
  2253. /* Disable MAC receive */
  2254. umac_enable_set(priv, CMD_RX_EN, false);
  2255. ret = bcmgenet_dma_teardown(priv);
  2256. if (ret)
  2257. return ret;
  2258. /* Disable MAC transmit. TX DMA disabled have to done before this */
  2259. umac_enable_set(priv, CMD_TX_EN, false);
  2260. /* tx reclaim */
  2261. bcmgenet_tx_reclaim_all(dev);
  2262. bcmgenet_fini_dma(priv);
  2263. /* Prepare the device for Wake-on-LAN and switch to the slow clock */
  2264. if (device_may_wakeup(d) && priv->wolopts) {
  2265. bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
  2266. clk_prepare_enable(priv->clk_wol);
  2267. }
  2268. /* Turn off the clocks */
  2269. clk_disable_unprepare(priv->clk);
  2270. return 0;
  2271. }
  2272. static int bcmgenet_resume(struct device *d)
  2273. {
  2274. struct net_device *dev = dev_get_drvdata(d);
  2275. struct bcmgenet_priv *priv = netdev_priv(dev);
  2276. unsigned long dma_ctrl;
  2277. int ret;
  2278. u32 reg;
  2279. if (!netif_running(dev))
  2280. return 0;
  2281. /* Turn on the clock */
  2282. ret = clk_prepare_enable(priv->clk);
  2283. if (ret)
  2284. return ret;
  2285. bcmgenet_umac_reset(priv);
  2286. ret = init_umac(priv);
  2287. if (ret)
  2288. goto out_clk_disable;
  2289. /* From WOL-enabled suspend, switch to regular clock */
  2290. if (priv->wolopts)
  2291. clk_disable_unprepare(priv->clk_wol);
  2292. phy_init_hw(priv->phydev);
  2293. /* Speed settings must be restored */
  2294. bcmgenet_mii_config(priv->dev, false);
  2295. /* disable ethernet MAC while updating its registers */
  2296. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  2297. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  2298. if (phy_is_internal(priv->phydev)) {
  2299. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  2300. reg |= EXT_ENERGY_DET_MASK;
  2301. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  2302. }
  2303. if (priv->wolopts)
  2304. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  2305. /* Disable RX/TX DMA and flush TX queues */
  2306. dma_ctrl = bcmgenet_dma_disable(priv);
  2307. /* Reinitialize TDMA and RDMA and SW housekeeping */
  2308. ret = bcmgenet_init_dma(priv);
  2309. if (ret) {
  2310. netdev_err(dev, "failed to initialize DMA\n");
  2311. goto out_clk_disable;
  2312. }
  2313. /* Always enable ring 16 - descriptor ring */
  2314. bcmgenet_enable_dma(priv, dma_ctrl);
  2315. netif_device_attach(dev);
  2316. phy_resume(priv->phydev);
  2317. bcmgenet_netif_start(dev);
  2318. return 0;
  2319. out_clk_disable:
  2320. clk_disable_unprepare(priv->clk);
  2321. return ret;
  2322. }
  2323. #endif /* CONFIG_PM_SLEEP */
  2324. static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
  2325. static struct platform_driver bcmgenet_driver = {
  2326. .probe = bcmgenet_probe,
  2327. .remove = bcmgenet_remove,
  2328. .driver = {
  2329. .name = "bcmgenet",
  2330. .owner = THIS_MODULE,
  2331. .of_match_table = bcmgenet_match,
  2332. .pm = &bcmgenet_pm_ops,
  2333. },
  2334. };
  2335. module_platform_driver(bcmgenet_driver);
  2336. MODULE_AUTHOR("Broadcom Corporation");
  2337. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  2338. MODULE_ALIAS("platform:bcmgenet");
  2339. MODULE_LICENSE("GPL");