be_cmds.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175
  1. /*
  2. * Copyright (C) 2005 - 2014 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  53. {
  54. int i;
  55. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  56. u32 cmd_privileges = adapter->cmd_privileges;
  57. for (i = 0; i < num_entries; i++)
  58. if (opcode == cmd_priv_map[i].opcode &&
  59. subsystem == cmd_priv_map[i].subsystem)
  60. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  61. return false;
  62. return true;
  63. }
  64. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  65. {
  66. return wrb->payload.embedded_payload;
  67. }
  68. static void be_mcc_notify(struct be_adapter *adapter)
  69. {
  70. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  71. u32 val = 0;
  72. if (be_error(adapter))
  73. return;
  74. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  75. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  76. wmb();
  77. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  78. }
  79. /* To check if valid bit is set, check the entire word as we don't know
  80. * the endianness of the data (old entry is host endian while a new entry is
  81. * little endian) */
  82. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  83. {
  84. u32 flags;
  85. if (compl->flags != 0) {
  86. flags = le32_to_cpu(compl->flags);
  87. if (flags & CQE_FLAGS_VALID_MASK) {
  88. compl->flags = flags;
  89. return true;
  90. }
  91. }
  92. return false;
  93. }
  94. /* Need to reset the entire word that houses the valid bit */
  95. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  96. {
  97. compl->flags = 0;
  98. }
  99. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  100. {
  101. unsigned long addr;
  102. addr = tag1;
  103. addr = ((addr << 16) << 16) | tag0;
  104. return (void *)addr;
  105. }
  106. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  107. {
  108. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  109. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  110. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  111. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  112. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  113. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  114. return true;
  115. else
  116. return false;
  117. }
  118. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  119. * loop (has not issued be_mcc_notify_wait())
  120. */
  121. static void be_async_cmd_process(struct be_adapter *adapter,
  122. struct be_mcc_compl *compl,
  123. struct be_cmd_resp_hdr *resp_hdr)
  124. {
  125. enum mcc_base_status base_status = base_status(compl->status);
  126. u8 opcode = 0, subsystem = 0;
  127. if (resp_hdr) {
  128. opcode = resp_hdr->opcode;
  129. subsystem = resp_hdr->subsystem;
  130. }
  131. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  132. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  133. complete(&adapter->et_cmd_compl);
  134. return;
  135. }
  136. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  137. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  138. subsystem == CMD_SUBSYSTEM_COMMON) {
  139. adapter->flash_status = compl->status;
  140. complete(&adapter->et_cmd_compl);
  141. return;
  142. }
  143. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  144. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  145. subsystem == CMD_SUBSYSTEM_ETH &&
  146. base_status == MCC_STATUS_SUCCESS) {
  147. be_parse_stats(adapter);
  148. adapter->stats_cmd_sent = false;
  149. return;
  150. }
  151. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  152. subsystem == CMD_SUBSYSTEM_COMMON) {
  153. if (base_status == MCC_STATUS_SUCCESS) {
  154. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  155. (void *)resp_hdr;
  156. adapter->drv_stats.be_on_die_temperature =
  157. resp->on_die_temperature;
  158. } else {
  159. adapter->be_get_temp_freq = 0;
  160. }
  161. return;
  162. }
  163. }
  164. static int be_mcc_compl_process(struct be_adapter *adapter,
  165. struct be_mcc_compl *compl)
  166. {
  167. enum mcc_base_status base_status;
  168. enum mcc_addl_status addl_status;
  169. struct be_cmd_resp_hdr *resp_hdr;
  170. u8 opcode = 0, subsystem = 0;
  171. /* Just swap the status to host endian; mcc tag is opaquely copied
  172. * from mcc_wrb */
  173. be_dws_le_to_cpu(compl, 4);
  174. base_status = base_status(compl->status);
  175. addl_status = addl_status(compl->status);
  176. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  177. if (resp_hdr) {
  178. opcode = resp_hdr->opcode;
  179. subsystem = resp_hdr->subsystem;
  180. }
  181. be_async_cmd_process(adapter, compl, resp_hdr);
  182. if (base_status != MCC_STATUS_SUCCESS &&
  183. !be_skip_err_log(opcode, base_status, addl_status)) {
  184. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  185. dev_warn(&adapter->pdev->dev,
  186. "VF is not privileged to issue opcode %d-%d\n",
  187. opcode, subsystem);
  188. } else {
  189. dev_err(&adapter->pdev->dev,
  190. "opcode %d-%d failed:status %d-%d\n",
  191. opcode, subsystem, base_status, addl_status);
  192. }
  193. }
  194. return compl->status;
  195. }
  196. /* Link state evt is a string of bytes; no need for endian swapping */
  197. static void be_async_link_state_process(struct be_adapter *adapter,
  198. struct be_mcc_compl *compl)
  199. {
  200. struct be_async_event_link_state *evt =
  201. (struct be_async_event_link_state *)compl;
  202. /* When link status changes, link speed must be re-queried from FW */
  203. adapter->phy.link_speed = -1;
  204. /* On BEx the FW does not send a separate link status
  205. * notification for physical and logical link.
  206. * On other chips just process the logical link
  207. * status notification
  208. */
  209. if (!BEx_chip(adapter) &&
  210. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  211. return;
  212. /* For the initial link status do not rely on the ASYNC event as
  213. * it may not be received in some cases.
  214. */
  215. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  216. be_link_status_update(adapter,
  217. evt->port_link_status & LINK_STATUS_MASK);
  218. }
  219. /* Grp5 CoS Priority evt */
  220. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  221. struct be_mcc_compl *compl)
  222. {
  223. struct be_async_event_grp5_cos_priority *evt =
  224. (struct be_async_event_grp5_cos_priority *)compl;
  225. if (evt->valid) {
  226. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  227. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  228. adapter->recommended_prio =
  229. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  230. }
  231. }
  232. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  233. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  234. struct be_mcc_compl *compl)
  235. {
  236. struct be_async_event_grp5_qos_link_speed *evt =
  237. (struct be_async_event_grp5_qos_link_speed *)compl;
  238. if (adapter->phy.link_speed >= 0 &&
  239. evt->physical_port == adapter->port_num)
  240. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  241. }
  242. /*Grp5 PVID evt*/
  243. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  244. struct be_mcc_compl *compl)
  245. {
  246. struct be_async_event_grp5_pvid_state *evt =
  247. (struct be_async_event_grp5_pvid_state *)compl;
  248. if (evt->enabled) {
  249. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  250. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  251. } else {
  252. adapter->pvid = 0;
  253. }
  254. }
  255. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  256. struct be_mcc_compl *compl)
  257. {
  258. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  259. ASYNC_EVENT_TYPE_MASK;
  260. switch (event_type) {
  261. case ASYNC_EVENT_COS_PRIORITY:
  262. be_async_grp5_cos_priority_process(adapter, compl);
  263. break;
  264. case ASYNC_EVENT_QOS_SPEED:
  265. be_async_grp5_qos_speed_process(adapter, compl);
  266. break;
  267. case ASYNC_EVENT_PVID_STATE:
  268. be_async_grp5_pvid_state_process(adapter, compl);
  269. break;
  270. default:
  271. break;
  272. }
  273. }
  274. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  275. struct be_mcc_compl *cmp)
  276. {
  277. u8 event_type = 0;
  278. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  279. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  280. ASYNC_EVENT_TYPE_MASK;
  281. switch (event_type) {
  282. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  283. if (evt->valid)
  284. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  285. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  286. break;
  287. default:
  288. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  289. event_type);
  290. break;
  291. }
  292. }
  293. static inline bool is_link_state_evt(u32 flags)
  294. {
  295. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  296. ASYNC_EVENT_CODE_LINK_STATE;
  297. }
  298. static inline bool is_grp5_evt(u32 flags)
  299. {
  300. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  301. ASYNC_EVENT_CODE_GRP_5;
  302. }
  303. static inline bool is_dbg_evt(u32 flags)
  304. {
  305. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  306. ASYNC_EVENT_CODE_QNQ;
  307. }
  308. static void be_mcc_event_process(struct be_adapter *adapter,
  309. struct be_mcc_compl *compl)
  310. {
  311. if (is_link_state_evt(compl->flags))
  312. be_async_link_state_process(adapter, compl);
  313. else if (is_grp5_evt(compl->flags))
  314. be_async_grp5_evt_process(adapter, compl);
  315. else if (is_dbg_evt(compl->flags))
  316. be_async_dbg_evt_process(adapter, compl);
  317. }
  318. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  319. {
  320. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  321. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  322. if (be_mcc_compl_is_new(compl)) {
  323. queue_tail_inc(mcc_cq);
  324. return compl;
  325. }
  326. return NULL;
  327. }
  328. void be_async_mcc_enable(struct be_adapter *adapter)
  329. {
  330. spin_lock_bh(&adapter->mcc_cq_lock);
  331. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  332. adapter->mcc_obj.rearm_cq = true;
  333. spin_unlock_bh(&adapter->mcc_cq_lock);
  334. }
  335. void be_async_mcc_disable(struct be_adapter *adapter)
  336. {
  337. spin_lock_bh(&adapter->mcc_cq_lock);
  338. adapter->mcc_obj.rearm_cq = false;
  339. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  340. spin_unlock_bh(&adapter->mcc_cq_lock);
  341. }
  342. int be_process_mcc(struct be_adapter *adapter)
  343. {
  344. struct be_mcc_compl *compl;
  345. int num = 0, status = 0;
  346. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  347. spin_lock(&adapter->mcc_cq_lock);
  348. while ((compl = be_mcc_compl_get(adapter))) {
  349. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  350. be_mcc_event_process(adapter, compl);
  351. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  352. status = be_mcc_compl_process(adapter, compl);
  353. atomic_dec(&mcc_obj->q.used);
  354. }
  355. be_mcc_compl_use(compl);
  356. num++;
  357. }
  358. if (num)
  359. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  360. spin_unlock(&adapter->mcc_cq_lock);
  361. return status;
  362. }
  363. /* Wait till no more pending mcc requests are present */
  364. static int be_mcc_wait_compl(struct be_adapter *adapter)
  365. {
  366. #define mcc_timeout 120000 /* 12s timeout */
  367. int i, status = 0;
  368. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  369. for (i = 0; i < mcc_timeout; i++) {
  370. if (be_error(adapter))
  371. return -EIO;
  372. local_bh_disable();
  373. status = be_process_mcc(adapter);
  374. local_bh_enable();
  375. if (atomic_read(&mcc_obj->q.used) == 0)
  376. break;
  377. udelay(100);
  378. }
  379. if (i == mcc_timeout) {
  380. dev_err(&adapter->pdev->dev, "FW not responding\n");
  381. adapter->fw_timeout = true;
  382. return -EIO;
  383. }
  384. return status;
  385. }
  386. /* Notify MCC requests and wait for completion */
  387. static int be_mcc_notify_wait(struct be_adapter *adapter)
  388. {
  389. int status;
  390. struct be_mcc_wrb *wrb;
  391. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  392. u16 index = mcc_obj->q.head;
  393. struct be_cmd_resp_hdr *resp;
  394. index_dec(&index, mcc_obj->q.len);
  395. wrb = queue_index_node(&mcc_obj->q, index);
  396. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  397. be_mcc_notify(adapter);
  398. status = be_mcc_wait_compl(adapter);
  399. if (status == -EIO)
  400. goto out;
  401. status = (resp->base_status |
  402. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  403. CQE_ADDL_STATUS_SHIFT));
  404. out:
  405. return status;
  406. }
  407. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  408. {
  409. int msecs = 0;
  410. u32 ready;
  411. do {
  412. if (be_error(adapter))
  413. return -EIO;
  414. ready = ioread32(db);
  415. if (ready == 0xffffffff)
  416. return -1;
  417. ready &= MPU_MAILBOX_DB_RDY_MASK;
  418. if (ready)
  419. break;
  420. if (msecs > 4000) {
  421. dev_err(&adapter->pdev->dev, "FW not responding\n");
  422. adapter->fw_timeout = true;
  423. be_detect_error(adapter);
  424. return -1;
  425. }
  426. msleep(1);
  427. msecs++;
  428. } while (true);
  429. return 0;
  430. }
  431. /*
  432. * Insert the mailbox address into the doorbell in two steps
  433. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  434. */
  435. static int be_mbox_notify_wait(struct be_adapter *adapter)
  436. {
  437. int status;
  438. u32 val = 0;
  439. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  440. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  441. struct be_mcc_mailbox *mbox = mbox_mem->va;
  442. struct be_mcc_compl *compl = &mbox->compl;
  443. /* wait for ready to be set */
  444. status = be_mbox_db_ready_wait(adapter, db);
  445. if (status != 0)
  446. return status;
  447. val |= MPU_MAILBOX_DB_HI_MASK;
  448. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  449. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  450. iowrite32(val, db);
  451. /* wait for ready to be set */
  452. status = be_mbox_db_ready_wait(adapter, db);
  453. if (status != 0)
  454. return status;
  455. val = 0;
  456. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  457. val |= (u32)(mbox_mem->dma >> 4) << 2;
  458. iowrite32(val, db);
  459. status = be_mbox_db_ready_wait(adapter, db);
  460. if (status != 0)
  461. return status;
  462. /* A cq entry has been made now */
  463. if (be_mcc_compl_is_new(compl)) {
  464. status = be_mcc_compl_process(adapter, &mbox->compl);
  465. be_mcc_compl_use(compl);
  466. if (status)
  467. return status;
  468. } else {
  469. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  470. return -1;
  471. }
  472. return 0;
  473. }
  474. static u16 be_POST_stage_get(struct be_adapter *adapter)
  475. {
  476. u32 sem;
  477. if (BEx_chip(adapter))
  478. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  479. else
  480. pci_read_config_dword(adapter->pdev,
  481. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  482. return sem & POST_STAGE_MASK;
  483. }
  484. static int lancer_wait_ready(struct be_adapter *adapter)
  485. {
  486. #define SLIPORT_READY_TIMEOUT 30
  487. u32 sliport_status;
  488. int status = 0, i;
  489. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  490. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  491. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  492. break;
  493. msleep(1000);
  494. }
  495. if (i == SLIPORT_READY_TIMEOUT)
  496. status = -1;
  497. return status;
  498. }
  499. static bool lancer_provisioning_error(struct be_adapter *adapter)
  500. {
  501. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  502. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  503. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  504. sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
  505. sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
  506. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  507. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  508. return true;
  509. }
  510. return false;
  511. }
  512. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  513. {
  514. int status;
  515. u32 sliport_status, err, reset_needed;
  516. bool resource_error;
  517. resource_error = lancer_provisioning_error(adapter);
  518. if (resource_error)
  519. return -EAGAIN;
  520. status = lancer_wait_ready(adapter);
  521. if (!status) {
  522. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  523. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  524. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  525. if (err && reset_needed) {
  526. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  527. adapter->db + SLIPORT_CONTROL_OFFSET);
  528. /* check adapter has corrected the error */
  529. status = lancer_wait_ready(adapter);
  530. sliport_status = ioread32(adapter->db +
  531. SLIPORT_STATUS_OFFSET);
  532. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  533. SLIPORT_STATUS_RN_MASK);
  534. if (status || sliport_status)
  535. status = -1;
  536. } else if (err || reset_needed) {
  537. status = -1;
  538. }
  539. }
  540. /* Stop error recovery if error is not recoverable.
  541. * No resource error is temporary errors and will go away
  542. * when PF provisions resources.
  543. */
  544. resource_error = lancer_provisioning_error(adapter);
  545. if (resource_error)
  546. status = -EAGAIN;
  547. return status;
  548. }
  549. int be_fw_wait_ready(struct be_adapter *adapter)
  550. {
  551. u16 stage;
  552. int status, timeout = 0;
  553. struct device *dev = &adapter->pdev->dev;
  554. if (lancer_chip(adapter)) {
  555. status = lancer_wait_ready(adapter);
  556. return status;
  557. }
  558. do {
  559. stage = be_POST_stage_get(adapter);
  560. if (stage == POST_STAGE_ARMFW_RDY)
  561. return 0;
  562. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  563. if (msleep_interruptible(2000)) {
  564. dev_err(dev, "Waiting for POST aborted\n");
  565. return -EINTR;
  566. }
  567. timeout += 2;
  568. } while (timeout < 60);
  569. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  570. return -1;
  571. }
  572. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  573. {
  574. return &wrb->payload.sgl[0];
  575. }
  576. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  577. {
  578. wrb->tag0 = addr & 0xFFFFFFFF;
  579. wrb->tag1 = upper_32_bits(addr);
  580. }
  581. /* Don't touch the hdr after it's prepared */
  582. /* mem will be NULL for embedded commands */
  583. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  584. u8 subsystem, u8 opcode, int cmd_len,
  585. struct be_mcc_wrb *wrb,
  586. struct be_dma_mem *mem)
  587. {
  588. struct be_sge *sge;
  589. req_hdr->opcode = opcode;
  590. req_hdr->subsystem = subsystem;
  591. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  592. req_hdr->version = 0;
  593. fill_wrb_tags(wrb, (ulong) req_hdr);
  594. wrb->payload_length = cmd_len;
  595. if (mem) {
  596. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  597. MCC_WRB_SGE_CNT_SHIFT;
  598. sge = nonembedded_sgl(wrb);
  599. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  600. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  601. sge->len = cpu_to_le32(mem->size);
  602. } else
  603. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  604. be_dws_cpu_to_le(wrb, 8);
  605. }
  606. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  607. struct be_dma_mem *mem)
  608. {
  609. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  610. u64 dma = (u64)mem->dma;
  611. for (i = 0; i < buf_pages; i++) {
  612. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  613. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  614. dma += PAGE_SIZE_4K;
  615. }
  616. }
  617. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  618. {
  619. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  620. struct be_mcc_wrb *wrb
  621. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  622. memset(wrb, 0, sizeof(*wrb));
  623. return wrb;
  624. }
  625. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  626. {
  627. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  628. struct be_mcc_wrb *wrb;
  629. if (!mccq->created)
  630. return NULL;
  631. if (atomic_read(&mccq->used) >= mccq->len)
  632. return NULL;
  633. wrb = queue_head_node(mccq);
  634. queue_head_inc(mccq);
  635. atomic_inc(&mccq->used);
  636. memset(wrb, 0, sizeof(*wrb));
  637. return wrb;
  638. }
  639. static bool use_mcc(struct be_adapter *adapter)
  640. {
  641. return adapter->mcc_obj.q.created;
  642. }
  643. /* Must be used only in process context */
  644. static int be_cmd_lock(struct be_adapter *adapter)
  645. {
  646. if (use_mcc(adapter)) {
  647. spin_lock_bh(&adapter->mcc_lock);
  648. return 0;
  649. } else {
  650. return mutex_lock_interruptible(&adapter->mbox_lock);
  651. }
  652. }
  653. /* Must be used only in process context */
  654. static void be_cmd_unlock(struct be_adapter *adapter)
  655. {
  656. if (use_mcc(adapter))
  657. spin_unlock_bh(&adapter->mcc_lock);
  658. else
  659. return mutex_unlock(&adapter->mbox_lock);
  660. }
  661. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  662. struct be_mcc_wrb *wrb)
  663. {
  664. struct be_mcc_wrb *dest_wrb;
  665. if (use_mcc(adapter)) {
  666. dest_wrb = wrb_from_mccq(adapter);
  667. if (!dest_wrb)
  668. return NULL;
  669. } else {
  670. dest_wrb = wrb_from_mbox(adapter);
  671. }
  672. memcpy(dest_wrb, wrb, sizeof(*wrb));
  673. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  674. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  675. return dest_wrb;
  676. }
  677. /* Must be used only in process context */
  678. static int be_cmd_notify_wait(struct be_adapter *adapter,
  679. struct be_mcc_wrb *wrb)
  680. {
  681. struct be_mcc_wrb *dest_wrb;
  682. int status;
  683. status = be_cmd_lock(adapter);
  684. if (status)
  685. return status;
  686. dest_wrb = be_cmd_copy(adapter, wrb);
  687. if (!dest_wrb)
  688. return -EBUSY;
  689. if (use_mcc(adapter))
  690. status = be_mcc_notify_wait(adapter);
  691. else
  692. status = be_mbox_notify_wait(adapter);
  693. if (!status)
  694. memcpy(wrb, dest_wrb, sizeof(*wrb));
  695. be_cmd_unlock(adapter);
  696. return status;
  697. }
  698. /* Tell fw we're about to start firing cmds by writing a
  699. * special pattern across the wrb hdr; uses mbox
  700. */
  701. int be_cmd_fw_init(struct be_adapter *adapter)
  702. {
  703. u8 *wrb;
  704. int status;
  705. if (lancer_chip(adapter))
  706. return 0;
  707. if (mutex_lock_interruptible(&adapter->mbox_lock))
  708. return -1;
  709. wrb = (u8 *)wrb_from_mbox(adapter);
  710. *wrb++ = 0xFF;
  711. *wrb++ = 0x12;
  712. *wrb++ = 0x34;
  713. *wrb++ = 0xFF;
  714. *wrb++ = 0xFF;
  715. *wrb++ = 0x56;
  716. *wrb++ = 0x78;
  717. *wrb = 0xFF;
  718. status = be_mbox_notify_wait(adapter);
  719. mutex_unlock(&adapter->mbox_lock);
  720. return status;
  721. }
  722. /* Tell fw we're done with firing cmds by writing a
  723. * special pattern across the wrb hdr; uses mbox
  724. */
  725. int be_cmd_fw_clean(struct be_adapter *adapter)
  726. {
  727. u8 *wrb;
  728. int status;
  729. if (lancer_chip(adapter))
  730. return 0;
  731. if (mutex_lock_interruptible(&adapter->mbox_lock))
  732. return -1;
  733. wrb = (u8 *)wrb_from_mbox(adapter);
  734. *wrb++ = 0xFF;
  735. *wrb++ = 0xAA;
  736. *wrb++ = 0xBB;
  737. *wrb++ = 0xFF;
  738. *wrb++ = 0xFF;
  739. *wrb++ = 0xCC;
  740. *wrb++ = 0xDD;
  741. *wrb = 0xFF;
  742. status = be_mbox_notify_wait(adapter);
  743. mutex_unlock(&adapter->mbox_lock);
  744. return status;
  745. }
  746. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  747. {
  748. struct be_mcc_wrb *wrb;
  749. struct be_cmd_req_eq_create *req;
  750. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  751. int status, ver = 0;
  752. if (mutex_lock_interruptible(&adapter->mbox_lock))
  753. return -1;
  754. wrb = wrb_from_mbox(adapter);
  755. req = embedded_payload(wrb);
  756. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  757. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  758. NULL);
  759. /* Support for EQ_CREATEv2 available only SH-R onwards */
  760. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  761. ver = 2;
  762. req->hdr.version = ver;
  763. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  764. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  765. /* 4byte eqe*/
  766. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  767. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  768. __ilog2_u32(eqo->q.len / 256));
  769. be_dws_cpu_to_le(req->context, sizeof(req->context));
  770. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  771. status = be_mbox_notify_wait(adapter);
  772. if (!status) {
  773. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  774. eqo->q.id = le16_to_cpu(resp->eq_id);
  775. eqo->msix_idx =
  776. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  777. eqo->q.created = true;
  778. }
  779. mutex_unlock(&adapter->mbox_lock);
  780. return status;
  781. }
  782. /* Use MCC */
  783. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  784. bool permanent, u32 if_handle, u32 pmac_id)
  785. {
  786. struct be_mcc_wrb *wrb;
  787. struct be_cmd_req_mac_query *req;
  788. int status;
  789. spin_lock_bh(&adapter->mcc_lock);
  790. wrb = wrb_from_mccq(adapter);
  791. if (!wrb) {
  792. status = -EBUSY;
  793. goto err;
  794. }
  795. req = embedded_payload(wrb);
  796. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  797. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  798. NULL);
  799. req->type = MAC_ADDRESS_TYPE_NETWORK;
  800. if (permanent) {
  801. req->permanent = 1;
  802. } else {
  803. req->if_id = cpu_to_le16((u16)if_handle);
  804. req->pmac_id = cpu_to_le32(pmac_id);
  805. req->permanent = 0;
  806. }
  807. status = be_mcc_notify_wait(adapter);
  808. if (!status) {
  809. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  810. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  811. }
  812. err:
  813. spin_unlock_bh(&adapter->mcc_lock);
  814. return status;
  815. }
  816. /* Uses synchronous MCCQ */
  817. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  818. u32 if_id, u32 *pmac_id, u32 domain)
  819. {
  820. struct be_mcc_wrb *wrb;
  821. struct be_cmd_req_pmac_add *req;
  822. int status;
  823. spin_lock_bh(&adapter->mcc_lock);
  824. wrb = wrb_from_mccq(adapter);
  825. if (!wrb) {
  826. status = -EBUSY;
  827. goto err;
  828. }
  829. req = embedded_payload(wrb);
  830. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  831. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  832. NULL);
  833. req->hdr.domain = domain;
  834. req->if_id = cpu_to_le32(if_id);
  835. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  836. status = be_mcc_notify_wait(adapter);
  837. if (!status) {
  838. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  839. *pmac_id = le32_to_cpu(resp->pmac_id);
  840. }
  841. err:
  842. spin_unlock_bh(&adapter->mcc_lock);
  843. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  844. status = -EPERM;
  845. return status;
  846. }
  847. /* Uses synchronous MCCQ */
  848. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  849. {
  850. struct be_mcc_wrb *wrb;
  851. struct be_cmd_req_pmac_del *req;
  852. int status;
  853. if (pmac_id == -1)
  854. return 0;
  855. spin_lock_bh(&adapter->mcc_lock);
  856. wrb = wrb_from_mccq(adapter);
  857. if (!wrb) {
  858. status = -EBUSY;
  859. goto err;
  860. }
  861. req = embedded_payload(wrb);
  862. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  863. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  864. wrb, NULL);
  865. req->hdr.domain = dom;
  866. req->if_id = cpu_to_le32(if_id);
  867. req->pmac_id = cpu_to_le32(pmac_id);
  868. status = be_mcc_notify_wait(adapter);
  869. err:
  870. spin_unlock_bh(&adapter->mcc_lock);
  871. return status;
  872. }
  873. /* Uses Mbox */
  874. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  875. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  876. {
  877. struct be_mcc_wrb *wrb;
  878. struct be_cmd_req_cq_create *req;
  879. struct be_dma_mem *q_mem = &cq->dma_mem;
  880. void *ctxt;
  881. int status;
  882. if (mutex_lock_interruptible(&adapter->mbox_lock))
  883. return -1;
  884. wrb = wrb_from_mbox(adapter);
  885. req = embedded_payload(wrb);
  886. ctxt = &req->context;
  887. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  888. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  889. NULL);
  890. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  891. if (BEx_chip(adapter)) {
  892. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  893. coalesce_wm);
  894. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  895. ctxt, no_delay);
  896. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  897. __ilog2_u32(cq->len / 256));
  898. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  899. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  900. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  901. } else {
  902. req->hdr.version = 2;
  903. req->page_size = 1; /* 1 for 4K */
  904. /* coalesce-wm field in this cmd is not relevant to Lancer.
  905. * Lancer uses COMMON_MODIFY_CQ to set this field
  906. */
  907. if (!lancer_chip(adapter))
  908. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  909. ctxt, coalesce_wm);
  910. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  911. no_delay);
  912. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  913. __ilog2_u32(cq->len / 256));
  914. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  915. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  916. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  917. }
  918. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  919. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  920. status = be_mbox_notify_wait(adapter);
  921. if (!status) {
  922. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  923. cq->id = le16_to_cpu(resp->cq_id);
  924. cq->created = true;
  925. }
  926. mutex_unlock(&adapter->mbox_lock);
  927. return status;
  928. }
  929. static u32 be_encoded_q_len(int q_len)
  930. {
  931. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  932. if (len_encoded == 16)
  933. len_encoded = 0;
  934. return len_encoded;
  935. }
  936. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  937. struct be_queue_info *mccq,
  938. struct be_queue_info *cq)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_mcc_ext_create *req;
  942. struct be_dma_mem *q_mem = &mccq->dma_mem;
  943. void *ctxt;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. ctxt = &req->context;
  950. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  952. NULL);
  953. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  954. if (BEx_chip(adapter)) {
  955. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  956. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  957. be_encoded_q_len(mccq->len));
  958. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  959. } else {
  960. req->hdr.version = 1;
  961. req->cq_id = cpu_to_le16(cq->id);
  962. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  963. be_encoded_q_len(mccq->len));
  964. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  965. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  966. ctxt, cq->id);
  967. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  968. ctxt, 1);
  969. }
  970. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  971. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  972. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  973. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  974. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  975. status = be_mbox_notify_wait(adapter);
  976. if (!status) {
  977. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  978. mccq->id = le16_to_cpu(resp->id);
  979. mccq->created = true;
  980. }
  981. mutex_unlock(&adapter->mbox_lock);
  982. return status;
  983. }
  984. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  985. struct be_queue_info *mccq,
  986. struct be_queue_info *cq)
  987. {
  988. struct be_mcc_wrb *wrb;
  989. struct be_cmd_req_mcc_create *req;
  990. struct be_dma_mem *q_mem = &mccq->dma_mem;
  991. void *ctxt;
  992. int status;
  993. if (mutex_lock_interruptible(&adapter->mbox_lock))
  994. return -1;
  995. wrb = wrb_from_mbox(adapter);
  996. req = embedded_payload(wrb);
  997. ctxt = &req->context;
  998. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  999. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1000. NULL);
  1001. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1002. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1003. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1004. be_encoded_q_len(mccq->len));
  1005. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1006. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1007. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1008. status = be_mbox_notify_wait(adapter);
  1009. if (!status) {
  1010. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1011. mccq->id = le16_to_cpu(resp->id);
  1012. mccq->created = true;
  1013. }
  1014. mutex_unlock(&adapter->mbox_lock);
  1015. return status;
  1016. }
  1017. int be_cmd_mccq_create(struct be_adapter *adapter,
  1018. struct be_queue_info *mccq, struct be_queue_info *cq)
  1019. {
  1020. int status;
  1021. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1022. if (status && BEx_chip(adapter)) {
  1023. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1024. "or newer to avoid conflicting priorities between NIC "
  1025. "and FCoE traffic");
  1026. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1027. }
  1028. return status;
  1029. }
  1030. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1031. {
  1032. struct be_mcc_wrb wrb = {0};
  1033. struct be_cmd_req_eth_tx_create *req;
  1034. struct be_queue_info *txq = &txo->q;
  1035. struct be_queue_info *cq = &txo->cq;
  1036. struct be_dma_mem *q_mem = &txq->dma_mem;
  1037. int status, ver = 0;
  1038. req = embedded_payload(&wrb);
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1040. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1041. if (lancer_chip(adapter)) {
  1042. req->hdr.version = 1;
  1043. } else if (BEx_chip(adapter)) {
  1044. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1045. req->hdr.version = 2;
  1046. } else { /* For SH */
  1047. req->hdr.version = 2;
  1048. }
  1049. if (req->hdr.version > 0)
  1050. req->if_id = cpu_to_le16(adapter->if_handle);
  1051. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1052. req->ulp_num = BE_ULP1_NUM;
  1053. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1054. req->cq_id = cpu_to_le16(cq->id);
  1055. req->queue_size = be_encoded_q_len(txq->len);
  1056. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1057. ver = req->hdr.version;
  1058. status = be_cmd_notify_wait(adapter, &wrb);
  1059. if (!status) {
  1060. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1061. txq->id = le16_to_cpu(resp->cid);
  1062. if (ver == 2)
  1063. txo->db_offset = le32_to_cpu(resp->db_offset);
  1064. else
  1065. txo->db_offset = DB_TXULP1_OFFSET;
  1066. txq->created = true;
  1067. }
  1068. return status;
  1069. }
  1070. /* Uses MCC */
  1071. int be_cmd_rxq_create(struct be_adapter *adapter,
  1072. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1073. u32 if_id, u32 rss, u8 *rss_id)
  1074. {
  1075. struct be_mcc_wrb *wrb;
  1076. struct be_cmd_req_eth_rx_create *req;
  1077. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1078. int status;
  1079. spin_lock_bh(&adapter->mcc_lock);
  1080. wrb = wrb_from_mccq(adapter);
  1081. if (!wrb) {
  1082. status = -EBUSY;
  1083. goto err;
  1084. }
  1085. req = embedded_payload(wrb);
  1086. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1087. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1088. req->cq_id = cpu_to_le16(cq_id);
  1089. req->frag_size = fls(frag_size) - 1;
  1090. req->num_pages = 2;
  1091. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1092. req->interface_id = cpu_to_le32(if_id);
  1093. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1094. req->rss_queue = cpu_to_le32(rss);
  1095. status = be_mcc_notify_wait(adapter);
  1096. if (!status) {
  1097. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1098. rxq->id = le16_to_cpu(resp->id);
  1099. rxq->created = true;
  1100. *rss_id = resp->rss_id;
  1101. }
  1102. err:
  1103. spin_unlock_bh(&adapter->mcc_lock);
  1104. return status;
  1105. }
  1106. /* Generic destroyer function for all types of queues
  1107. * Uses Mbox
  1108. */
  1109. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1110. int queue_type)
  1111. {
  1112. struct be_mcc_wrb *wrb;
  1113. struct be_cmd_req_q_destroy *req;
  1114. u8 subsys = 0, opcode = 0;
  1115. int status;
  1116. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1117. return -1;
  1118. wrb = wrb_from_mbox(adapter);
  1119. req = embedded_payload(wrb);
  1120. switch (queue_type) {
  1121. case QTYPE_EQ:
  1122. subsys = CMD_SUBSYSTEM_COMMON;
  1123. opcode = OPCODE_COMMON_EQ_DESTROY;
  1124. break;
  1125. case QTYPE_CQ:
  1126. subsys = CMD_SUBSYSTEM_COMMON;
  1127. opcode = OPCODE_COMMON_CQ_DESTROY;
  1128. break;
  1129. case QTYPE_TXQ:
  1130. subsys = CMD_SUBSYSTEM_ETH;
  1131. opcode = OPCODE_ETH_TX_DESTROY;
  1132. break;
  1133. case QTYPE_RXQ:
  1134. subsys = CMD_SUBSYSTEM_ETH;
  1135. opcode = OPCODE_ETH_RX_DESTROY;
  1136. break;
  1137. case QTYPE_MCCQ:
  1138. subsys = CMD_SUBSYSTEM_COMMON;
  1139. opcode = OPCODE_COMMON_MCC_DESTROY;
  1140. break;
  1141. default:
  1142. BUG();
  1143. }
  1144. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1145. NULL);
  1146. req->id = cpu_to_le16(q->id);
  1147. status = be_mbox_notify_wait(adapter);
  1148. q->created = false;
  1149. mutex_unlock(&adapter->mbox_lock);
  1150. return status;
  1151. }
  1152. /* Uses MCC */
  1153. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_q_destroy *req;
  1157. int status;
  1158. spin_lock_bh(&adapter->mcc_lock);
  1159. wrb = wrb_from_mccq(adapter);
  1160. if (!wrb) {
  1161. status = -EBUSY;
  1162. goto err;
  1163. }
  1164. req = embedded_payload(wrb);
  1165. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1166. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1167. req->id = cpu_to_le16(q->id);
  1168. status = be_mcc_notify_wait(adapter);
  1169. q->created = false;
  1170. err:
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. return status;
  1173. }
  1174. /* Create an rx filtering policy configuration on an i/f
  1175. * Will use MBOX only if MCCQ has not been created.
  1176. */
  1177. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1178. u32 *if_handle, u32 domain)
  1179. {
  1180. struct be_mcc_wrb wrb = {0};
  1181. struct be_cmd_req_if_create *req;
  1182. int status;
  1183. req = embedded_payload(&wrb);
  1184. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1186. sizeof(*req), &wrb, NULL);
  1187. req->hdr.domain = domain;
  1188. req->capability_flags = cpu_to_le32(cap_flags);
  1189. req->enable_flags = cpu_to_le32(en_flags);
  1190. req->pmac_invalid = true;
  1191. status = be_cmd_notify_wait(adapter, &wrb);
  1192. if (!status) {
  1193. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1194. *if_handle = le32_to_cpu(resp->interface_id);
  1195. /* Hack to retrieve VF's pmac-id on BE3 */
  1196. if (BE3_chip(adapter) && !be_physfn(adapter))
  1197. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1198. }
  1199. return status;
  1200. }
  1201. /* Uses MCCQ */
  1202. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1203. {
  1204. struct be_mcc_wrb *wrb;
  1205. struct be_cmd_req_if_destroy *req;
  1206. int status;
  1207. if (interface_id == -1)
  1208. return 0;
  1209. spin_lock_bh(&adapter->mcc_lock);
  1210. wrb = wrb_from_mccq(adapter);
  1211. if (!wrb) {
  1212. status = -EBUSY;
  1213. goto err;
  1214. }
  1215. req = embedded_payload(wrb);
  1216. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1217. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1218. sizeof(*req), wrb, NULL);
  1219. req->hdr.domain = domain;
  1220. req->interface_id = cpu_to_le32(interface_id);
  1221. status = be_mcc_notify_wait(adapter);
  1222. err:
  1223. spin_unlock_bh(&adapter->mcc_lock);
  1224. return status;
  1225. }
  1226. /* Get stats is a non embedded command: the request is not embedded inside
  1227. * WRB but is a separate dma memory block
  1228. * Uses asynchronous MCC
  1229. */
  1230. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1231. {
  1232. struct be_mcc_wrb *wrb;
  1233. struct be_cmd_req_hdr *hdr;
  1234. int status = 0;
  1235. spin_lock_bh(&adapter->mcc_lock);
  1236. wrb = wrb_from_mccq(adapter);
  1237. if (!wrb) {
  1238. status = -EBUSY;
  1239. goto err;
  1240. }
  1241. hdr = nonemb_cmd->va;
  1242. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1243. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1244. nonemb_cmd);
  1245. /* version 1 of the cmd is not supported only by BE2 */
  1246. if (BE2_chip(adapter))
  1247. hdr->version = 0;
  1248. if (BE3_chip(adapter) || lancer_chip(adapter))
  1249. hdr->version = 1;
  1250. else
  1251. hdr->version = 2;
  1252. be_mcc_notify(adapter);
  1253. adapter->stats_cmd_sent = true;
  1254. err:
  1255. spin_unlock_bh(&adapter->mcc_lock);
  1256. return status;
  1257. }
  1258. /* Lancer Stats */
  1259. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1260. struct be_dma_mem *nonemb_cmd)
  1261. {
  1262. struct be_mcc_wrb *wrb;
  1263. struct lancer_cmd_req_pport_stats *req;
  1264. int status = 0;
  1265. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1266. CMD_SUBSYSTEM_ETH))
  1267. return -EPERM;
  1268. spin_lock_bh(&adapter->mcc_lock);
  1269. wrb = wrb_from_mccq(adapter);
  1270. if (!wrb) {
  1271. status = -EBUSY;
  1272. goto err;
  1273. }
  1274. req = nonemb_cmd->va;
  1275. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1276. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1277. wrb, nonemb_cmd);
  1278. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1279. req->cmd_params.params.reset_stats = 0;
  1280. be_mcc_notify(adapter);
  1281. adapter->stats_cmd_sent = true;
  1282. err:
  1283. spin_unlock_bh(&adapter->mcc_lock);
  1284. return status;
  1285. }
  1286. static int be_mac_to_link_speed(int mac_speed)
  1287. {
  1288. switch (mac_speed) {
  1289. case PHY_LINK_SPEED_ZERO:
  1290. return 0;
  1291. case PHY_LINK_SPEED_10MBPS:
  1292. return 10;
  1293. case PHY_LINK_SPEED_100MBPS:
  1294. return 100;
  1295. case PHY_LINK_SPEED_1GBPS:
  1296. return 1000;
  1297. case PHY_LINK_SPEED_10GBPS:
  1298. return 10000;
  1299. case PHY_LINK_SPEED_20GBPS:
  1300. return 20000;
  1301. case PHY_LINK_SPEED_25GBPS:
  1302. return 25000;
  1303. case PHY_LINK_SPEED_40GBPS:
  1304. return 40000;
  1305. }
  1306. return 0;
  1307. }
  1308. /* Uses synchronous mcc
  1309. * Returns link_speed in Mbps
  1310. */
  1311. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1312. u8 *link_status, u32 dom)
  1313. {
  1314. struct be_mcc_wrb *wrb;
  1315. struct be_cmd_req_link_status *req;
  1316. int status;
  1317. spin_lock_bh(&adapter->mcc_lock);
  1318. if (link_status)
  1319. *link_status = LINK_DOWN;
  1320. wrb = wrb_from_mccq(adapter);
  1321. if (!wrb) {
  1322. status = -EBUSY;
  1323. goto err;
  1324. }
  1325. req = embedded_payload(wrb);
  1326. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1327. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1328. sizeof(*req), wrb, NULL);
  1329. /* version 1 of the cmd is not supported only by BE2 */
  1330. if (!BE2_chip(adapter))
  1331. req->hdr.version = 1;
  1332. req->hdr.domain = dom;
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1336. if (link_speed) {
  1337. *link_speed = resp->link_speed ?
  1338. le16_to_cpu(resp->link_speed) * 10 :
  1339. be_mac_to_link_speed(resp->mac_speed);
  1340. if (!resp->logical_link_status)
  1341. *link_speed = 0;
  1342. }
  1343. if (link_status)
  1344. *link_status = resp->logical_link_status;
  1345. }
  1346. err:
  1347. spin_unlock_bh(&adapter->mcc_lock);
  1348. return status;
  1349. }
  1350. /* Uses synchronous mcc */
  1351. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1352. {
  1353. struct be_mcc_wrb *wrb;
  1354. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1355. int status = 0;
  1356. spin_lock_bh(&adapter->mcc_lock);
  1357. wrb = wrb_from_mccq(adapter);
  1358. if (!wrb) {
  1359. status = -EBUSY;
  1360. goto err;
  1361. }
  1362. req = embedded_payload(wrb);
  1363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1364. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1365. sizeof(*req), wrb, NULL);
  1366. be_mcc_notify(adapter);
  1367. err:
  1368. spin_unlock_bh(&adapter->mcc_lock);
  1369. return status;
  1370. }
  1371. /* Uses synchronous mcc */
  1372. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1373. {
  1374. struct be_mcc_wrb *wrb;
  1375. struct be_cmd_req_get_fat *req;
  1376. int status;
  1377. spin_lock_bh(&adapter->mcc_lock);
  1378. wrb = wrb_from_mccq(adapter);
  1379. if (!wrb) {
  1380. status = -EBUSY;
  1381. goto err;
  1382. }
  1383. req = embedded_payload(wrb);
  1384. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1385. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1386. NULL);
  1387. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1388. status = be_mcc_notify_wait(adapter);
  1389. if (!status) {
  1390. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1391. if (log_size && resp->log_size)
  1392. *log_size = le32_to_cpu(resp->log_size) -
  1393. sizeof(u32);
  1394. }
  1395. err:
  1396. spin_unlock_bh(&adapter->mcc_lock);
  1397. return status;
  1398. }
  1399. int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1400. {
  1401. struct be_dma_mem get_fat_cmd;
  1402. struct be_mcc_wrb *wrb;
  1403. struct be_cmd_req_get_fat *req;
  1404. u32 offset = 0, total_size, buf_size,
  1405. log_offset = sizeof(u32), payload_len;
  1406. int status = 0;
  1407. if (buf_len == 0)
  1408. return -EIO;
  1409. total_size = buf_len;
  1410. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1411. get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  1412. get_fat_cmd.size,
  1413. &get_fat_cmd.dma, GFP_ATOMIC);
  1414. if (!get_fat_cmd.va) {
  1415. dev_err(&adapter->pdev->dev,
  1416. "Memory allocation failure while reading FAT data\n");
  1417. return -ENOMEM;
  1418. }
  1419. spin_lock_bh(&adapter->mcc_lock);
  1420. while (total_size) {
  1421. buf_size = min(total_size, (u32)60*1024);
  1422. total_size -= buf_size;
  1423. wrb = wrb_from_mccq(adapter);
  1424. if (!wrb) {
  1425. status = -EBUSY;
  1426. goto err;
  1427. }
  1428. req = get_fat_cmd.va;
  1429. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1430. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1431. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1432. wrb, &get_fat_cmd);
  1433. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1434. req->read_log_offset = cpu_to_le32(log_offset);
  1435. req->read_log_length = cpu_to_le32(buf_size);
  1436. req->data_buffer_size = cpu_to_le32(buf_size);
  1437. status = be_mcc_notify_wait(adapter);
  1438. if (!status) {
  1439. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1440. memcpy(buf + offset,
  1441. resp->data_buffer,
  1442. le32_to_cpu(resp->read_log_length));
  1443. } else {
  1444. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1445. goto err;
  1446. }
  1447. offset += buf_size;
  1448. log_offset += buf_size;
  1449. }
  1450. err:
  1451. dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
  1452. get_fat_cmd.va, get_fat_cmd.dma);
  1453. spin_unlock_bh(&adapter->mcc_lock);
  1454. return status;
  1455. }
  1456. /* Uses synchronous mcc */
  1457. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1458. {
  1459. struct be_mcc_wrb *wrb;
  1460. struct be_cmd_req_get_fw_version *req;
  1461. int status;
  1462. spin_lock_bh(&adapter->mcc_lock);
  1463. wrb = wrb_from_mccq(adapter);
  1464. if (!wrb) {
  1465. status = -EBUSY;
  1466. goto err;
  1467. }
  1468. req = embedded_payload(wrb);
  1469. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1471. NULL);
  1472. status = be_mcc_notify_wait(adapter);
  1473. if (!status) {
  1474. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1475. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1476. sizeof(adapter->fw_ver));
  1477. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1478. sizeof(adapter->fw_on_flash));
  1479. }
  1480. err:
  1481. spin_unlock_bh(&adapter->mcc_lock);
  1482. return status;
  1483. }
  1484. /* set the EQ delay interval of an EQ to specified value
  1485. * Uses async mcc
  1486. */
  1487. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1488. struct be_set_eqd *set_eqd, int num)
  1489. {
  1490. struct be_mcc_wrb *wrb;
  1491. struct be_cmd_req_modify_eq_delay *req;
  1492. int status = 0, i;
  1493. spin_lock_bh(&adapter->mcc_lock);
  1494. wrb = wrb_from_mccq(adapter);
  1495. if (!wrb) {
  1496. status = -EBUSY;
  1497. goto err;
  1498. }
  1499. req = embedded_payload(wrb);
  1500. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1501. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1502. NULL);
  1503. req->num_eq = cpu_to_le32(num);
  1504. for (i = 0; i < num; i++) {
  1505. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1506. req->set_eqd[i].phase = 0;
  1507. req->set_eqd[i].delay_multiplier =
  1508. cpu_to_le32(set_eqd[i].delay_multiplier);
  1509. }
  1510. be_mcc_notify(adapter);
  1511. err:
  1512. spin_unlock_bh(&adapter->mcc_lock);
  1513. return status;
  1514. }
  1515. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1516. int num)
  1517. {
  1518. int num_eqs, i = 0;
  1519. if (lancer_chip(adapter) && num > 8) {
  1520. while (num) {
  1521. num_eqs = min(num, 8);
  1522. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1523. i += num_eqs;
  1524. num -= num_eqs;
  1525. }
  1526. } else {
  1527. __be_cmd_modify_eqd(adapter, set_eqd, num);
  1528. }
  1529. return 0;
  1530. }
  1531. /* Uses sycnhronous mcc */
  1532. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1533. u32 num)
  1534. {
  1535. struct be_mcc_wrb *wrb;
  1536. struct be_cmd_req_vlan_config *req;
  1537. int status;
  1538. spin_lock_bh(&adapter->mcc_lock);
  1539. wrb = wrb_from_mccq(adapter);
  1540. if (!wrb) {
  1541. status = -EBUSY;
  1542. goto err;
  1543. }
  1544. req = embedded_payload(wrb);
  1545. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1546. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1547. wrb, NULL);
  1548. req->interface_id = if_id;
  1549. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1550. req->num_vlan = num;
  1551. memcpy(req->normal_vlan, vtag_array,
  1552. req->num_vlan * sizeof(vtag_array[0]));
  1553. status = be_mcc_notify_wait(adapter);
  1554. err:
  1555. spin_unlock_bh(&adapter->mcc_lock);
  1556. return status;
  1557. }
  1558. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1559. {
  1560. struct be_mcc_wrb *wrb;
  1561. struct be_dma_mem *mem = &adapter->rx_filter;
  1562. struct be_cmd_req_rx_filter *req = mem->va;
  1563. int status;
  1564. spin_lock_bh(&adapter->mcc_lock);
  1565. wrb = wrb_from_mccq(adapter);
  1566. if (!wrb) {
  1567. status = -EBUSY;
  1568. goto err;
  1569. }
  1570. memset(req, 0, sizeof(*req));
  1571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1572. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1573. wrb, mem);
  1574. req->if_id = cpu_to_le32(adapter->if_handle);
  1575. if (flags & IFF_PROMISC) {
  1576. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1577. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1578. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1579. if (value == ON)
  1580. req->if_flags =
  1581. cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1582. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1583. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1584. } else if (flags & IFF_ALLMULTI) {
  1585. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1586. req->if_flags = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1587. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1588. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1589. if (value == ON)
  1590. req->if_flags =
  1591. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1592. } else {
  1593. struct netdev_hw_addr *ha;
  1594. int i = 0;
  1595. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1596. req->if_flags = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1597. /* Reset mcast promisc mode if already set by setting mask
  1598. * and not setting flags field
  1599. */
  1600. req->if_flags_mask |=
  1601. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1602. be_if_cap_flags(adapter));
  1603. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1604. netdev_for_each_mc_addr(ha, adapter->netdev)
  1605. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1606. }
  1607. if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
  1608. req->if_flags_mask) {
  1609. dev_warn(&adapter->pdev->dev,
  1610. "Cannot set rx filter flags 0x%x\n",
  1611. req->if_flags_mask);
  1612. dev_warn(&adapter->pdev->dev,
  1613. "Interface is capable of 0x%x flags only\n",
  1614. be_if_cap_flags(adapter));
  1615. }
  1616. req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
  1617. status = be_mcc_notify_wait(adapter);
  1618. err:
  1619. spin_unlock_bh(&adapter->mcc_lock);
  1620. return status;
  1621. }
  1622. /* Uses synchrounous mcc */
  1623. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1624. {
  1625. struct be_mcc_wrb *wrb;
  1626. struct be_cmd_req_set_flow_control *req;
  1627. int status;
  1628. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1629. CMD_SUBSYSTEM_COMMON))
  1630. return -EPERM;
  1631. spin_lock_bh(&adapter->mcc_lock);
  1632. wrb = wrb_from_mccq(adapter);
  1633. if (!wrb) {
  1634. status = -EBUSY;
  1635. goto err;
  1636. }
  1637. req = embedded_payload(wrb);
  1638. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1639. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1640. wrb, NULL);
  1641. req->hdr.version = 1;
  1642. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1643. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1644. status = be_mcc_notify_wait(adapter);
  1645. err:
  1646. spin_unlock_bh(&adapter->mcc_lock);
  1647. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1648. return -EOPNOTSUPP;
  1649. return status;
  1650. }
  1651. /* Uses sycn mcc */
  1652. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1653. {
  1654. struct be_mcc_wrb *wrb;
  1655. struct be_cmd_req_get_flow_control *req;
  1656. int status;
  1657. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1658. CMD_SUBSYSTEM_COMMON))
  1659. return -EPERM;
  1660. spin_lock_bh(&adapter->mcc_lock);
  1661. wrb = wrb_from_mccq(adapter);
  1662. if (!wrb) {
  1663. status = -EBUSY;
  1664. goto err;
  1665. }
  1666. req = embedded_payload(wrb);
  1667. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1668. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1669. wrb, NULL);
  1670. status = be_mcc_notify_wait(adapter);
  1671. if (!status) {
  1672. struct be_cmd_resp_get_flow_control *resp =
  1673. embedded_payload(wrb);
  1674. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1675. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1676. }
  1677. err:
  1678. spin_unlock_bh(&adapter->mcc_lock);
  1679. return status;
  1680. }
  1681. /* Uses mbox */
  1682. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1683. {
  1684. struct be_mcc_wrb *wrb;
  1685. struct be_cmd_req_query_fw_cfg *req;
  1686. int status;
  1687. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1688. return -1;
  1689. wrb = wrb_from_mbox(adapter);
  1690. req = embedded_payload(wrb);
  1691. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1692. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1693. sizeof(*req), wrb, NULL);
  1694. status = be_mbox_notify_wait(adapter);
  1695. if (!status) {
  1696. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1697. adapter->port_num = le32_to_cpu(resp->phys_port);
  1698. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1699. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1700. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1701. dev_info(&adapter->pdev->dev,
  1702. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1703. adapter->function_mode, adapter->function_caps);
  1704. }
  1705. mutex_unlock(&adapter->mbox_lock);
  1706. return status;
  1707. }
  1708. /* Uses mbox */
  1709. int be_cmd_reset_function(struct be_adapter *adapter)
  1710. {
  1711. struct be_mcc_wrb *wrb;
  1712. struct be_cmd_req_hdr *req;
  1713. int status;
  1714. if (lancer_chip(adapter)) {
  1715. status = lancer_wait_ready(adapter);
  1716. if (!status) {
  1717. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1718. adapter->db + SLIPORT_CONTROL_OFFSET);
  1719. status = lancer_test_and_set_rdy_state(adapter);
  1720. }
  1721. if (status) {
  1722. dev_err(&adapter->pdev->dev,
  1723. "Adapter in non recoverable error\n");
  1724. }
  1725. return status;
  1726. }
  1727. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1728. return -1;
  1729. wrb = wrb_from_mbox(adapter);
  1730. req = embedded_payload(wrb);
  1731. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1732. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1733. NULL);
  1734. status = be_mbox_notify_wait(adapter);
  1735. mutex_unlock(&adapter->mbox_lock);
  1736. return status;
  1737. }
  1738. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1739. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct be_cmd_req_rss_config *req;
  1743. int status;
  1744. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1745. return 0;
  1746. spin_lock_bh(&adapter->mcc_lock);
  1747. wrb = wrb_from_mccq(adapter);
  1748. if (!wrb) {
  1749. status = -EBUSY;
  1750. goto err;
  1751. }
  1752. req = embedded_payload(wrb);
  1753. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1754. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1755. req->if_id = cpu_to_le32(adapter->if_handle);
  1756. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1757. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1758. if (!BEx_chip(adapter))
  1759. req->hdr.version = 1;
  1760. memcpy(req->cpu_table, rsstable, table_size);
  1761. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1762. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1763. status = be_mcc_notify_wait(adapter);
  1764. err:
  1765. spin_unlock_bh(&adapter->mcc_lock);
  1766. return status;
  1767. }
  1768. /* Uses sync mcc */
  1769. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1770. u8 bcn, u8 sts, u8 state)
  1771. {
  1772. struct be_mcc_wrb *wrb;
  1773. struct be_cmd_req_enable_disable_beacon *req;
  1774. int status;
  1775. spin_lock_bh(&adapter->mcc_lock);
  1776. wrb = wrb_from_mccq(adapter);
  1777. if (!wrb) {
  1778. status = -EBUSY;
  1779. goto err;
  1780. }
  1781. req = embedded_payload(wrb);
  1782. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1783. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1784. sizeof(*req), wrb, NULL);
  1785. req->port_num = port_num;
  1786. req->beacon_state = state;
  1787. req->beacon_duration = bcn;
  1788. req->status_duration = sts;
  1789. status = be_mcc_notify_wait(adapter);
  1790. err:
  1791. spin_unlock_bh(&adapter->mcc_lock);
  1792. return status;
  1793. }
  1794. /* Uses sync mcc */
  1795. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1796. {
  1797. struct be_mcc_wrb *wrb;
  1798. struct be_cmd_req_get_beacon_state *req;
  1799. int status;
  1800. spin_lock_bh(&adapter->mcc_lock);
  1801. wrb = wrb_from_mccq(adapter);
  1802. if (!wrb) {
  1803. status = -EBUSY;
  1804. goto err;
  1805. }
  1806. req = embedded_payload(wrb);
  1807. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1808. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1809. wrb, NULL);
  1810. req->port_num = port_num;
  1811. status = be_mcc_notify_wait(adapter);
  1812. if (!status) {
  1813. struct be_cmd_resp_get_beacon_state *resp =
  1814. embedded_payload(wrb);
  1815. *state = resp->beacon_state;
  1816. }
  1817. err:
  1818. spin_unlock_bh(&adapter->mcc_lock);
  1819. return status;
  1820. }
  1821. /* Uses sync mcc */
  1822. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1823. u8 page_num, u8 *data)
  1824. {
  1825. struct be_dma_mem cmd;
  1826. struct be_mcc_wrb *wrb;
  1827. struct be_cmd_req_port_type *req;
  1828. int status;
  1829. if (page_num > TR_PAGE_A2)
  1830. return -EINVAL;
  1831. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1832. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  1833. GFP_ATOMIC);
  1834. if (!cmd.va) {
  1835. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1836. return -ENOMEM;
  1837. }
  1838. spin_lock_bh(&adapter->mcc_lock);
  1839. wrb = wrb_from_mccq(adapter);
  1840. if (!wrb) {
  1841. status = -EBUSY;
  1842. goto err;
  1843. }
  1844. req = cmd.va;
  1845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1846. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1847. cmd.size, wrb, &cmd);
  1848. req->port = cpu_to_le32(adapter->hba_port_num);
  1849. req->page_num = cpu_to_le32(page_num);
  1850. status = be_mcc_notify_wait(adapter);
  1851. if (!status) {
  1852. struct be_cmd_resp_port_type *resp = cmd.va;
  1853. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1854. }
  1855. err:
  1856. spin_unlock_bh(&adapter->mcc_lock);
  1857. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  1858. return status;
  1859. }
  1860. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1861. u32 data_size, u32 data_offset,
  1862. const char *obj_name, u32 *data_written,
  1863. u8 *change_status, u8 *addn_status)
  1864. {
  1865. struct be_mcc_wrb *wrb;
  1866. struct lancer_cmd_req_write_object *req;
  1867. struct lancer_cmd_resp_write_object *resp;
  1868. void *ctxt = NULL;
  1869. int status;
  1870. spin_lock_bh(&adapter->mcc_lock);
  1871. adapter->flash_status = 0;
  1872. wrb = wrb_from_mccq(adapter);
  1873. if (!wrb) {
  1874. status = -EBUSY;
  1875. goto err_unlock;
  1876. }
  1877. req = embedded_payload(wrb);
  1878. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1879. OPCODE_COMMON_WRITE_OBJECT,
  1880. sizeof(struct lancer_cmd_req_write_object), wrb,
  1881. NULL);
  1882. ctxt = &req->context;
  1883. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1884. write_length, ctxt, data_size);
  1885. if (data_size == 0)
  1886. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1887. eof, ctxt, 1);
  1888. else
  1889. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1890. eof, ctxt, 0);
  1891. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1892. req->write_offset = cpu_to_le32(data_offset);
  1893. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1894. req->descriptor_count = cpu_to_le32(1);
  1895. req->buf_len = cpu_to_le32(data_size);
  1896. req->addr_low = cpu_to_le32((cmd->dma +
  1897. sizeof(struct lancer_cmd_req_write_object))
  1898. & 0xFFFFFFFF);
  1899. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1900. sizeof(struct lancer_cmd_req_write_object)));
  1901. be_mcc_notify(adapter);
  1902. spin_unlock_bh(&adapter->mcc_lock);
  1903. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1904. msecs_to_jiffies(60000)))
  1905. status = -ETIMEDOUT;
  1906. else
  1907. status = adapter->flash_status;
  1908. resp = embedded_payload(wrb);
  1909. if (!status) {
  1910. *data_written = le32_to_cpu(resp->actual_write_len);
  1911. *change_status = resp->change_status;
  1912. } else {
  1913. *addn_status = resp->additional_status;
  1914. }
  1915. return status;
  1916. err_unlock:
  1917. spin_unlock_bh(&adapter->mcc_lock);
  1918. return status;
  1919. }
  1920. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1921. {
  1922. u8 page_data[PAGE_DATA_LEN];
  1923. int status;
  1924. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1925. page_data);
  1926. if (!status) {
  1927. switch (adapter->phy.interface_type) {
  1928. case PHY_TYPE_QSFP:
  1929. adapter->phy.cable_type =
  1930. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1931. break;
  1932. case PHY_TYPE_SFP_PLUS_10GB:
  1933. adapter->phy.cable_type =
  1934. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1935. break;
  1936. default:
  1937. adapter->phy.cable_type = 0;
  1938. break;
  1939. }
  1940. }
  1941. return status;
  1942. }
  1943. int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
  1944. {
  1945. struct lancer_cmd_req_delete_object *req;
  1946. struct be_mcc_wrb *wrb;
  1947. int status;
  1948. spin_lock_bh(&adapter->mcc_lock);
  1949. wrb = wrb_from_mccq(adapter);
  1950. if (!wrb) {
  1951. status = -EBUSY;
  1952. goto err;
  1953. }
  1954. req = embedded_payload(wrb);
  1955. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1956. OPCODE_COMMON_DELETE_OBJECT,
  1957. sizeof(*req), wrb, NULL);
  1958. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1959. status = be_mcc_notify_wait(adapter);
  1960. err:
  1961. spin_unlock_bh(&adapter->mcc_lock);
  1962. return status;
  1963. }
  1964. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1965. u32 data_size, u32 data_offset, const char *obj_name,
  1966. u32 *data_read, u32 *eof, u8 *addn_status)
  1967. {
  1968. struct be_mcc_wrb *wrb;
  1969. struct lancer_cmd_req_read_object *req;
  1970. struct lancer_cmd_resp_read_object *resp;
  1971. int status;
  1972. spin_lock_bh(&adapter->mcc_lock);
  1973. wrb = wrb_from_mccq(adapter);
  1974. if (!wrb) {
  1975. status = -EBUSY;
  1976. goto err_unlock;
  1977. }
  1978. req = embedded_payload(wrb);
  1979. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1980. OPCODE_COMMON_READ_OBJECT,
  1981. sizeof(struct lancer_cmd_req_read_object), wrb,
  1982. NULL);
  1983. req->desired_read_len = cpu_to_le32(data_size);
  1984. req->read_offset = cpu_to_le32(data_offset);
  1985. strcpy(req->object_name, obj_name);
  1986. req->descriptor_count = cpu_to_le32(1);
  1987. req->buf_len = cpu_to_le32(data_size);
  1988. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1989. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1990. status = be_mcc_notify_wait(adapter);
  1991. resp = embedded_payload(wrb);
  1992. if (!status) {
  1993. *data_read = le32_to_cpu(resp->actual_read_len);
  1994. *eof = le32_to_cpu(resp->eof);
  1995. } else {
  1996. *addn_status = resp->additional_status;
  1997. }
  1998. err_unlock:
  1999. spin_unlock_bh(&adapter->mcc_lock);
  2000. return status;
  2001. }
  2002. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2003. u32 flash_type, u32 flash_opcode, u32 buf_size)
  2004. {
  2005. struct be_mcc_wrb *wrb;
  2006. struct be_cmd_write_flashrom *req;
  2007. int status;
  2008. spin_lock_bh(&adapter->mcc_lock);
  2009. adapter->flash_status = 0;
  2010. wrb = wrb_from_mccq(adapter);
  2011. if (!wrb) {
  2012. status = -EBUSY;
  2013. goto err_unlock;
  2014. }
  2015. req = cmd->va;
  2016. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2017. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2018. cmd);
  2019. req->params.op_type = cpu_to_le32(flash_type);
  2020. req->params.op_code = cpu_to_le32(flash_opcode);
  2021. req->params.data_buf_size = cpu_to_le32(buf_size);
  2022. be_mcc_notify(adapter);
  2023. spin_unlock_bh(&adapter->mcc_lock);
  2024. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2025. msecs_to_jiffies(40000)))
  2026. status = -ETIMEDOUT;
  2027. else
  2028. status = adapter->flash_status;
  2029. return status;
  2030. err_unlock:
  2031. spin_unlock_bh(&adapter->mcc_lock);
  2032. return status;
  2033. }
  2034. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2035. u16 optype, int offset)
  2036. {
  2037. struct be_mcc_wrb *wrb;
  2038. struct be_cmd_read_flash_crc *req;
  2039. int status;
  2040. spin_lock_bh(&adapter->mcc_lock);
  2041. wrb = wrb_from_mccq(adapter);
  2042. if (!wrb) {
  2043. status = -EBUSY;
  2044. goto err;
  2045. }
  2046. req = embedded_payload(wrb);
  2047. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2048. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2049. wrb, NULL);
  2050. req->params.op_type = cpu_to_le32(optype);
  2051. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2052. req->params.offset = cpu_to_le32(offset);
  2053. req->params.data_buf_size = cpu_to_le32(0x4);
  2054. status = be_mcc_notify_wait(adapter);
  2055. if (!status)
  2056. memcpy(flashed_crc, req->crc, 4);
  2057. err:
  2058. spin_unlock_bh(&adapter->mcc_lock);
  2059. return status;
  2060. }
  2061. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2062. struct be_dma_mem *nonemb_cmd)
  2063. {
  2064. struct be_mcc_wrb *wrb;
  2065. struct be_cmd_req_acpi_wol_magic_config *req;
  2066. int status;
  2067. spin_lock_bh(&adapter->mcc_lock);
  2068. wrb = wrb_from_mccq(adapter);
  2069. if (!wrb) {
  2070. status = -EBUSY;
  2071. goto err;
  2072. }
  2073. req = nonemb_cmd->va;
  2074. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2075. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2076. wrb, nonemb_cmd);
  2077. memcpy(req->magic_mac, mac, ETH_ALEN);
  2078. status = be_mcc_notify_wait(adapter);
  2079. err:
  2080. spin_unlock_bh(&adapter->mcc_lock);
  2081. return status;
  2082. }
  2083. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2084. u8 loopback_type, u8 enable)
  2085. {
  2086. struct be_mcc_wrb *wrb;
  2087. struct be_cmd_req_set_lmode *req;
  2088. int status;
  2089. spin_lock_bh(&adapter->mcc_lock);
  2090. wrb = wrb_from_mccq(adapter);
  2091. if (!wrb) {
  2092. status = -EBUSY;
  2093. goto err;
  2094. }
  2095. req = embedded_payload(wrb);
  2096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2097. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2098. wrb, NULL);
  2099. req->src_port = port_num;
  2100. req->dest_port = port_num;
  2101. req->loopback_type = loopback_type;
  2102. req->loopback_state = enable;
  2103. status = be_mcc_notify_wait(adapter);
  2104. err:
  2105. spin_unlock_bh(&adapter->mcc_lock);
  2106. return status;
  2107. }
  2108. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2109. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2110. u64 pattern)
  2111. {
  2112. struct be_mcc_wrb *wrb;
  2113. struct be_cmd_req_loopback_test *req;
  2114. struct be_cmd_resp_loopback_test *resp;
  2115. int status;
  2116. spin_lock_bh(&adapter->mcc_lock);
  2117. wrb = wrb_from_mccq(adapter);
  2118. if (!wrb) {
  2119. status = -EBUSY;
  2120. goto err;
  2121. }
  2122. req = embedded_payload(wrb);
  2123. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2124. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2125. NULL);
  2126. req->hdr.timeout = cpu_to_le32(15);
  2127. req->pattern = cpu_to_le64(pattern);
  2128. req->src_port = cpu_to_le32(port_num);
  2129. req->dest_port = cpu_to_le32(port_num);
  2130. req->pkt_size = cpu_to_le32(pkt_size);
  2131. req->num_pkts = cpu_to_le32(num_pkts);
  2132. req->loopback_type = cpu_to_le32(loopback_type);
  2133. be_mcc_notify(adapter);
  2134. spin_unlock_bh(&adapter->mcc_lock);
  2135. wait_for_completion(&adapter->et_cmd_compl);
  2136. resp = embedded_payload(wrb);
  2137. status = le32_to_cpu(resp->status);
  2138. return status;
  2139. err:
  2140. spin_unlock_bh(&adapter->mcc_lock);
  2141. return status;
  2142. }
  2143. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2144. u32 byte_cnt, struct be_dma_mem *cmd)
  2145. {
  2146. struct be_mcc_wrb *wrb;
  2147. struct be_cmd_req_ddrdma_test *req;
  2148. int status;
  2149. int i, j = 0;
  2150. spin_lock_bh(&adapter->mcc_lock);
  2151. wrb = wrb_from_mccq(adapter);
  2152. if (!wrb) {
  2153. status = -EBUSY;
  2154. goto err;
  2155. }
  2156. req = cmd->va;
  2157. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2158. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2159. cmd);
  2160. req->pattern = cpu_to_le64(pattern);
  2161. req->byte_count = cpu_to_le32(byte_cnt);
  2162. for (i = 0; i < byte_cnt; i++) {
  2163. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2164. j++;
  2165. if (j > 7)
  2166. j = 0;
  2167. }
  2168. status = be_mcc_notify_wait(adapter);
  2169. if (!status) {
  2170. struct be_cmd_resp_ddrdma_test *resp;
  2171. resp = cmd->va;
  2172. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2173. resp->snd_err) {
  2174. status = -1;
  2175. }
  2176. }
  2177. err:
  2178. spin_unlock_bh(&adapter->mcc_lock);
  2179. return status;
  2180. }
  2181. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2182. struct be_dma_mem *nonemb_cmd)
  2183. {
  2184. struct be_mcc_wrb *wrb;
  2185. struct be_cmd_req_seeprom_read *req;
  2186. int status;
  2187. spin_lock_bh(&adapter->mcc_lock);
  2188. wrb = wrb_from_mccq(adapter);
  2189. if (!wrb) {
  2190. status = -EBUSY;
  2191. goto err;
  2192. }
  2193. req = nonemb_cmd->va;
  2194. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2195. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2196. nonemb_cmd);
  2197. status = be_mcc_notify_wait(adapter);
  2198. err:
  2199. spin_unlock_bh(&adapter->mcc_lock);
  2200. return status;
  2201. }
  2202. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2203. {
  2204. struct be_mcc_wrb *wrb;
  2205. struct be_cmd_req_get_phy_info *req;
  2206. struct be_dma_mem cmd;
  2207. int status;
  2208. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2209. CMD_SUBSYSTEM_COMMON))
  2210. return -EPERM;
  2211. spin_lock_bh(&adapter->mcc_lock);
  2212. wrb = wrb_from_mccq(adapter);
  2213. if (!wrb) {
  2214. status = -EBUSY;
  2215. goto err;
  2216. }
  2217. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2218. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2219. GFP_ATOMIC);
  2220. if (!cmd.va) {
  2221. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2222. status = -ENOMEM;
  2223. goto err;
  2224. }
  2225. req = cmd.va;
  2226. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2227. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2228. wrb, &cmd);
  2229. status = be_mcc_notify_wait(adapter);
  2230. if (!status) {
  2231. struct be_phy_info *resp_phy_info =
  2232. cmd.va + sizeof(struct be_cmd_req_hdr);
  2233. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2234. adapter->phy.interface_type =
  2235. le16_to_cpu(resp_phy_info->interface_type);
  2236. adapter->phy.auto_speeds_supported =
  2237. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2238. adapter->phy.fixed_speeds_supported =
  2239. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2240. adapter->phy.misc_params =
  2241. le32_to_cpu(resp_phy_info->misc_params);
  2242. if (BE2_chip(adapter)) {
  2243. adapter->phy.fixed_speeds_supported =
  2244. BE_SUPPORTED_SPEED_10GBPS |
  2245. BE_SUPPORTED_SPEED_1GBPS;
  2246. }
  2247. }
  2248. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2249. err:
  2250. spin_unlock_bh(&adapter->mcc_lock);
  2251. return status;
  2252. }
  2253. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2254. {
  2255. struct be_mcc_wrb *wrb;
  2256. struct be_cmd_req_set_qos *req;
  2257. int status;
  2258. spin_lock_bh(&adapter->mcc_lock);
  2259. wrb = wrb_from_mccq(adapter);
  2260. if (!wrb) {
  2261. status = -EBUSY;
  2262. goto err;
  2263. }
  2264. req = embedded_payload(wrb);
  2265. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2266. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2267. req->hdr.domain = domain;
  2268. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2269. req->max_bps_nic = cpu_to_le32(bps);
  2270. status = be_mcc_notify_wait(adapter);
  2271. err:
  2272. spin_unlock_bh(&adapter->mcc_lock);
  2273. return status;
  2274. }
  2275. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2276. {
  2277. struct be_mcc_wrb *wrb;
  2278. struct be_cmd_req_cntl_attribs *req;
  2279. struct be_cmd_resp_cntl_attribs *resp;
  2280. int status;
  2281. int payload_len = max(sizeof(*req), sizeof(*resp));
  2282. struct mgmt_controller_attrib *attribs;
  2283. struct be_dma_mem attribs_cmd;
  2284. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2285. return -1;
  2286. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2287. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2288. attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2289. attribs_cmd.size,
  2290. &attribs_cmd.dma, GFP_ATOMIC);
  2291. if (!attribs_cmd.va) {
  2292. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2293. status = -ENOMEM;
  2294. goto err;
  2295. }
  2296. wrb = wrb_from_mbox(adapter);
  2297. if (!wrb) {
  2298. status = -EBUSY;
  2299. goto err;
  2300. }
  2301. req = attribs_cmd.va;
  2302. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2303. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2304. wrb, &attribs_cmd);
  2305. status = be_mbox_notify_wait(adapter);
  2306. if (!status) {
  2307. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2308. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2309. }
  2310. err:
  2311. mutex_unlock(&adapter->mbox_lock);
  2312. if (attribs_cmd.va)
  2313. dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
  2314. attribs_cmd.va, attribs_cmd.dma);
  2315. return status;
  2316. }
  2317. /* Uses mbox */
  2318. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2319. {
  2320. struct be_mcc_wrb *wrb;
  2321. struct be_cmd_req_set_func_cap *req;
  2322. int status;
  2323. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2324. return -1;
  2325. wrb = wrb_from_mbox(adapter);
  2326. if (!wrb) {
  2327. status = -EBUSY;
  2328. goto err;
  2329. }
  2330. req = embedded_payload(wrb);
  2331. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2332. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2333. sizeof(*req), wrb, NULL);
  2334. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2335. CAPABILITY_BE3_NATIVE_ERX_API);
  2336. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2337. status = be_mbox_notify_wait(adapter);
  2338. if (!status) {
  2339. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2340. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2341. CAPABILITY_BE3_NATIVE_ERX_API;
  2342. if (!adapter->be3_native)
  2343. dev_warn(&adapter->pdev->dev,
  2344. "adapter not in advanced mode\n");
  2345. }
  2346. err:
  2347. mutex_unlock(&adapter->mbox_lock);
  2348. return status;
  2349. }
  2350. /* Get privilege(s) for a function */
  2351. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2352. u32 domain)
  2353. {
  2354. struct be_mcc_wrb *wrb;
  2355. struct be_cmd_req_get_fn_privileges *req;
  2356. int status;
  2357. spin_lock_bh(&adapter->mcc_lock);
  2358. wrb = wrb_from_mccq(adapter);
  2359. if (!wrb) {
  2360. status = -EBUSY;
  2361. goto err;
  2362. }
  2363. req = embedded_payload(wrb);
  2364. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2365. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2366. wrb, NULL);
  2367. req->hdr.domain = domain;
  2368. status = be_mcc_notify_wait(adapter);
  2369. if (!status) {
  2370. struct be_cmd_resp_get_fn_privileges *resp =
  2371. embedded_payload(wrb);
  2372. *privilege = le32_to_cpu(resp->privilege_mask);
  2373. /* In UMC mode FW does not return right privileges.
  2374. * Override with correct privilege equivalent to PF.
  2375. */
  2376. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2377. be_physfn(adapter))
  2378. *privilege = MAX_PRIVILEGES;
  2379. }
  2380. err:
  2381. spin_unlock_bh(&adapter->mcc_lock);
  2382. return status;
  2383. }
  2384. /* Set privilege(s) for a function */
  2385. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2386. u32 domain)
  2387. {
  2388. struct be_mcc_wrb *wrb;
  2389. struct be_cmd_req_set_fn_privileges *req;
  2390. int status;
  2391. spin_lock_bh(&adapter->mcc_lock);
  2392. wrb = wrb_from_mccq(adapter);
  2393. if (!wrb) {
  2394. status = -EBUSY;
  2395. goto err;
  2396. }
  2397. req = embedded_payload(wrb);
  2398. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2399. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2400. wrb, NULL);
  2401. req->hdr.domain = domain;
  2402. if (lancer_chip(adapter))
  2403. req->privileges_lancer = cpu_to_le32(privileges);
  2404. else
  2405. req->privileges = cpu_to_le32(privileges);
  2406. status = be_mcc_notify_wait(adapter);
  2407. err:
  2408. spin_unlock_bh(&adapter->mcc_lock);
  2409. return status;
  2410. }
  2411. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2412. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2413. * If pmac_id is returned, pmac_id_valid is returned as true
  2414. */
  2415. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2416. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2417. u8 domain)
  2418. {
  2419. struct be_mcc_wrb *wrb;
  2420. struct be_cmd_req_get_mac_list *req;
  2421. int status;
  2422. int mac_count;
  2423. struct be_dma_mem get_mac_list_cmd;
  2424. int i;
  2425. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2426. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2427. get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2428. get_mac_list_cmd.size,
  2429. &get_mac_list_cmd.dma,
  2430. GFP_ATOMIC);
  2431. if (!get_mac_list_cmd.va) {
  2432. dev_err(&adapter->pdev->dev,
  2433. "Memory allocation failure during GET_MAC_LIST\n");
  2434. return -ENOMEM;
  2435. }
  2436. spin_lock_bh(&adapter->mcc_lock);
  2437. wrb = wrb_from_mccq(adapter);
  2438. if (!wrb) {
  2439. status = -EBUSY;
  2440. goto out;
  2441. }
  2442. req = get_mac_list_cmd.va;
  2443. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2444. OPCODE_COMMON_GET_MAC_LIST,
  2445. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2446. req->hdr.domain = domain;
  2447. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2448. if (*pmac_id_valid) {
  2449. req->mac_id = cpu_to_le32(*pmac_id);
  2450. req->iface_id = cpu_to_le16(if_handle);
  2451. req->perm_override = 0;
  2452. } else {
  2453. req->perm_override = 1;
  2454. }
  2455. status = be_mcc_notify_wait(adapter);
  2456. if (!status) {
  2457. struct be_cmd_resp_get_mac_list *resp =
  2458. get_mac_list_cmd.va;
  2459. if (*pmac_id_valid) {
  2460. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2461. ETH_ALEN);
  2462. goto out;
  2463. }
  2464. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2465. /* Mac list returned could contain one or more active mac_ids
  2466. * or one or more true or pseudo permanant mac addresses.
  2467. * If an active mac_id is present, return first active mac_id
  2468. * found.
  2469. */
  2470. for (i = 0; i < mac_count; i++) {
  2471. struct get_list_macaddr *mac_entry;
  2472. u16 mac_addr_size;
  2473. u32 mac_id;
  2474. mac_entry = &resp->macaddr_list[i];
  2475. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2476. /* mac_id is a 32 bit value and mac_addr size
  2477. * is 6 bytes
  2478. */
  2479. if (mac_addr_size == sizeof(u32)) {
  2480. *pmac_id_valid = true;
  2481. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2482. *pmac_id = le32_to_cpu(mac_id);
  2483. goto out;
  2484. }
  2485. }
  2486. /* If no active mac_id found, return first mac addr */
  2487. *pmac_id_valid = false;
  2488. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2489. ETH_ALEN);
  2490. }
  2491. out:
  2492. spin_unlock_bh(&adapter->mcc_lock);
  2493. dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
  2494. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2495. return status;
  2496. }
  2497. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2498. u8 *mac, u32 if_handle, bool active, u32 domain)
  2499. {
  2500. if (!active)
  2501. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2502. if_handle, domain);
  2503. if (BEx_chip(adapter))
  2504. return be_cmd_mac_addr_query(adapter, mac, false,
  2505. if_handle, curr_pmac_id);
  2506. else
  2507. /* Fetch the MAC address using pmac_id */
  2508. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2509. &curr_pmac_id,
  2510. if_handle, domain);
  2511. }
  2512. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2513. {
  2514. int status;
  2515. bool pmac_valid = false;
  2516. memset(mac, 0, ETH_ALEN);
  2517. if (BEx_chip(adapter)) {
  2518. if (be_physfn(adapter))
  2519. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2520. 0);
  2521. else
  2522. status = be_cmd_mac_addr_query(adapter, mac, false,
  2523. adapter->if_handle, 0);
  2524. } else {
  2525. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2526. NULL, adapter->if_handle, 0);
  2527. }
  2528. return status;
  2529. }
  2530. /* Uses synchronous MCCQ */
  2531. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2532. u8 mac_count, u32 domain)
  2533. {
  2534. struct be_mcc_wrb *wrb;
  2535. struct be_cmd_req_set_mac_list *req;
  2536. int status;
  2537. struct be_dma_mem cmd;
  2538. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2539. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2540. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2541. GFP_KERNEL);
  2542. if (!cmd.va)
  2543. return -ENOMEM;
  2544. spin_lock_bh(&adapter->mcc_lock);
  2545. wrb = wrb_from_mccq(adapter);
  2546. if (!wrb) {
  2547. status = -EBUSY;
  2548. goto err;
  2549. }
  2550. req = cmd.va;
  2551. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2552. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2553. wrb, &cmd);
  2554. req->hdr.domain = domain;
  2555. req->mac_count = mac_count;
  2556. if (mac_count)
  2557. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2558. status = be_mcc_notify_wait(adapter);
  2559. err:
  2560. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2561. spin_unlock_bh(&adapter->mcc_lock);
  2562. return status;
  2563. }
  2564. /* Wrapper to delete any active MACs and provision the new mac.
  2565. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2566. * current list are active.
  2567. */
  2568. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2569. {
  2570. bool active_mac = false;
  2571. u8 old_mac[ETH_ALEN];
  2572. u32 pmac_id;
  2573. int status;
  2574. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2575. &pmac_id, if_id, dom);
  2576. if (!status && active_mac)
  2577. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2578. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2579. }
  2580. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2581. u32 domain, u16 intf_id, u16 hsw_mode)
  2582. {
  2583. struct be_mcc_wrb *wrb;
  2584. struct be_cmd_req_set_hsw_config *req;
  2585. void *ctxt;
  2586. int status;
  2587. spin_lock_bh(&adapter->mcc_lock);
  2588. wrb = wrb_from_mccq(adapter);
  2589. if (!wrb) {
  2590. status = -EBUSY;
  2591. goto err;
  2592. }
  2593. req = embedded_payload(wrb);
  2594. ctxt = &req->context;
  2595. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2596. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2597. NULL);
  2598. req->hdr.domain = domain;
  2599. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2600. if (pvid) {
  2601. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2602. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2603. }
  2604. if (!BEx_chip(adapter) && hsw_mode) {
  2605. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2606. ctxt, adapter->hba_port_num);
  2607. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2608. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2609. ctxt, hsw_mode);
  2610. }
  2611. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2612. status = be_mcc_notify_wait(adapter);
  2613. err:
  2614. spin_unlock_bh(&adapter->mcc_lock);
  2615. return status;
  2616. }
  2617. /* Get Hyper switch config */
  2618. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2619. u32 domain, u16 intf_id, u8 *mode)
  2620. {
  2621. struct be_mcc_wrb *wrb;
  2622. struct be_cmd_req_get_hsw_config *req;
  2623. void *ctxt;
  2624. int status;
  2625. u16 vid;
  2626. spin_lock_bh(&adapter->mcc_lock);
  2627. wrb = wrb_from_mccq(adapter);
  2628. if (!wrb) {
  2629. status = -EBUSY;
  2630. goto err;
  2631. }
  2632. req = embedded_payload(wrb);
  2633. ctxt = &req->context;
  2634. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2635. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2636. NULL);
  2637. req->hdr.domain = domain;
  2638. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2639. ctxt, intf_id);
  2640. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2641. if (!BEx_chip(adapter) && mode) {
  2642. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2643. ctxt, adapter->hba_port_num);
  2644. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2645. }
  2646. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2647. status = be_mcc_notify_wait(adapter);
  2648. if (!status) {
  2649. struct be_cmd_resp_get_hsw_config *resp =
  2650. embedded_payload(wrb);
  2651. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2652. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2653. pvid, &resp->context);
  2654. if (pvid)
  2655. *pvid = le16_to_cpu(vid);
  2656. if (mode)
  2657. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2658. port_fwd_type, &resp->context);
  2659. }
  2660. err:
  2661. spin_unlock_bh(&adapter->mcc_lock);
  2662. return status;
  2663. }
  2664. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2665. {
  2666. struct be_mcc_wrb *wrb;
  2667. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2668. int status = 0;
  2669. struct be_dma_mem cmd;
  2670. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2671. CMD_SUBSYSTEM_ETH))
  2672. return -EPERM;
  2673. if (be_is_wol_excluded(adapter))
  2674. return status;
  2675. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2676. return -1;
  2677. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2678. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2679. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2680. GFP_ATOMIC);
  2681. if (!cmd.va) {
  2682. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2683. status = -ENOMEM;
  2684. goto err;
  2685. }
  2686. wrb = wrb_from_mbox(adapter);
  2687. if (!wrb) {
  2688. status = -EBUSY;
  2689. goto err;
  2690. }
  2691. req = cmd.va;
  2692. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2693. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2694. sizeof(*req), wrb, &cmd);
  2695. req->hdr.version = 1;
  2696. req->query_options = BE_GET_WOL_CAP;
  2697. status = be_mbox_notify_wait(adapter);
  2698. if (!status) {
  2699. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2700. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  2701. adapter->wol_cap = resp->wol_settings;
  2702. if (adapter->wol_cap & BE_WOL_CAP)
  2703. adapter->wol_en = true;
  2704. }
  2705. err:
  2706. mutex_unlock(&adapter->mbox_lock);
  2707. if (cmd.va)
  2708. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  2709. cmd.dma);
  2710. return status;
  2711. }
  2712. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2713. {
  2714. struct be_dma_mem extfat_cmd;
  2715. struct be_fat_conf_params *cfgs;
  2716. int status;
  2717. int i, j;
  2718. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2719. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2720. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2721. extfat_cmd.size, &extfat_cmd.dma,
  2722. GFP_ATOMIC);
  2723. if (!extfat_cmd.va)
  2724. return -ENOMEM;
  2725. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2726. if (status)
  2727. goto err;
  2728. cfgs = (struct be_fat_conf_params *)
  2729. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2730. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2731. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2732. for (j = 0; j < num_modes; j++) {
  2733. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2734. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2735. cpu_to_le32(level);
  2736. }
  2737. }
  2738. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2739. err:
  2740. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  2741. extfat_cmd.dma);
  2742. return status;
  2743. }
  2744. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2745. {
  2746. struct be_dma_mem extfat_cmd;
  2747. struct be_fat_conf_params *cfgs;
  2748. int status, j;
  2749. int level = 0;
  2750. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2751. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2752. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2753. extfat_cmd.size, &extfat_cmd.dma,
  2754. GFP_ATOMIC);
  2755. if (!extfat_cmd.va) {
  2756. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2757. __func__);
  2758. goto err;
  2759. }
  2760. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2761. if (!status) {
  2762. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2763. sizeof(struct be_cmd_resp_hdr));
  2764. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2765. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2766. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2767. }
  2768. }
  2769. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  2770. extfat_cmd.dma);
  2771. err:
  2772. return level;
  2773. }
  2774. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2775. struct be_dma_mem *cmd)
  2776. {
  2777. struct be_mcc_wrb *wrb;
  2778. struct be_cmd_req_get_ext_fat_caps *req;
  2779. int status;
  2780. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2781. return -1;
  2782. wrb = wrb_from_mbox(adapter);
  2783. if (!wrb) {
  2784. status = -EBUSY;
  2785. goto err;
  2786. }
  2787. req = cmd->va;
  2788. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2789. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2790. cmd->size, wrb, cmd);
  2791. req->parameter_type = cpu_to_le32(1);
  2792. status = be_mbox_notify_wait(adapter);
  2793. err:
  2794. mutex_unlock(&adapter->mbox_lock);
  2795. return status;
  2796. }
  2797. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2798. struct be_dma_mem *cmd,
  2799. struct be_fat_conf_params *configs)
  2800. {
  2801. struct be_mcc_wrb *wrb;
  2802. struct be_cmd_req_set_ext_fat_caps *req;
  2803. int status;
  2804. spin_lock_bh(&adapter->mcc_lock);
  2805. wrb = wrb_from_mccq(adapter);
  2806. if (!wrb) {
  2807. status = -EBUSY;
  2808. goto err;
  2809. }
  2810. req = cmd->va;
  2811. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2812. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2813. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2814. cmd->size, wrb, cmd);
  2815. status = be_mcc_notify_wait(adapter);
  2816. err:
  2817. spin_unlock_bh(&adapter->mcc_lock);
  2818. return status;
  2819. }
  2820. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2821. {
  2822. struct be_mcc_wrb *wrb;
  2823. struct be_cmd_req_get_port_name *req;
  2824. int status;
  2825. if (!lancer_chip(adapter)) {
  2826. *port_name = adapter->hba_port_num + '0';
  2827. return 0;
  2828. }
  2829. spin_lock_bh(&adapter->mcc_lock);
  2830. wrb = wrb_from_mccq(adapter);
  2831. if (!wrb) {
  2832. status = -EBUSY;
  2833. goto err;
  2834. }
  2835. req = embedded_payload(wrb);
  2836. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2837. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2838. NULL);
  2839. req->hdr.version = 1;
  2840. status = be_mcc_notify_wait(adapter);
  2841. if (!status) {
  2842. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2843. *port_name = resp->port_name[adapter->hba_port_num];
  2844. } else {
  2845. *port_name = adapter->hba_port_num + '0';
  2846. }
  2847. err:
  2848. spin_unlock_bh(&adapter->mcc_lock);
  2849. return status;
  2850. }
  2851. /* Descriptor type */
  2852. enum {
  2853. FUNC_DESC = 1,
  2854. VFT_DESC = 2
  2855. };
  2856. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2857. int desc_type)
  2858. {
  2859. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2860. struct be_nic_res_desc *nic;
  2861. int i;
  2862. for (i = 0; i < desc_count; i++) {
  2863. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2864. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  2865. nic = (struct be_nic_res_desc *)hdr;
  2866. if (desc_type == FUNC_DESC ||
  2867. (desc_type == VFT_DESC &&
  2868. nic->flags & (1 << VFT_SHIFT)))
  2869. return nic;
  2870. }
  2871. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2872. hdr = (void *)hdr + hdr->desc_len;
  2873. }
  2874. return NULL;
  2875. }
  2876. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
  2877. {
  2878. return be_get_nic_desc(buf, desc_count, VFT_DESC);
  2879. }
  2880. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
  2881. {
  2882. return be_get_nic_desc(buf, desc_count, FUNC_DESC);
  2883. }
  2884. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2885. u32 desc_count)
  2886. {
  2887. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2888. struct be_pcie_res_desc *pcie;
  2889. int i;
  2890. for (i = 0; i < desc_count; i++) {
  2891. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2892. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2893. pcie = (struct be_pcie_res_desc *)hdr;
  2894. if (pcie->pf_num == devfn)
  2895. return pcie;
  2896. }
  2897. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2898. hdr = (void *)hdr + hdr->desc_len;
  2899. }
  2900. return NULL;
  2901. }
  2902. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2903. {
  2904. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2905. int i;
  2906. for (i = 0; i < desc_count; i++) {
  2907. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2908. return (struct be_port_res_desc *)hdr;
  2909. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2910. hdr = (void *)hdr + hdr->desc_len;
  2911. }
  2912. return NULL;
  2913. }
  2914. static void be_copy_nic_desc(struct be_resources *res,
  2915. struct be_nic_res_desc *desc)
  2916. {
  2917. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2918. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2919. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2920. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2921. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2922. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2923. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2924. /* Clear flags that driver is not interested in */
  2925. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2926. BE_IF_CAP_FLAGS_WANT;
  2927. /* Need 1 RXQ as the default RXQ */
  2928. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2929. res->max_rss_qs -= 1;
  2930. }
  2931. /* Uses Mbox */
  2932. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2933. {
  2934. struct be_mcc_wrb *wrb;
  2935. struct be_cmd_req_get_func_config *req;
  2936. int status;
  2937. struct be_dma_mem cmd;
  2938. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2939. return -1;
  2940. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2941. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2942. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2943. GFP_ATOMIC);
  2944. if (!cmd.va) {
  2945. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2946. status = -ENOMEM;
  2947. goto err;
  2948. }
  2949. wrb = wrb_from_mbox(adapter);
  2950. if (!wrb) {
  2951. status = -EBUSY;
  2952. goto err;
  2953. }
  2954. req = cmd.va;
  2955. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2956. OPCODE_COMMON_GET_FUNC_CONFIG,
  2957. cmd.size, wrb, &cmd);
  2958. if (skyhawk_chip(adapter))
  2959. req->hdr.version = 1;
  2960. status = be_mbox_notify_wait(adapter);
  2961. if (!status) {
  2962. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2963. u32 desc_count = le32_to_cpu(resp->desc_count);
  2964. struct be_nic_res_desc *desc;
  2965. desc = be_get_func_nic_desc(resp->func_param, desc_count);
  2966. if (!desc) {
  2967. status = -EINVAL;
  2968. goto err;
  2969. }
  2970. adapter->pf_number = desc->pf_num;
  2971. be_copy_nic_desc(res, desc);
  2972. }
  2973. err:
  2974. mutex_unlock(&adapter->mbox_lock);
  2975. if (cmd.va)
  2976. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  2977. cmd.dma);
  2978. return status;
  2979. }
  2980. /* Will use MBOX only if MCCQ has not been created */
  2981. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2982. struct be_resources *res, u8 domain)
  2983. {
  2984. struct be_cmd_resp_get_profile_config *resp;
  2985. struct be_cmd_req_get_profile_config *req;
  2986. struct be_nic_res_desc *vf_res;
  2987. struct be_pcie_res_desc *pcie;
  2988. struct be_port_res_desc *port;
  2989. struct be_nic_res_desc *nic;
  2990. struct be_mcc_wrb wrb = {0};
  2991. struct be_dma_mem cmd;
  2992. u32 desc_count;
  2993. int status;
  2994. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2995. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2996. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2997. GFP_ATOMIC);
  2998. if (!cmd.va)
  2999. return -ENOMEM;
  3000. req = cmd.va;
  3001. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3002. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3003. cmd.size, &wrb, &cmd);
  3004. req->hdr.domain = domain;
  3005. if (!lancer_chip(adapter))
  3006. req->hdr.version = 1;
  3007. req->type = ACTIVE_PROFILE_TYPE;
  3008. status = be_cmd_notify_wait(adapter, &wrb);
  3009. if (status)
  3010. goto err;
  3011. resp = cmd.va;
  3012. desc_count = le32_to_cpu(resp->desc_count);
  3013. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  3014. desc_count);
  3015. if (pcie)
  3016. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3017. port = be_get_port_desc(resp->func_param, desc_count);
  3018. if (port)
  3019. adapter->mc_type = port->mc_type;
  3020. nic = be_get_func_nic_desc(resp->func_param, desc_count);
  3021. if (nic)
  3022. be_copy_nic_desc(res, nic);
  3023. vf_res = be_get_vft_desc(resp->func_param, desc_count);
  3024. if (vf_res)
  3025. res->vf_if_cap_flags = vf_res->cap_flags;
  3026. err:
  3027. if (cmd.va)
  3028. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3029. cmd.dma);
  3030. return status;
  3031. }
  3032. /* Will use MBOX only if MCCQ has not been created */
  3033. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3034. int size, int count, u8 version, u8 domain)
  3035. {
  3036. struct be_cmd_req_set_profile_config *req;
  3037. struct be_mcc_wrb wrb = {0};
  3038. struct be_dma_mem cmd;
  3039. int status;
  3040. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3041. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3042. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3043. GFP_ATOMIC);
  3044. if (!cmd.va)
  3045. return -ENOMEM;
  3046. req = cmd.va;
  3047. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3048. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3049. &wrb, &cmd);
  3050. req->hdr.version = version;
  3051. req->hdr.domain = domain;
  3052. req->desc_count = cpu_to_le32(count);
  3053. memcpy(req->desc, desc, size);
  3054. status = be_cmd_notify_wait(adapter, &wrb);
  3055. if (cmd.va)
  3056. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3057. cmd.dma);
  3058. return status;
  3059. }
  3060. /* Mark all fields invalid */
  3061. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3062. {
  3063. memset(nic, 0, sizeof(*nic));
  3064. nic->unicast_mac_count = 0xFFFF;
  3065. nic->mcc_count = 0xFFFF;
  3066. nic->vlan_count = 0xFFFF;
  3067. nic->mcast_mac_count = 0xFFFF;
  3068. nic->txq_count = 0xFFFF;
  3069. nic->rq_count = 0xFFFF;
  3070. nic->rssq_count = 0xFFFF;
  3071. nic->lro_count = 0xFFFF;
  3072. nic->cq_count = 0xFFFF;
  3073. nic->toe_conn_count = 0xFFFF;
  3074. nic->eq_count = 0xFFFF;
  3075. nic->iface_count = 0xFFFF;
  3076. nic->link_param = 0xFF;
  3077. nic->channel_id_param = cpu_to_le16(0xF000);
  3078. nic->acpi_params = 0xFF;
  3079. nic->wol_param = 0x0F;
  3080. nic->tunnel_iface_count = 0xFFFF;
  3081. nic->direct_tenant_iface_count = 0xFFFF;
  3082. nic->bw_min = 0xFFFFFFFF;
  3083. nic->bw_max = 0xFFFFFFFF;
  3084. }
  3085. /* Mark all fields invalid */
  3086. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3087. {
  3088. memset(pcie, 0, sizeof(*pcie));
  3089. pcie->sriov_state = 0xFF;
  3090. pcie->pf_state = 0xFF;
  3091. pcie->pf_type = 0xFF;
  3092. pcie->num_vfs = 0xFFFF;
  3093. }
  3094. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3095. u8 domain)
  3096. {
  3097. struct be_nic_res_desc nic_desc;
  3098. u32 bw_percent;
  3099. u16 version = 0;
  3100. if (BE3_chip(adapter))
  3101. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3102. be_reset_nic_desc(&nic_desc);
  3103. nic_desc.pf_num = adapter->pf_number;
  3104. nic_desc.vf_num = domain;
  3105. if (lancer_chip(adapter)) {
  3106. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3107. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3108. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3109. (1 << NOSV_SHIFT);
  3110. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3111. } else {
  3112. version = 1;
  3113. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3114. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3115. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3116. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3117. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3118. }
  3119. return be_cmd_set_profile_config(adapter, &nic_desc,
  3120. nic_desc.hdr.desc_len,
  3121. 1, version, domain);
  3122. }
  3123. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3124. struct be_resources res, u16 num_vfs)
  3125. {
  3126. struct {
  3127. struct be_pcie_res_desc pcie;
  3128. struct be_nic_res_desc nic_vft;
  3129. } __packed desc;
  3130. u16 vf_q_count;
  3131. if (BEx_chip(adapter) || lancer_chip(adapter))
  3132. return 0;
  3133. /* PF PCIE descriptor */
  3134. be_reset_pcie_desc(&desc.pcie);
  3135. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3136. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3137. desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3138. desc.pcie.pf_num = adapter->pdev->devfn;
  3139. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3140. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3141. /* VF NIC Template descriptor */
  3142. be_reset_nic_desc(&desc.nic_vft);
  3143. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3144. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3145. desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
  3146. (1 << NOSV_SHIFT);
  3147. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3148. desc.nic_vft.vf_num = 0;
  3149. if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
  3150. /* If number of VFs requested is 8 less than max supported,
  3151. * assign 8 queue pairs to the PF and divide the remaining
  3152. * resources evenly among the VFs
  3153. */
  3154. if (num_vfs < (be_max_vfs(adapter) - 8))
  3155. vf_q_count = (res.max_rss_qs - 8) / num_vfs;
  3156. else
  3157. vf_q_count = res.max_rss_qs / num_vfs;
  3158. desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
  3159. desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
  3160. desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
  3161. desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
  3162. } else {
  3163. desc.nic_vft.txq_count = cpu_to_le16(1);
  3164. desc.nic_vft.rq_count = cpu_to_le16(1);
  3165. desc.nic_vft.rssq_count = cpu_to_le16(0);
  3166. /* One CQ for each TX, RX and MCCQ */
  3167. desc.nic_vft.cq_count = cpu_to_le16(3);
  3168. }
  3169. return be_cmd_set_profile_config(adapter, &desc,
  3170. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3171. }
  3172. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3173. {
  3174. struct be_mcc_wrb *wrb;
  3175. struct be_cmd_req_manage_iface_filters *req;
  3176. int status;
  3177. if (iface == 0xFFFFFFFF)
  3178. return -1;
  3179. spin_lock_bh(&adapter->mcc_lock);
  3180. wrb = wrb_from_mccq(adapter);
  3181. if (!wrb) {
  3182. status = -EBUSY;
  3183. goto err;
  3184. }
  3185. req = embedded_payload(wrb);
  3186. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3187. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3188. wrb, NULL);
  3189. req->op = op;
  3190. req->target_iface_id = cpu_to_le32(iface);
  3191. status = be_mcc_notify_wait(adapter);
  3192. err:
  3193. spin_unlock_bh(&adapter->mcc_lock);
  3194. return status;
  3195. }
  3196. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3197. {
  3198. struct be_port_res_desc port_desc;
  3199. memset(&port_desc, 0, sizeof(port_desc));
  3200. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3201. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3202. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3203. port_desc.link_num = adapter->hba_port_num;
  3204. if (port) {
  3205. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3206. (1 << RCVID_SHIFT);
  3207. port_desc.nv_port = swab16(port);
  3208. } else {
  3209. port_desc.nv_flags = NV_TYPE_DISABLED;
  3210. port_desc.nv_port = 0;
  3211. }
  3212. return be_cmd_set_profile_config(adapter, &port_desc,
  3213. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3214. }
  3215. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3216. int vf_num)
  3217. {
  3218. struct be_mcc_wrb *wrb;
  3219. struct be_cmd_req_get_iface_list *req;
  3220. struct be_cmd_resp_get_iface_list *resp;
  3221. int status;
  3222. spin_lock_bh(&adapter->mcc_lock);
  3223. wrb = wrb_from_mccq(adapter);
  3224. if (!wrb) {
  3225. status = -EBUSY;
  3226. goto err;
  3227. }
  3228. req = embedded_payload(wrb);
  3229. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3230. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3231. wrb, NULL);
  3232. req->hdr.domain = vf_num + 1;
  3233. status = be_mcc_notify_wait(adapter);
  3234. if (!status) {
  3235. resp = (struct be_cmd_resp_get_iface_list *)req;
  3236. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3237. }
  3238. err:
  3239. spin_unlock_bh(&adapter->mcc_lock);
  3240. return status;
  3241. }
  3242. static int lancer_wait_idle(struct be_adapter *adapter)
  3243. {
  3244. #define SLIPORT_IDLE_TIMEOUT 30
  3245. u32 reg_val;
  3246. int status = 0, i;
  3247. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3248. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3249. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3250. break;
  3251. ssleep(1);
  3252. }
  3253. if (i == SLIPORT_IDLE_TIMEOUT)
  3254. status = -1;
  3255. return status;
  3256. }
  3257. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3258. {
  3259. int status = 0;
  3260. status = lancer_wait_idle(adapter);
  3261. if (status)
  3262. return status;
  3263. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3264. return status;
  3265. }
  3266. /* Routine to check whether dump image is present or not */
  3267. bool dump_present(struct be_adapter *adapter)
  3268. {
  3269. u32 sliport_status = 0;
  3270. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3271. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3272. }
  3273. int lancer_initiate_dump(struct be_adapter *adapter)
  3274. {
  3275. struct device *dev = &adapter->pdev->dev;
  3276. int status;
  3277. if (dump_present(adapter)) {
  3278. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3279. return -EEXIST;
  3280. }
  3281. /* give firmware reset and diagnostic dump */
  3282. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3283. PHYSDEV_CONTROL_DD_MASK);
  3284. if (status < 0) {
  3285. dev_err(dev, "FW reset failed\n");
  3286. return status;
  3287. }
  3288. status = lancer_wait_idle(adapter);
  3289. if (status)
  3290. return status;
  3291. if (!dump_present(adapter)) {
  3292. dev_err(dev, "FW dump not generated\n");
  3293. return -EIO;
  3294. }
  3295. return 0;
  3296. }
  3297. int lancer_delete_dump(struct be_adapter *adapter)
  3298. {
  3299. int status;
  3300. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3301. return be_cmd_status(status);
  3302. }
  3303. /* Uses sync mcc */
  3304. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3305. {
  3306. struct be_mcc_wrb *wrb;
  3307. struct be_cmd_enable_disable_vf *req;
  3308. int status;
  3309. if (BEx_chip(adapter))
  3310. return 0;
  3311. spin_lock_bh(&adapter->mcc_lock);
  3312. wrb = wrb_from_mccq(adapter);
  3313. if (!wrb) {
  3314. status = -EBUSY;
  3315. goto err;
  3316. }
  3317. req = embedded_payload(wrb);
  3318. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3319. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3320. wrb, NULL);
  3321. req->hdr.domain = domain;
  3322. req->enable = 1;
  3323. status = be_mcc_notify_wait(adapter);
  3324. err:
  3325. spin_unlock_bh(&adapter->mcc_lock);
  3326. return status;
  3327. }
  3328. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3329. {
  3330. struct be_mcc_wrb *wrb;
  3331. struct be_cmd_req_intr_set *req;
  3332. int status;
  3333. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3334. return -1;
  3335. wrb = wrb_from_mbox(adapter);
  3336. req = embedded_payload(wrb);
  3337. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3338. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3339. wrb, NULL);
  3340. req->intr_enabled = intr_enable;
  3341. status = be_mbox_notify_wait(adapter);
  3342. mutex_unlock(&adapter->mbox_lock);
  3343. return status;
  3344. }
  3345. /* Uses MBOX */
  3346. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3347. {
  3348. struct be_cmd_req_get_active_profile *req;
  3349. struct be_mcc_wrb *wrb;
  3350. int status;
  3351. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3352. return -1;
  3353. wrb = wrb_from_mbox(adapter);
  3354. if (!wrb) {
  3355. status = -EBUSY;
  3356. goto err;
  3357. }
  3358. req = embedded_payload(wrb);
  3359. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3360. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3361. wrb, NULL);
  3362. status = be_mbox_notify_wait(adapter);
  3363. if (!status) {
  3364. struct be_cmd_resp_get_active_profile *resp =
  3365. embedded_payload(wrb);
  3366. *profile_id = le16_to_cpu(resp->active_profile_id);
  3367. }
  3368. err:
  3369. mutex_unlock(&adapter->mbox_lock);
  3370. return status;
  3371. }
  3372. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3373. int link_state, u8 domain)
  3374. {
  3375. struct be_mcc_wrb *wrb;
  3376. struct be_cmd_req_set_ll_link *req;
  3377. int status;
  3378. if (BEx_chip(adapter) || lancer_chip(adapter))
  3379. return 0;
  3380. spin_lock_bh(&adapter->mcc_lock);
  3381. wrb = wrb_from_mccq(adapter);
  3382. if (!wrb) {
  3383. status = -EBUSY;
  3384. goto err;
  3385. }
  3386. req = embedded_payload(wrb);
  3387. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3388. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3389. sizeof(*req), wrb, NULL);
  3390. req->hdr.version = 1;
  3391. req->hdr.domain = domain;
  3392. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3393. req->link_config |= 1;
  3394. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3395. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3396. status = be_mcc_notify_wait(adapter);
  3397. err:
  3398. spin_unlock_bh(&adapter->mcc_lock);
  3399. return status;
  3400. }
  3401. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3402. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3403. {
  3404. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3405. struct be_mcc_wrb *wrb;
  3406. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  3407. struct be_cmd_req_hdr *req;
  3408. struct be_cmd_resp_hdr *resp;
  3409. int status;
  3410. spin_lock_bh(&adapter->mcc_lock);
  3411. wrb = wrb_from_mccq(adapter);
  3412. if (!wrb) {
  3413. status = -EBUSY;
  3414. goto err;
  3415. }
  3416. req = embedded_payload(wrb);
  3417. resp = embedded_payload(wrb);
  3418. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3419. hdr->opcode, wrb_payload_size, wrb, NULL);
  3420. memcpy(req, wrb_payload, wrb_payload_size);
  3421. be_dws_cpu_to_le(req, wrb_payload_size);
  3422. status = be_mcc_notify_wait(adapter);
  3423. if (cmd_status)
  3424. *cmd_status = (status & 0xffff);
  3425. if (ext_status)
  3426. *ext_status = 0;
  3427. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3428. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3429. err:
  3430. spin_unlock_bh(&adapter->mcc_lock);
  3431. return status;
  3432. }
  3433. EXPORT_SYMBOL(be_roce_mcc_cmd);