fw.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device managed flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support",
  128. [9] = "Device managed flow steering IPoIB support",
  129. [10] = "TCP/IP offloads/flow-steering for VXLAN support",
  130. [11] = "MAD DEMUX (Secure-Host) support",
  131. [12] = "Large cache line (>64B) CQE stride support",
  132. [13] = "Large cache line (>64B) EQE stride support"
  133. };
  134. int i;
  135. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  136. if (fname[i] && (flags & (1LL << i)))
  137. mlx4_dbg(dev, " %s\n", fname[i]);
  138. }
  139. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  140. {
  141. struct mlx4_cmd_mailbox *mailbox;
  142. u32 *inbox;
  143. int err = 0;
  144. #define MOD_STAT_CFG_IN_SIZE 0x100
  145. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  146. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  147. mailbox = mlx4_alloc_cmd_mailbox(dev);
  148. if (IS_ERR(mailbox))
  149. return PTR_ERR(mailbox);
  150. inbox = mailbox->buf;
  151. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  152. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  153. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  154. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  155. mlx4_free_cmd_mailbox(dev, mailbox);
  156. return err;
  157. }
  158. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  159. struct mlx4_vhcr *vhcr,
  160. struct mlx4_cmd_mailbox *inbox,
  161. struct mlx4_cmd_mailbox *outbox,
  162. struct mlx4_cmd_info *cmd)
  163. {
  164. struct mlx4_priv *priv = mlx4_priv(dev);
  165. u8 field, port;
  166. u32 size, proxy_qp, qkey;
  167. int err = 0;
  168. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  169. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  170. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  171. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  172. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  173. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  174. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  175. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  176. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  177. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  178. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  179. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  180. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  181. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  182. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  183. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  184. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  185. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  186. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  187. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  188. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  189. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  190. /* when opcode modifier = 1 */
  191. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  192. #define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
  193. #define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
  194. #define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
  195. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  196. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  197. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  198. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  199. #define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
  200. #define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
  201. #define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
  202. #define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
  203. #define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
  204. #define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
  205. if (vhcr->op_modifier == 1) {
  206. struct mlx4_active_ports actv_ports =
  207. mlx4_get_active_ports(dev, slave);
  208. int converted_port = mlx4_slave_convert_port(
  209. dev, slave, vhcr->in_modifier);
  210. if (converted_port < 0)
  211. return -EINVAL;
  212. vhcr->in_modifier = converted_port;
  213. /* phys-port = logical-port */
  214. field = vhcr->in_modifier -
  215. find_first_bit(actv_ports.ports, dev->caps.num_ports);
  216. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  217. port = vhcr->in_modifier;
  218. proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
  219. /* Set nic_info bit to mark new fields support */
  220. field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
  221. if (mlx4_vf_smi_enabled(dev, slave, port) &&
  222. !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
  223. field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
  224. MLX4_PUT(outbox->buf, qkey,
  225. QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  226. }
  227. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  228. /* size is now the QP number */
  229. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
  230. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  231. size += 2;
  232. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  233. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
  234. proxy_qp += 2;
  235. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
  236. MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
  237. QUERY_FUNC_CAP_PHYS_PORT_ID);
  238. } else if (vhcr->op_modifier == 0) {
  239. struct mlx4_active_ports actv_ports =
  240. mlx4_get_active_ports(dev, slave);
  241. /* enable rdma and ethernet interfaces, and new quota locations */
  242. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  243. QUERY_FUNC_CAP_FLAG_QUOTAS);
  244. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  245. field = min(
  246. bitmap_weight(actv_ports.ports, dev->caps.num_ports),
  247. dev->caps.num_ports);
  248. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  249. size = dev->caps.function_caps; /* set PF behaviours */
  250. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  251. field = 0; /* protected FMR support not available as yet */
  252. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  253. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  254. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  255. size = dev->caps.num_qps;
  256. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  257. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  258. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  259. size = dev->caps.num_srqs;
  260. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  261. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  262. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  263. size = dev->caps.num_cqs;
  264. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  265. size = dev->caps.num_eqs;
  266. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  267. size = dev->caps.reserved_eqs;
  268. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  269. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  270. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  271. size = dev->caps.num_mpts;
  272. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  273. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  274. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  275. size = dev->caps.num_mtts;
  276. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  277. size = dev->caps.num_mgms + dev->caps.num_amgms;
  278. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  279. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  280. } else
  281. err = -EINVAL;
  282. return err;
  283. }
  284. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  285. struct mlx4_func_cap *func_cap)
  286. {
  287. struct mlx4_cmd_mailbox *mailbox;
  288. u32 *outbox;
  289. u8 field, op_modifier;
  290. u32 size, qkey;
  291. int err = 0, quotas = 0;
  292. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  293. mailbox = mlx4_alloc_cmd_mailbox(dev);
  294. if (IS_ERR(mailbox))
  295. return PTR_ERR(mailbox);
  296. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  297. MLX4_CMD_QUERY_FUNC_CAP,
  298. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  299. if (err)
  300. goto out;
  301. outbox = mailbox->buf;
  302. if (!op_modifier) {
  303. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  304. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  305. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  306. err = -EPROTONOSUPPORT;
  307. goto out;
  308. }
  309. func_cap->flags = field;
  310. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  311. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  312. func_cap->num_ports = field;
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  314. func_cap->pf_context_behaviour = size;
  315. if (quotas) {
  316. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  317. func_cap->qp_quota = size & 0xFFFFFF;
  318. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  319. func_cap->srq_quota = size & 0xFFFFFF;
  320. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  321. func_cap->cq_quota = size & 0xFFFFFF;
  322. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  323. func_cap->mpt_quota = size & 0xFFFFFF;
  324. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  325. func_cap->mtt_quota = size & 0xFFFFFF;
  326. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  327. func_cap->mcg_quota = size & 0xFFFFFF;
  328. } else {
  329. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  330. func_cap->qp_quota = size & 0xFFFFFF;
  331. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  332. func_cap->srq_quota = size & 0xFFFFFF;
  333. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  334. func_cap->cq_quota = size & 0xFFFFFF;
  335. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  336. func_cap->mpt_quota = size & 0xFFFFFF;
  337. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  338. func_cap->mtt_quota = size & 0xFFFFFF;
  339. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  340. func_cap->mcg_quota = size & 0xFFFFFF;
  341. }
  342. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  343. func_cap->max_eq = size & 0xFFFFFF;
  344. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  345. func_cap->reserved_eq = size & 0xFFFFFF;
  346. goto out;
  347. }
  348. /* logical port query */
  349. if (gen_or_port > dev->caps.num_ports) {
  350. err = -EINVAL;
  351. goto out;
  352. }
  353. MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  354. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  355. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
  356. mlx4_err(dev, "VLAN is enforced on this port\n");
  357. err = -EPROTONOSUPPORT;
  358. goto out;
  359. }
  360. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
  361. mlx4_err(dev, "Force mac is enabled on this port\n");
  362. err = -EPROTONOSUPPORT;
  363. goto out;
  364. }
  365. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  366. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  367. if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
  368. mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
  369. err = -EPROTONOSUPPORT;
  370. goto out;
  371. }
  372. }
  373. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  374. func_cap->physical_port = field;
  375. if (func_cap->physical_port != gen_or_port) {
  376. err = -ENOSYS;
  377. goto out;
  378. }
  379. if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
  380. MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  381. func_cap->qp0_qkey = qkey;
  382. } else {
  383. func_cap->qp0_qkey = 0;
  384. }
  385. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  386. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  387. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  388. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  389. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  390. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  391. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  392. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  393. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
  394. MLX4_GET(func_cap->phys_port_id, outbox,
  395. QUERY_FUNC_CAP_PHYS_PORT_ID);
  396. /* All other resources are allocated by the master, but we still report
  397. * 'num' and 'reserved' capabilities as follows:
  398. * - num remains the maximum resource index
  399. * - 'num - reserved' is the total available objects of a resource, but
  400. * resource indices may be less than 'reserved'
  401. * TODO: set per-resource quotas */
  402. out:
  403. mlx4_free_cmd_mailbox(dev, mailbox);
  404. return err;
  405. }
  406. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  407. {
  408. struct mlx4_cmd_mailbox *mailbox;
  409. u32 *outbox;
  410. u8 field;
  411. u32 field32, flags, ext_flags;
  412. u16 size;
  413. u16 stat_rate;
  414. int err;
  415. int i;
  416. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  417. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  418. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  419. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  420. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  421. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  422. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  423. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  424. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  425. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  426. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  427. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  428. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  429. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  430. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  431. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  432. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  433. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  434. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  435. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  436. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  437. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  438. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  439. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  440. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  441. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  442. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  443. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  444. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  445. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  446. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  447. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  448. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  449. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  450. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  451. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  452. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  453. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  454. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  455. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  456. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  457. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  458. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  459. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  460. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  461. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  462. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  463. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  464. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  465. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  466. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  467. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  468. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  469. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  470. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  471. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  472. #define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
  473. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  474. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  475. #define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
  476. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  477. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  478. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  479. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  480. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  481. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  482. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  483. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  484. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  485. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  486. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  487. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  488. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  489. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  490. #define QUERY_DEV_CAP_VXLAN 0x9e
  491. #define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
  492. dev_cap->flags2 = 0;
  493. mailbox = mlx4_alloc_cmd_mailbox(dev);
  494. if (IS_ERR(mailbox))
  495. return PTR_ERR(mailbox);
  496. outbox = mailbox->buf;
  497. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  498. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  499. if (err)
  500. goto out;
  501. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  502. dev_cap->reserved_qps = 1 << (field & 0xf);
  503. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  504. dev_cap->max_qps = 1 << (field & 0x1f);
  505. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  506. dev_cap->reserved_srqs = 1 << (field >> 4);
  507. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  508. dev_cap->max_srqs = 1 << (field & 0x1f);
  509. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  510. dev_cap->max_cq_sz = 1 << field;
  511. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  512. dev_cap->reserved_cqs = 1 << (field & 0xf);
  513. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  514. dev_cap->max_cqs = 1 << (field & 0x1f);
  515. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  516. dev_cap->max_mpts = 1 << (field & 0x3f);
  517. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  518. dev_cap->reserved_eqs = field & 0xf;
  519. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  520. dev_cap->max_eqs = 1 << (field & 0xf);
  521. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  522. dev_cap->reserved_mtts = 1 << (field >> 4);
  523. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  524. dev_cap->max_mrw_sz = 1 << field;
  525. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  526. dev_cap->reserved_mrws = 1 << (field & 0xf);
  527. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  528. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  529. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  530. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  531. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  532. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  533. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  534. field &= 0x1f;
  535. if (!field)
  536. dev_cap->max_gso_sz = 0;
  537. else
  538. dev_cap->max_gso_sz = 1 << field;
  539. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  540. if (field & 0x20)
  541. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  542. if (field & 0x10)
  543. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  544. field &= 0xf;
  545. if (field) {
  546. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  547. dev_cap->max_rss_tbl_sz = 1 << field;
  548. } else
  549. dev_cap->max_rss_tbl_sz = 0;
  550. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  551. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  552. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  553. dev_cap->local_ca_ack_delay = field & 0x1f;
  554. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  555. dev_cap->num_ports = field & 0xf;
  556. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  557. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  558. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  559. if (field & 0x80)
  560. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  561. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  562. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  563. if (field & 0x80)
  564. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
  565. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  566. dev_cap->fs_max_num_qp_per_entry = field;
  567. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  568. dev_cap->stat_rate_support = stat_rate;
  569. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  570. if (field & 0x80)
  571. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  572. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  573. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  574. dev_cap->flags = flags | (u64)ext_flags << 32;
  575. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  576. dev_cap->reserved_uars = field >> 4;
  577. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  578. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  579. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  580. dev_cap->min_page_sz = 1 << field;
  581. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  582. if (field & 0x80) {
  583. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  584. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  585. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  586. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  587. field = 3;
  588. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  589. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  590. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  591. } else {
  592. dev_cap->bf_reg_size = 0;
  593. mlx4_dbg(dev, "BlueFlame not available\n");
  594. }
  595. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  596. dev_cap->max_sq_sg = field;
  597. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  598. dev_cap->max_sq_desc_sz = size;
  599. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  600. dev_cap->max_qp_per_mcg = 1 << field;
  601. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  602. dev_cap->reserved_mgms = field & 0xf;
  603. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  604. dev_cap->max_mcgs = 1 << field;
  605. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  606. dev_cap->reserved_pds = field >> 4;
  607. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  608. dev_cap->max_pds = 1 << (field & 0x3f);
  609. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  610. dev_cap->reserved_xrcds = field >> 4;
  611. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  612. dev_cap->max_xrcds = 1 << (field & 0x1f);
  613. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  614. dev_cap->rdmarc_entry_sz = size;
  615. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  616. dev_cap->qpc_entry_sz = size;
  617. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  618. dev_cap->aux_entry_sz = size;
  619. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  620. dev_cap->altc_entry_sz = size;
  621. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  622. dev_cap->eqc_entry_sz = size;
  623. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  624. dev_cap->cqc_entry_sz = size;
  625. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  626. dev_cap->srq_entry_sz = size;
  627. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  628. dev_cap->cmpt_entry_sz = size;
  629. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  630. dev_cap->mtt_entry_sz = size;
  631. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  632. dev_cap->dmpt_entry_sz = size;
  633. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  634. dev_cap->max_srq_sz = 1 << field;
  635. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  636. dev_cap->max_qp_sz = 1 << field;
  637. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  638. dev_cap->resize_srq = field & 1;
  639. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  640. dev_cap->max_rq_sg = field;
  641. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  642. dev_cap->max_rq_desc_sz = size;
  643. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  644. if (field & (1 << 6))
  645. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  646. if (field & (1 << 7))
  647. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  648. MLX4_GET(dev_cap->bmme_flags, outbox,
  649. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  650. MLX4_GET(dev_cap->reserved_lkey, outbox,
  651. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  652. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  653. if (field & 1<<6)
  654. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  655. MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
  656. if (field & 1<<3)
  657. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
  658. MLX4_GET(dev_cap->max_icm_sz, outbox,
  659. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  660. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  661. MLX4_GET(dev_cap->max_counters, outbox,
  662. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  663. MLX4_GET(field32, outbox,
  664. QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
  665. if (field32 & (1 << 0))
  666. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
  667. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  668. if (field32 & (1 << 16))
  669. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  670. if (field32 & (1 << 26))
  671. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  672. if (field32 & (1 << 20))
  673. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  674. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  675. for (i = 1; i <= dev_cap->num_ports; ++i) {
  676. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  677. dev_cap->max_vl[i] = field >> 4;
  678. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  679. dev_cap->ib_mtu[i] = field >> 4;
  680. dev_cap->max_port_width[i] = field & 0xf;
  681. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  682. dev_cap->max_gids[i] = 1 << (field & 0xf);
  683. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  684. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  685. }
  686. } else {
  687. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  688. #define QUERY_PORT_MTU_OFFSET 0x01
  689. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  690. #define QUERY_PORT_WIDTH_OFFSET 0x06
  691. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  692. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  693. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  694. #define QUERY_PORT_MAC_OFFSET 0x10
  695. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  696. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  697. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  698. for (i = 1; i <= dev_cap->num_ports; ++i) {
  699. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  700. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  701. if (err)
  702. goto out;
  703. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  704. dev_cap->supported_port_types[i] = field & 3;
  705. dev_cap->suggested_type[i] = (field >> 3) & 1;
  706. dev_cap->default_sense[i] = (field >> 4) & 1;
  707. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  708. dev_cap->ib_mtu[i] = field & 0xf;
  709. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  710. dev_cap->max_port_width[i] = field & 0xf;
  711. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  712. dev_cap->max_gids[i] = 1 << (field >> 4);
  713. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  714. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  715. dev_cap->max_vl[i] = field & 0xf;
  716. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  717. dev_cap->log_max_macs[i] = field & 0xf;
  718. dev_cap->log_max_vlans[i] = field >> 4;
  719. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  720. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  721. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  722. dev_cap->trans_type[i] = field32 >> 24;
  723. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  724. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  725. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  726. }
  727. }
  728. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  729. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  730. /*
  731. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  732. * we can't use any EQs whose doorbell falls on that page,
  733. * even if the EQ itself isn't reserved.
  734. */
  735. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  736. dev_cap->reserved_eqs);
  737. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  738. (unsigned long long) dev_cap->max_icm_sz >> 20);
  739. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  740. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  741. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  742. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  743. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  744. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  745. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  746. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  747. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  748. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  749. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  750. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  751. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  752. dev_cap->max_pds, dev_cap->reserved_mgms);
  753. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  754. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  755. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  756. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  757. dev_cap->max_port_width[1]);
  758. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  759. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  760. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  761. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  762. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  763. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  764. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  765. dump_dev_cap_flags(dev, dev_cap->flags);
  766. dump_dev_cap_flags2(dev, dev_cap->flags2);
  767. out:
  768. mlx4_free_cmd_mailbox(dev, mailbox);
  769. return err;
  770. }
  771. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  772. struct mlx4_vhcr *vhcr,
  773. struct mlx4_cmd_mailbox *inbox,
  774. struct mlx4_cmd_mailbox *outbox,
  775. struct mlx4_cmd_info *cmd)
  776. {
  777. u64 flags;
  778. int err = 0;
  779. u8 field;
  780. u32 bmme_flags;
  781. int real_port;
  782. int slave_port;
  783. int first_port;
  784. struct mlx4_active_ports actv_ports;
  785. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  786. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  787. if (err)
  788. return err;
  789. /* add port mng change event capability and disable mw type 1
  790. * unconditionally to slaves
  791. */
  792. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  793. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  794. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  795. actv_ports = mlx4_get_active_ports(dev, slave);
  796. first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
  797. for (slave_port = 0, real_port = first_port;
  798. real_port < first_port +
  799. bitmap_weight(actv_ports.ports, dev->caps.num_ports);
  800. ++real_port, ++slave_port) {
  801. if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
  802. flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
  803. else
  804. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  805. }
  806. for (; slave_port < dev->caps.num_ports; ++slave_port)
  807. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  808. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  809. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
  810. field &= ~0x0F;
  811. field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
  812. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
  813. /* For guests, disable timestamp */
  814. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  815. field &= 0x7f;
  816. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  817. /* For guests, disable vxlan tunneling */
  818. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
  819. field &= 0xf7;
  820. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
  821. /* For guests, report Blueflame disabled */
  822. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  823. field &= 0x7f;
  824. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  825. /* For guests, disable mw type 2 */
  826. MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  827. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  828. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  829. /* turn off device-managed steering capability if not enabled */
  830. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  831. MLX4_GET(field, outbox->buf,
  832. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  833. field &= 0x7f;
  834. MLX4_PUT(outbox->buf, field,
  835. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  836. }
  837. /* turn off ipoib managed steering for guests */
  838. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  839. field &= ~0x80;
  840. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  841. return 0;
  842. }
  843. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  844. struct mlx4_vhcr *vhcr,
  845. struct mlx4_cmd_mailbox *inbox,
  846. struct mlx4_cmd_mailbox *outbox,
  847. struct mlx4_cmd_info *cmd)
  848. {
  849. struct mlx4_priv *priv = mlx4_priv(dev);
  850. u64 def_mac;
  851. u8 port_type;
  852. u16 short_field;
  853. int err;
  854. int admin_link_state;
  855. int port = mlx4_slave_convert_port(dev, slave,
  856. vhcr->in_modifier & 0xFF);
  857. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  858. #define MLX4_PORT_LINK_UP_MASK 0x80
  859. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  860. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  861. if (port < 0)
  862. return -EINVAL;
  863. /* Protect against untrusted guests: enforce that this is the
  864. * QUERY_PORT general query.
  865. */
  866. if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
  867. return -EINVAL;
  868. vhcr->in_modifier = port;
  869. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  870. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  871. MLX4_CMD_NATIVE);
  872. if (!err && dev->caps.function != slave) {
  873. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  874. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  875. /* get port type - currently only eth is enabled */
  876. MLX4_GET(port_type, outbox->buf,
  877. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  878. /* No link sensing allowed */
  879. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  880. /* set port type to currently operating port type */
  881. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  882. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  883. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  884. port_type |= MLX4_PORT_LINK_UP_MASK;
  885. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  886. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  887. MLX4_PUT(outbox->buf, port_type,
  888. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  889. if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
  890. short_field = mlx4_get_slave_num_gids(dev, slave, port);
  891. else
  892. short_field = 1; /* slave max gids */
  893. MLX4_PUT(outbox->buf, short_field,
  894. QUERY_PORT_CUR_MAX_GID_OFFSET);
  895. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  896. MLX4_PUT(outbox->buf, short_field,
  897. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  898. }
  899. return err;
  900. }
  901. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  902. int *gid_tbl_len, int *pkey_tbl_len)
  903. {
  904. struct mlx4_cmd_mailbox *mailbox;
  905. u32 *outbox;
  906. u16 field;
  907. int err;
  908. mailbox = mlx4_alloc_cmd_mailbox(dev);
  909. if (IS_ERR(mailbox))
  910. return PTR_ERR(mailbox);
  911. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  912. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  913. MLX4_CMD_WRAPPED);
  914. if (err)
  915. goto out;
  916. outbox = mailbox->buf;
  917. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  918. *gid_tbl_len = field;
  919. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  920. *pkey_tbl_len = field;
  921. out:
  922. mlx4_free_cmd_mailbox(dev, mailbox);
  923. return err;
  924. }
  925. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  926. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  927. {
  928. struct mlx4_cmd_mailbox *mailbox;
  929. struct mlx4_icm_iter iter;
  930. __be64 *pages;
  931. int lg;
  932. int nent = 0;
  933. int i;
  934. int err = 0;
  935. int ts = 0, tc = 0;
  936. mailbox = mlx4_alloc_cmd_mailbox(dev);
  937. if (IS_ERR(mailbox))
  938. return PTR_ERR(mailbox);
  939. pages = mailbox->buf;
  940. for (mlx4_icm_first(icm, &iter);
  941. !mlx4_icm_last(&iter);
  942. mlx4_icm_next(&iter)) {
  943. /*
  944. * We have to pass pages that are aligned to their
  945. * size, so find the least significant 1 in the
  946. * address or size and use that as our log2 size.
  947. */
  948. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  949. if (lg < MLX4_ICM_PAGE_SHIFT) {
  950. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
  951. MLX4_ICM_PAGE_SIZE,
  952. (unsigned long long) mlx4_icm_addr(&iter),
  953. mlx4_icm_size(&iter));
  954. err = -EINVAL;
  955. goto out;
  956. }
  957. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  958. if (virt != -1) {
  959. pages[nent * 2] = cpu_to_be64(virt);
  960. virt += 1 << lg;
  961. }
  962. pages[nent * 2 + 1] =
  963. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  964. (lg - MLX4_ICM_PAGE_SHIFT));
  965. ts += 1 << (lg - 10);
  966. ++tc;
  967. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  968. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  969. MLX4_CMD_TIME_CLASS_B,
  970. MLX4_CMD_NATIVE);
  971. if (err)
  972. goto out;
  973. nent = 0;
  974. }
  975. }
  976. }
  977. if (nent)
  978. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  979. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  980. if (err)
  981. goto out;
  982. switch (op) {
  983. case MLX4_CMD_MAP_FA:
  984. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
  985. break;
  986. case MLX4_CMD_MAP_ICM_AUX:
  987. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
  988. break;
  989. case MLX4_CMD_MAP_ICM:
  990. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
  991. tc, ts, (unsigned long long) virt - (ts << 10));
  992. break;
  993. }
  994. out:
  995. mlx4_free_cmd_mailbox(dev, mailbox);
  996. return err;
  997. }
  998. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  999. {
  1000. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  1001. }
  1002. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  1003. {
  1004. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  1005. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1006. }
  1007. int mlx4_RUN_FW(struct mlx4_dev *dev)
  1008. {
  1009. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  1010. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1011. }
  1012. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  1013. {
  1014. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  1015. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  1016. struct mlx4_cmd_mailbox *mailbox;
  1017. u32 *outbox;
  1018. int err = 0;
  1019. u64 fw_ver;
  1020. u16 cmd_if_rev;
  1021. u8 lg;
  1022. #define QUERY_FW_OUT_SIZE 0x100
  1023. #define QUERY_FW_VER_OFFSET 0x00
  1024. #define QUERY_FW_PPF_ID 0x09
  1025. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  1026. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  1027. #define QUERY_FW_ERR_START_OFFSET 0x30
  1028. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  1029. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  1030. #define QUERY_FW_SIZE_OFFSET 0x00
  1031. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  1032. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  1033. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  1034. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  1035. #define QUERY_FW_CLOCK_OFFSET 0x50
  1036. #define QUERY_FW_CLOCK_BAR 0x58
  1037. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1038. if (IS_ERR(mailbox))
  1039. return PTR_ERR(mailbox);
  1040. outbox = mailbox->buf;
  1041. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1042. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1043. if (err)
  1044. goto out;
  1045. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  1046. /*
  1047. * FW subminor version is at more significant bits than minor
  1048. * version, so swap here.
  1049. */
  1050. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  1051. ((fw_ver & 0xffff0000ull) >> 16) |
  1052. ((fw_ver & 0x0000ffffull) << 16);
  1053. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  1054. dev->caps.function = lg;
  1055. if (mlx4_is_slave(dev))
  1056. goto out;
  1057. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  1058. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  1059. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  1060. mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
  1061. cmd_if_rev);
  1062. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  1063. (int) (dev->caps.fw_ver >> 32),
  1064. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1065. (int) dev->caps.fw_ver & 0xffff);
  1066. mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
  1067. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  1068. err = -ENODEV;
  1069. goto out;
  1070. }
  1071. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  1072. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  1073. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  1074. cmd->max_cmds = 1 << lg;
  1075. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  1076. (int) (dev->caps.fw_ver >> 32),
  1077. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1078. (int) dev->caps.fw_ver & 0xffff,
  1079. cmd_if_rev, cmd->max_cmds);
  1080. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  1081. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  1082. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  1083. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  1084. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  1085. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  1086. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  1087. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  1088. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  1089. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  1090. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  1091. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  1092. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  1093. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  1094. fw->comm_bar, fw->comm_base);
  1095. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  1096. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1097. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1098. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1099. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1100. fw->clock_bar, fw->clock_offset);
  1101. /*
  1102. * Round up number of system pages needed in case
  1103. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1104. */
  1105. fw->fw_pages =
  1106. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1107. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1108. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1109. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1110. out:
  1111. mlx4_free_cmd_mailbox(dev, mailbox);
  1112. return err;
  1113. }
  1114. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1115. struct mlx4_vhcr *vhcr,
  1116. struct mlx4_cmd_mailbox *inbox,
  1117. struct mlx4_cmd_mailbox *outbox,
  1118. struct mlx4_cmd_info *cmd)
  1119. {
  1120. u8 *outbuf;
  1121. int err;
  1122. outbuf = outbox->buf;
  1123. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1124. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1125. if (err)
  1126. return err;
  1127. /* for slaves, set pci PPF ID to invalid and zero out everything
  1128. * else except FW version */
  1129. outbuf[0] = outbuf[1] = 0;
  1130. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1131. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1132. return 0;
  1133. }
  1134. static void get_board_id(void *vsd, char *board_id)
  1135. {
  1136. int i;
  1137. #define VSD_OFFSET_SIG1 0x00
  1138. #define VSD_OFFSET_SIG2 0xde
  1139. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1140. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1141. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1142. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1143. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1144. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1145. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1146. } else {
  1147. /*
  1148. * The board ID is a string but the firmware byte
  1149. * swaps each 4-byte word before passing it back to
  1150. * us. Therefore we need to swab it before printing.
  1151. */
  1152. for (i = 0; i < 4; ++i)
  1153. ((u32 *) board_id)[i] =
  1154. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1155. }
  1156. }
  1157. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1158. {
  1159. struct mlx4_cmd_mailbox *mailbox;
  1160. u32 *outbox;
  1161. int err;
  1162. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1163. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1164. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1165. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1166. if (IS_ERR(mailbox))
  1167. return PTR_ERR(mailbox);
  1168. outbox = mailbox->buf;
  1169. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1170. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1171. if (err)
  1172. goto out;
  1173. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1174. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1175. adapter->board_id);
  1176. out:
  1177. mlx4_free_cmd_mailbox(dev, mailbox);
  1178. return err;
  1179. }
  1180. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1181. {
  1182. struct mlx4_cmd_mailbox *mailbox;
  1183. __be32 *inbox;
  1184. int err;
  1185. #define INIT_HCA_IN_SIZE 0x200
  1186. #define INIT_HCA_VERSION_OFFSET 0x000
  1187. #define INIT_HCA_VERSION 2
  1188. #define INIT_HCA_VXLAN_OFFSET 0x0c
  1189. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1190. #define INIT_HCA_FLAGS_OFFSET 0x014
  1191. #define INIT_HCA_QPC_OFFSET 0x020
  1192. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1193. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1194. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1195. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1196. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1197. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1198. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1199. #define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
  1200. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1201. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1202. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1203. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1204. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1205. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1206. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1207. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1208. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1209. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1210. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1211. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1212. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1213. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1214. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1215. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1216. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1217. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1218. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1219. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1220. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1221. #define INIT_HCA_TPT_OFFSET 0x0f0
  1222. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1223. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1224. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1225. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1226. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1227. #define INIT_HCA_UAR_OFFSET 0x120
  1228. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1229. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1230. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1231. if (IS_ERR(mailbox))
  1232. return PTR_ERR(mailbox);
  1233. inbox = mailbox->buf;
  1234. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1235. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1236. (ilog2(cache_line_size()) - 4) << 5;
  1237. #if defined(__LITTLE_ENDIAN)
  1238. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1239. #elif defined(__BIG_ENDIAN)
  1240. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1241. #else
  1242. #error Host endianness not defined
  1243. #endif
  1244. /* Check port for UD address vector: */
  1245. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1246. /* Enable IPoIB checksumming if we can: */
  1247. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1248. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1249. /* Enable QoS support if module parameter set */
  1250. if (enable_qos)
  1251. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1252. /* enable counters */
  1253. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1254. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1255. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1256. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1257. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1258. dev->caps.eqe_size = 64;
  1259. dev->caps.eqe_factor = 1;
  1260. } else {
  1261. dev->caps.eqe_size = 32;
  1262. dev->caps.eqe_factor = 0;
  1263. }
  1264. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1265. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1266. dev->caps.cqe_size = 64;
  1267. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1268. } else {
  1269. dev->caps.cqe_size = 32;
  1270. }
  1271. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1272. if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
  1273. (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
  1274. dev->caps.eqe_size = cache_line_size();
  1275. dev->caps.cqe_size = cache_line_size();
  1276. dev->caps.eqe_factor = 0;
  1277. MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
  1278. (ilog2(dev->caps.eqe_size) - 5)),
  1279. INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1280. /* User still need to know to support CQE > 32B */
  1281. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1282. }
  1283. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1284. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1285. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1286. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1287. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1288. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1289. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1290. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1291. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1292. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1293. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1294. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1295. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1296. /* steering attributes */
  1297. if (dev->caps.steering_mode ==
  1298. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1299. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1300. cpu_to_be32(1 <<
  1301. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1302. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1303. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1304. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1305. MLX4_PUT(inbox, param->log_mc_table_sz,
  1306. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1307. /* Enable Ethernet flow steering
  1308. * with udp unicast and tcp unicast
  1309. */
  1310. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1311. INIT_HCA_FS_ETH_BITS_OFFSET);
  1312. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1313. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1314. /* Enable IPoIB flow steering
  1315. * with udp unicast and tcp unicast
  1316. */
  1317. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1318. INIT_HCA_FS_IB_BITS_OFFSET);
  1319. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1320. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1321. } else {
  1322. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1323. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1324. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1325. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1326. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1327. MLX4_PUT(inbox, param->log_mc_table_sz,
  1328. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1329. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1330. MLX4_PUT(inbox, (u8) (1 << 3),
  1331. INIT_HCA_UC_STEERING_OFFSET);
  1332. }
  1333. /* TPT attributes */
  1334. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1335. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1336. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1337. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1338. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1339. /* UAR attributes */
  1340. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1341. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1342. /* set parser VXLAN attributes */
  1343. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
  1344. u8 parser_params = 0;
  1345. MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
  1346. }
  1347. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1348. MLX4_CMD_NATIVE);
  1349. if (err)
  1350. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1351. mlx4_free_cmd_mailbox(dev, mailbox);
  1352. return err;
  1353. }
  1354. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1355. struct mlx4_init_hca_param *param)
  1356. {
  1357. struct mlx4_cmd_mailbox *mailbox;
  1358. __be32 *outbox;
  1359. u32 dword_field;
  1360. int err;
  1361. u8 byte_field;
  1362. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1363. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1364. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1365. if (IS_ERR(mailbox))
  1366. return PTR_ERR(mailbox);
  1367. outbox = mailbox->buf;
  1368. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1369. MLX4_CMD_QUERY_HCA,
  1370. MLX4_CMD_TIME_CLASS_B,
  1371. !mlx4_is_slave(dev));
  1372. if (err)
  1373. goto out;
  1374. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1375. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1376. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1377. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1378. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1379. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1380. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1381. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1382. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1383. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1384. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1385. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1386. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1387. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1388. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1389. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1390. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1391. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1392. } else {
  1393. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1394. if (byte_field & 0x8)
  1395. param->steering_mode = MLX4_STEERING_MODE_B0;
  1396. else
  1397. param->steering_mode = MLX4_STEERING_MODE_A0;
  1398. }
  1399. /* steering attributes */
  1400. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1401. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1402. MLX4_GET(param->log_mc_entry_sz, outbox,
  1403. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1404. MLX4_GET(param->log_mc_table_sz, outbox,
  1405. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1406. } else {
  1407. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1408. MLX4_GET(param->log_mc_entry_sz, outbox,
  1409. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1410. MLX4_GET(param->log_mc_hash_sz, outbox,
  1411. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1412. MLX4_GET(param->log_mc_table_sz, outbox,
  1413. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1414. }
  1415. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1416. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1417. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1418. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1419. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1420. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1421. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1422. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1423. if (byte_field) {
  1424. param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
  1425. param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
  1426. param->cqe_size = 1 << ((byte_field &
  1427. MLX4_CQE_SIZE_MASK_STRIDE) + 5);
  1428. param->eqe_size = 1 << (((byte_field &
  1429. MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
  1430. }
  1431. /* TPT attributes */
  1432. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1433. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1434. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1435. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1436. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1437. /* UAR attributes */
  1438. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1439. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1440. out:
  1441. mlx4_free_cmd_mailbox(dev, mailbox);
  1442. return err;
  1443. }
  1444. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1445. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1446. * to operate */
  1447. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1448. {
  1449. struct mlx4_priv *priv = mlx4_priv(dev);
  1450. /* irrelevant if not infiniband */
  1451. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1452. priv->mfunc.master.qp0_state[port].qp0_active)
  1453. return 1;
  1454. return 0;
  1455. }
  1456. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1457. struct mlx4_vhcr *vhcr,
  1458. struct mlx4_cmd_mailbox *inbox,
  1459. struct mlx4_cmd_mailbox *outbox,
  1460. struct mlx4_cmd_info *cmd)
  1461. {
  1462. struct mlx4_priv *priv = mlx4_priv(dev);
  1463. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1464. int err;
  1465. if (port < 0)
  1466. return -EINVAL;
  1467. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1468. return 0;
  1469. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1470. /* Enable port only if it was previously disabled */
  1471. if (!priv->mfunc.master.init_port_ref[port]) {
  1472. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1473. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1474. if (err)
  1475. return err;
  1476. }
  1477. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1478. } else {
  1479. if (slave == mlx4_master_func_num(dev)) {
  1480. if (check_qp0_state(dev, slave, port) &&
  1481. !priv->mfunc.master.qp0_state[port].port_active) {
  1482. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1483. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1484. if (err)
  1485. return err;
  1486. priv->mfunc.master.qp0_state[port].port_active = 1;
  1487. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1488. }
  1489. } else
  1490. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1491. }
  1492. ++priv->mfunc.master.init_port_ref[port];
  1493. return 0;
  1494. }
  1495. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1496. {
  1497. struct mlx4_cmd_mailbox *mailbox;
  1498. u32 *inbox;
  1499. int err;
  1500. u32 flags;
  1501. u16 field;
  1502. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1503. #define INIT_PORT_IN_SIZE 256
  1504. #define INIT_PORT_FLAGS_OFFSET 0x00
  1505. #define INIT_PORT_FLAG_SIG (1 << 18)
  1506. #define INIT_PORT_FLAG_NG (1 << 17)
  1507. #define INIT_PORT_FLAG_G0 (1 << 16)
  1508. #define INIT_PORT_VL_SHIFT 4
  1509. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1510. #define INIT_PORT_MTU_OFFSET 0x04
  1511. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1512. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1513. #define INIT_PORT_GUID0_OFFSET 0x10
  1514. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1515. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1516. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1517. if (IS_ERR(mailbox))
  1518. return PTR_ERR(mailbox);
  1519. inbox = mailbox->buf;
  1520. flags = 0;
  1521. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1522. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1523. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1524. field = 128 << dev->caps.ib_mtu_cap[port];
  1525. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1526. field = dev->caps.gid_table_len[port];
  1527. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1528. field = dev->caps.pkey_table_len[port];
  1529. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1530. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1531. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1532. mlx4_free_cmd_mailbox(dev, mailbox);
  1533. } else
  1534. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1535. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1536. return err;
  1537. }
  1538. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1539. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1540. struct mlx4_vhcr *vhcr,
  1541. struct mlx4_cmd_mailbox *inbox,
  1542. struct mlx4_cmd_mailbox *outbox,
  1543. struct mlx4_cmd_info *cmd)
  1544. {
  1545. struct mlx4_priv *priv = mlx4_priv(dev);
  1546. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1547. int err;
  1548. if (port < 0)
  1549. return -EINVAL;
  1550. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1551. (1 << port)))
  1552. return 0;
  1553. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1554. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1555. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1556. 1000, MLX4_CMD_NATIVE);
  1557. if (err)
  1558. return err;
  1559. }
  1560. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1561. } else {
  1562. /* infiniband port */
  1563. if (slave == mlx4_master_func_num(dev)) {
  1564. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1565. priv->mfunc.master.qp0_state[port].port_active) {
  1566. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1567. 1000, MLX4_CMD_NATIVE);
  1568. if (err)
  1569. return err;
  1570. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1571. priv->mfunc.master.qp0_state[port].port_active = 0;
  1572. }
  1573. } else
  1574. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1575. }
  1576. --priv->mfunc.master.init_port_ref[port];
  1577. return 0;
  1578. }
  1579. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1580. {
  1581. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1582. MLX4_CMD_WRAPPED);
  1583. }
  1584. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1585. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1586. {
  1587. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1588. MLX4_CMD_NATIVE);
  1589. }
  1590. struct mlx4_config_dev {
  1591. __be32 update_flags;
  1592. __be32 rsdv1[3];
  1593. __be16 vxlan_udp_dport;
  1594. __be16 rsvd2;
  1595. };
  1596. #define MLX4_VXLAN_UDP_DPORT (1 << 0)
  1597. static int mlx4_CONFIG_DEV(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  1598. {
  1599. int err;
  1600. struct mlx4_cmd_mailbox *mailbox;
  1601. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1602. if (IS_ERR(mailbox))
  1603. return PTR_ERR(mailbox);
  1604. memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
  1605. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
  1606. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1607. mlx4_free_cmd_mailbox(dev, mailbox);
  1608. return err;
  1609. }
  1610. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
  1611. {
  1612. struct mlx4_config_dev config_dev;
  1613. memset(&config_dev, 0, sizeof(config_dev));
  1614. config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
  1615. config_dev.vxlan_udp_dport = udp_port;
  1616. return mlx4_CONFIG_DEV(dev, &config_dev);
  1617. }
  1618. EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
  1619. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1620. {
  1621. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1622. MLX4_CMD_SET_ICM_SIZE,
  1623. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1624. if (ret)
  1625. return ret;
  1626. /*
  1627. * Round up number of system pages needed in case
  1628. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1629. */
  1630. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1631. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1632. return 0;
  1633. }
  1634. int mlx4_NOP(struct mlx4_dev *dev)
  1635. {
  1636. /* Input modifier of 0x1f means "finish as soon as possible." */
  1637. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1638. }
  1639. int mlx4_get_phys_port_id(struct mlx4_dev *dev)
  1640. {
  1641. u8 port;
  1642. u32 *outbox;
  1643. struct mlx4_cmd_mailbox *mailbox;
  1644. u32 in_mod;
  1645. u32 guid_hi, guid_lo;
  1646. int err, ret = 0;
  1647. #define MOD_STAT_CFG_PORT_OFFSET 8
  1648. #define MOD_STAT_CFG_GUID_H 0X14
  1649. #define MOD_STAT_CFG_GUID_L 0X1c
  1650. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1651. if (IS_ERR(mailbox))
  1652. return PTR_ERR(mailbox);
  1653. outbox = mailbox->buf;
  1654. for (port = 1; port <= dev->caps.num_ports; port++) {
  1655. in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
  1656. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
  1657. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1658. MLX4_CMD_NATIVE);
  1659. if (err) {
  1660. mlx4_err(dev, "Fail to get port %d uplink guid\n",
  1661. port);
  1662. ret = err;
  1663. } else {
  1664. MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
  1665. MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
  1666. dev->caps.phys_port_id[port] = (u64)guid_lo |
  1667. (u64)guid_hi << 32;
  1668. }
  1669. }
  1670. mlx4_free_cmd_mailbox(dev, mailbox);
  1671. return ret;
  1672. }
  1673. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1674. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1675. {
  1676. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1677. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1678. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1679. MLX4_CMD_NATIVE);
  1680. }
  1681. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1682. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1683. {
  1684. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1685. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1686. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1687. }
  1688. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  1689. enum {
  1690. ADD_TO_MCG = 0x26,
  1691. };
  1692. void mlx4_opreq_action(struct work_struct *work)
  1693. {
  1694. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  1695. opreq_task);
  1696. struct mlx4_dev *dev = &priv->dev;
  1697. int num_tasks = atomic_read(&priv->opreq_count);
  1698. struct mlx4_cmd_mailbox *mailbox;
  1699. struct mlx4_mgm *mgm;
  1700. u32 *outbox;
  1701. u32 modifier;
  1702. u16 token;
  1703. u16 type;
  1704. int err;
  1705. u32 num_qps;
  1706. struct mlx4_qp qp;
  1707. int i;
  1708. u8 rem_mcg;
  1709. u8 prot;
  1710. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  1711. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  1712. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  1713. #define GET_OP_REQ_DATA_OFFSET 0x20
  1714. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1715. if (IS_ERR(mailbox)) {
  1716. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  1717. return;
  1718. }
  1719. outbox = mailbox->buf;
  1720. while (num_tasks) {
  1721. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1722. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1723. MLX4_CMD_NATIVE);
  1724. if (err) {
  1725. mlx4_err(dev, "Failed to retrieve required operation: %d\n",
  1726. err);
  1727. return;
  1728. }
  1729. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  1730. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  1731. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  1732. type &= 0xfff;
  1733. switch (type) {
  1734. case ADD_TO_MCG:
  1735. if (dev->caps.steering_mode ==
  1736. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1737. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  1738. err = EPERM;
  1739. break;
  1740. }
  1741. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  1742. GET_OP_REQ_DATA_OFFSET);
  1743. num_qps = be32_to_cpu(mgm->members_count) &
  1744. MGM_QPN_MASK;
  1745. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  1746. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  1747. for (i = 0; i < num_qps; i++) {
  1748. qp.qpn = be32_to_cpu(mgm->qp[i]);
  1749. if (rem_mcg)
  1750. err = mlx4_multicast_detach(dev, &qp,
  1751. mgm->gid,
  1752. prot, 0);
  1753. else
  1754. err = mlx4_multicast_attach(dev, &qp,
  1755. mgm->gid,
  1756. mgm->gid[5]
  1757. , 0, prot,
  1758. NULL);
  1759. if (err)
  1760. break;
  1761. }
  1762. break;
  1763. default:
  1764. mlx4_warn(dev, "Bad type for required operation\n");
  1765. err = EINVAL;
  1766. break;
  1767. }
  1768. err = mlx4_cmd(dev, 0, ((u32) err |
  1769. (__force u32)cpu_to_be32(token) << 16),
  1770. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1771. MLX4_CMD_NATIVE);
  1772. if (err) {
  1773. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  1774. err);
  1775. goto out;
  1776. }
  1777. memset(outbox, 0, 0xffc);
  1778. num_tasks = atomic_dec_return(&priv->opreq_count);
  1779. }
  1780. out:
  1781. mlx4_free_cmd_mailbox(dev, mailbox);
  1782. }
  1783. static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
  1784. struct mlx4_cmd_mailbox *mailbox)
  1785. {
  1786. #define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
  1787. #define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
  1788. #define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
  1789. #define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
  1790. u32 set_attr_mask, getresp_attr_mask;
  1791. u32 trap_attr_mask, traprepress_attr_mask;
  1792. MLX4_GET(set_attr_mask, mailbox->buf,
  1793. MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
  1794. mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
  1795. set_attr_mask);
  1796. MLX4_GET(getresp_attr_mask, mailbox->buf,
  1797. MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
  1798. mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
  1799. getresp_attr_mask);
  1800. MLX4_GET(trap_attr_mask, mailbox->buf,
  1801. MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
  1802. mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
  1803. trap_attr_mask);
  1804. MLX4_GET(traprepress_attr_mask, mailbox->buf,
  1805. MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
  1806. mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
  1807. traprepress_attr_mask);
  1808. if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
  1809. traprepress_attr_mask)
  1810. return 1;
  1811. return 0;
  1812. }
  1813. int mlx4_config_mad_demux(struct mlx4_dev *dev)
  1814. {
  1815. struct mlx4_cmd_mailbox *mailbox;
  1816. int secure_host_active;
  1817. int err;
  1818. /* Check if mad_demux is supported */
  1819. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
  1820. return 0;
  1821. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1822. if (IS_ERR(mailbox)) {
  1823. mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
  1824. return -ENOMEM;
  1825. }
  1826. /* Query mad_demux to find out which MADs are handled by internal sma */
  1827. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
  1828. MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
  1829. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1830. if (err) {
  1831. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
  1832. err);
  1833. goto out;
  1834. }
  1835. secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
  1836. /* Config mad_demux to handle all MADs returned by the query above */
  1837. err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
  1838. MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
  1839. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1840. if (err) {
  1841. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
  1842. goto out;
  1843. }
  1844. if (secure_host_active)
  1845. mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
  1846. out:
  1847. mlx4_free_cmd_mailbox(dev, mailbox);
  1848. return err;
  1849. }