resource_tracker.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. int ref_count;
  52. u8 smac_index;
  53. u8 port;
  54. };
  55. struct vlan_res {
  56. struct list_head list;
  57. u16 vlan;
  58. int ref_count;
  59. int vlan_index;
  60. u8 port;
  61. };
  62. struct res_common {
  63. struct list_head list;
  64. struct rb_node node;
  65. u64 res_id;
  66. int owner;
  67. int state;
  68. int from_state;
  69. int to_state;
  70. int removing;
  71. };
  72. enum {
  73. RES_ANY_BUSY = 1
  74. };
  75. struct res_gid {
  76. struct list_head list;
  77. u8 gid[16];
  78. enum mlx4_protocol prot;
  79. enum mlx4_steer_type steer;
  80. u64 reg_id;
  81. };
  82. enum res_qp_states {
  83. RES_QP_BUSY = RES_ANY_BUSY,
  84. /* QP number was allocated */
  85. RES_QP_RESERVED,
  86. /* ICM memory for QP context was mapped */
  87. RES_QP_MAPPED,
  88. /* QP is in hw ownership */
  89. RES_QP_HW
  90. };
  91. struct res_qp {
  92. struct res_common com;
  93. struct res_mtt *mtt;
  94. struct res_cq *rcq;
  95. struct res_cq *scq;
  96. struct res_srq *srq;
  97. struct list_head mcg_list;
  98. spinlock_t mcg_spl;
  99. int local_qpn;
  100. atomic_t ref_count;
  101. u32 qpc_flags;
  102. /* saved qp params before VST enforcement in order to restore on VGT */
  103. u8 sched_queue;
  104. __be32 param3;
  105. u8 vlan_control;
  106. u8 fvl_rx;
  107. u8 pri_path_fl;
  108. u8 vlan_index;
  109. u8 feup;
  110. };
  111. enum res_mtt_states {
  112. RES_MTT_BUSY = RES_ANY_BUSY,
  113. RES_MTT_ALLOCATED,
  114. };
  115. static inline const char *mtt_states_str(enum res_mtt_states state)
  116. {
  117. switch (state) {
  118. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  119. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  120. default: return "Unknown";
  121. }
  122. }
  123. struct res_mtt {
  124. struct res_common com;
  125. int order;
  126. atomic_t ref_count;
  127. };
  128. enum res_mpt_states {
  129. RES_MPT_BUSY = RES_ANY_BUSY,
  130. RES_MPT_RESERVED,
  131. RES_MPT_MAPPED,
  132. RES_MPT_HW,
  133. };
  134. struct res_mpt {
  135. struct res_common com;
  136. struct res_mtt *mtt;
  137. int key;
  138. };
  139. enum res_eq_states {
  140. RES_EQ_BUSY = RES_ANY_BUSY,
  141. RES_EQ_RESERVED,
  142. RES_EQ_HW,
  143. };
  144. struct res_eq {
  145. struct res_common com;
  146. struct res_mtt *mtt;
  147. };
  148. enum res_cq_states {
  149. RES_CQ_BUSY = RES_ANY_BUSY,
  150. RES_CQ_ALLOCATED,
  151. RES_CQ_HW,
  152. };
  153. struct res_cq {
  154. struct res_common com;
  155. struct res_mtt *mtt;
  156. atomic_t ref_count;
  157. };
  158. enum res_srq_states {
  159. RES_SRQ_BUSY = RES_ANY_BUSY,
  160. RES_SRQ_ALLOCATED,
  161. RES_SRQ_HW,
  162. };
  163. struct res_srq {
  164. struct res_common com;
  165. struct res_mtt *mtt;
  166. struct res_cq *cq;
  167. atomic_t ref_count;
  168. };
  169. enum res_counter_states {
  170. RES_COUNTER_BUSY = RES_ANY_BUSY,
  171. RES_COUNTER_ALLOCATED,
  172. };
  173. struct res_counter {
  174. struct res_common com;
  175. int port;
  176. };
  177. enum res_xrcdn_states {
  178. RES_XRCD_BUSY = RES_ANY_BUSY,
  179. RES_XRCD_ALLOCATED,
  180. };
  181. struct res_xrcdn {
  182. struct res_common com;
  183. int port;
  184. };
  185. enum res_fs_rule_states {
  186. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  187. RES_FS_RULE_ALLOCATED,
  188. };
  189. struct res_fs_rule {
  190. struct res_common com;
  191. int qpn;
  192. };
  193. static int mlx4_is_eth(struct mlx4_dev *dev, int port)
  194. {
  195. return dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
  196. }
  197. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  198. {
  199. struct rb_node *node = root->rb_node;
  200. while (node) {
  201. struct res_common *res = container_of(node, struct res_common,
  202. node);
  203. if (res_id < res->res_id)
  204. node = node->rb_left;
  205. else if (res_id > res->res_id)
  206. node = node->rb_right;
  207. else
  208. return res;
  209. }
  210. return NULL;
  211. }
  212. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  213. {
  214. struct rb_node **new = &(root->rb_node), *parent = NULL;
  215. /* Figure out where to put new node */
  216. while (*new) {
  217. struct res_common *this = container_of(*new, struct res_common,
  218. node);
  219. parent = *new;
  220. if (res->res_id < this->res_id)
  221. new = &((*new)->rb_left);
  222. else if (res->res_id > this->res_id)
  223. new = &((*new)->rb_right);
  224. else
  225. return -EEXIST;
  226. }
  227. /* Add new node and rebalance tree. */
  228. rb_link_node(&res->node, parent, new);
  229. rb_insert_color(&res->node, root);
  230. return 0;
  231. }
  232. enum qp_transition {
  233. QP_TRANS_INIT2RTR,
  234. QP_TRANS_RTR2RTS,
  235. QP_TRANS_RTS2RTS,
  236. QP_TRANS_SQERR2RTS,
  237. QP_TRANS_SQD2SQD,
  238. QP_TRANS_SQD2RTS
  239. };
  240. /* For Debug uses */
  241. static const char *resource_str(enum mlx4_resource rt)
  242. {
  243. switch (rt) {
  244. case RES_QP: return "RES_QP";
  245. case RES_CQ: return "RES_CQ";
  246. case RES_SRQ: return "RES_SRQ";
  247. case RES_MPT: return "RES_MPT";
  248. case RES_MTT: return "RES_MTT";
  249. case RES_MAC: return "RES_MAC";
  250. case RES_VLAN: return "RES_VLAN";
  251. case RES_EQ: return "RES_EQ";
  252. case RES_COUNTER: return "RES_COUNTER";
  253. case RES_FS_RULE: return "RES_FS_RULE";
  254. case RES_XRCD: return "RES_XRCD";
  255. default: return "Unknown resource type !!!";
  256. };
  257. }
  258. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  259. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  260. enum mlx4_resource res_type, int count,
  261. int port)
  262. {
  263. struct mlx4_priv *priv = mlx4_priv(dev);
  264. struct resource_allocator *res_alloc =
  265. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  266. int err = -EINVAL;
  267. int allocated, free, reserved, guaranteed, from_free;
  268. int from_rsvd;
  269. if (slave > dev->num_vfs)
  270. return -EINVAL;
  271. spin_lock(&res_alloc->alloc_lock);
  272. allocated = (port > 0) ?
  273. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] :
  274. res_alloc->allocated[slave];
  275. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  276. res_alloc->res_free;
  277. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  278. res_alloc->res_reserved;
  279. guaranteed = res_alloc->guaranteed[slave];
  280. if (allocated + count > res_alloc->quota[slave]) {
  281. mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
  282. slave, port, resource_str(res_type), count,
  283. allocated, res_alloc->quota[slave]);
  284. goto out;
  285. }
  286. if (allocated + count <= guaranteed) {
  287. err = 0;
  288. from_rsvd = count;
  289. } else {
  290. /* portion may need to be obtained from free area */
  291. if (guaranteed - allocated > 0)
  292. from_free = count - (guaranteed - allocated);
  293. else
  294. from_free = count;
  295. from_rsvd = count - from_free;
  296. if (free - from_free >= reserved)
  297. err = 0;
  298. else
  299. mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
  300. slave, port, resource_str(res_type), free,
  301. from_free, reserved);
  302. }
  303. if (!err) {
  304. /* grant the request */
  305. if (port > 0) {
  306. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] += count;
  307. res_alloc->res_port_free[port - 1] -= count;
  308. res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
  309. } else {
  310. res_alloc->allocated[slave] += count;
  311. res_alloc->res_free -= count;
  312. res_alloc->res_reserved -= from_rsvd;
  313. }
  314. }
  315. out:
  316. spin_unlock(&res_alloc->alloc_lock);
  317. return err;
  318. }
  319. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  320. enum mlx4_resource res_type, int count,
  321. int port)
  322. {
  323. struct mlx4_priv *priv = mlx4_priv(dev);
  324. struct resource_allocator *res_alloc =
  325. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  326. int allocated, guaranteed, from_rsvd;
  327. if (slave > dev->num_vfs)
  328. return;
  329. spin_lock(&res_alloc->alloc_lock);
  330. allocated = (port > 0) ?
  331. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] :
  332. res_alloc->allocated[slave];
  333. guaranteed = res_alloc->guaranteed[slave];
  334. if (allocated - count >= guaranteed) {
  335. from_rsvd = 0;
  336. } else {
  337. /* portion may need to be returned to reserved area */
  338. if (allocated - guaranteed > 0)
  339. from_rsvd = count - (allocated - guaranteed);
  340. else
  341. from_rsvd = count;
  342. }
  343. if (port > 0) {
  344. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] -= count;
  345. res_alloc->res_port_free[port - 1] += count;
  346. res_alloc->res_port_rsvd[port - 1] += from_rsvd;
  347. } else {
  348. res_alloc->allocated[slave] -= count;
  349. res_alloc->res_free += count;
  350. res_alloc->res_reserved += from_rsvd;
  351. }
  352. spin_unlock(&res_alloc->alloc_lock);
  353. return;
  354. }
  355. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  356. struct resource_allocator *res_alloc,
  357. enum mlx4_resource res_type,
  358. int vf, int num_instances)
  359. {
  360. res_alloc->guaranteed[vf] = num_instances / (2 * (dev->num_vfs + 1));
  361. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  362. if (vf == mlx4_master_func_num(dev)) {
  363. res_alloc->res_free = num_instances;
  364. if (res_type == RES_MTT) {
  365. /* reserved mtts will be taken out of the PF allocation */
  366. res_alloc->res_free += dev->caps.reserved_mtts;
  367. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  368. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  369. }
  370. }
  371. }
  372. void mlx4_init_quotas(struct mlx4_dev *dev)
  373. {
  374. struct mlx4_priv *priv = mlx4_priv(dev);
  375. int pf;
  376. /* quotas for VFs are initialized in mlx4_slave_cap */
  377. if (mlx4_is_slave(dev))
  378. return;
  379. if (!mlx4_is_mfunc(dev)) {
  380. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  381. mlx4_num_reserved_sqps(dev);
  382. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  383. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  384. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  385. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  386. return;
  387. }
  388. pf = mlx4_master_func_num(dev);
  389. dev->quotas.qp =
  390. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  391. dev->quotas.cq =
  392. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  393. dev->quotas.srq =
  394. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  395. dev->quotas.mtt =
  396. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  397. dev->quotas.mpt =
  398. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  399. }
  400. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  401. {
  402. struct mlx4_priv *priv = mlx4_priv(dev);
  403. int i, j;
  404. int t;
  405. priv->mfunc.master.res_tracker.slave_list =
  406. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  407. GFP_KERNEL);
  408. if (!priv->mfunc.master.res_tracker.slave_list)
  409. return -ENOMEM;
  410. for (i = 0 ; i < dev->num_slaves; i++) {
  411. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  412. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  413. slave_list[i].res_list[t]);
  414. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  415. }
  416. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  417. dev->num_slaves);
  418. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  419. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  420. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  421. struct resource_allocator *res_alloc =
  422. &priv->mfunc.master.res_tracker.res_alloc[i];
  423. res_alloc->quota = kmalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  424. res_alloc->guaranteed = kmalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  425. if (i == RES_MAC || i == RES_VLAN)
  426. res_alloc->allocated = kzalloc(MLX4_MAX_PORTS *
  427. (dev->num_vfs + 1) * sizeof(int),
  428. GFP_KERNEL);
  429. else
  430. res_alloc->allocated = kzalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  431. if (!res_alloc->quota || !res_alloc->guaranteed ||
  432. !res_alloc->allocated)
  433. goto no_mem_err;
  434. spin_lock_init(&res_alloc->alloc_lock);
  435. for (t = 0; t < dev->num_vfs + 1; t++) {
  436. struct mlx4_active_ports actv_ports =
  437. mlx4_get_active_ports(dev, t);
  438. switch (i) {
  439. case RES_QP:
  440. initialize_res_quotas(dev, res_alloc, RES_QP,
  441. t, dev->caps.num_qps -
  442. dev->caps.reserved_qps -
  443. mlx4_num_reserved_sqps(dev));
  444. break;
  445. case RES_CQ:
  446. initialize_res_quotas(dev, res_alloc, RES_CQ,
  447. t, dev->caps.num_cqs -
  448. dev->caps.reserved_cqs);
  449. break;
  450. case RES_SRQ:
  451. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  452. t, dev->caps.num_srqs -
  453. dev->caps.reserved_srqs);
  454. break;
  455. case RES_MPT:
  456. initialize_res_quotas(dev, res_alloc, RES_MPT,
  457. t, dev->caps.num_mpts -
  458. dev->caps.reserved_mrws);
  459. break;
  460. case RES_MTT:
  461. initialize_res_quotas(dev, res_alloc, RES_MTT,
  462. t, dev->caps.num_mtts -
  463. dev->caps.reserved_mtts);
  464. break;
  465. case RES_MAC:
  466. if (t == mlx4_master_func_num(dev)) {
  467. int max_vfs_pport = 0;
  468. /* Calculate the max vfs per port for */
  469. /* both ports. */
  470. for (j = 0; j < dev->caps.num_ports;
  471. j++) {
  472. struct mlx4_slaves_pport slaves_pport =
  473. mlx4_phys_to_slaves_pport(dev, j + 1);
  474. unsigned current_slaves =
  475. bitmap_weight(slaves_pport.slaves,
  476. dev->caps.num_ports) - 1;
  477. if (max_vfs_pport < current_slaves)
  478. max_vfs_pport =
  479. current_slaves;
  480. }
  481. res_alloc->quota[t] =
  482. MLX4_MAX_MAC_NUM -
  483. 2 * max_vfs_pport;
  484. res_alloc->guaranteed[t] = 2;
  485. for (j = 0; j < MLX4_MAX_PORTS; j++)
  486. res_alloc->res_port_free[j] =
  487. MLX4_MAX_MAC_NUM;
  488. } else {
  489. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  490. res_alloc->guaranteed[t] = 2;
  491. }
  492. break;
  493. case RES_VLAN:
  494. if (t == mlx4_master_func_num(dev)) {
  495. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  496. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  497. for (j = 0; j < MLX4_MAX_PORTS; j++)
  498. res_alloc->res_port_free[j] =
  499. res_alloc->quota[t];
  500. } else {
  501. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  502. res_alloc->guaranteed[t] = 0;
  503. }
  504. break;
  505. case RES_COUNTER:
  506. res_alloc->quota[t] = dev->caps.max_counters;
  507. res_alloc->guaranteed[t] = 0;
  508. if (t == mlx4_master_func_num(dev))
  509. res_alloc->res_free = res_alloc->quota[t];
  510. break;
  511. default:
  512. break;
  513. }
  514. if (i == RES_MAC || i == RES_VLAN) {
  515. for (j = 0; j < dev->caps.num_ports; j++)
  516. if (test_bit(j, actv_ports.ports))
  517. res_alloc->res_port_rsvd[j] +=
  518. res_alloc->guaranteed[t];
  519. } else {
  520. res_alloc->res_reserved += res_alloc->guaranteed[t];
  521. }
  522. }
  523. }
  524. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  525. return 0;
  526. no_mem_err:
  527. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  528. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  529. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  530. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  531. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  532. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  533. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  534. }
  535. return -ENOMEM;
  536. }
  537. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  538. enum mlx4_res_tracker_free_type type)
  539. {
  540. struct mlx4_priv *priv = mlx4_priv(dev);
  541. int i;
  542. if (priv->mfunc.master.res_tracker.slave_list) {
  543. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  544. for (i = 0; i < dev->num_slaves; i++) {
  545. if (type == RES_TR_FREE_ALL ||
  546. dev->caps.function != i)
  547. mlx4_delete_all_resources_for_slave(dev, i);
  548. }
  549. /* free master's vlans */
  550. i = dev->caps.function;
  551. mlx4_reset_roce_gids(dev, i);
  552. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  553. rem_slave_vlans(dev, i);
  554. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  555. }
  556. if (type != RES_TR_FREE_SLAVES_ONLY) {
  557. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  558. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  559. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  560. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  561. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  562. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  563. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  564. }
  565. kfree(priv->mfunc.master.res_tracker.slave_list);
  566. priv->mfunc.master.res_tracker.slave_list = NULL;
  567. }
  568. }
  569. }
  570. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  571. struct mlx4_cmd_mailbox *inbox)
  572. {
  573. u8 sched = *(u8 *)(inbox->buf + 64);
  574. u8 orig_index = *(u8 *)(inbox->buf + 35);
  575. u8 new_index;
  576. struct mlx4_priv *priv = mlx4_priv(dev);
  577. int port;
  578. port = (sched >> 6 & 1) + 1;
  579. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  580. *(u8 *)(inbox->buf + 35) = new_index;
  581. }
  582. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  583. u8 slave)
  584. {
  585. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  586. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  587. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  588. int port;
  589. if (MLX4_QP_ST_UD == ts) {
  590. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  591. if (mlx4_is_eth(dev, port))
  592. qp_ctx->pri_path.mgid_index =
  593. mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
  594. else
  595. qp_ctx->pri_path.mgid_index = slave | 0x80;
  596. } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
  597. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  598. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  599. if (mlx4_is_eth(dev, port)) {
  600. qp_ctx->pri_path.mgid_index +=
  601. mlx4_get_base_gid_ix(dev, slave, port);
  602. qp_ctx->pri_path.mgid_index &= 0x7f;
  603. } else {
  604. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  605. }
  606. }
  607. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  608. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  609. if (mlx4_is_eth(dev, port)) {
  610. qp_ctx->alt_path.mgid_index +=
  611. mlx4_get_base_gid_ix(dev, slave, port);
  612. qp_ctx->alt_path.mgid_index &= 0x7f;
  613. } else {
  614. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  615. }
  616. }
  617. }
  618. }
  619. static int update_vport_qp_param(struct mlx4_dev *dev,
  620. struct mlx4_cmd_mailbox *inbox,
  621. u8 slave, u32 qpn)
  622. {
  623. struct mlx4_qp_context *qpc = inbox->buf + 8;
  624. struct mlx4_vport_oper_state *vp_oper;
  625. struct mlx4_priv *priv;
  626. u32 qp_type;
  627. int port;
  628. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  629. priv = mlx4_priv(dev);
  630. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  631. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  632. if (MLX4_VGT != vp_oper->state.default_vlan) {
  633. /* the reserved QPs (special, proxy, tunnel)
  634. * do not operate over vlans
  635. */
  636. if (mlx4_is_qp_reserved(dev, qpn))
  637. return 0;
  638. /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
  639. if (qp_type == MLX4_QP_ST_UD ||
  640. (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
  641. if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
  642. *(__be32 *)inbox->buf =
  643. cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
  644. MLX4_QP_OPTPAR_VLAN_STRIPPING);
  645. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  646. } else {
  647. struct mlx4_update_qp_params params = {.flags = 0};
  648. mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, &params);
  649. }
  650. }
  651. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  652. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  653. qpc->pri_path.vlan_control =
  654. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  655. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  656. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  657. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  658. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  659. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  660. } else if (0 != vp_oper->state.default_vlan) {
  661. qpc->pri_path.vlan_control =
  662. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  663. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  664. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  665. } else { /* priority tagged */
  666. qpc->pri_path.vlan_control =
  667. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  668. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  669. }
  670. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  671. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  672. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  673. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  674. qpc->pri_path.sched_queue &= 0xC7;
  675. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  676. }
  677. if (vp_oper->state.spoofchk) {
  678. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  679. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  680. }
  681. return 0;
  682. }
  683. static int mpt_mask(struct mlx4_dev *dev)
  684. {
  685. return dev->caps.num_mpts - 1;
  686. }
  687. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  688. enum mlx4_resource type)
  689. {
  690. struct mlx4_priv *priv = mlx4_priv(dev);
  691. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  692. res_id);
  693. }
  694. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  695. enum mlx4_resource type,
  696. void *res)
  697. {
  698. struct res_common *r;
  699. int err = 0;
  700. spin_lock_irq(mlx4_tlock(dev));
  701. r = find_res(dev, res_id, type);
  702. if (!r) {
  703. err = -ENONET;
  704. goto exit;
  705. }
  706. if (r->state == RES_ANY_BUSY) {
  707. err = -EBUSY;
  708. goto exit;
  709. }
  710. if (r->owner != slave) {
  711. err = -EPERM;
  712. goto exit;
  713. }
  714. r->from_state = r->state;
  715. r->state = RES_ANY_BUSY;
  716. if (res)
  717. *((struct res_common **)res) = r;
  718. exit:
  719. spin_unlock_irq(mlx4_tlock(dev));
  720. return err;
  721. }
  722. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  723. enum mlx4_resource type,
  724. u64 res_id, int *slave)
  725. {
  726. struct res_common *r;
  727. int err = -ENOENT;
  728. int id = res_id;
  729. if (type == RES_QP)
  730. id &= 0x7fffff;
  731. spin_lock(mlx4_tlock(dev));
  732. r = find_res(dev, id, type);
  733. if (r) {
  734. *slave = r->owner;
  735. err = 0;
  736. }
  737. spin_unlock(mlx4_tlock(dev));
  738. return err;
  739. }
  740. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  741. enum mlx4_resource type)
  742. {
  743. struct res_common *r;
  744. spin_lock_irq(mlx4_tlock(dev));
  745. r = find_res(dev, res_id, type);
  746. if (r)
  747. r->state = r->from_state;
  748. spin_unlock_irq(mlx4_tlock(dev));
  749. }
  750. static struct res_common *alloc_qp_tr(int id)
  751. {
  752. struct res_qp *ret;
  753. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  754. if (!ret)
  755. return NULL;
  756. ret->com.res_id = id;
  757. ret->com.state = RES_QP_RESERVED;
  758. ret->local_qpn = id;
  759. INIT_LIST_HEAD(&ret->mcg_list);
  760. spin_lock_init(&ret->mcg_spl);
  761. atomic_set(&ret->ref_count, 0);
  762. return &ret->com;
  763. }
  764. static struct res_common *alloc_mtt_tr(int id, int order)
  765. {
  766. struct res_mtt *ret;
  767. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  768. if (!ret)
  769. return NULL;
  770. ret->com.res_id = id;
  771. ret->order = order;
  772. ret->com.state = RES_MTT_ALLOCATED;
  773. atomic_set(&ret->ref_count, 0);
  774. return &ret->com;
  775. }
  776. static struct res_common *alloc_mpt_tr(int id, int key)
  777. {
  778. struct res_mpt *ret;
  779. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  780. if (!ret)
  781. return NULL;
  782. ret->com.res_id = id;
  783. ret->com.state = RES_MPT_RESERVED;
  784. ret->key = key;
  785. return &ret->com;
  786. }
  787. static struct res_common *alloc_eq_tr(int id)
  788. {
  789. struct res_eq *ret;
  790. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  791. if (!ret)
  792. return NULL;
  793. ret->com.res_id = id;
  794. ret->com.state = RES_EQ_RESERVED;
  795. return &ret->com;
  796. }
  797. static struct res_common *alloc_cq_tr(int id)
  798. {
  799. struct res_cq *ret;
  800. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  801. if (!ret)
  802. return NULL;
  803. ret->com.res_id = id;
  804. ret->com.state = RES_CQ_ALLOCATED;
  805. atomic_set(&ret->ref_count, 0);
  806. return &ret->com;
  807. }
  808. static struct res_common *alloc_srq_tr(int id)
  809. {
  810. struct res_srq *ret;
  811. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  812. if (!ret)
  813. return NULL;
  814. ret->com.res_id = id;
  815. ret->com.state = RES_SRQ_ALLOCATED;
  816. atomic_set(&ret->ref_count, 0);
  817. return &ret->com;
  818. }
  819. static struct res_common *alloc_counter_tr(int id)
  820. {
  821. struct res_counter *ret;
  822. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  823. if (!ret)
  824. return NULL;
  825. ret->com.res_id = id;
  826. ret->com.state = RES_COUNTER_ALLOCATED;
  827. return &ret->com;
  828. }
  829. static struct res_common *alloc_xrcdn_tr(int id)
  830. {
  831. struct res_xrcdn *ret;
  832. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  833. if (!ret)
  834. return NULL;
  835. ret->com.res_id = id;
  836. ret->com.state = RES_XRCD_ALLOCATED;
  837. return &ret->com;
  838. }
  839. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  840. {
  841. struct res_fs_rule *ret;
  842. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  843. if (!ret)
  844. return NULL;
  845. ret->com.res_id = id;
  846. ret->com.state = RES_FS_RULE_ALLOCATED;
  847. ret->qpn = qpn;
  848. return &ret->com;
  849. }
  850. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  851. int extra)
  852. {
  853. struct res_common *ret;
  854. switch (type) {
  855. case RES_QP:
  856. ret = alloc_qp_tr(id);
  857. break;
  858. case RES_MPT:
  859. ret = alloc_mpt_tr(id, extra);
  860. break;
  861. case RES_MTT:
  862. ret = alloc_mtt_tr(id, extra);
  863. break;
  864. case RES_EQ:
  865. ret = alloc_eq_tr(id);
  866. break;
  867. case RES_CQ:
  868. ret = alloc_cq_tr(id);
  869. break;
  870. case RES_SRQ:
  871. ret = alloc_srq_tr(id);
  872. break;
  873. case RES_MAC:
  874. pr_err("implementation missing\n");
  875. return NULL;
  876. case RES_COUNTER:
  877. ret = alloc_counter_tr(id);
  878. break;
  879. case RES_XRCD:
  880. ret = alloc_xrcdn_tr(id);
  881. break;
  882. case RES_FS_RULE:
  883. ret = alloc_fs_rule_tr(id, extra);
  884. break;
  885. default:
  886. return NULL;
  887. }
  888. if (ret)
  889. ret->owner = slave;
  890. return ret;
  891. }
  892. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  893. enum mlx4_resource type, int extra)
  894. {
  895. int i;
  896. int err;
  897. struct mlx4_priv *priv = mlx4_priv(dev);
  898. struct res_common **res_arr;
  899. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  900. struct rb_root *root = &tracker->res_tree[type];
  901. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  902. if (!res_arr)
  903. return -ENOMEM;
  904. for (i = 0; i < count; ++i) {
  905. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  906. if (!res_arr[i]) {
  907. for (--i; i >= 0; --i)
  908. kfree(res_arr[i]);
  909. kfree(res_arr);
  910. return -ENOMEM;
  911. }
  912. }
  913. spin_lock_irq(mlx4_tlock(dev));
  914. for (i = 0; i < count; ++i) {
  915. if (find_res(dev, base + i, type)) {
  916. err = -EEXIST;
  917. goto undo;
  918. }
  919. err = res_tracker_insert(root, res_arr[i]);
  920. if (err)
  921. goto undo;
  922. list_add_tail(&res_arr[i]->list,
  923. &tracker->slave_list[slave].res_list[type]);
  924. }
  925. spin_unlock_irq(mlx4_tlock(dev));
  926. kfree(res_arr);
  927. return 0;
  928. undo:
  929. for (--i; i >= base; --i)
  930. rb_erase(&res_arr[i]->node, root);
  931. spin_unlock_irq(mlx4_tlock(dev));
  932. for (i = 0; i < count; ++i)
  933. kfree(res_arr[i]);
  934. kfree(res_arr);
  935. return err;
  936. }
  937. static int remove_qp_ok(struct res_qp *res)
  938. {
  939. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  940. !list_empty(&res->mcg_list)) {
  941. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  942. res->com.state, atomic_read(&res->ref_count));
  943. return -EBUSY;
  944. } else if (res->com.state != RES_QP_RESERVED) {
  945. return -EPERM;
  946. }
  947. return 0;
  948. }
  949. static int remove_mtt_ok(struct res_mtt *res, int order)
  950. {
  951. if (res->com.state == RES_MTT_BUSY ||
  952. atomic_read(&res->ref_count)) {
  953. pr_devel("%s-%d: state %s, ref_count %d\n",
  954. __func__, __LINE__,
  955. mtt_states_str(res->com.state),
  956. atomic_read(&res->ref_count));
  957. return -EBUSY;
  958. } else if (res->com.state != RES_MTT_ALLOCATED)
  959. return -EPERM;
  960. else if (res->order != order)
  961. return -EINVAL;
  962. return 0;
  963. }
  964. static int remove_mpt_ok(struct res_mpt *res)
  965. {
  966. if (res->com.state == RES_MPT_BUSY)
  967. return -EBUSY;
  968. else if (res->com.state != RES_MPT_RESERVED)
  969. return -EPERM;
  970. return 0;
  971. }
  972. static int remove_eq_ok(struct res_eq *res)
  973. {
  974. if (res->com.state == RES_MPT_BUSY)
  975. return -EBUSY;
  976. else if (res->com.state != RES_MPT_RESERVED)
  977. return -EPERM;
  978. return 0;
  979. }
  980. static int remove_counter_ok(struct res_counter *res)
  981. {
  982. if (res->com.state == RES_COUNTER_BUSY)
  983. return -EBUSY;
  984. else if (res->com.state != RES_COUNTER_ALLOCATED)
  985. return -EPERM;
  986. return 0;
  987. }
  988. static int remove_xrcdn_ok(struct res_xrcdn *res)
  989. {
  990. if (res->com.state == RES_XRCD_BUSY)
  991. return -EBUSY;
  992. else if (res->com.state != RES_XRCD_ALLOCATED)
  993. return -EPERM;
  994. return 0;
  995. }
  996. static int remove_fs_rule_ok(struct res_fs_rule *res)
  997. {
  998. if (res->com.state == RES_FS_RULE_BUSY)
  999. return -EBUSY;
  1000. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  1001. return -EPERM;
  1002. return 0;
  1003. }
  1004. static int remove_cq_ok(struct res_cq *res)
  1005. {
  1006. if (res->com.state == RES_CQ_BUSY)
  1007. return -EBUSY;
  1008. else if (res->com.state != RES_CQ_ALLOCATED)
  1009. return -EPERM;
  1010. return 0;
  1011. }
  1012. static int remove_srq_ok(struct res_srq *res)
  1013. {
  1014. if (res->com.state == RES_SRQ_BUSY)
  1015. return -EBUSY;
  1016. else if (res->com.state != RES_SRQ_ALLOCATED)
  1017. return -EPERM;
  1018. return 0;
  1019. }
  1020. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  1021. {
  1022. switch (type) {
  1023. case RES_QP:
  1024. return remove_qp_ok((struct res_qp *)res);
  1025. case RES_CQ:
  1026. return remove_cq_ok((struct res_cq *)res);
  1027. case RES_SRQ:
  1028. return remove_srq_ok((struct res_srq *)res);
  1029. case RES_MPT:
  1030. return remove_mpt_ok((struct res_mpt *)res);
  1031. case RES_MTT:
  1032. return remove_mtt_ok((struct res_mtt *)res, extra);
  1033. case RES_MAC:
  1034. return -ENOSYS;
  1035. case RES_EQ:
  1036. return remove_eq_ok((struct res_eq *)res);
  1037. case RES_COUNTER:
  1038. return remove_counter_ok((struct res_counter *)res);
  1039. case RES_XRCD:
  1040. return remove_xrcdn_ok((struct res_xrcdn *)res);
  1041. case RES_FS_RULE:
  1042. return remove_fs_rule_ok((struct res_fs_rule *)res);
  1043. default:
  1044. return -EINVAL;
  1045. }
  1046. }
  1047. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1048. enum mlx4_resource type, int extra)
  1049. {
  1050. u64 i;
  1051. int err;
  1052. struct mlx4_priv *priv = mlx4_priv(dev);
  1053. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1054. struct res_common *r;
  1055. spin_lock_irq(mlx4_tlock(dev));
  1056. for (i = base; i < base + count; ++i) {
  1057. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1058. if (!r) {
  1059. err = -ENOENT;
  1060. goto out;
  1061. }
  1062. if (r->owner != slave) {
  1063. err = -EPERM;
  1064. goto out;
  1065. }
  1066. err = remove_ok(r, type, extra);
  1067. if (err)
  1068. goto out;
  1069. }
  1070. for (i = base; i < base + count; ++i) {
  1071. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1072. rb_erase(&r->node, &tracker->res_tree[type]);
  1073. list_del(&r->list);
  1074. kfree(r);
  1075. }
  1076. err = 0;
  1077. out:
  1078. spin_unlock_irq(mlx4_tlock(dev));
  1079. return err;
  1080. }
  1081. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  1082. enum res_qp_states state, struct res_qp **qp,
  1083. int alloc)
  1084. {
  1085. struct mlx4_priv *priv = mlx4_priv(dev);
  1086. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1087. struct res_qp *r;
  1088. int err = 0;
  1089. spin_lock_irq(mlx4_tlock(dev));
  1090. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1091. if (!r)
  1092. err = -ENOENT;
  1093. else if (r->com.owner != slave)
  1094. err = -EPERM;
  1095. else {
  1096. switch (state) {
  1097. case RES_QP_BUSY:
  1098. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1099. __func__, r->com.res_id);
  1100. err = -EBUSY;
  1101. break;
  1102. case RES_QP_RESERVED:
  1103. if (r->com.state == RES_QP_MAPPED && !alloc)
  1104. break;
  1105. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1106. err = -EINVAL;
  1107. break;
  1108. case RES_QP_MAPPED:
  1109. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1110. r->com.state == RES_QP_HW)
  1111. break;
  1112. else {
  1113. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1114. r->com.res_id);
  1115. err = -EINVAL;
  1116. }
  1117. break;
  1118. case RES_QP_HW:
  1119. if (r->com.state != RES_QP_MAPPED)
  1120. err = -EINVAL;
  1121. break;
  1122. default:
  1123. err = -EINVAL;
  1124. }
  1125. if (!err) {
  1126. r->com.from_state = r->com.state;
  1127. r->com.to_state = state;
  1128. r->com.state = RES_QP_BUSY;
  1129. if (qp)
  1130. *qp = r;
  1131. }
  1132. }
  1133. spin_unlock_irq(mlx4_tlock(dev));
  1134. return err;
  1135. }
  1136. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1137. enum res_mpt_states state, struct res_mpt **mpt)
  1138. {
  1139. struct mlx4_priv *priv = mlx4_priv(dev);
  1140. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1141. struct res_mpt *r;
  1142. int err = 0;
  1143. spin_lock_irq(mlx4_tlock(dev));
  1144. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1145. if (!r)
  1146. err = -ENOENT;
  1147. else if (r->com.owner != slave)
  1148. err = -EPERM;
  1149. else {
  1150. switch (state) {
  1151. case RES_MPT_BUSY:
  1152. err = -EINVAL;
  1153. break;
  1154. case RES_MPT_RESERVED:
  1155. if (r->com.state != RES_MPT_MAPPED)
  1156. err = -EINVAL;
  1157. break;
  1158. case RES_MPT_MAPPED:
  1159. if (r->com.state != RES_MPT_RESERVED &&
  1160. r->com.state != RES_MPT_HW)
  1161. err = -EINVAL;
  1162. break;
  1163. case RES_MPT_HW:
  1164. if (r->com.state != RES_MPT_MAPPED)
  1165. err = -EINVAL;
  1166. break;
  1167. default:
  1168. err = -EINVAL;
  1169. }
  1170. if (!err) {
  1171. r->com.from_state = r->com.state;
  1172. r->com.to_state = state;
  1173. r->com.state = RES_MPT_BUSY;
  1174. if (mpt)
  1175. *mpt = r;
  1176. }
  1177. }
  1178. spin_unlock_irq(mlx4_tlock(dev));
  1179. return err;
  1180. }
  1181. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1182. enum res_eq_states state, struct res_eq **eq)
  1183. {
  1184. struct mlx4_priv *priv = mlx4_priv(dev);
  1185. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1186. struct res_eq *r;
  1187. int err = 0;
  1188. spin_lock_irq(mlx4_tlock(dev));
  1189. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1190. if (!r)
  1191. err = -ENOENT;
  1192. else if (r->com.owner != slave)
  1193. err = -EPERM;
  1194. else {
  1195. switch (state) {
  1196. case RES_EQ_BUSY:
  1197. err = -EINVAL;
  1198. break;
  1199. case RES_EQ_RESERVED:
  1200. if (r->com.state != RES_EQ_HW)
  1201. err = -EINVAL;
  1202. break;
  1203. case RES_EQ_HW:
  1204. if (r->com.state != RES_EQ_RESERVED)
  1205. err = -EINVAL;
  1206. break;
  1207. default:
  1208. err = -EINVAL;
  1209. }
  1210. if (!err) {
  1211. r->com.from_state = r->com.state;
  1212. r->com.to_state = state;
  1213. r->com.state = RES_EQ_BUSY;
  1214. if (eq)
  1215. *eq = r;
  1216. }
  1217. }
  1218. spin_unlock_irq(mlx4_tlock(dev));
  1219. return err;
  1220. }
  1221. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1222. enum res_cq_states state, struct res_cq **cq)
  1223. {
  1224. struct mlx4_priv *priv = mlx4_priv(dev);
  1225. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1226. struct res_cq *r;
  1227. int err;
  1228. spin_lock_irq(mlx4_tlock(dev));
  1229. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1230. if (!r) {
  1231. err = -ENOENT;
  1232. } else if (r->com.owner != slave) {
  1233. err = -EPERM;
  1234. } else if (state == RES_CQ_ALLOCATED) {
  1235. if (r->com.state != RES_CQ_HW)
  1236. err = -EINVAL;
  1237. else if (atomic_read(&r->ref_count))
  1238. err = -EBUSY;
  1239. else
  1240. err = 0;
  1241. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1242. err = -EINVAL;
  1243. } else {
  1244. err = 0;
  1245. }
  1246. if (!err) {
  1247. r->com.from_state = r->com.state;
  1248. r->com.to_state = state;
  1249. r->com.state = RES_CQ_BUSY;
  1250. if (cq)
  1251. *cq = r;
  1252. }
  1253. spin_unlock_irq(mlx4_tlock(dev));
  1254. return err;
  1255. }
  1256. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1257. enum res_srq_states state, struct res_srq **srq)
  1258. {
  1259. struct mlx4_priv *priv = mlx4_priv(dev);
  1260. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1261. struct res_srq *r;
  1262. int err = 0;
  1263. spin_lock_irq(mlx4_tlock(dev));
  1264. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1265. if (!r) {
  1266. err = -ENOENT;
  1267. } else if (r->com.owner != slave) {
  1268. err = -EPERM;
  1269. } else if (state == RES_SRQ_ALLOCATED) {
  1270. if (r->com.state != RES_SRQ_HW)
  1271. err = -EINVAL;
  1272. else if (atomic_read(&r->ref_count))
  1273. err = -EBUSY;
  1274. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1275. err = -EINVAL;
  1276. }
  1277. if (!err) {
  1278. r->com.from_state = r->com.state;
  1279. r->com.to_state = state;
  1280. r->com.state = RES_SRQ_BUSY;
  1281. if (srq)
  1282. *srq = r;
  1283. }
  1284. spin_unlock_irq(mlx4_tlock(dev));
  1285. return err;
  1286. }
  1287. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1288. enum mlx4_resource type, int id)
  1289. {
  1290. struct mlx4_priv *priv = mlx4_priv(dev);
  1291. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1292. struct res_common *r;
  1293. spin_lock_irq(mlx4_tlock(dev));
  1294. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1295. if (r && (r->owner == slave))
  1296. r->state = r->from_state;
  1297. spin_unlock_irq(mlx4_tlock(dev));
  1298. }
  1299. static void res_end_move(struct mlx4_dev *dev, int slave,
  1300. enum mlx4_resource type, int id)
  1301. {
  1302. struct mlx4_priv *priv = mlx4_priv(dev);
  1303. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1304. struct res_common *r;
  1305. spin_lock_irq(mlx4_tlock(dev));
  1306. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1307. if (r && (r->owner == slave))
  1308. r->state = r->to_state;
  1309. spin_unlock_irq(mlx4_tlock(dev));
  1310. }
  1311. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1312. {
  1313. return mlx4_is_qp_reserved(dev, qpn) &&
  1314. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1315. }
  1316. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1317. {
  1318. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1319. }
  1320. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1321. u64 in_param, u64 *out_param)
  1322. {
  1323. int err;
  1324. int count;
  1325. int align;
  1326. int base;
  1327. int qpn;
  1328. switch (op) {
  1329. case RES_OP_RESERVE:
  1330. count = get_param_l(&in_param) & 0xffffff;
  1331. align = get_param_h(&in_param);
  1332. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1333. if (err)
  1334. return err;
  1335. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  1336. if (err) {
  1337. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1338. return err;
  1339. }
  1340. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1341. if (err) {
  1342. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1343. __mlx4_qp_release_range(dev, base, count);
  1344. return err;
  1345. }
  1346. set_param_l(out_param, base);
  1347. break;
  1348. case RES_OP_MAP_ICM:
  1349. qpn = get_param_l(&in_param) & 0x7fffff;
  1350. if (valid_reserved(dev, slave, qpn)) {
  1351. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1352. if (err)
  1353. return err;
  1354. }
  1355. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1356. NULL, 1);
  1357. if (err)
  1358. return err;
  1359. if (!fw_reserved(dev, qpn)) {
  1360. err = __mlx4_qp_alloc_icm(dev, qpn, GFP_KERNEL);
  1361. if (err) {
  1362. res_abort_move(dev, slave, RES_QP, qpn);
  1363. return err;
  1364. }
  1365. }
  1366. res_end_move(dev, slave, RES_QP, qpn);
  1367. break;
  1368. default:
  1369. err = -EINVAL;
  1370. break;
  1371. }
  1372. return err;
  1373. }
  1374. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1375. u64 in_param, u64 *out_param)
  1376. {
  1377. int err = -EINVAL;
  1378. int base;
  1379. int order;
  1380. if (op != RES_OP_RESERVE_AND_MAP)
  1381. return err;
  1382. order = get_param_l(&in_param);
  1383. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1384. if (err)
  1385. return err;
  1386. base = __mlx4_alloc_mtt_range(dev, order);
  1387. if (base == -1) {
  1388. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1389. return -ENOMEM;
  1390. }
  1391. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1392. if (err) {
  1393. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1394. __mlx4_free_mtt_range(dev, base, order);
  1395. } else {
  1396. set_param_l(out_param, base);
  1397. }
  1398. return err;
  1399. }
  1400. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1401. u64 in_param, u64 *out_param)
  1402. {
  1403. int err = -EINVAL;
  1404. int index;
  1405. int id;
  1406. struct res_mpt *mpt;
  1407. switch (op) {
  1408. case RES_OP_RESERVE:
  1409. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1410. if (err)
  1411. break;
  1412. index = __mlx4_mpt_reserve(dev);
  1413. if (index == -1) {
  1414. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1415. break;
  1416. }
  1417. id = index & mpt_mask(dev);
  1418. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1419. if (err) {
  1420. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1421. __mlx4_mpt_release(dev, index);
  1422. break;
  1423. }
  1424. set_param_l(out_param, index);
  1425. break;
  1426. case RES_OP_MAP_ICM:
  1427. index = get_param_l(&in_param);
  1428. id = index & mpt_mask(dev);
  1429. err = mr_res_start_move_to(dev, slave, id,
  1430. RES_MPT_MAPPED, &mpt);
  1431. if (err)
  1432. return err;
  1433. err = __mlx4_mpt_alloc_icm(dev, mpt->key, GFP_KERNEL);
  1434. if (err) {
  1435. res_abort_move(dev, slave, RES_MPT, id);
  1436. return err;
  1437. }
  1438. res_end_move(dev, slave, RES_MPT, id);
  1439. break;
  1440. }
  1441. return err;
  1442. }
  1443. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1444. u64 in_param, u64 *out_param)
  1445. {
  1446. int cqn;
  1447. int err;
  1448. switch (op) {
  1449. case RES_OP_RESERVE_AND_MAP:
  1450. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1451. if (err)
  1452. break;
  1453. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1454. if (err) {
  1455. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1456. break;
  1457. }
  1458. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1459. if (err) {
  1460. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1461. __mlx4_cq_free_icm(dev, cqn);
  1462. break;
  1463. }
  1464. set_param_l(out_param, cqn);
  1465. break;
  1466. default:
  1467. err = -EINVAL;
  1468. }
  1469. return err;
  1470. }
  1471. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1472. u64 in_param, u64 *out_param)
  1473. {
  1474. int srqn;
  1475. int err;
  1476. switch (op) {
  1477. case RES_OP_RESERVE_AND_MAP:
  1478. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1479. if (err)
  1480. break;
  1481. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1482. if (err) {
  1483. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1484. break;
  1485. }
  1486. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1487. if (err) {
  1488. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1489. __mlx4_srq_free_icm(dev, srqn);
  1490. break;
  1491. }
  1492. set_param_l(out_param, srqn);
  1493. break;
  1494. default:
  1495. err = -EINVAL;
  1496. }
  1497. return err;
  1498. }
  1499. static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
  1500. u8 smac_index, u64 *mac)
  1501. {
  1502. struct mlx4_priv *priv = mlx4_priv(dev);
  1503. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1504. struct list_head *mac_list =
  1505. &tracker->slave_list[slave].res_list[RES_MAC];
  1506. struct mac_res *res, *tmp;
  1507. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1508. if (res->smac_index == smac_index && res->port == (u8) port) {
  1509. *mac = res->mac;
  1510. return 0;
  1511. }
  1512. }
  1513. return -ENOENT;
  1514. }
  1515. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
  1516. {
  1517. struct mlx4_priv *priv = mlx4_priv(dev);
  1518. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1519. struct list_head *mac_list =
  1520. &tracker->slave_list[slave].res_list[RES_MAC];
  1521. struct mac_res *res, *tmp;
  1522. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1523. if (res->mac == mac && res->port == (u8) port) {
  1524. /* mac found. update ref count */
  1525. ++res->ref_count;
  1526. return 0;
  1527. }
  1528. }
  1529. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1530. return -EINVAL;
  1531. res = kzalloc(sizeof *res, GFP_KERNEL);
  1532. if (!res) {
  1533. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1534. return -ENOMEM;
  1535. }
  1536. res->mac = mac;
  1537. res->port = (u8) port;
  1538. res->smac_index = smac_index;
  1539. res->ref_count = 1;
  1540. list_add_tail(&res->list,
  1541. &tracker->slave_list[slave].res_list[RES_MAC]);
  1542. return 0;
  1543. }
  1544. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1545. int port)
  1546. {
  1547. struct mlx4_priv *priv = mlx4_priv(dev);
  1548. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1549. struct list_head *mac_list =
  1550. &tracker->slave_list[slave].res_list[RES_MAC];
  1551. struct mac_res *res, *tmp;
  1552. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1553. if (res->mac == mac && res->port == (u8) port) {
  1554. if (!--res->ref_count) {
  1555. list_del(&res->list);
  1556. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1557. kfree(res);
  1558. }
  1559. break;
  1560. }
  1561. }
  1562. }
  1563. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1564. {
  1565. struct mlx4_priv *priv = mlx4_priv(dev);
  1566. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1567. struct list_head *mac_list =
  1568. &tracker->slave_list[slave].res_list[RES_MAC];
  1569. struct mac_res *res, *tmp;
  1570. int i;
  1571. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1572. list_del(&res->list);
  1573. /* dereference the mac the num times the slave referenced it */
  1574. for (i = 0; i < res->ref_count; i++)
  1575. __mlx4_unregister_mac(dev, res->port, res->mac);
  1576. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1577. kfree(res);
  1578. }
  1579. }
  1580. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1581. u64 in_param, u64 *out_param, int in_port)
  1582. {
  1583. int err = -EINVAL;
  1584. int port;
  1585. u64 mac;
  1586. u8 smac_index;
  1587. if (op != RES_OP_RESERVE_AND_MAP)
  1588. return err;
  1589. port = !in_port ? get_param_l(out_param) : in_port;
  1590. port = mlx4_slave_convert_port(
  1591. dev, slave, port);
  1592. if (port < 0)
  1593. return -EINVAL;
  1594. mac = in_param;
  1595. err = __mlx4_register_mac(dev, port, mac);
  1596. if (err >= 0) {
  1597. smac_index = err;
  1598. set_param_l(out_param, err);
  1599. err = 0;
  1600. }
  1601. if (!err) {
  1602. err = mac_add_to_slave(dev, slave, mac, port, smac_index);
  1603. if (err)
  1604. __mlx4_unregister_mac(dev, port, mac);
  1605. }
  1606. return err;
  1607. }
  1608. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1609. int port, int vlan_index)
  1610. {
  1611. struct mlx4_priv *priv = mlx4_priv(dev);
  1612. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1613. struct list_head *vlan_list =
  1614. &tracker->slave_list[slave].res_list[RES_VLAN];
  1615. struct vlan_res *res, *tmp;
  1616. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1617. if (res->vlan == vlan && res->port == (u8) port) {
  1618. /* vlan found. update ref count */
  1619. ++res->ref_count;
  1620. return 0;
  1621. }
  1622. }
  1623. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1624. return -EINVAL;
  1625. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1626. if (!res) {
  1627. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1628. return -ENOMEM;
  1629. }
  1630. res->vlan = vlan;
  1631. res->port = (u8) port;
  1632. res->vlan_index = vlan_index;
  1633. res->ref_count = 1;
  1634. list_add_tail(&res->list,
  1635. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1636. return 0;
  1637. }
  1638. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1639. int port)
  1640. {
  1641. struct mlx4_priv *priv = mlx4_priv(dev);
  1642. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1643. struct list_head *vlan_list =
  1644. &tracker->slave_list[slave].res_list[RES_VLAN];
  1645. struct vlan_res *res, *tmp;
  1646. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1647. if (res->vlan == vlan && res->port == (u8) port) {
  1648. if (!--res->ref_count) {
  1649. list_del(&res->list);
  1650. mlx4_release_resource(dev, slave, RES_VLAN,
  1651. 1, port);
  1652. kfree(res);
  1653. }
  1654. break;
  1655. }
  1656. }
  1657. }
  1658. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1659. {
  1660. struct mlx4_priv *priv = mlx4_priv(dev);
  1661. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1662. struct list_head *vlan_list =
  1663. &tracker->slave_list[slave].res_list[RES_VLAN];
  1664. struct vlan_res *res, *tmp;
  1665. int i;
  1666. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1667. list_del(&res->list);
  1668. /* dereference the vlan the num times the slave referenced it */
  1669. for (i = 0; i < res->ref_count; i++)
  1670. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1671. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1672. kfree(res);
  1673. }
  1674. }
  1675. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1676. u64 in_param, u64 *out_param, int in_port)
  1677. {
  1678. struct mlx4_priv *priv = mlx4_priv(dev);
  1679. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1680. int err;
  1681. u16 vlan;
  1682. int vlan_index;
  1683. int port;
  1684. port = !in_port ? get_param_l(out_param) : in_port;
  1685. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1686. return -EINVAL;
  1687. port = mlx4_slave_convert_port(
  1688. dev, slave, port);
  1689. if (port < 0)
  1690. return -EINVAL;
  1691. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1692. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1693. slave_state[slave].old_vlan_api = true;
  1694. return 0;
  1695. }
  1696. vlan = (u16) in_param;
  1697. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1698. if (!err) {
  1699. set_param_l(out_param, (u32) vlan_index);
  1700. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1701. if (err)
  1702. __mlx4_unregister_vlan(dev, port, vlan);
  1703. }
  1704. return err;
  1705. }
  1706. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1707. u64 in_param, u64 *out_param)
  1708. {
  1709. u32 index;
  1710. int err;
  1711. if (op != RES_OP_RESERVE)
  1712. return -EINVAL;
  1713. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1714. if (err)
  1715. return err;
  1716. err = __mlx4_counter_alloc(dev, &index);
  1717. if (err) {
  1718. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1719. return err;
  1720. }
  1721. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1722. if (err) {
  1723. __mlx4_counter_free(dev, index);
  1724. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1725. } else {
  1726. set_param_l(out_param, index);
  1727. }
  1728. return err;
  1729. }
  1730. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1731. u64 in_param, u64 *out_param)
  1732. {
  1733. u32 xrcdn;
  1734. int err;
  1735. if (op != RES_OP_RESERVE)
  1736. return -EINVAL;
  1737. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1738. if (err)
  1739. return err;
  1740. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1741. if (err)
  1742. __mlx4_xrcd_free(dev, xrcdn);
  1743. else
  1744. set_param_l(out_param, xrcdn);
  1745. return err;
  1746. }
  1747. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1748. struct mlx4_vhcr *vhcr,
  1749. struct mlx4_cmd_mailbox *inbox,
  1750. struct mlx4_cmd_mailbox *outbox,
  1751. struct mlx4_cmd_info *cmd)
  1752. {
  1753. int err;
  1754. int alop = vhcr->op_modifier;
  1755. switch (vhcr->in_modifier & 0xFF) {
  1756. case RES_QP:
  1757. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1758. vhcr->in_param, &vhcr->out_param);
  1759. break;
  1760. case RES_MTT:
  1761. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1762. vhcr->in_param, &vhcr->out_param);
  1763. break;
  1764. case RES_MPT:
  1765. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1766. vhcr->in_param, &vhcr->out_param);
  1767. break;
  1768. case RES_CQ:
  1769. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1770. vhcr->in_param, &vhcr->out_param);
  1771. break;
  1772. case RES_SRQ:
  1773. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1774. vhcr->in_param, &vhcr->out_param);
  1775. break;
  1776. case RES_MAC:
  1777. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1778. vhcr->in_param, &vhcr->out_param,
  1779. (vhcr->in_modifier >> 8) & 0xFF);
  1780. break;
  1781. case RES_VLAN:
  1782. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1783. vhcr->in_param, &vhcr->out_param,
  1784. (vhcr->in_modifier >> 8) & 0xFF);
  1785. break;
  1786. case RES_COUNTER:
  1787. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1788. vhcr->in_param, &vhcr->out_param);
  1789. break;
  1790. case RES_XRCD:
  1791. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1792. vhcr->in_param, &vhcr->out_param);
  1793. break;
  1794. default:
  1795. err = -EINVAL;
  1796. break;
  1797. }
  1798. return err;
  1799. }
  1800. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1801. u64 in_param)
  1802. {
  1803. int err;
  1804. int count;
  1805. int base;
  1806. int qpn;
  1807. switch (op) {
  1808. case RES_OP_RESERVE:
  1809. base = get_param_l(&in_param) & 0x7fffff;
  1810. count = get_param_h(&in_param);
  1811. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1812. if (err)
  1813. break;
  1814. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1815. __mlx4_qp_release_range(dev, base, count);
  1816. break;
  1817. case RES_OP_MAP_ICM:
  1818. qpn = get_param_l(&in_param) & 0x7fffff;
  1819. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1820. NULL, 0);
  1821. if (err)
  1822. return err;
  1823. if (!fw_reserved(dev, qpn))
  1824. __mlx4_qp_free_icm(dev, qpn);
  1825. res_end_move(dev, slave, RES_QP, qpn);
  1826. if (valid_reserved(dev, slave, qpn))
  1827. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1828. break;
  1829. default:
  1830. err = -EINVAL;
  1831. break;
  1832. }
  1833. return err;
  1834. }
  1835. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1836. u64 in_param, u64 *out_param)
  1837. {
  1838. int err = -EINVAL;
  1839. int base;
  1840. int order;
  1841. if (op != RES_OP_RESERVE_AND_MAP)
  1842. return err;
  1843. base = get_param_l(&in_param);
  1844. order = get_param_h(&in_param);
  1845. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1846. if (!err) {
  1847. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1848. __mlx4_free_mtt_range(dev, base, order);
  1849. }
  1850. return err;
  1851. }
  1852. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1853. u64 in_param)
  1854. {
  1855. int err = -EINVAL;
  1856. int index;
  1857. int id;
  1858. struct res_mpt *mpt;
  1859. switch (op) {
  1860. case RES_OP_RESERVE:
  1861. index = get_param_l(&in_param);
  1862. id = index & mpt_mask(dev);
  1863. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1864. if (err)
  1865. break;
  1866. index = mpt->key;
  1867. put_res(dev, slave, id, RES_MPT);
  1868. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1869. if (err)
  1870. break;
  1871. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1872. __mlx4_mpt_release(dev, index);
  1873. break;
  1874. case RES_OP_MAP_ICM:
  1875. index = get_param_l(&in_param);
  1876. id = index & mpt_mask(dev);
  1877. err = mr_res_start_move_to(dev, slave, id,
  1878. RES_MPT_RESERVED, &mpt);
  1879. if (err)
  1880. return err;
  1881. __mlx4_mpt_free_icm(dev, mpt->key);
  1882. res_end_move(dev, slave, RES_MPT, id);
  1883. return err;
  1884. break;
  1885. default:
  1886. err = -EINVAL;
  1887. break;
  1888. }
  1889. return err;
  1890. }
  1891. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1892. u64 in_param, u64 *out_param)
  1893. {
  1894. int cqn;
  1895. int err;
  1896. switch (op) {
  1897. case RES_OP_RESERVE_AND_MAP:
  1898. cqn = get_param_l(&in_param);
  1899. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1900. if (err)
  1901. break;
  1902. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1903. __mlx4_cq_free_icm(dev, cqn);
  1904. break;
  1905. default:
  1906. err = -EINVAL;
  1907. break;
  1908. }
  1909. return err;
  1910. }
  1911. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1912. u64 in_param, u64 *out_param)
  1913. {
  1914. int srqn;
  1915. int err;
  1916. switch (op) {
  1917. case RES_OP_RESERVE_AND_MAP:
  1918. srqn = get_param_l(&in_param);
  1919. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1920. if (err)
  1921. break;
  1922. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1923. __mlx4_srq_free_icm(dev, srqn);
  1924. break;
  1925. default:
  1926. err = -EINVAL;
  1927. break;
  1928. }
  1929. return err;
  1930. }
  1931. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1932. u64 in_param, u64 *out_param, int in_port)
  1933. {
  1934. int port;
  1935. int err = 0;
  1936. switch (op) {
  1937. case RES_OP_RESERVE_AND_MAP:
  1938. port = !in_port ? get_param_l(out_param) : in_port;
  1939. port = mlx4_slave_convert_port(
  1940. dev, slave, port);
  1941. if (port < 0)
  1942. return -EINVAL;
  1943. mac_del_from_slave(dev, slave, in_param, port);
  1944. __mlx4_unregister_mac(dev, port, in_param);
  1945. break;
  1946. default:
  1947. err = -EINVAL;
  1948. break;
  1949. }
  1950. return err;
  1951. }
  1952. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1953. u64 in_param, u64 *out_param, int port)
  1954. {
  1955. struct mlx4_priv *priv = mlx4_priv(dev);
  1956. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1957. int err = 0;
  1958. port = mlx4_slave_convert_port(
  1959. dev, slave, port);
  1960. if (port < 0)
  1961. return -EINVAL;
  1962. switch (op) {
  1963. case RES_OP_RESERVE_AND_MAP:
  1964. if (slave_state[slave].old_vlan_api)
  1965. return 0;
  1966. if (!port)
  1967. return -EINVAL;
  1968. vlan_del_from_slave(dev, slave, in_param, port);
  1969. __mlx4_unregister_vlan(dev, port, in_param);
  1970. break;
  1971. default:
  1972. err = -EINVAL;
  1973. break;
  1974. }
  1975. return err;
  1976. }
  1977. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1978. u64 in_param, u64 *out_param)
  1979. {
  1980. int index;
  1981. int err;
  1982. if (op != RES_OP_RESERVE)
  1983. return -EINVAL;
  1984. index = get_param_l(&in_param);
  1985. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1986. if (err)
  1987. return err;
  1988. __mlx4_counter_free(dev, index);
  1989. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1990. return err;
  1991. }
  1992. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1993. u64 in_param, u64 *out_param)
  1994. {
  1995. int xrcdn;
  1996. int err;
  1997. if (op != RES_OP_RESERVE)
  1998. return -EINVAL;
  1999. xrcdn = get_param_l(&in_param);
  2000. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  2001. if (err)
  2002. return err;
  2003. __mlx4_xrcd_free(dev, xrcdn);
  2004. return err;
  2005. }
  2006. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  2007. struct mlx4_vhcr *vhcr,
  2008. struct mlx4_cmd_mailbox *inbox,
  2009. struct mlx4_cmd_mailbox *outbox,
  2010. struct mlx4_cmd_info *cmd)
  2011. {
  2012. int err = -EINVAL;
  2013. int alop = vhcr->op_modifier;
  2014. switch (vhcr->in_modifier & 0xFF) {
  2015. case RES_QP:
  2016. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  2017. vhcr->in_param);
  2018. break;
  2019. case RES_MTT:
  2020. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  2021. vhcr->in_param, &vhcr->out_param);
  2022. break;
  2023. case RES_MPT:
  2024. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  2025. vhcr->in_param);
  2026. break;
  2027. case RES_CQ:
  2028. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  2029. vhcr->in_param, &vhcr->out_param);
  2030. break;
  2031. case RES_SRQ:
  2032. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  2033. vhcr->in_param, &vhcr->out_param);
  2034. break;
  2035. case RES_MAC:
  2036. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  2037. vhcr->in_param, &vhcr->out_param,
  2038. (vhcr->in_modifier >> 8) & 0xFF);
  2039. break;
  2040. case RES_VLAN:
  2041. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  2042. vhcr->in_param, &vhcr->out_param,
  2043. (vhcr->in_modifier >> 8) & 0xFF);
  2044. break;
  2045. case RES_COUNTER:
  2046. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  2047. vhcr->in_param, &vhcr->out_param);
  2048. break;
  2049. case RES_XRCD:
  2050. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  2051. vhcr->in_param, &vhcr->out_param);
  2052. default:
  2053. break;
  2054. }
  2055. return err;
  2056. }
  2057. /* ugly but other choices are uglier */
  2058. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  2059. {
  2060. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  2061. }
  2062. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  2063. {
  2064. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  2065. }
  2066. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  2067. {
  2068. return be32_to_cpu(mpt->mtt_sz);
  2069. }
  2070. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  2071. {
  2072. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  2073. }
  2074. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  2075. {
  2076. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  2077. }
  2078. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  2079. {
  2080. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  2081. }
  2082. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  2083. {
  2084. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  2085. }
  2086. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  2087. {
  2088. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  2089. }
  2090. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  2091. {
  2092. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  2093. }
  2094. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  2095. {
  2096. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  2097. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  2098. int log_sq_sride = qpc->sq_size_stride & 7;
  2099. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  2100. int log_rq_stride = qpc->rq_size_stride & 7;
  2101. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  2102. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  2103. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2104. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  2105. int sq_size;
  2106. int rq_size;
  2107. int total_pages;
  2108. int total_mem;
  2109. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  2110. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  2111. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  2112. total_mem = sq_size + rq_size;
  2113. total_pages =
  2114. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  2115. page_shift);
  2116. return total_pages;
  2117. }
  2118. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  2119. int size, struct res_mtt *mtt)
  2120. {
  2121. int res_start = mtt->com.res_id;
  2122. int res_size = (1 << mtt->order);
  2123. if (start < res_start || start + size > res_start + res_size)
  2124. return -EPERM;
  2125. return 0;
  2126. }
  2127. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2128. struct mlx4_vhcr *vhcr,
  2129. struct mlx4_cmd_mailbox *inbox,
  2130. struct mlx4_cmd_mailbox *outbox,
  2131. struct mlx4_cmd_info *cmd)
  2132. {
  2133. int err;
  2134. int index = vhcr->in_modifier;
  2135. struct res_mtt *mtt;
  2136. struct res_mpt *mpt;
  2137. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2138. int phys;
  2139. int id;
  2140. u32 pd;
  2141. int pd_slave;
  2142. id = index & mpt_mask(dev);
  2143. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2144. if (err)
  2145. return err;
  2146. /* Disable memory windows for VFs. */
  2147. if (!mr_is_region(inbox->buf)) {
  2148. err = -EPERM;
  2149. goto ex_abort;
  2150. }
  2151. /* Make sure that the PD bits related to the slave id are zeros. */
  2152. pd = mr_get_pd(inbox->buf);
  2153. pd_slave = (pd >> 17) & 0x7f;
  2154. if (pd_slave != 0 && pd_slave != slave) {
  2155. err = -EPERM;
  2156. goto ex_abort;
  2157. }
  2158. if (mr_is_fmr(inbox->buf)) {
  2159. /* FMR and Bind Enable are forbidden in slave devices. */
  2160. if (mr_is_bind_enabled(inbox->buf)) {
  2161. err = -EPERM;
  2162. goto ex_abort;
  2163. }
  2164. /* FMR and Memory Windows are also forbidden. */
  2165. if (!mr_is_region(inbox->buf)) {
  2166. err = -EPERM;
  2167. goto ex_abort;
  2168. }
  2169. }
  2170. phys = mr_phys_mpt(inbox->buf);
  2171. if (!phys) {
  2172. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2173. if (err)
  2174. goto ex_abort;
  2175. err = check_mtt_range(dev, slave, mtt_base,
  2176. mr_get_mtt_size(inbox->buf), mtt);
  2177. if (err)
  2178. goto ex_put;
  2179. mpt->mtt = mtt;
  2180. }
  2181. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2182. if (err)
  2183. goto ex_put;
  2184. if (!phys) {
  2185. atomic_inc(&mtt->ref_count);
  2186. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2187. }
  2188. res_end_move(dev, slave, RES_MPT, id);
  2189. return 0;
  2190. ex_put:
  2191. if (!phys)
  2192. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2193. ex_abort:
  2194. res_abort_move(dev, slave, RES_MPT, id);
  2195. return err;
  2196. }
  2197. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2198. struct mlx4_vhcr *vhcr,
  2199. struct mlx4_cmd_mailbox *inbox,
  2200. struct mlx4_cmd_mailbox *outbox,
  2201. struct mlx4_cmd_info *cmd)
  2202. {
  2203. int err;
  2204. int index = vhcr->in_modifier;
  2205. struct res_mpt *mpt;
  2206. int id;
  2207. id = index & mpt_mask(dev);
  2208. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2209. if (err)
  2210. return err;
  2211. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2212. if (err)
  2213. goto ex_abort;
  2214. if (mpt->mtt)
  2215. atomic_dec(&mpt->mtt->ref_count);
  2216. res_end_move(dev, slave, RES_MPT, id);
  2217. return 0;
  2218. ex_abort:
  2219. res_abort_move(dev, slave, RES_MPT, id);
  2220. return err;
  2221. }
  2222. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2223. struct mlx4_vhcr *vhcr,
  2224. struct mlx4_cmd_mailbox *inbox,
  2225. struct mlx4_cmd_mailbox *outbox,
  2226. struct mlx4_cmd_info *cmd)
  2227. {
  2228. int err;
  2229. int index = vhcr->in_modifier;
  2230. struct res_mpt *mpt;
  2231. int id;
  2232. id = index & mpt_mask(dev);
  2233. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2234. if (err)
  2235. return err;
  2236. if (mpt->com.from_state == RES_MPT_MAPPED) {
  2237. /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
  2238. * that, the VF must read the MPT. But since the MPT entry memory is not
  2239. * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
  2240. * entry contents. To guarantee that the MPT cannot be changed, the driver
  2241. * must perform HW2SW_MPT before this query and return the MPT entry to HW
  2242. * ownership fofollowing the change. The change here allows the VF to
  2243. * perform QUERY_MPT also when the entry is in SW ownership.
  2244. */
  2245. struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
  2246. &mlx4_priv(dev)->mr_table.dmpt_table,
  2247. mpt->key, NULL);
  2248. if (NULL == mpt_entry || NULL == outbox->buf) {
  2249. err = -EINVAL;
  2250. goto out;
  2251. }
  2252. memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
  2253. err = 0;
  2254. } else if (mpt->com.from_state == RES_MPT_HW) {
  2255. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2256. } else {
  2257. err = -EBUSY;
  2258. goto out;
  2259. }
  2260. out:
  2261. put_res(dev, slave, id, RES_MPT);
  2262. return err;
  2263. }
  2264. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2265. {
  2266. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2267. }
  2268. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2269. {
  2270. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2271. }
  2272. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2273. {
  2274. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2275. }
  2276. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2277. struct mlx4_qp_context *context)
  2278. {
  2279. u32 qpn = vhcr->in_modifier & 0xffffff;
  2280. u32 qkey = 0;
  2281. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2282. return;
  2283. /* adjust qkey in qp context */
  2284. context->qkey = cpu_to_be32(qkey);
  2285. }
  2286. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2287. struct mlx4_vhcr *vhcr,
  2288. struct mlx4_cmd_mailbox *inbox,
  2289. struct mlx4_cmd_mailbox *outbox,
  2290. struct mlx4_cmd_info *cmd)
  2291. {
  2292. int err;
  2293. int qpn = vhcr->in_modifier & 0x7fffff;
  2294. struct res_mtt *mtt;
  2295. struct res_qp *qp;
  2296. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2297. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2298. int mtt_size = qp_get_mtt_size(qpc);
  2299. struct res_cq *rcq;
  2300. struct res_cq *scq;
  2301. int rcqn = qp_get_rcqn(qpc);
  2302. int scqn = qp_get_scqn(qpc);
  2303. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2304. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2305. struct res_srq *srq;
  2306. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  2307. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2308. if (err)
  2309. return err;
  2310. qp->local_qpn = local_qpn;
  2311. qp->sched_queue = 0;
  2312. qp->param3 = 0;
  2313. qp->vlan_control = 0;
  2314. qp->fvl_rx = 0;
  2315. qp->pri_path_fl = 0;
  2316. qp->vlan_index = 0;
  2317. qp->feup = 0;
  2318. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2319. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2320. if (err)
  2321. goto ex_abort;
  2322. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2323. if (err)
  2324. goto ex_put_mtt;
  2325. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2326. if (err)
  2327. goto ex_put_mtt;
  2328. if (scqn != rcqn) {
  2329. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2330. if (err)
  2331. goto ex_put_rcq;
  2332. } else
  2333. scq = rcq;
  2334. if (use_srq) {
  2335. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2336. if (err)
  2337. goto ex_put_scq;
  2338. }
  2339. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2340. update_pkey_index(dev, slave, inbox);
  2341. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2342. if (err)
  2343. goto ex_put_srq;
  2344. atomic_inc(&mtt->ref_count);
  2345. qp->mtt = mtt;
  2346. atomic_inc(&rcq->ref_count);
  2347. qp->rcq = rcq;
  2348. atomic_inc(&scq->ref_count);
  2349. qp->scq = scq;
  2350. if (scqn != rcqn)
  2351. put_res(dev, slave, scqn, RES_CQ);
  2352. if (use_srq) {
  2353. atomic_inc(&srq->ref_count);
  2354. put_res(dev, slave, srqn, RES_SRQ);
  2355. qp->srq = srq;
  2356. }
  2357. put_res(dev, slave, rcqn, RES_CQ);
  2358. put_res(dev, slave, mtt_base, RES_MTT);
  2359. res_end_move(dev, slave, RES_QP, qpn);
  2360. return 0;
  2361. ex_put_srq:
  2362. if (use_srq)
  2363. put_res(dev, slave, srqn, RES_SRQ);
  2364. ex_put_scq:
  2365. if (scqn != rcqn)
  2366. put_res(dev, slave, scqn, RES_CQ);
  2367. ex_put_rcq:
  2368. put_res(dev, slave, rcqn, RES_CQ);
  2369. ex_put_mtt:
  2370. put_res(dev, slave, mtt_base, RES_MTT);
  2371. ex_abort:
  2372. res_abort_move(dev, slave, RES_QP, qpn);
  2373. return err;
  2374. }
  2375. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2376. {
  2377. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2378. }
  2379. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2380. {
  2381. int log_eq_size = eqc->log_eq_size & 0x1f;
  2382. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2383. if (log_eq_size + 5 < page_shift)
  2384. return 1;
  2385. return 1 << (log_eq_size + 5 - page_shift);
  2386. }
  2387. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2388. {
  2389. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2390. }
  2391. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2392. {
  2393. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2394. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2395. if (log_cq_size + 5 < page_shift)
  2396. return 1;
  2397. return 1 << (log_cq_size + 5 - page_shift);
  2398. }
  2399. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2400. struct mlx4_vhcr *vhcr,
  2401. struct mlx4_cmd_mailbox *inbox,
  2402. struct mlx4_cmd_mailbox *outbox,
  2403. struct mlx4_cmd_info *cmd)
  2404. {
  2405. int err;
  2406. int eqn = vhcr->in_modifier;
  2407. int res_id = (slave << 8) | eqn;
  2408. struct mlx4_eq_context *eqc = inbox->buf;
  2409. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2410. int mtt_size = eq_get_mtt_size(eqc);
  2411. struct res_eq *eq;
  2412. struct res_mtt *mtt;
  2413. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2414. if (err)
  2415. return err;
  2416. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2417. if (err)
  2418. goto out_add;
  2419. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2420. if (err)
  2421. goto out_move;
  2422. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2423. if (err)
  2424. goto out_put;
  2425. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2426. if (err)
  2427. goto out_put;
  2428. atomic_inc(&mtt->ref_count);
  2429. eq->mtt = mtt;
  2430. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2431. res_end_move(dev, slave, RES_EQ, res_id);
  2432. return 0;
  2433. out_put:
  2434. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2435. out_move:
  2436. res_abort_move(dev, slave, RES_EQ, res_id);
  2437. out_add:
  2438. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2439. return err;
  2440. }
  2441. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2442. int len, struct res_mtt **res)
  2443. {
  2444. struct mlx4_priv *priv = mlx4_priv(dev);
  2445. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2446. struct res_mtt *mtt;
  2447. int err = -EINVAL;
  2448. spin_lock_irq(mlx4_tlock(dev));
  2449. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2450. com.list) {
  2451. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2452. *res = mtt;
  2453. mtt->com.from_state = mtt->com.state;
  2454. mtt->com.state = RES_MTT_BUSY;
  2455. err = 0;
  2456. break;
  2457. }
  2458. }
  2459. spin_unlock_irq(mlx4_tlock(dev));
  2460. return err;
  2461. }
  2462. static int verify_qp_parameters(struct mlx4_dev *dev,
  2463. struct mlx4_vhcr *vhcr,
  2464. struct mlx4_cmd_mailbox *inbox,
  2465. enum qp_transition transition, u8 slave)
  2466. {
  2467. u32 qp_type;
  2468. u32 qpn;
  2469. struct mlx4_qp_context *qp_ctx;
  2470. enum mlx4_qp_optpar optpar;
  2471. int port;
  2472. int num_gids;
  2473. qp_ctx = inbox->buf + 8;
  2474. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2475. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2476. switch (qp_type) {
  2477. case MLX4_QP_ST_RC:
  2478. case MLX4_QP_ST_XRC:
  2479. case MLX4_QP_ST_UC:
  2480. switch (transition) {
  2481. case QP_TRANS_INIT2RTR:
  2482. case QP_TRANS_RTR2RTS:
  2483. case QP_TRANS_RTS2RTS:
  2484. case QP_TRANS_SQD2SQD:
  2485. case QP_TRANS_SQD2RTS:
  2486. if (slave != mlx4_master_func_num(dev))
  2487. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  2488. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2489. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2490. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2491. else
  2492. num_gids = 1;
  2493. if (qp_ctx->pri_path.mgid_index >= num_gids)
  2494. return -EINVAL;
  2495. }
  2496. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2497. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  2498. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2499. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2500. else
  2501. num_gids = 1;
  2502. if (qp_ctx->alt_path.mgid_index >= num_gids)
  2503. return -EINVAL;
  2504. }
  2505. break;
  2506. default:
  2507. break;
  2508. }
  2509. break;
  2510. case MLX4_QP_ST_MLX:
  2511. qpn = vhcr->in_modifier & 0x7fffff;
  2512. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2513. if (transition == QP_TRANS_INIT2RTR &&
  2514. slave != mlx4_master_func_num(dev) &&
  2515. mlx4_is_qp_reserved(dev, qpn) &&
  2516. !mlx4_vf_smi_enabled(dev, slave, port)) {
  2517. /* only enabled VFs may create MLX proxy QPs */
  2518. mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
  2519. __func__, slave, port);
  2520. return -EPERM;
  2521. }
  2522. break;
  2523. default:
  2524. break;
  2525. }
  2526. return 0;
  2527. }
  2528. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2529. struct mlx4_vhcr *vhcr,
  2530. struct mlx4_cmd_mailbox *inbox,
  2531. struct mlx4_cmd_mailbox *outbox,
  2532. struct mlx4_cmd_info *cmd)
  2533. {
  2534. struct mlx4_mtt mtt;
  2535. __be64 *page_list = inbox->buf;
  2536. u64 *pg_list = (u64 *)page_list;
  2537. int i;
  2538. struct res_mtt *rmtt = NULL;
  2539. int start = be64_to_cpu(page_list[0]);
  2540. int npages = vhcr->in_modifier;
  2541. int err;
  2542. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2543. if (err)
  2544. return err;
  2545. /* Call the SW implementation of write_mtt:
  2546. * - Prepare a dummy mtt struct
  2547. * - Translate inbox contents to simple addresses in host endianess */
  2548. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2549. we don't really use it */
  2550. mtt.order = 0;
  2551. mtt.page_shift = 0;
  2552. for (i = 0; i < npages; ++i)
  2553. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2554. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2555. ((u64 *)page_list + 2));
  2556. if (rmtt)
  2557. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2558. return err;
  2559. }
  2560. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2561. struct mlx4_vhcr *vhcr,
  2562. struct mlx4_cmd_mailbox *inbox,
  2563. struct mlx4_cmd_mailbox *outbox,
  2564. struct mlx4_cmd_info *cmd)
  2565. {
  2566. int eqn = vhcr->in_modifier;
  2567. int res_id = eqn | (slave << 8);
  2568. struct res_eq *eq;
  2569. int err;
  2570. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2571. if (err)
  2572. return err;
  2573. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2574. if (err)
  2575. goto ex_abort;
  2576. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2577. if (err)
  2578. goto ex_put;
  2579. atomic_dec(&eq->mtt->ref_count);
  2580. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2581. res_end_move(dev, slave, RES_EQ, res_id);
  2582. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2583. return 0;
  2584. ex_put:
  2585. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2586. ex_abort:
  2587. res_abort_move(dev, slave, RES_EQ, res_id);
  2588. return err;
  2589. }
  2590. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2591. {
  2592. struct mlx4_priv *priv = mlx4_priv(dev);
  2593. struct mlx4_slave_event_eq_info *event_eq;
  2594. struct mlx4_cmd_mailbox *mailbox;
  2595. u32 in_modifier = 0;
  2596. int err;
  2597. int res_id;
  2598. struct res_eq *req;
  2599. if (!priv->mfunc.master.slave_state)
  2600. return -EINVAL;
  2601. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2602. /* Create the event only if the slave is registered */
  2603. if (event_eq->eqn < 0)
  2604. return 0;
  2605. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2606. res_id = (slave << 8) | event_eq->eqn;
  2607. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2608. if (err)
  2609. goto unlock;
  2610. if (req->com.from_state != RES_EQ_HW) {
  2611. err = -EINVAL;
  2612. goto put;
  2613. }
  2614. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2615. if (IS_ERR(mailbox)) {
  2616. err = PTR_ERR(mailbox);
  2617. goto put;
  2618. }
  2619. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2620. ++event_eq->token;
  2621. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2622. }
  2623. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2624. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2625. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2626. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2627. MLX4_CMD_NATIVE);
  2628. put_res(dev, slave, res_id, RES_EQ);
  2629. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2630. mlx4_free_cmd_mailbox(dev, mailbox);
  2631. return err;
  2632. put:
  2633. put_res(dev, slave, res_id, RES_EQ);
  2634. unlock:
  2635. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2636. return err;
  2637. }
  2638. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2639. struct mlx4_vhcr *vhcr,
  2640. struct mlx4_cmd_mailbox *inbox,
  2641. struct mlx4_cmd_mailbox *outbox,
  2642. struct mlx4_cmd_info *cmd)
  2643. {
  2644. int eqn = vhcr->in_modifier;
  2645. int res_id = eqn | (slave << 8);
  2646. struct res_eq *eq;
  2647. int err;
  2648. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2649. if (err)
  2650. return err;
  2651. if (eq->com.from_state != RES_EQ_HW) {
  2652. err = -EINVAL;
  2653. goto ex_put;
  2654. }
  2655. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2656. ex_put:
  2657. put_res(dev, slave, res_id, RES_EQ);
  2658. return err;
  2659. }
  2660. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2661. struct mlx4_vhcr *vhcr,
  2662. struct mlx4_cmd_mailbox *inbox,
  2663. struct mlx4_cmd_mailbox *outbox,
  2664. struct mlx4_cmd_info *cmd)
  2665. {
  2666. int err;
  2667. int cqn = vhcr->in_modifier;
  2668. struct mlx4_cq_context *cqc = inbox->buf;
  2669. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2670. struct res_cq *cq;
  2671. struct res_mtt *mtt;
  2672. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2673. if (err)
  2674. return err;
  2675. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2676. if (err)
  2677. goto out_move;
  2678. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2679. if (err)
  2680. goto out_put;
  2681. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2682. if (err)
  2683. goto out_put;
  2684. atomic_inc(&mtt->ref_count);
  2685. cq->mtt = mtt;
  2686. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2687. res_end_move(dev, slave, RES_CQ, cqn);
  2688. return 0;
  2689. out_put:
  2690. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2691. out_move:
  2692. res_abort_move(dev, slave, RES_CQ, cqn);
  2693. return err;
  2694. }
  2695. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2696. struct mlx4_vhcr *vhcr,
  2697. struct mlx4_cmd_mailbox *inbox,
  2698. struct mlx4_cmd_mailbox *outbox,
  2699. struct mlx4_cmd_info *cmd)
  2700. {
  2701. int err;
  2702. int cqn = vhcr->in_modifier;
  2703. struct res_cq *cq;
  2704. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2705. if (err)
  2706. return err;
  2707. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2708. if (err)
  2709. goto out_move;
  2710. atomic_dec(&cq->mtt->ref_count);
  2711. res_end_move(dev, slave, RES_CQ, cqn);
  2712. return 0;
  2713. out_move:
  2714. res_abort_move(dev, slave, RES_CQ, cqn);
  2715. return err;
  2716. }
  2717. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2718. struct mlx4_vhcr *vhcr,
  2719. struct mlx4_cmd_mailbox *inbox,
  2720. struct mlx4_cmd_mailbox *outbox,
  2721. struct mlx4_cmd_info *cmd)
  2722. {
  2723. int cqn = vhcr->in_modifier;
  2724. struct res_cq *cq;
  2725. int err;
  2726. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2727. if (err)
  2728. return err;
  2729. if (cq->com.from_state != RES_CQ_HW)
  2730. goto ex_put;
  2731. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2732. ex_put:
  2733. put_res(dev, slave, cqn, RES_CQ);
  2734. return err;
  2735. }
  2736. static int handle_resize(struct mlx4_dev *dev, int slave,
  2737. struct mlx4_vhcr *vhcr,
  2738. struct mlx4_cmd_mailbox *inbox,
  2739. struct mlx4_cmd_mailbox *outbox,
  2740. struct mlx4_cmd_info *cmd,
  2741. struct res_cq *cq)
  2742. {
  2743. int err;
  2744. struct res_mtt *orig_mtt;
  2745. struct res_mtt *mtt;
  2746. struct mlx4_cq_context *cqc = inbox->buf;
  2747. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2748. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2749. if (err)
  2750. return err;
  2751. if (orig_mtt != cq->mtt) {
  2752. err = -EINVAL;
  2753. goto ex_put;
  2754. }
  2755. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2756. if (err)
  2757. goto ex_put;
  2758. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2759. if (err)
  2760. goto ex_put1;
  2761. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2762. if (err)
  2763. goto ex_put1;
  2764. atomic_dec(&orig_mtt->ref_count);
  2765. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2766. atomic_inc(&mtt->ref_count);
  2767. cq->mtt = mtt;
  2768. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2769. return 0;
  2770. ex_put1:
  2771. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2772. ex_put:
  2773. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2774. return err;
  2775. }
  2776. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2777. struct mlx4_vhcr *vhcr,
  2778. struct mlx4_cmd_mailbox *inbox,
  2779. struct mlx4_cmd_mailbox *outbox,
  2780. struct mlx4_cmd_info *cmd)
  2781. {
  2782. int cqn = vhcr->in_modifier;
  2783. struct res_cq *cq;
  2784. int err;
  2785. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2786. if (err)
  2787. return err;
  2788. if (cq->com.from_state != RES_CQ_HW)
  2789. goto ex_put;
  2790. if (vhcr->op_modifier == 0) {
  2791. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2792. goto ex_put;
  2793. }
  2794. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2795. ex_put:
  2796. put_res(dev, slave, cqn, RES_CQ);
  2797. return err;
  2798. }
  2799. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2800. {
  2801. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2802. int log_rq_stride = srqc->logstride & 7;
  2803. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2804. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2805. return 1;
  2806. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2807. }
  2808. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2809. struct mlx4_vhcr *vhcr,
  2810. struct mlx4_cmd_mailbox *inbox,
  2811. struct mlx4_cmd_mailbox *outbox,
  2812. struct mlx4_cmd_info *cmd)
  2813. {
  2814. int err;
  2815. int srqn = vhcr->in_modifier;
  2816. struct res_mtt *mtt;
  2817. struct res_srq *srq;
  2818. struct mlx4_srq_context *srqc = inbox->buf;
  2819. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2820. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2821. return -EINVAL;
  2822. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2823. if (err)
  2824. return err;
  2825. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2826. if (err)
  2827. goto ex_abort;
  2828. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2829. mtt);
  2830. if (err)
  2831. goto ex_put_mtt;
  2832. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2833. if (err)
  2834. goto ex_put_mtt;
  2835. atomic_inc(&mtt->ref_count);
  2836. srq->mtt = mtt;
  2837. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2838. res_end_move(dev, slave, RES_SRQ, srqn);
  2839. return 0;
  2840. ex_put_mtt:
  2841. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2842. ex_abort:
  2843. res_abort_move(dev, slave, RES_SRQ, srqn);
  2844. return err;
  2845. }
  2846. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2847. struct mlx4_vhcr *vhcr,
  2848. struct mlx4_cmd_mailbox *inbox,
  2849. struct mlx4_cmd_mailbox *outbox,
  2850. struct mlx4_cmd_info *cmd)
  2851. {
  2852. int err;
  2853. int srqn = vhcr->in_modifier;
  2854. struct res_srq *srq;
  2855. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2856. if (err)
  2857. return err;
  2858. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2859. if (err)
  2860. goto ex_abort;
  2861. atomic_dec(&srq->mtt->ref_count);
  2862. if (srq->cq)
  2863. atomic_dec(&srq->cq->ref_count);
  2864. res_end_move(dev, slave, RES_SRQ, srqn);
  2865. return 0;
  2866. ex_abort:
  2867. res_abort_move(dev, slave, RES_SRQ, srqn);
  2868. return err;
  2869. }
  2870. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2871. struct mlx4_vhcr *vhcr,
  2872. struct mlx4_cmd_mailbox *inbox,
  2873. struct mlx4_cmd_mailbox *outbox,
  2874. struct mlx4_cmd_info *cmd)
  2875. {
  2876. int err;
  2877. int srqn = vhcr->in_modifier;
  2878. struct res_srq *srq;
  2879. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2880. if (err)
  2881. return err;
  2882. if (srq->com.from_state != RES_SRQ_HW) {
  2883. err = -EBUSY;
  2884. goto out;
  2885. }
  2886. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2887. out:
  2888. put_res(dev, slave, srqn, RES_SRQ);
  2889. return err;
  2890. }
  2891. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2892. struct mlx4_vhcr *vhcr,
  2893. struct mlx4_cmd_mailbox *inbox,
  2894. struct mlx4_cmd_mailbox *outbox,
  2895. struct mlx4_cmd_info *cmd)
  2896. {
  2897. int err;
  2898. int srqn = vhcr->in_modifier;
  2899. struct res_srq *srq;
  2900. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2901. if (err)
  2902. return err;
  2903. if (srq->com.from_state != RES_SRQ_HW) {
  2904. err = -EBUSY;
  2905. goto out;
  2906. }
  2907. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2908. out:
  2909. put_res(dev, slave, srqn, RES_SRQ);
  2910. return err;
  2911. }
  2912. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2913. struct mlx4_vhcr *vhcr,
  2914. struct mlx4_cmd_mailbox *inbox,
  2915. struct mlx4_cmd_mailbox *outbox,
  2916. struct mlx4_cmd_info *cmd)
  2917. {
  2918. int err;
  2919. int qpn = vhcr->in_modifier & 0x7fffff;
  2920. struct res_qp *qp;
  2921. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2922. if (err)
  2923. return err;
  2924. if (qp->com.from_state != RES_QP_HW) {
  2925. err = -EBUSY;
  2926. goto out;
  2927. }
  2928. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2929. out:
  2930. put_res(dev, slave, qpn, RES_QP);
  2931. return err;
  2932. }
  2933. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2934. struct mlx4_vhcr *vhcr,
  2935. struct mlx4_cmd_mailbox *inbox,
  2936. struct mlx4_cmd_mailbox *outbox,
  2937. struct mlx4_cmd_info *cmd)
  2938. {
  2939. struct mlx4_qp_context *context = inbox->buf + 8;
  2940. adjust_proxy_tun_qkey(dev, vhcr, context);
  2941. update_pkey_index(dev, slave, inbox);
  2942. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2943. }
  2944. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  2945. struct mlx4_qp_context *qpc,
  2946. struct mlx4_cmd_mailbox *inbox)
  2947. {
  2948. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
  2949. u8 pri_sched_queue;
  2950. int port = mlx4_slave_convert_port(
  2951. dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
  2952. if (port < 0)
  2953. return -EINVAL;
  2954. pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
  2955. ((port & 1) << 6);
  2956. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH ||
  2957. mlx4_is_eth(dev, port + 1)) {
  2958. qpc->pri_path.sched_queue = pri_sched_queue;
  2959. }
  2960. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2961. port = mlx4_slave_convert_port(
  2962. dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
  2963. + 1) - 1;
  2964. if (port < 0)
  2965. return -EINVAL;
  2966. qpc->alt_path.sched_queue =
  2967. (qpc->alt_path.sched_queue & ~(1 << 6)) |
  2968. (port & 1) << 6;
  2969. }
  2970. return 0;
  2971. }
  2972. static int roce_verify_mac(struct mlx4_dev *dev, int slave,
  2973. struct mlx4_qp_context *qpc,
  2974. struct mlx4_cmd_mailbox *inbox)
  2975. {
  2976. u64 mac;
  2977. int port;
  2978. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2979. u8 sched = *(u8 *)(inbox->buf + 64);
  2980. u8 smac_ix;
  2981. port = (sched >> 6 & 1) + 1;
  2982. if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
  2983. smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
  2984. if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
  2985. return -ENOENT;
  2986. }
  2987. return 0;
  2988. }
  2989. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2990. struct mlx4_vhcr *vhcr,
  2991. struct mlx4_cmd_mailbox *inbox,
  2992. struct mlx4_cmd_mailbox *outbox,
  2993. struct mlx4_cmd_info *cmd)
  2994. {
  2995. int err;
  2996. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2997. int qpn = vhcr->in_modifier & 0x7fffff;
  2998. struct res_qp *qp;
  2999. u8 orig_sched_queue;
  3000. __be32 orig_param3 = qpc->param3;
  3001. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  3002. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  3003. u8 orig_pri_path_fl = qpc->pri_path.fl;
  3004. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  3005. u8 orig_feup = qpc->pri_path.feup;
  3006. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  3007. if (err)
  3008. return err;
  3009. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
  3010. if (err)
  3011. return err;
  3012. if (roce_verify_mac(dev, slave, qpc, inbox))
  3013. return -EINVAL;
  3014. update_pkey_index(dev, slave, inbox);
  3015. update_gid(dev, inbox, (u8)slave);
  3016. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  3017. orig_sched_queue = qpc->pri_path.sched_queue;
  3018. err = update_vport_qp_param(dev, inbox, slave, qpn);
  3019. if (err)
  3020. return err;
  3021. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3022. if (err)
  3023. return err;
  3024. if (qp->com.from_state != RES_QP_HW) {
  3025. err = -EBUSY;
  3026. goto out;
  3027. }
  3028. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3029. out:
  3030. /* if no error, save sched queue value passed in by VF. This is
  3031. * essentially the QOS value provided by the VF. This will be useful
  3032. * if we allow dynamic changes from VST back to VGT
  3033. */
  3034. if (!err) {
  3035. qp->sched_queue = orig_sched_queue;
  3036. qp->param3 = orig_param3;
  3037. qp->vlan_control = orig_vlan_control;
  3038. qp->fvl_rx = orig_fvl_rx;
  3039. qp->pri_path_fl = orig_pri_path_fl;
  3040. qp->vlan_index = orig_vlan_index;
  3041. qp->feup = orig_feup;
  3042. }
  3043. put_res(dev, slave, qpn, RES_QP);
  3044. return err;
  3045. }
  3046. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3047. struct mlx4_vhcr *vhcr,
  3048. struct mlx4_cmd_mailbox *inbox,
  3049. struct mlx4_cmd_mailbox *outbox,
  3050. struct mlx4_cmd_info *cmd)
  3051. {
  3052. int err;
  3053. struct mlx4_qp_context *context = inbox->buf + 8;
  3054. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3055. if (err)
  3056. return err;
  3057. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
  3058. if (err)
  3059. return err;
  3060. update_pkey_index(dev, slave, inbox);
  3061. update_gid(dev, inbox, (u8)slave);
  3062. adjust_proxy_tun_qkey(dev, vhcr, context);
  3063. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3064. }
  3065. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3066. struct mlx4_vhcr *vhcr,
  3067. struct mlx4_cmd_mailbox *inbox,
  3068. struct mlx4_cmd_mailbox *outbox,
  3069. struct mlx4_cmd_info *cmd)
  3070. {
  3071. int err;
  3072. struct mlx4_qp_context *context = inbox->buf + 8;
  3073. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3074. if (err)
  3075. return err;
  3076. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
  3077. if (err)
  3078. return err;
  3079. update_pkey_index(dev, slave, inbox);
  3080. update_gid(dev, inbox, (u8)slave);
  3081. adjust_proxy_tun_qkey(dev, vhcr, context);
  3082. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3083. }
  3084. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3085. struct mlx4_vhcr *vhcr,
  3086. struct mlx4_cmd_mailbox *inbox,
  3087. struct mlx4_cmd_mailbox *outbox,
  3088. struct mlx4_cmd_info *cmd)
  3089. {
  3090. struct mlx4_qp_context *context = inbox->buf + 8;
  3091. int err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3092. if (err)
  3093. return err;
  3094. adjust_proxy_tun_qkey(dev, vhcr, context);
  3095. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3096. }
  3097. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  3098. struct mlx4_vhcr *vhcr,
  3099. struct mlx4_cmd_mailbox *inbox,
  3100. struct mlx4_cmd_mailbox *outbox,
  3101. struct mlx4_cmd_info *cmd)
  3102. {
  3103. int err;
  3104. struct mlx4_qp_context *context = inbox->buf + 8;
  3105. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3106. if (err)
  3107. return err;
  3108. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
  3109. if (err)
  3110. return err;
  3111. adjust_proxy_tun_qkey(dev, vhcr, context);
  3112. update_gid(dev, inbox, (u8)slave);
  3113. update_pkey_index(dev, slave, inbox);
  3114. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3115. }
  3116. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3117. struct mlx4_vhcr *vhcr,
  3118. struct mlx4_cmd_mailbox *inbox,
  3119. struct mlx4_cmd_mailbox *outbox,
  3120. struct mlx4_cmd_info *cmd)
  3121. {
  3122. int err;
  3123. struct mlx4_qp_context *context = inbox->buf + 8;
  3124. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3125. if (err)
  3126. return err;
  3127. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
  3128. if (err)
  3129. return err;
  3130. adjust_proxy_tun_qkey(dev, vhcr, context);
  3131. update_gid(dev, inbox, (u8)slave);
  3132. update_pkey_index(dev, slave, inbox);
  3133. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3134. }
  3135. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  3136. struct mlx4_vhcr *vhcr,
  3137. struct mlx4_cmd_mailbox *inbox,
  3138. struct mlx4_cmd_mailbox *outbox,
  3139. struct mlx4_cmd_info *cmd)
  3140. {
  3141. int err;
  3142. int qpn = vhcr->in_modifier & 0x7fffff;
  3143. struct res_qp *qp;
  3144. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  3145. if (err)
  3146. return err;
  3147. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3148. if (err)
  3149. goto ex_abort;
  3150. atomic_dec(&qp->mtt->ref_count);
  3151. atomic_dec(&qp->rcq->ref_count);
  3152. atomic_dec(&qp->scq->ref_count);
  3153. if (qp->srq)
  3154. atomic_dec(&qp->srq->ref_count);
  3155. res_end_move(dev, slave, RES_QP, qpn);
  3156. return 0;
  3157. ex_abort:
  3158. res_abort_move(dev, slave, RES_QP, qpn);
  3159. return err;
  3160. }
  3161. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  3162. struct res_qp *rqp, u8 *gid)
  3163. {
  3164. struct res_gid *res;
  3165. list_for_each_entry(res, &rqp->mcg_list, list) {
  3166. if (!memcmp(res->gid, gid, 16))
  3167. return res;
  3168. }
  3169. return NULL;
  3170. }
  3171. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3172. u8 *gid, enum mlx4_protocol prot,
  3173. enum mlx4_steer_type steer, u64 reg_id)
  3174. {
  3175. struct res_gid *res;
  3176. int err;
  3177. res = kzalloc(sizeof *res, GFP_KERNEL);
  3178. if (!res)
  3179. return -ENOMEM;
  3180. spin_lock_irq(&rqp->mcg_spl);
  3181. if (find_gid(dev, slave, rqp, gid)) {
  3182. kfree(res);
  3183. err = -EEXIST;
  3184. } else {
  3185. memcpy(res->gid, gid, 16);
  3186. res->prot = prot;
  3187. res->steer = steer;
  3188. res->reg_id = reg_id;
  3189. list_add_tail(&res->list, &rqp->mcg_list);
  3190. err = 0;
  3191. }
  3192. spin_unlock_irq(&rqp->mcg_spl);
  3193. return err;
  3194. }
  3195. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3196. u8 *gid, enum mlx4_protocol prot,
  3197. enum mlx4_steer_type steer, u64 *reg_id)
  3198. {
  3199. struct res_gid *res;
  3200. int err;
  3201. spin_lock_irq(&rqp->mcg_spl);
  3202. res = find_gid(dev, slave, rqp, gid);
  3203. if (!res || res->prot != prot || res->steer != steer)
  3204. err = -EINVAL;
  3205. else {
  3206. *reg_id = res->reg_id;
  3207. list_del(&res->list);
  3208. kfree(res);
  3209. err = 0;
  3210. }
  3211. spin_unlock_irq(&rqp->mcg_spl);
  3212. return err;
  3213. }
  3214. static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
  3215. u8 gid[16], int block_loopback, enum mlx4_protocol prot,
  3216. enum mlx4_steer_type type, u64 *reg_id)
  3217. {
  3218. switch (dev->caps.steering_mode) {
  3219. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  3220. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3221. if (port < 0)
  3222. return port;
  3223. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  3224. block_loopback, prot,
  3225. reg_id);
  3226. }
  3227. case MLX4_STEERING_MODE_B0:
  3228. if (prot == MLX4_PROT_ETH) {
  3229. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3230. if (port < 0)
  3231. return port;
  3232. gid[5] = port;
  3233. }
  3234. return mlx4_qp_attach_common(dev, qp, gid,
  3235. block_loopback, prot, type);
  3236. default:
  3237. return -EINVAL;
  3238. }
  3239. }
  3240. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  3241. u8 gid[16], enum mlx4_protocol prot,
  3242. enum mlx4_steer_type type, u64 reg_id)
  3243. {
  3244. switch (dev->caps.steering_mode) {
  3245. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3246. return mlx4_flow_detach(dev, reg_id);
  3247. case MLX4_STEERING_MODE_B0:
  3248. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  3249. default:
  3250. return -EINVAL;
  3251. }
  3252. }
  3253. static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
  3254. u8 *gid, enum mlx4_protocol prot)
  3255. {
  3256. int real_port;
  3257. if (prot != MLX4_PROT_ETH)
  3258. return 0;
  3259. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
  3260. dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  3261. real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3262. if (real_port < 0)
  3263. return -EINVAL;
  3264. gid[5] = real_port;
  3265. }
  3266. return 0;
  3267. }
  3268. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3269. struct mlx4_vhcr *vhcr,
  3270. struct mlx4_cmd_mailbox *inbox,
  3271. struct mlx4_cmd_mailbox *outbox,
  3272. struct mlx4_cmd_info *cmd)
  3273. {
  3274. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3275. u8 *gid = inbox->buf;
  3276. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3277. int err;
  3278. int qpn;
  3279. struct res_qp *rqp;
  3280. u64 reg_id = 0;
  3281. int attach = vhcr->op_modifier;
  3282. int block_loopback = vhcr->in_modifier >> 31;
  3283. u8 steer_type_mask = 2;
  3284. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3285. qpn = vhcr->in_modifier & 0xffffff;
  3286. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3287. if (err)
  3288. return err;
  3289. qp.qpn = qpn;
  3290. if (attach) {
  3291. err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
  3292. type, &reg_id);
  3293. if (err) {
  3294. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3295. goto ex_put;
  3296. }
  3297. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3298. if (err)
  3299. goto ex_detach;
  3300. } else {
  3301. err = mlx4_adjust_port(dev, slave, gid, prot);
  3302. if (err)
  3303. goto ex_put;
  3304. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3305. if (err)
  3306. goto ex_put;
  3307. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3308. if (err)
  3309. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3310. qpn, reg_id);
  3311. }
  3312. put_res(dev, slave, qpn, RES_QP);
  3313. return err;
  3314. ex_detach:
  3315. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3316. ex_put:
  3317. put_res(dev, slave, qpn, RES_QP);
  3318. return err;
  3319. }
  3320. /*
  3321. * MAC validation for Flow Steering rules.
  3322. * VF can attach rules only with a mac address which is assigned to it.
  3323. */
  3324. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3325. struct list_head *rlist)
  3326. {
  3327. struct mac_res *res, *tmp;
  3328. __be64 be_mac;
  3329. /* make sure it isn't multicast or broadcast mac*/
  3330. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3331. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3332. list_for_each_entry_safe(res, tmp, rlist, list) {
  3333. be_mac = cpu_to_be64(res->mac << 16);
  3334. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3335. return 0;
  3336. }
  3337. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3338. eth_header->eth.dst_mac, slave);
  3339. return -EINVAL;
  3340. }
  3341. return 0;
  3342. }
  3343. /*
  3344. * In case of missing eth header, append eth header with a MAC address
  3345. * assigned to the VF.
  3346. */
  3347. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3348. struct mlx4_cmd_mailbox *inbox,
  3349. struct list_head *rlist, int header_id)
  3350. {
  3351. struct mac_res *res, *tmp;
  3352. u8 port;
  3353. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3354. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3355. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3356. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3357. __be64 be_mac = 0;
  3358. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3359. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3360. port = ctrl->port;
  3361. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3362. /* Clear a space in the inbox for eth header */
  3363. switch (header_id) {
  3364. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3365. ip_header =
  3366. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3367. memmove(ip_header, eth_header,
  3368. sizeof(*ip_header) + sizeof(*l4_header));
  3369. break;
  3370. case MLX4_NET_TRANS_RULE_ID_TCP:
  3371. case MLX4_NET_TRANS_RULE_ID_UDP:
  3372. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3373. (eth_header + 1);
  3374. memmove(l4_header, eth_header, sizeof(*l4_header));
  3375. break;
  3376. default:
  3377. return -EINVAL;
  3378. }
  3379. list_for_each_entry_safe(res, tmp, rlist, list) {
  3380. if (port == res->port) {
  3381. be_mac = cpu_to_be64(res->mac << 16);
  3382. break;
  3383. }
  3384. }
  3385. if (!be_mac) {
  3386. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
  3387. port);
  3388. return -EINVAL;
  3389. }
  3390. memset(eth_header, 0, sizeof(*eth_header));
  3391. eth_header->size = sizeof(*eth_header) >> 2;
  3392. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3393. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3394. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3395. return 0;
  3396. }
  3397. #define MLX4_UPD_QP_PATH_MASK_SUPPORTED (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)
  3398. int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
  3399. struct mlx4_vhcr *vhcr,
  3400. struct mlx4_cmd_mailbox *inbox,
  3401. struct mlx4_cmd_mailbox *outbox,
  3402. struct mlx4_cmd_info *cmd_info)
  3403. {
  3404. int err;
  3405. u32 qpn = vhcr->in_modifier & 0xffffff;
  3406. struct res_qp *rqp;
  3407. u64 mac;
  3408. unsigned port;
  3409. u64 pri_addr_path_mask;
  3410. struct mlx4_update_qp_context *cmd;
  3411. int smac_index;
  3412. cmd = (struct mlx4_update_qp_context *)inbox->buf;
  3413. pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
  3414. if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
  3415. (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
  3416. return -EPERM;
  3417. /* Just change the smac for the QP */
  3418. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3419. if (err) {
  3420. mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
  3421. return err;
  3422. }
  3423. port = (rqp->sched_queue >> 6 & 1) + 1;
  3424. if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
  3425. smac_index = cmd->qp_context.pri_path.grh_mylmc;
  3426. err = mac_find_smac_ix_in_slave(dev, slave, port,
  3427. smac_index, &mac);
  3428. if (err) {
  3429. mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
  3430. qpn, smac_index);
  3431. goto err_mac;
  3432. }
  3433. }
  3434. err = mlx4_cmd(dev, inbox->dma,
  3435. vhcr->in_modifier, 0,
  3436. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  3437. MLX4_CMD_NATIVE);
  3438. if (err) {
  3439. mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
  3440. goto err_mac;
  3441. }
  3442. err_mac:
  3443. put_res(dev, slave, qpn, RES_QP);
  3444. return err;
  3445. }
  3446. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3447. struct mlx4_vhcr *vhcr,
  3448. struct mlx4_cmd_mailbox *inbox,
  3449. struct mlx4_cmd_mailbox *outbox,
  3450. struct mlx4_cmd_info *cmd)
  3451. {
  3452. struct mlx4_priv *priv = mlx4_priv(dev);
  3453. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3454. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3455. int err;
  3456. int qpn;
  3457. struct res_qp *rqp;
  3458. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3459. struct _rule_hw *rule_header;
  3460. int header_id;
  3461. if (dev->caps.steering_mode !=
  3462. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3463. return -EOPNOTSUPP;
  3464. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3465. ctrl->port = mlx4_slave_convert_port(dev, slave, ctrl->port);
  3466. if (ctrl->port <= 0)
  3467. return -EINVAL;
  3468. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3469. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3470. if (err) {
  3471. pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
  3472. return err;
  3473. }
  3474. rule_header = (struct _rule_hw *)(ctrl + 1);
  3475. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3476. switch (header_id) {
  3477. case MLX4_NET_TRANS_RULE_ID_ETH:
  3478. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3479. err = -EINVAL;
  3480. goto err_put;
  3481. }
  3482. break;
  3483. case MLX4_NET_TRANS_RULE_ID_IB:
  3484. break;
  3485. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3486. case MLX4_NET_TRANS_RULE_ID_TCP:
  3487. case MLX4_NET_TRANS_RULE_ID_UDP:
  3488. pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
  3489. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3490. err = -EINVAL;
  3491. goto err_put;
  3492. }
  3493. vhcr->in_modifier +=
  3494. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3495. break;
  3496. default:
  3497. pr_err("Corrupted mailbox\n");
  3498. err = -EINVAL;
  3499. goto err_put;
  3500. }
  3501. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3502. vhcr->in_modifier, 0,
  3503. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3504. MLX4_CMD_NATIVE);
  3505. if (err)
  3506. goto err_put;
  3507. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3508. if (err) {
  3509. mlx4_err(dev, "Fail to add flow steering resources\n");
  3510. /* detach rule*/
  3511. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3512. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3513. MLX4_CMD_NATIVE);
  3514. goto err_put;
  3515. }
  3516. atomic_inc(&rqp->ref_count);
  3517. err_put:
  3518. put_res(dev, slave, qpn, RES_QP);
  3519. return err;
  3520. }
  3521. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3522. struct mlx4_vhcr *vhcr,
  3523. struct mlx4_cmd_mailbox *inbox,
  3524. struct mlx4_cmd_mailbox *outbox,
  3525. struct mlx4_cmd_info *cmd)
  3526. {
  3527. int err;
  3528. struct res_qp *rqp;
  3529. struct res_fs_rule *rrule;
  3530. if (dev->caps.steering_mode !=
  3531. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3532. return -EOPNOTSUPP;
  3533. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3534. if (err)
  3535. return err;
  3536. /* Release the rule form busy state before removal */
  3537. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3538. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  3539. if (err)
  3540. return err;
  3541. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3542. if (err) {
  3543. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3544. goto out;
  3545. }
  3546. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3547. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3548. MLX4_CMD_NATIVE);
  3549. if (!err)
  3550. atomic_dec(&rqp->ref_count);
  3551. out:
  3552. put_res(dev, slave, rrule->qpn, RES_QP);
  3553. return err;
  3554. }
  3555. enum {
  3556. BUSY_MAX_RETRIES = 10
  3557. };
  3558. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3559. struct mlx4_vhcr *vhcr,
  3560. struct mlx4_cmd_mailbox *inbox,
  3561. struct mlx4_cmd_mailbox *outbox,
  3562. struct mlx4_cmd_info *cmd)
  3563. {
  3564. int err;
  3565. int index = vhcr->in_modifier & 0xffff;
  3566. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3567. if (err)
  3568. return err;
  3569. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3570. put_res(dev, slave, index, RES_COUNTER);
  3571. return err;
  3572. }
  3573. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3574. {
  3575. struct res_gid *rgid;
  3576. struct res_gid *tmp;
  3577. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3578. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3579. switch (dev->caps.steering_mode) {
  3580. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3581. mlx4_flow_detach(dev, rgid->reg_id);
  3582. break;
  3583. case MLX4_STEERING_MODE_B0:
  3584. qp.qpn = rqp->local_qpn;
  3585. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3586. rgid->prot, rgid->steer);
  3587. break;
  3588. }
  3589. list_del(&rgid->list);
  3590. kfree(rgid);
  3591. }
  3592. }
  3593. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3594. enum mlx4_resource type, int print)
  3595. {
  3596. struct mlx4_priv *priv = mlx4_priv(dev);
  3597. struct mlx4_resource_tracker *tracker =
  3598. &priv->mfunc.master.res_tracker;
  3599. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3600. struct res_common *r;
  3601. struct res_common *tmp;
  3602. int busy;
  3603. busy = 0;
  3604. spin_lock_irq(mlx4_tlock(dev));
  3605. list_for_each_entry_safe(r, tmp, rlist, list) {
  3606. if (r->owner == slave) {
  3607. if (!r->removing) {
  3608. if (r->state == RES_ANY_BUSY) {
  3609. if (print)
  3610. mlx4_dbg(dev,
  3611. "%s id 0x%llx is busy\n",
  3612. resource_str(type),
  3613. r->res_id);
  3614. ++busy;
  3615. } else {
  3616. r->from_state = r->state;
  3617. r->state = RES_ANY_BUSY;
  3618. r->removing = 1;
  3619. }
  3620. }
  3621. }
  3622. }
  3623. spin_unlock_irq(mlx4_tlock(dev));
  3624. return busy;
  3625. }
  3626. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3627. enum mlx4_resource type)
  3628. {
  3629. unsigned long begin;
  3630. int busy;
  3631. begin = jiffies;
  3632. do {
  3633. busy = _move_all_busy(dev, slave, type, 0);
  3634. if (time_after(jiffies, begin + 5 * HZ))
  3635. break;
  3636. if (busy)
  3637. cond_resched();
  3638. } while (busy);
  3639. if (busy)
  3640. busy = _move_all_busy(dev, slave, type, 1);
  3641. return busy;
  3642. }
  3643. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3644. {
  3645. struct mlx4_priv *priv = mlx4_priv(dev);
  3646. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3647. struct list_head *qp_list =
  3648. &tracker->slave_list[slave].res_list[RES_QP];
  3649. struct res_qp *qp;
  3650. struct res_qp *tmp;
  3651. int state;
  3652. u64 in_param;
  3653. int qpn;
  3654. int err;
  3655. err = move_all_busy(dev, slave, RES_QP);
  3656. if (err)
  3657. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
  3658. slave);
  3659. spin_lock_irq(mlx4_tlock(dev));
  3660. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3661. spin_unlock_irq(mlx4_tlock(dev));
  3662. if (qp->com.owner == slave) {
  3663. qpn = qp->com.res_id;
  3664. detach_qp(dev, slave, qp);
  3665. state = qp->com.from_state;
  3666. while (state != 0) {
  3667. switch (state) {
  3668. case RES_QP_RESERVED:
  3669. spin_lock_irq(mlx4_tlock(dev));
  3670. rb_erase(&qp->com.node,
  3671. &tracker->res_tree[RES_QP]);
  3672. list_del(&qp->com.list);
  3673. spin_unlock_irq(mlx4_tlock(dev));
  3674. if (!valid_reserved(dev, slave, qpn)) {
  3675. __mlx4_qp_release_range(dev, qpn, 1);
  3676. mlx4_release_resource(dev, slave,
  3677. RES_QP, 1, 0);
  3678. }
  3679. kfree(qp);
  3680. state = 0;
  3681. break;
  3682. case RES_QP_MAPPED:
  3683. if (!valid_reserved(dev, slave, qpn))
  3684. __mlx4_qp_free_icm(dev, qpn);
  3685. state = RES_QP_RESERVED;
  3686. break;
  3687. case RES_QP_HW:
  3688. in_param = slave;
  3689. err = mlx4_cmd(dev, in_param,
  3690. qp->local_qpn, 2,
  3691. MLX4_CMD_2RST_QP,
  3692. MLX4_CMD_TIME_CLASS_A,
  3693. MLX4_CMD_NATIVE);
  3694. if (err)
  3695. mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
  3696. slave, qp->local_qpn);
  3697. atomic_dec(&qp->rcq->ref_count);
  3698. atomic_dec(&qp->scq->ref_count);
  3699. atomic_dec(&qp->mtt->ref_count);
  3700. if (qp->srq)
  3701. atomic_dec(&qp->srq->ref_count);
  3702. state = RES_QP_MAPPED;
  3703. break;
  3704. default:
  3705. state = 0;
  3706. }
  3707. }
  3708. }
  3709. spin_lock_irq(mlx4_tlock(dev));
  3710. }
  3711. spin_unlock_irq(mlx4_tlock(dev));
  3712. }
  3713. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  3714. {
  3715. struct mlx4_priv *priv = mlx4_priv(dev);
  3716. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3717. struct list_head *srq_list =
  3718. &tracker->slave_list[slave].res_list[RES_SRQ];
  3719. struct res_srq *srq;
  3720. struct res_srq *tmp;
  3721. int state;
  3722. u64 in_param;
  3723. LIST_HEAD(tlist);
  3724. int srqn;
  3725. int err;
  3726. err = move_all_busy(dev, slave, RES_SRQ);
  3727. if (err)
  3728. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
  3729. slave);
  3730. spin_lock_irq(mlx4_tlock(dev));
  3731. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3732. spin_unlock_irq(mlx4_tlock(dev));
  3733. if (srq->com.owner == slave) {
  3734. srqn = srq->com.res_id;
  3735. state = srq->com.from_state;
  3736. while (state != 0) {
  3737. switch (state) {
  3738. case RES_SRQ_ALLOCATED:
  3739. __mlx4_srq_free_icm(dev, srqn);
  3740. spin_lock_irq(mlx4_tlock(dev));
  3741. rb_erase(&srq->com.node,
  3742. &tracker->res_tree[RES_SRQ]);
  3743. list_del(&srq->com.list);
  3744. spin_unlock_irq(mlx4_tlock(dev));
  3745. mlx4_release_resource(dev, slave,
  3746. RES_SRQ, 1, 0);
  3747. kfree(srq);
  3748. state = 0;
  3749. break;
  3750. case RES_SRQ_HW:
  3751. in_param = slave;
  3752. err = mlx4_cmd(dev, in_param, srqn, 1,
  3753. MLX4_CMD_HW2SW_SRQ,
  3754. MLX4_CMD_TIME_CLASS_A,
  3755. MLX4_CMD_NATIVE);
  3756. if (err)
  3757. mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
  3758. slave, srqn);
  3759. atomic_dec(&srq->mtt->ref_count);
  3760. if (srq->cq)
  3761. atomic_dec(&srq->cq->ref_count);
  3762. state = RES_SRQ_ALLOCATED;
  3763. break;
  3764. default:
  3765. state = 0;
  3766. }
  3767. }
  3768. }
  3769. spin_lock_irq(mlx4_tlock(dev));
  3770. }
  3771. spin_unlock_irq(mlx4_tlock(dev));
  3772. }
  3773. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3774. {
  3775. struct mlx4_priv *priv = mlx4_priv(dev);
  3776. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3777. struct list_head *cq_list =
  3778. &tracker->slave_list[slave].res_list[RES_CQ];
  3779. struct res_cq *cq;
  3780. struct res_cq *tmp;
  3781. int state;
  3782. u64 in_param;
  3783. LIST_HEAD(tlist);
  3784. int cqn;
  3785. int err;
  3786. err = move_all_busy(dev, slave, RES_CQ);
  3787. if (err)
  3788. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
  3789. slave);
  3790. spin_lock_irq(mlx4_tlock(dev));
  3791. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3792. spin_unlock_irq(mlx4_tlock(dev));
  3793. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3794. cqn = cq->com.res_id;
  3795. state = cq->com.from_state;
  3796. while (state != 0) {
  3797. switch (state) {
  3798. case RES_CQ_ALLOCATED:
  3799. __mlx4_cq_free_icm(dev, cqn);
  3800. spin_lock_irq(mlx4_tlock(dev));
  3801. rb_erase(&cq->com.node,
  3802. &tracker->res_tree[RES_CQ]);
  3803. list_del(&cq->com.list);
  3804. spin_unlock_irq(mlx4_tlock(dev));
  3805. mlx4_release_resource(dev, slave,
  3806. RES_CQ, 1, 0);
  3807. kfree(cq);
  3808. state = 0;
  3809. break;
  3810. case RES_CQ_HW:
  3811. in_param = slave;
  3812. err = mlx4_cmd(dev, in_param, cqn, 1,
  3813. MLX4_CMD_HW2SW_CQ,
  3814. MLX4_CMD_TIME_CLASS_A,
  3815. MLX4_CMD_NATIVE);
  3816. if (err)
  3817. mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
  3818. slave, cqn);
  3819. atomic_dec(&cq->mtt->ref_count);
  3820. state = RES_CQ_ALLOCATED;
  3821. break;
  3822. default:
  3823. state = 0;
  3824. }
  3825. }
  3826. }
  3827. spin_lock_irq(mlx4_tlock(dev));
  3828. }
  3829. spin_unlock_irq(mlx4_tlock(dev));
  3830. }
  3831. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3832. {
  3833. struct mlx4_priv *priv = mlx4_priv(dev);
  3834. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3835. struct list_head *mpt_list =
  3836. &tracker->slave_list[slave].res_list[RES_MPT];
  3837. struct res_mpt *mpt;
  3838. struct res_mpt *tmp;
  3839. int state;
  3840. u64 in_param;
  3841. LIST_HEAD(tlist);
  3842. int mptn;
  3843. int err;
  3844. err = move_all_busy(dev, slave, RES_MPT);
  3845. if (err)
  3846. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
  3847. slave);
  3848. spin_lock_irq(mlx4_tlock(dev));
  3849. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3850. spin_unlock_irq(mlx4_tlock(dev));
  3851. if (mpt->com.owner == slave) {
  3852. mptn = mpt->com.res_id;
  3853. state = mpt->com.from_state;
  3854. while (state != 0) {
  3855. switch (state) {
  3856. case RES_MPT_RESERVED:
  3857. __mlx4_mpt_release(dev, mpt->key);
  3858. spin_lock_irq(mlx4_tlock(dev));
  3859. rb_erase(&mpt->com.node,
  3860. &tracker->res_tree[RES_MPT]);
  3861. list_del(&mpt->com.list);
  3862. spin_unlock_irq(mlx4_tlock(dev));
  3863. mlx4_release_resource(dev, slave,
  3864. RES_MPT, 1, 0);
  3865. kfree(mpt);
  3866. state = 0;
  3867. break;
  3868. case RES_MPT_MAPPED:
  3869. __mlx4_mpt_free_icm(dev, mpt->key);
  3870. state = RES_MPT_RESERVED;
  3871. break;
  3872. case RES_MPT_HW:
  3873. in_param = slave;
  3874. err = mlx4_cmd(dev, in_param, mptn, 0,
  3875. MLX4_CMD_HW2SW_MPT,
  3876. MLX4_CMD_TIME_CLASS_A,
  3877. MLX4_CMD_NATIVE);
  3878. if (err)
  3879. mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
  3880. slave, mptn);
  3881. if (mpt->mtt)
  3882. atomic_dec(&mpt->mtt->ref_count);
  3883. state = RES_MPT_MAPPED;
  3884. break;
  3885. default:
  3886. state = 0;
  3887. }
  3888. }
  3889. }
  3890. spin_lock_irq(mlx4_tlock(dev));
  3891. }
  3892. spin_unlock_irq(mlx4_tlock(dev));
  3893. }
  3894. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3895. {
  3896. struct mlx4_priv *priv = mlx4_priv(dev);
  3897. struct mlx4_resource_tracker *tracker =
  3898. &priv->mfunc.master.res_tracker;
  3899. struct list_head *mtt_list =
  3900. &tracker->slave_list[slave].res_list[RES_MTT];
  3901. struct res_mtt *mtt;
  3902. struct res_mtt *tmp;
  3903. int state;
  3904. LIST_HEAD(tlist);
  3905. int base;
  3906. int err;
  3907. err = move_all_busy(dev, slave, RES_MTT);
  3908. if (err)
  3909. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
  3910. slave);
  3911. spin_lock_irq(mlx4_tlock(dev));
  3912. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3913. spin_unlock_irq(mlx4_tlock(dev));
  3914. if (mtt->com.owner == slave) {
  3915. base = mtt->com.res_id;
  3916. state = mtt->com.from_state;
  3917. while (state != 0) {
  3918. switch (state) {
  3919. case RES_MTT_ALLOCATED:
  3920. __mlx4_free_mtt_range(dev, base,
  3921. mtt->order);
  3922. spin_lock_irq(mlx4_tlock(dev));
  3923. rb_erase(&mtt->com.node,
  3924. &tracker->res_tree[RES_MTT]);
  3925. list_del(&mtt->com.list);
  3926. spin_unlock_irq(mlx4_tlock(dev));
  3927. mlx4_release_resource(dev, slave, RES_MTT,
  3928. 1 << mtt->order, 0);
  3929. kfree(mtt);
  3930. state = 0;
  3931. break;
  3932. default:
  3933. state = 0;
  3934. }
  3935. }
  3936. }
  3937. spin_lock_irq(mlx4_tlock(dev));
  3938. }
  3939. spin_unlock_irq(mlx4_tlock(dev));
  3940. }
  3941. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3942. {
  3943. struct mlx4_priv *priv = mlx4_priv(dev);
  3944. struct mlx4_resource_tracker *tracker =
  3945. &priv->mfunc.master.res_tracker;
  3946. struct list_head *fs_rule_list =
  3947. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3948. struct res_fs_rule *fs_rule;
  3949. struct res_fs_rule *tmp;
  3950. int state;
  3951. u64 base;
  3952. int err;
  3953. err = move_all_busy(dev, slave, RES_FS_RULE);
  3954. if (err)
  3955. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3956. slave);
  3957. spin_lock_irq(mlx4_tlock(dev));
  3958. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3959. spin_unlock_irq(mlx4_tlock(dev));
  3960. if (fs_rule->com.owner == slave) {
  3961. base = fs_rule->com.res_id;
  3962. state = fs_rule->com.from_state;
  3963. while (state != 0) {
  3964. switch (state) {
  3965. case RES_FS_RULE_ALLOCATED:
  3966. /* detach rule */
  3967. err = mlx4_cmd(dev, base, 0, 0,
  3968. MLX4_QP_FLOW_STEERING_DETACH,
  3969. MLX4_CMD_TIME_CLASS_A,
  3970. MLX4_CMD_NATIVE);
  3971. spin_lock_irq(mlx4_tlock(dev));
  3972. rb_erase(&fs_rule->com.node,
  3973. &tracker->res_tree[RES_FS_RULE]);
  3974. list_del(&fs_rule->com.list);
  3975. spin_unlock_irq(mlx4_tlock(dev));
  3976. kfree(fs_rule);
  3977. state = 0;
  3978. break;
  3979. default:
  3980. state = 0;
  3981. }
  3982. }
  3983. }
  3984. spin_lock_irq(mlx4_tlock(dev));
  3985. }
  3986. spin_unlock_irq(mlx4_tlock(dev));
  3987. }
  3988. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3989. {
  3990. struct mlx4_priv *priv = mlx4_priv(dev);
  3991. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3992. struct list_head *eq_list =
  3993. &tracker->slave_list[slave].res_list[RES_EQ];
  3994. struct res_eq *eq;
  3995. struct res_eq *tmp;
  3996. int err;
  3997. int state;
  3998. LIST_HEAD(tlist);
  3999. int eqn;
  4000. struct mlx4_cmd_mailbox *mailbox;
  4001. err = move_all_busy(dev, slave, RES_EQ);
  4002. if (err)
  4003. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
  4004. slave);
  4005. spin_lock_irq(mlx4_tlock(dev));
  4006. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  4007. spin_unlock_irq(mlx4_tlock(dev));
  4008. if (eq->com.owner == slave) {
  4009. eqn = eq->com.res_id;
  4010. state = eq->com.from_state;
  4011. while (state != 0) {
  4012. switch (state) {
  4013. case RES_EQ_RESERVED:
  4014. spin_lock_irq(mlx4_tlock(dev));
  4015. rb_erase(&eq->com.node,
  4016. &tracker->res_tree[RES_EQ]);
  4017. list_del(&eq->com.list);
  4018. spin_unlock_irq(mlx4_tlock(dev));
  4019. kfree(eq);
  4020. state = 0;
  4021. break;
  4022. case RES_EQ_HW:
  4023. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4024. if (IS_ERR(mailbox)) {
  4025. cond_resched();
  4026. continue;
  4027. }
  4028. err = mlx4_cmd_box(dev, slave, 0,
  4029. eqn & 0xff, 0,
  4030. MLX4_CMD_HW2SW_EQ,
  4031. MLX4_CMD_TIME_CLASS_A,
  4032. MLX4_CMD_NATIVE);
  4033. if (err)
  4034. mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
  4035. slave, eqn);
  4036. mlx4_free_cmd_mailbox(dev, mailbox);
  4037. atomic_dec(&eq->mtt->ref_count);
  4038. state = RES_EQ_RESERVED;
  4039. break;
  4040. default:
  4041. state = 0;
  4042. }
  4043. }
  4044. }
  4045. spin_lock_irq(mlx4_tlock(dev));
  4046. }
  4047. spin_unlock_irq(mlx4_tlock(dev));
  4048. }
  4049. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  4050. {
  4051. struct mlx4_priv *priv = mlx4_priv(dev);
  4052. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4053. struct list_head *counter_list =
  4054. &tracker->slave_list[slave].res_list[RES_COUNTER];
  4055. struct res_counter *counter;
  4056. struct res_counter *tmp;
  4057. int err;
  4058. int index;
  4059. err = move_all_busy(dev, slave, RES_COUNTER);
  4060. if (err)
  4061. mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
  4062. slave);
  4063. spin_lock_irq(mlx4_tlock(dev));
  4064. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  4065. if (counter->com.owner == slave) {
  4066. index = counter->com.res_id;
  4067. rb_erase(&counter->com.node,
  4068. &tracker->res_tree[RES_COUNTER]);
  4069. list_del(&counter->com.list);
  4070. kfree(counter);
  4071. __mlx4_counter_free(dev, index);
  4072. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  4073. }
  4074. }
  4075. spin_unlock_irq(mlx4_tlock(dev));
  4076. }
  4077. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  4078. {
  4079. struct mlx4_priv *priv = mlx4_priv(dev);
  4080. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4081. struct list_head *xrcdn_list =
  4082. &tracker->slave_list[slave].res_list[RES_XRCD];
  4083. struct res_xrcdn *xrcd;
  4084. struct res_xrcdn *tmp;
  4085. int err;
  4086. int xrcdn;
  4087. err = move_all_busy(dev, slave, RES_XRCD);
  4088. if (err)
  4089. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
  4090. slave);
  4091. spin_lock_irq(mlx4_tlock(dev));
  4092. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  4093. if (xrcd->com.owner == slave) {
  4094. xrcdn = xrcd->com.res_id;
  4095. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  4096. list_del(&xrcd->com.list);
  4097. kfree(xrcd);
  4098. __mlx4_xrcd_free(dev, xrcdn);
  4099. }
  4100. }
  4101. spin_unlock_irq(mlx4_tlock(dev));
  4102. }
  4103. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  4104. {
  4105. struct mlx4_priv *priv = mlx4_priv(dev);
  4106. mlx4_reset_roce_gids(dev, slave);
  4107. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4108. rem_slave_vlans(dev, slave);
  4109. rem_slave_macs(dev, slave);
  4110. rem_slave_fs_rule(dev, slave);
  4111. rem_slave_qps(dev, slave);
  4112. rem_slave_srqs(dev, slave);
  4113. rem_slave_cqs(dev, slave);
  4114. rem_slave_mrs(dev, slave);
  4115. rem_slave_eqs(dev, slave);
  4116. rem_slave_mtts(dev, slave);
  4117. rem_slave_counters(dev, slave);
  4118. rem_slave_xrcdns(dev, slave);
  4119. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4120. }
  4121. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  4122. {
  4123. struct mlx4_vf_immed_vlan_work *work =
  4124. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  4125. struct mlx4_cmd_mailbox *mailbox;
  4126. struct mlx4_update_qp_context *upd_context;
  4127. struct mlx4_dev *dev = &work->priv->dev;
  4128. struct mlx4_resource_tracker *tracker =
  4129. &work->priv->mfunc.master.res_tracker;
  4130. struct list_head *qp_list =
  4131. &tracker->slave_list[work->slave].res_list[RES_QP];
  4132. struct res_qp *qp;
  4133. struct res_qp *tmp;
  4134. u64 qp_path_mask_vlan_ctrl =
  4135. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  4136. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  4137. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  4138. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  4139. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  4140. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  4141. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  4142. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  4143. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  4144. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  4145. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  4146. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  4147. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  4148. int err;
  4149. int port, errors = 0;
  4150. u8 vlan_control;
  4151. if (mlx4_is_slave(dev)) {
  4152. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  4153. work->slave);
  4154. goto out;
  4155. }
  4156. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4157. if (IS_ERR(mailbox))
  4158. goto out;
  4159. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  4160. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4161. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4162. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  4163. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4164. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  4165. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4166. else if (!work->vlan_id)
  4167. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4168. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4169. else
  4170. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4171. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4172. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4173. upd_context = mailbox->buf;
  4174. upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
  4175. spin_lock_irq(mlx4_tlock(dev));
  4176. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4177. spin_unlock_irq(mlx4_tlock(dev));
  4178. if (qp->com.owner == work->slave) {
  4179. if (qp->com.from_state != RES_QP_HW ||
  4180. !qp->sched_queue || /* no INIT2RTR trans yet */
  4181. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  4182. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  4183. spin_lock_irq(mlx4_tlock(dev));
  4184. continue;
  4185. }
  4186. port = (qp->sched_queue >> 6 & 1) + 1;
  4187. if (port != work->port) {
  4188. spin_lock_irq(mlx4_tlock(dev));
  4189. continue;
  4190. }
  4191. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  4192. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  4193. else
  4194. upd_context->primary_addr_path_mask =
  4195. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  4196. if (work->vlan_id == MLX4_VGT) {
  4197. upd_context->qp_context.param3 = qp->param3;
  4198. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  4199. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  4200. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  4201. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  4202. upd_context->qp_context.pri_path.feup = qp->feup;
  4203. upd_context->qp_context.pri_path.sched_queue =
  4204. qp->sched_queue;
  4205. } else {
  4206. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  4207. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  4208. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  4209. upd_context->qp_context.pri_path.fvl_rx =
  4210. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  4211. upd_context->qp_context.pri_path.fl =
  4212. qp->pri_path_fl | MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  4213. upd_context->qp_context.pri_path.feup =
  4214. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  4215. upd_context->qp_context.pri_path.sched_queue =
  4216. qp->sched_queue & 0xC7;
  4217. upd_context->qp_context.pri_path.sched_queue |=
  4218. ((work->qos & 0x7) << 3);
  4219. }
  4220. err = mlx4_cmd(dev, mailbox->dma,
  4221. qp->local_qpn & 0xffffff,
  4222. 0, MLX4_CMD_UPDATE_QP,
  4223. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  4224. if (err) {
  4225. mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
  4226. work->slave, port, qp->local_qpn, err);
  4227. errors++;
  4228. }
  4229. }
  4230. spin_lock_irq(mlx4_tlock(dev));
  4231. }
  4232. spin_unlock_irq(mlx4_tlock(dev));
  4233. mlx4_free_cmd_mailbox(dev, mailbox);
  4234. if (errors)
  4235. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  4236. errors, work->slave, work->port);
  4237. /* unregister previous vlan_id if needed and we had no errors
  4238. * while updating the QPs
  4239. */
  4240. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  4241. NO_INDX != work->orig_vlan_ix)
  4242. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  4243. work->orig_vlan_id);
  4244. out:
  4245. kfree(work);
  4246. return;
  4247. }