main.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <asm-generic/kmap_types.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #include <linux/mlx5/driver.h>
  41. #include <linux/mlx5/cq.h>
  42. #include <linux/mlx5/qp.h>
  43. #include <linux/mlx5/srq.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/mlx5/mlx5_ifc.h>
  46. #include "mlx5_core.h"
  47. #define DRIVER_NAME "mlx5_core"
  48. #define DRIVER_VERSION "2.2-1"
  49. #define DRIVER_RELDATE "Feb 2014"
  50. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  51. MODULE_DESCRIPTION("Mellanox ConnectX-IB HCA core library");
  52. MODULE_LICENSE("Dual BSD/GPL");
  53. MODULE_VERSION(DRIVER_VERSION);
  54. int mlx5_core_debug_mask;
  55. module_param_named(debug_mask, mlx5_core_debug_mask, int, 0644);
  56. MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
  57. #define MLX5_DEFAULT_PROF 2
  58. static int prof_sel = MLX5_DEFAULT_PROF;
  59. module_param_named(prof_sel, prof_sel, int, 0444);
  60. MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
  61. struct workqueue_struct *mlx5_core_wq;
  62. static LIST_HEAD(intf_list);
  63. static LIST_HEAD(dev_list);
  64. static DEFINE_MUTEX(intf_mutex);
  65. struct mlx5_device_context {
  66. struct list_head list;
  67. struct mlx5_interface *intf;
  68. void *context;
  69. };
  70. static struct mlx5_profile profile[] = {
  71. [0] = {
  72. .mask = 0,
  73. },
  74. [1] = {
  75. .mask = MLX5_PROF_MASK_QP_SIZE,
  76. .log_max_qp = 12,
  77. },
  78. [2] = {
  79. .mask = MLX5_PROF_MASK_QP_SIZE |
  80. MLX5_PROF_MASK_MR_CACHE,
  81. .log_max_qp = 17,
  82. .mr_cache[0] = {
  83. .size = 500,
  84. .limit = 250
  85. },
  86. .mr_cache[1] = {
  87. .size = 500,
  88. .limit = 250
  89. },
  90. .mr_cache[2] = {
  91. .size = 500,
  92. .limit = 250
  93. },
  94. .mr_cache[3] = {
  95. .size = 500,
  96. .limit = 250
  97. },
  98. .mr_cache[4] = {
  99. .size = 500,
  100. .limit = 250
  101. },
  102. .mr_cache[5] = {
  103. .size = 500,
  104. .limit = 250
  105. },
  106. .mr_cache[6] = {
  107. .size = 500,
  108. .limit = 250
  109. },
  110. .mr_cache[7] = {
  111. .size = 500,
  112. .limit = 250
  113. },
  114. .mr_cache[8] = {
  115. .size = 500,
  116. .limit = 250
  117. },
  118. .mr_cache[9] = {
  119. .size = 500,
  120. .limit = 250
  121. },
  122. .mr_cache[10] = {
  123. .size = 500,
  124. .limit = 250
  125. },
  126. .mr_cache[11] = {
  127. .size = 500,
  128. .limit = 250
  129. },
  130. .mr_cache[12] = {
  131. .size = 64,
  132. .limit = 32
  133. },
  134. .mr_cache[13] = {
  135. .size = 32,
  136. .limit = 16
  137. },
  138. .mr_cache[14] = {
  139. .size = 16,
  140. .limit = 8
  141. },
  142. .mr_cache[15] = {
  143. .size = 8,
  144. .limit = 4
  145. },
  146. },
  147. };
  148. static int set_dma_caps(struct pci_dev *pdev)
  149. {
  150. int err;
  151. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  152. if (err) {
  153. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
  154. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  155. if (err) {
  156. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
  157. return err;
  158. }
  159. }
  160. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  161. if (err) {
  162. dev_warn(&pdev->dev,
  163. "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
  164. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  165. if (err) {
  166. dev_err(&pdev->dev,
  167. "Can't set consistent PCI DMA mask, aborting\n");
  168. return err;
  169. }
  170. }
  171. dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
  172. return err;
  173. }
  174. static int request_bar(struct pci_dev *pdev)
  175. {
  176. int err = 0;
  177. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  178. dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
  179. return -ENODEV;
  180. }
  181. err = pci_request_regions(pdev, DRIVER_NAME);
  182. if (err)
  183. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  184. return err;
  185. }
  186. static void release_bar(struct pci_dev *pdev)
  187. {
  188. pci_release_regions(pdev);
  189. }
  190. static int mlx5_enable_msix(struct mlx5_core_dev *dev)
  191. {
  192. struct mlx5_eq_table *table = &dev->priv.eq_table;
  193. int num_eqs = 1 << dev->caps.gen.log_max_eq;
  194. int nvec;
  195. int i;
  196. nvec = dev->caps.gen.num_ports * num_online_cpus() + MLX5_EQ_VEC_COMP_BASE;
  197. nvec = min_t(int, nvec, num_eqs);
  198. if (nvec <= MLX5_EQ_VEC_COMP_BASE)
  199. return -ENOMEM;
  200. table->msix_arr = kzalloc(nvec * sizeof(*table->msix_arr), GFP_KERNEL);
  201. if (!table->msix_arr)
  202. return -ENOMEM;
  203. for (i = 0; i < nvec; i++)
  204. table->msix_arr[i].entry = i;
  205. nvec = pci_enable_msix_range(dev->pdev, table->msix_arr,
  206. MLX5_EQ_VEC_COMP_BASE, nvec);
  207. if (nvec < 0)
  208. return nvec;
  209. table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
  210. return 0;
  211. }
  212. static void mlx5_disable_msix(struct mlx5_core_dev *dev)
  213. {
  214. struct mlx5_eq_table *table = &dev->priv.eq_table;
  215. pci_disable_msix(dev->pdev);
  216. kfree(table->msix_arr);
  217. }
  218. struct mlx5_reg_host_endianess {
  219. u8 he;
  220. u8 rsvd[15];
  221. };
  222. #define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
  223. enum {
  224. MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
  225. MLX5_DEV_CAP_FLAG_DCT,
  226. };
  227. static u16 to_fw_pkey_sz(u32 size)
  228. {
  229. switch (size) {
  230. case 128:
  231. return 0;
  232. case 256:
  233. return 1;
  234. case 512:
  235. return 2;
  236. case 1024:
  237. return 3;
  238. case 2048:
  239. return 4;
  240. case 4096:
  241. return 5;
  242. default:
  243. pr_warn("invalid pkey table size %d\n", size);
  244. return 0;
  245. }
  246. }
  247. /* selectively copy writable fields clearing any reserved area
  248. */
  249. static void copy_rw_fields(void *to, struct mlx5_caps *from)
  250. {
  251. __be64 *flags_off = (__be64 *)MLX5_ADDR_OF(cmd_hca_cap, to, reserved_22);
  252. u64 v64;
  253. MLX5_SET(cmd_hca_cap, to, log_max_qp, from->gen.log_max_qp);
  254. MLX5_SET(cmd_hca_cap, to, log_max_ra_req_qp, from->gen.log_max_ra_req_qp);
  255. MLX5_SET(cmd_hca_cap, to, log_max_ra_res_qp, from->gen.log_max_ra_res_qp);
  256. MLX5_SET(cmd_hca_cap, to, pkey_table_size, from->gen.pkey_table_size);
  257. MLX5_SET(cmd_hca_cap, to, log_max_ra_req_dc, from->gen.log_max_ra_req_dc);
  258. MLX5_SET(cmd_hca_cap, to, log_max_ra_res_dc, from->gen.log_max_ra_res_dc);
  259. MLX5_SET(cmd_hca_cap, to, pkey_table_size, to_fw_pkey_sz(from->gen.pkey_table_size));
  260. v64 = from->gen.flags & MLX5_CAP_BITS_RW_MASK;
  261. *flags_off = cpu_to_be64(v64);
  262. }
  263. static u16 get_pkey_table_size(int pkey)
  264. {
  265. if (pkey > MLX5_MAX_LOG_PKEY_TABLE)
  266. return 0;
  267. return MLX5_MIN_PKEY_TABLE_SIZE << pkey;
  268. }
  269. static void fw2drv_caps(struct mlx5_caps *caps, void *out)
  270. {
  271. struct mlx5_general_caps *gen = &caps->gen;
  272. gen->max_srq_wqes = 1 << MLX5_GET_PR(cmd_hca_cap, out, log_max_srq_sz);
  273. gen->max_wqes = 1 << MLX5_GET_PR(cmd_hca_cap, out, log_max_qp_sz);
  274. gen->log_max_qp = MLX5_GET_PR(cmd_hca_cap, out, log_max_qp);
  275. gen->log_max_strq = MLX5_GET_PR(cmd_hca_cap, out, log_max_strq_sz);
  276. gen->log_max_srq = MLX5_GET_PR(cmd_hca_cap, out, log_max_srqs);
  277. gen->max_cqes = 1 << MLX5_GET_PR(cmd_hca_cap, out, log_max_cq_sz);
  278. gen->log_max_cq = MLX5_GET_PR(cmd_hca_cap, out, log_max_cq);
  279. gen->max_eqes = 1 << MLX5_GET_PR(cmd_hca_cap, out, log_max_eq_sz);
  280. gen->log_max_mkey = MLX5_GET_PR(cmd_hca_cap, out, log_max_mkey);
  281. gen->log_max_eq = MLX5_GET_PR(cmd_hca_cap, out, log_max_eq);
  282. gen->max_indirection = MLX5_GET_PR(cmd_hca_cap, out, max_indirection);
  283. gen->log_max_mrw_sz = MLX5_GET_PR(cmd_hca_cap, out, log_max_mrw_sz);
  284. gen->log_max_bsf_list_size = MLX5_GET_PR(cmd_hca_cap, out, log_max_bsf_list_size);
  285. gen->log_max_klm_list_size = MLX5_GET_PR(cmd_hca_cap, out, log_max_klm_list_size);
  286. gen->log_max_ra_req_dc = MLX5_GET_PR(cmd_hca_cap, out, log_max_ra_req_dc);
  287. gen->log_max_ra_res_dc = MLX5_GET_PR(cmd_hca_cap, out, log_max_ra_res_dc);
  288. gen->log_max_ra_req_qp = MLX5_GET_PR(cmd_hca_cap, out, log_max_ra_req_qp);
  289. gen->log_max_ra_res_qp = MLX5_GET_PR(cmd_hca_cap, out, log_max_ra_res_qp);
  290. gen->max_qp_counters = MLX5_GET_PR(cmd_hca_cap, out, max_qp_cnt);
  291. gen->pkey_table_size = get_pkey_table_size(MLX5_GET_PR(cmd_hca_cap, out, pkey_table_size));
  292. gen->local_ca_ack_delay = MLX5_GET_PR(cmd_hca_cap, out, local_ca_ack_delay);
  293. gen->num_ports = MLX5_GET_PR(cmd_hca_cap, out, num_ports);
  294. gen->log_max_msg = MLX5_GET_PR(cmd_hca_cap, out, log_max_msg);
  295. gen->stat_rate_support = MLX5_GET_PR(cmd_hca_cap, out, stat_rate_support);
  296. gen->flags = be64_to_cpu(*(__be64 *)MLX5_ADDR_OF(cmd_hca_cap, out, reserved_22));
  297. pr_debug("flags = 0x%llx\n", gen->flags);
  298. gen->uar_sz = MLX5_GET_PR(cmd_hca_cap, out, uar_sz);
  299. gen->min_log_pg_sz = MLX5_GET_PR(cmd_hca_cap, out, log_pg_sz);
  300. gen->bf_reg_size = MLX5_GET_PR(cmd_hca_cap, out, bf);
  301. gen->bf_reg_size = 1 << MLX5_GET_PR(cmd_hca_cap, out, log_bf_reg_size);
  302. gen->max_sq_desc_sz = MLX5_GET_PR(cmd_hca_cap, out, max_wqe_sz_sq);
  303. gen->max_rq_desc_sz = MLX5_GET_PR(cmd_hca_cap, out, max_wqe_sz_rq);
  304. gen->max_dc_sq_desc_sz = MLX5_GET_PR(cmd_hca_cap, out, max_wqe_sz_sq_dc);
  305. gen->max_qp_mcg = MLX5_GET_PR(cmd_hca_cap, out, max_qp_mcg);
  306. gen->log_max_pd = MLX5_GET_PR(cmd_hca_cap, out, log_max_pd);
  307. gen->log_max_xrcd = MLX5_GET_PR(cmd_hca_cap, out, log_max_xrcd);
  308. gen->log_uar_page_sz = MLX5_GET_PR(cmd_hca_cap, out, log_uar_page_sz);
  309. }
  310. static const char *caps_opmod_str(u16 opmod)
  311. {
  312. switch (opmod) {
  313. case HCA_CAP_OPMOD_GET_MAX:
  314. return "GET_MAX";
  315. case HCA_CAP_OPMOD_GET_CUR:
  316. return "GET_CUR";
  317. default:
  318. return "Invalid";
  319. }
  320. }
  321. int mlx5_core_get_caps(struct mlx5_core_dev *dev, struct mlx5_caps *caps,
  322. u16 opmod)
  323. {
  324. u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
  325. int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
  326. void *out;
  327. int err;
  328. memset(in, 0, sizeof(in));
  329. out = kzalloc(out_sz, GFP_KERNEL);
  330. if (!out)
  331. return -ENOMEM;
  332. MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
  333. MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
  334. err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
  335. if (err)
  336. goto query_ex;
  337. err = mlx5_cmd_status_to_err_v2(out);
  338. if (err) {
  339. mlx5_core_warn(dev, "query max hca cap failed, %d\n", err);
  340. goto query_ex;
  341. }
  342. mlx5_core_dbg(dev, "%s\n", caps_opmod_str(opmod));
  343. fw2drv_caps(caps, MLX5_ADDR_OF(query_hca_cap_out, out, capability_struct));
  344. query_ex:
  345. kfree(out);
  346. return err;
  347. }
  348. static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz)
  349. {
  350. u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)];
  351. int err;
  352. memset(out, 0, sizeof(out));
  353. MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
  354. err = mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
  355. if (err)
  356. return err;
  357. err = mlx5_cmd_status_to_err_v2(out);
  358. return err;
  359. }
  360. static int handle_hca_cap(struct mlx5_core_dev *dev)
  361. {
  362. void *set_ctx = NULL;
  363. struct mlx5_profile *prof = dev->profile;
  364. struct mlx5_caps *cur_caps = NULL;
  365. struct mlx5_caps *max_caps = NULL;
  366. int err = -ENOMEM;
  367. int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
  368. set_ctx = kzalloc(set_sz, GFP_KERNEL);
  369. if (!set_ctx)
  370. goto query_ex;
  371. max_caps = kzalloc(sizeof(*max_caps), GFP_KERNEL);
  372. if (!max_caps)
  373. goto query_ex;
  374. cur_caps = kzalloc(sizeof(*cur_caps), GFP_KERNEL);
  375. if (!cur_caps)
  376. goto query_ex;
  377. err = mlx5_core_get_caps(dev, max_caps, HCA_CAP_OPMOD_GET_MAX);
  378. if (err)
  379. goto query_ex;
  380. err = mlx5_core_get_caps(dev, cur_caps, HCA_CAP_OPMOD_GET_CUR);
  381. if (err)
  382. goto query_ex;
  383. /* we limit the size of the pkey table to 128 entries for now */
  384. cur_caps->gen.pkey_table_size = 128;
  385. if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
  386. cur_caps->gen.log_max_qp = prof->log_max_qp;
  387. /* disable checksum */
  388. cur_caps->gen.flags &= ~MLX5_DEV_CAP_FLAG_CMDIF_CSUM;
  389. copy_rw_fields(MLX5_ADDR_OF(set_hca_cap_in, set_ctx, hca_capability_struct),
  390. cur_caps);
  391. err = set_caps(dev, set_ctx, set_sz);
  392. query_ex:
  393. kfree(cur_caps);
  394. kfree(max_caps);
  395. kfree(set_ctx);
  396. return err;
  397. }
  398. static int set_hca_ctrl(struct mlx5_core_dev *dev)
  399. {
  400. struct mlx5_reg_host_endianess he_in;
  401. struct mlx5_reg_host_endianess he_out;
  402. int err;
  403. memset(&he_in, 0, sizeof(he_in));
  404. he_in.he = MLX5_SET_HOST_ENDIANNESS;
  405. err = mlx5_core_access_reg(dev, &he_in, sizeof(he_in),
  406. &he_out, sizeof(he_out),
  407. MLX5_REG_HOST_ENDIANNESS, 0, 1);
  408. return err;
  409. }
  410. static int mlx5_core_enable_hca(struct mlx5_core_dev *dev)
  411. {
  412. int err;
  413. struct mlx5_enable_hca_mbox_in in;
  414. struct mlx5_enable_hca_mbox_out out;
  415. memset(&in, 0, sizeof(in));
  416. memset(&out, 0, sizeof(out));
  417. in.hdr.opcode = cpu_to_be16(MLX5_CMD_OP_ENABLE_HCA);
  418. err = mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
  419. if (err)
  420. return err;
  421. if (out.hdr.status)
  422. return mlx5_cmd_status_to_err(&out.hdr);
  423. return 0;
  424. }
  425. static int mlx5_core_disable_hca(struct mlx5_core_dev *dev)
  426. {
  427. int err;
  428. struct mlx5_disable_hca_mbox_in in;
  429. struct mlx5_disable_hca_mbox_out out;
  430. memset(&in, 0, sizeof(in));
  431. memset(&out, 0, sizeof(out));
  432. in.hdr.opcode = cpu_to_be16(MLX5_CMD_OP_DISABLE_HCA);
  433. err = mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
  434. if (err)
  435. return err;
  436. if (out.hdr.status)
  437. return mlx5_cmd_status_to_err(&out.hdr);
  438. return 0;
  439. }
  440. static int mlx5_dev_init(struct mlx5_core_dev *dev, struct pci_dev *pdev)
  441. {
  442. struct mlx5_priv *priv = &dev->priv;
  443. int err;
  444. dev->pdev = pdev;
  445. pci_set_drvdata(dev->pdev, dev);
  446. strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
  447. priv->name[MLX5_MAX_NAME_LEN - 1] = 0;
  448. mutex_init(&priv->pgdir_mutex);
  449. INIT_LIST_HEAD(&priv->pgdir_list);
  450. spin_lock_init(&priv->mkey_lock);
  451. priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
  452. if (!priv->dbg_root)
  453. return -ENOMEM;
  454. err = pci_enable_device(pdev);
  455. if (err) {
  456. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  457. goto err_dbg;
  458. }
  459. err = request_bar(pdev);
  460. if (err) {
  461. dev_err(&pdev->dev, "error requesting BARs, aborting\n");
  462. goto err_disable;
  463. }
  464. pci_set_master(pdev);
  465. err = set_dma_caps(pdev);
  466. if (err) {
  467. dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
  468. goto err_clr_master;
  469. }
  470. dev->iseg_base = pci_resource_start(dev->pdev, 0);
  471. dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
  472. if (!dev->iseg) {
  473. err = -ENOMEM;
  474. dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
  475. goto err_clr_master;
  476. }
  477. dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
  478. fw_rev_min(dev), fw_rev_sub(dev));
  479. err = mlx5_cmd_init(dev);
  480. if (err) {
  481. dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
  482. goto err_unmap;
  483. }
  484. mlx5_pagealloc_init(dev);
  485. err = mlx5_core_enable_hca(dev);
  486. if (err) {
  487. dev_err(&pdev->dev, "enable hca failed\n");
  488. goto err_pagealloc_cleanup;
  489. }
  490. err = mlx5_satisfy_startup_pages(dev, 1);
  491. if (err) {
  492. dev_err(&pdev->dev, "failed to allocate boot pages\n");
  493. goto err_disable_hca;
  494. }
  495. err = set_hca_ctrl(dev);
  496. if (err) {
  497. dev_err(&pdev->dev, "set_hca_ctrl failed\n");
  498. goto reclaim_boot_pages;
  499. }
  500. err = handle_hca_cap(dev);
  501. if (err) {
  502. dev_err(&pdev->dev, "handle_hca_cap failed\n");
  503. goto reclaim_boot_pages;
  504. }
  505. err = mlx5_satisfy_startup_pages(dev, 0);
  506. if (err) {
  507. dev_err(&pdev->dev, "failed to allocate init pages\n");
  508. goto reclaim_boot_pages;
  509. }
  510. err = mlx5_pagealloc_start(dev);
  511. if (err) {
  512. dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
  513. goto reclaim_boot_pages;
  514. }
  515. err = mlx5_cmd_init_hca(dev);
  516. if (err) {
  517. dev_err(&pdev->dev, "init hca failed\n");
  518. goto err_pagealloc_stop;
  519. }
  520. mlx5_start_health_poll(dev);
  521. err = mlx5_cmd_query_hca_cap(dev, &dev->caps);
  522. if (err) {
  523. dev_err(&pdev->dev, "query hca failed\n");
  524. goto err_stop_poll;
  525. }
  526. err = mlx5_cmd_query_adapter(dev);
  527. if (err) {
  528. dev_err(&pdev->dev, "query adapter failed\n");
  529. goto err_stop_poll;
  530. }
  531. err = mlx5_enable_msix(dev);
  532. if (err) {
  533. dev_err(&pdev->dev, "enable msix failed\n");
  534. goto err_stop_poll;
  535. }
  536. err = mlx5_eq_init(dev);
  537. if (err) {
  538. dev_err(&pdev->dev, "failed to initialize eq\n");
  539. goto disable_msix;
  540. }
  541. err = mlx5_alloc_uuars(dev, &priv->uuari);
  542. if (err) {
  543. dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
  544. goto err_eq_cleanup;
  545. }
  546. err = mlx5_start_eqs(dev);
  547. if (err) {
  548. dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
  549. goto err_free_uar;
  550. }
  551. MLX5_INIT_DOORBELL_LOCK(&priv->cq_uar_lock);
  552. mlx5_init_cq_table(dev);
  553. mlx5_init_qp_table(dev);
  554. mlx5_init_srq_table(dev);
  555. mlx5_init_mr_table(dev);
  556. return 0;
  557. err_free_uar:
  558. mlx5_free_uuars(dev, &priv->uuari);
  559. err_eq_cleanup:
  560. mlx5_eq_cleanup(dev);
  561. disable_msix:
  562. mlx5_disable_msix(dev);
  563. err_stop_poll:
  564. mlx5_stop_health_poll(dev);
  565. if (mlx5_cmd_teardown_hca(dev)) {
  566. dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
  567. return err;
  568. }
  569. err_pagealloc_stop:
  570. mlx5_pagealloc_stop(dev);
  571. reclaim_boot_pages:
  572. mlx5_reclaim_startup_pages(dev);
  573. err_disable_hca:
  574. mlx5_core_disable_hca(dev);
  575. err_pagealloc_cleanup:
  576. mlx5_pagealloc_cleanup(dev);
  577. mlx5_cmd_cleanup(dev);
  578. err_unmap:
  579. iounmap(dev->iseg);
  580. err_clr_master:
  581. pci_clear_master(dev->pdev);
  582. release_bar(dev->pdev);
  583. err_disable:
  584. pci_disable_device(dev->pdev);
  585. err_dbg:
  586. debugfs_remove(priv->dbg_root);
  587. return err;
  588. }
  589. EXPORT_SYMBOL(mlx5_dev_init);
  590. static void mlx5_dev_cleanup(struct mlx5_core_dev *dev)
  591. {
  592. struct mlx5_priv *priv = &dev->priv;
  593. mlx5_cleanup_srq_table(dev);
  594. mlx5_cleanup_qp_table(dev);
  595. mlx5_cleanup_cq_table(dev);
  596. mlx5_stop_eqs(dev);
  597. mlx5_free_uuars(dev, &priv->uuari);
  598. mlx5_eq_cleanup(dev);
  599. mlx5_disable_msix(dev);
  600. mlx5_stop_health_poll(dev);
  601. if (mlx5_cmd_teardown_hca(dev)) {
  602. dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
  603. return;
  604. }
  605. mlx5_pagealloc_stop(dev);
  606. mlx5_reclaim_startup_pages(dev);
  607. mlx5_core_disable_hca(dev);
  608. mlx5_pagealloc_cleanup(dev);
  609. mlx5_cmd_cleanup(dev);
  610. iounmap(dev->iseg);
  611. pci_clear_master(dev->pdev);
  612. release_bar(dev->pdev);
  613. pci_disable_device(dev->pdev);
  614. debugfs_remove(priv->dbg_root);
  615. }
  616. static void mlx5_add_device(struct mlx5_interface *intf, struct mlx5_priv *priv)
  617. {
  618. struct mlx5_device_context *dev_ctx;
  619. struct mlx5_core_dev *dev = container_of(priv, struct mlx5_core_dev, priv);
  620. dev_ctx = kmalloc(sizeof(*dev_ctx), GFP_KERNEL);
  621. if (!dev_ctx) {
  622. pr_warn("mlx5_add_device: alloc context failed\n");
  623. return;
  624. }
  625. dev_ctx->intf = intf;
  626. dev_ctx->context = intf->add(dev);
  627. if (dev_ctx->context) {
  628. spin_lock_irq(&priv->ctx_lock);
  629. list_add_tail(&dev_ctx->list, &priv->ctx_list);
  630. spin_unlock_irq(&priv->ctx_lock);
  631. } else {
  632. kfree(dev_ctx);
  633. }
  634. }
  635. static void mlx5_remove_device(struct mlx5_interface *intf, struct mlx5_priv *priv)
  636. {
  637. struct mlx5_device_context *dev_ctx;
  638. struct mlx5_core_dev *dev = container_of(priv, struct mlx5_core_dev, priv);
  639. list_for_each_entry(dev_ctx, &priv->ctx_list, list)
  640. if (dev_ctx->intf == intf) {
  641. spin_lock_irq(&priv->ctx_lock);
  642. list_del(&dev_ctx->list);
  643. spin_unlock_irq(&priv->ctx_lock);
  644. intf->remove(dev, dev_ctx->context);
  645. kfree(dev_ctx);
  646. return;
  647. }
  648. }
  649. static int mlx5_register_device(struct mlx5_core_dev *dev)
  650. {
  651. struct mlx5_priv *priv = &dev->priv;
  652. struct mlx5_interface *intf;
  653. mutex_lock(&intf_mutex);
  654. list_add_tail(&priv->dev_list, &dev_list);
  655. list_for_each_entry(intf, &intf_list, list)
  656. mlx5_add_device(intf, priv);
  657. mutex_unlock(&intf_mutex);
  658. return 0;
  659. }
  660. static void mlx5_unregister_device(struct mlx5_core_dev *dev)
  661. {
  662. struct mlx5_priv *priv = &dev->priv;
  663. struct mlx5_interface *intf;
  664. mutex_lock(&intf_mutex);
  665. list_for_each_entry(intf, &intf_list, list)
  666. mlx5_remove_device(intf, priv);
  667. list_del(&priv->dev_list);
  668. mutex_unlock(&intf_mutex);
  669. }
  670. int mlx5_register_interface(struct mlx5_interface *intf)
  671. {
  672. struct mlx5_priv *priv;
  673. if (!intf->add || !intf->remove)
  674. return -EINVAL;
  675. mutex_lock(&intf_mutex);
  676. list_add_tail(&intf->list, &intf_list);
  677. list_for_each_entry(priv, &dev_list, dev_list)
  678. mlx5_add_device(intf, priv);
  679. mutex_unlock(&intf_mutex);
  680. return 0;
  681. }
  682. EXPORT_SYMBOL(mlx5_register_interface);
  683. void mlx5_unregister_interface(struct mlx5_interface *intf)
  684. {
  685. struct mlx5_priv *priv;
  686. mutex_lock(&intf_mutex);
  687. list_for_each_entry(priv, &dev_list, dev_list)
  688. mlx5_remove_device(intf, priv);
  689. list_del(&intf->list);
  690. mutex_unlock(&intf_mutex);
  691. }
  692. EXPORT_SYMBOL(mlx5_unregister_interface);
  693. static void mlx5_core_event(struct mlx5_core_dev *dev, enum mlx5_dev_event event,
  694. unsigned long param)
  695. {
  696. struct mlx5_priv *priv = &dev->priv;
  697. struct mlx5_device_context *dev_ctx;
  698. unsigned long flags;
  699. spin_lock_irqsave(&priv->ctx_lock, flags);
  700. list_for_each_entry(dev_ctx, &priv->ctx_list, list)
  701. if (dev_ctx->intf->event)
  702. dev_ctx->intf->event(dev, dev_ctx->context, event, param);
  703. spin_unlock_irqrestore(&priv->ctx_lock, flags);
  704. }
  705. struct mlx5_core_event_handler {
  706. void (*event)(struct mlx5_core_dev *dev,
  707. enum mlx5_dev_event event,
  708. void *data);
  709. };
  710. static int init_one(struct pci_dev *pdev,
  711. const struct pci_device_id *id)
  712. {
  713. struct mlx5_core_dev *dev;
  714. struct mlx5_priv *priv;
  715. int err;
  716. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  717. if (!dev) {
  718. dev_err(&pdev->dev, "kzalloc failed\n");
  719. return -ENOMEM;
  720. }
  721. priv = &dev->priv;
  722. pci_set_drvdata(pdev, dev);
  723. if (prof_sel < 0 || prof_sel >= ARRAY_SIZE(profile)) {
  724. pr_warn("selected profile out of range, selecting default (%d)\n",
  725. MLX5_DEFAULT_PROF);
  726. prof_sel = MLX5_DEFAULT_PROF;
  727. }
  728. dev->profile = &profile[prof_sel];
  729. dev->event = mlx5_core_event;
  730. INIT_LIST_HEAD(&priv->ctx_list);
  731. spin_lock_init(&priv->ctx_lock);
  732. err = mlx5_dev_init(dev, pdev);
  733. if (err) {
  734. dev_err(&pdev->dev, "mlx5_dev_init failed %d\n", err);
  735. goto out;
  736. }
  737. err = mlx5_register_device(dev);
  738. if (err) {
  739. dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
  740. goto out_init;
  741. }
  742. return 0;
  743. out_init:
  744. mlx5_dev_cleanup(dev);
  745. out:
  746. kfree(dev);
  747. return err;
  748. }
  749. static void remove_one(struct pci_dev *pdev)
  750. {
  751. struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
  752. mlx5_unregister_device(dev);
  753. mlx5_dev_cleanup(dev);
  754. kfree(dev);
  755. }
  756. static const struct pci_device_id mlx5_core_pci_table[] = {
  757. { PCI_VDEVICE(MELLANOX, 4113) }, /* MT4113 Connect-IB */
  758. { PCI_VDEVICE(MELLANOX, 4115) }, /* ConnectX-4 */
  759. { 0, }
  760. };
  761. MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
  762. static struct pci_driver mlx5_core_driver = {
  763. .name = DRIVER_NAME,
  764. .id_table = mlx5_core_pci_table,
  765. .probe = init_one,
  766. .remove = remove_one
  767. };
  768. static int __init init(void)
  769. {
  770. int err;
  771. mlx5_register_debugfs();
  772. mlx5_core_wq = create_singlethread_workqueue("mlx5_core_wq");
  773. if (!mlx5_core_wq) {
  774. err = -ENOMEM;
  775. goto err_debug;
  776. }
  777. mlx5_health_init();
  778. err = pci_register_driver(&mlx5_core_driver);
  779. if (err)
  780. goto err_health;
  781. return 0;
  782. err_health:
  783. mlx5_health_cleanup();
  784. destroy_workqueue(mlx5_core_wq);
  785. err_debug:
  786. mlx5_unregister_debugfs();
  787. return err;
  788. }
  789. static void __exit cleanup(void)
  790. {
  791. pci_unregister_driver(&mlx5_core_driver);
  792. mlx5_health_cleanup();
  793. destroy_workqueue(mlx5_core_wq);
  794. mlx5_unregister_debugfs();
  795. }
  796. module_init(init);
  797. module_exit(cleanup);