qlcnic_83xx_hw.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/aer.h>
  14. static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *);
  15. static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *, u8);
  16. static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *, u8 *, u8,
  17. struct qlcnic_cmd_args *);
  18. static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *);
  19. static irqreturn_t qlcnic_83xx_handle_aen(int, void *);
  20. static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *,
  21. pci_channel_state_t);
  22. static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *);
  23. static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *);
  24. static void qlcnic_83xx_io_resume(struct pci_dev *);
  25. static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *, u8);
  26. static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *);
  27. static int qlcnic_83xx_resume(struct qlcnic_adapter *);
  28. static int qlcnic_83xx_shutdown(struct pci_dev *);
  29. static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *);
  30. #define RSS_HASHTYPE_IP_TCP 0x3
  31. #define QLC_83XX_FW_MBX_CMD 0
  32. #define QLC_SKIP_INACTIVE_PCI_REGS 7
  33. #define QLC_MAX_LEGACY_FUNC_SUPP 8
  34. /* 83xx Module type */
  35. #define QLC_83XX_MODULE_FIBRE_10GBASE_LRM 0x1 /* 10GBase-LRM */
  36. #define QLC_83XX_MODULE_FIBRE_10GBASE_LR 0x2 /* 10GBase-LR */
  37. #define QLC_83XX_MODULE_FIBRE_10GBASE_SR 0x3 /* 10GBase-SR */
  38. #define QLC_83XX_MODULE_DA_10GE_PASSIVE_CP 0x4 /* 10GE passive
  39. * copper(compliant)
  40. */
  41. #define QLC_83XX_MODULE_DA_10GE_ACTIVE_CP 0x5 /* 10GE active limiting
  42. * copper(compliant)
  43. */
  44. #define QLC_83XX_MODULE_DA_10GE_LEGACY_CP 0x6 /* 10GE passive copper
  45. * (legacy, best effort)
  46. */
  47. #define QLC_83XX_MODULE_FIBRE_1000BASE_SX 0x7 /* 1000Base-SX */
  48. #define QLC_83XX_MODULE_FIBRE_1000BASE_LX 0x8 /* 1000Base-LX */
  49. #define QLC_83XX_MODULE_FIBRE_1000BASE_CX 0x9 /* 1000Base-CX */
  50. #define QLC_83XX_MODULE_TP_1000BASE_T 0xa /* 1000Base-T*/
  51. #define QLC_83XX_MODULE_DA_1GE_PASSIVE_CP 0xb /* 1GE passive copper
  52. * (legacy, best effort)
  53. */
  54. #define QLC_83XX_MODULE_UNKNOWN 0xf /* Unknown module type */
  55. /* Port types */
  56. #define QLC_83XX_10_CAPABLE BIT_8
  57. #define QLC_83XX_100_CAPABLE BIT_9
  58. #define QLC_83XX_1G_CAPABLE BIT_10
  59. #define QLC_83XX_10G_CAPABLE BIT_11
  60. #define QLC_83XX_AUTONEG_ENABLE BIT_15
  61. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  62. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  63. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  64. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  65. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  66. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  67. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  68. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  69. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  70. {QLCNIC_CMD_SET_MTU, 3, 1},
  71. {QLCNIC_CMD_READ_PHY, 4, 2},
  72. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  73. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  74. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  75. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  76. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  77. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  78. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  79. {QLCNIC_CMD_GET_PCI_INFO, 1, 129},
  80. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  81. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  82. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  83. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  84. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  85. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  86. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  87. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  88. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  89. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  90. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  91. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  92. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  93. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  94. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  95. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  96. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  97. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  98. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  99. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  100. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  101. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  102. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  103. {QLCNIC_CMD_IDC_ACK, 5, 1},
  104. {QLCNIC_CMD_INIT_NIC_FUNC, 3, 1},
  105. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  106. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  107. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  108. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  109. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  110. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  111. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  112. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  113. {QLCNIC_CMD_DCB_QUERY_PARAM, 1, 50},
  114. {QLCNIC_CMD_SET_INGRESS_ENCAP, 2, 1},
  115. };
  116. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  117. 0x38CC, /* Global Reset */
  118. 0x38F0, /* Wildcard */
  119. 0x38FC, /* Informant */
  120. 0x3038, /* Host MBX ctrl */
  121. 0x303C, /* FW MBX ctrl */
  122. 0x355C, /* BOOT LOADER ADDRESS REG */
  123. 0x3560, /* BOOT LOADER SIZE REG */
  124. 0x3564, /* FW IMAGE ADDR REG */
  125. 0x1000, /* MBX intr enable */
  126. 0x1200, /* Default Intr mask */
  127. 0x1204, /* Default Interrupt ID */
  128. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  129. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  130. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  131. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  132. 0x3790, /* QLC_83XX_IDC_CTRL */
  133. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  134. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  135. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  136. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  137. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  138. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  139. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  140. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  141. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  142. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  143. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  144. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  145. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  146. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  147. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  148. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  149. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  150. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  151. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  152. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  153. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  154. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  155. 0x37F4, /* QLC_83XX_VNIC_STATE */
  156. 0x3868, /* QLC_83XX_DRV_LOCK */
  157. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  158. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  159. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  160. };
  161. const u32 qlcnic_83xx_reg_tbl[] = {
  162. 0x34A8, /* PEG_HALT_STAT1 */
  163. 0x34AC, /* PEG_HALT_STAT2 */
  164. 0x34B0, /* FW_HEARTBEAT */
  165. 0x3500, /* FLASH LOCK_ID */
  166. 0x3528, /* FW_CAPABILITIES */
  167. 0x3538, /* Driver active, DRV_REG0 */
  168. 0x3540, /* Device state, DRV_REG1 */
  169. 0x3544, /* Driver state, DRV_REG2 */
  170. 0x3548, /* Driver scratch, DRV_REG3 */
  171. 0x354C, /* Device partiton info, DRV_REG4 */
  172. 0x3524, /* Driver IDC ver, DRV_REG5 */
  173. 0x3550, /* FW_VER_MAJOR */
  174. 0x3554, /* FW_VER_MINOR */
  175. 0x3558, /* FW_VER_SUB */
  176. 0x359C, /* NPAR STATE */
  177. 0x35FC, /* FW_IMG_VALID */
  178. 0x3650, /* CMD_PEG_STATE */
  179. 0x373C, /* RCV_PEG_STATE */
  180. 0x37B4, /* ASIC TEMP */
  181. 0x356C, /* FW API */
  182. 0x3570, /* DRV OP MODE */
  183. 0x3850, /* FLASH LOCK */
  184. 0x3854, /* FLASH UNLOCK */
  185. };
  186. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  187. .read_crb = qlcnic_83xx_read_crb,
  188. .write_crb = qlcnic_83xx_write_crb,
  189. .read_reg = qlcnic_83xx_rd_reg_indirect,
  190. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  191. .get_mac_address = qlcnic_83xx_get_mac_address,
  192. .setup_intr = qlcnic_83xx_setup_intr,
  193. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  194. .mbx_cmd = qlcnic_83xx_issue_cmd,
  195. .get_func_no = qlcnic_83xx_get_func_no,
  196. .api_lock = qlcnic_83xx_cam_lock,
  197. .api_unlock = qlcnic_83xx_cam_unlock,
  198. .add_sysfs = qlcnic_83xx_add_sysfs,
  199. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  200. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  201. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  202. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  203. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  204. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  205. .setup_link_event = qlcnic_83xx_setup_link_event,
  206. .get_nic_info = qlcnic_83xx_get_nic_info,
  207. .get_pci_info = qlcnic_83xx_get_pci_info,
  208. .set_nic_info = qlcnic_83xx_set_nic_info,
  209. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  210. .napi_enable = qlcnic_83xx_napi_enable,
  211. .napi_disable = qlcnic_83xx_napi_disable,
  212. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  213. .config_rss = qlcnic_83xx_config_rss,
  214. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  215. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  216. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  217. .get_board_info = qlcnic_83xx_get_port_info,
  218. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  219. .free_mac_list = qlcnic_82xx_free_mac_list,
  220. .io_error_detected = qlcnic_83xx_io_error_detected,
  221. .io_slot_reset = qlcnic_83xx_io_slot_reset,
  222. .io_resume = qlcnic_83xx_io_resume,
  223. .get_beacon_state = qlcnic_83xx_get_beacon_state,
  224. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  225. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  226. .enable_tx_intr = qlcnic_83xx_enable_tx_intr,
  227. .disable_tx_intr = qlcnic_83xx_disable_tx_intr,
  228. .get_saved_state = qlcnic_83xx_get_saved_state,
  229. .set_saved_state = qlcnic_83xx_set_saved_state,
  230. .cache_tmpl_hdr_values = qlcnic_83xx_cache_tmpl_hdr_values,
  231. .get_cap_size = qlcnic_83xx_get_cap_size,
  232. .set_sys_info = qlcnic_83xx_set_sys_info,
  233. .store_cap_mask = qlcnic_83xx_store_cap_mask,
  234. };
  235. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  236. .config_bridged_mode = qlcnic_config_bridged_mode,
  237. .config_led = qlcnic_config_led,
  238. .request_reset = qlcnic_83xx_idc_request_reset,
  239. .cancel_idc_work = qlcnic_83xx_idc_exit,
  240. .napi_add = qlcnic_83xx_napi_add,
  241. .napi_del = qlcnic_83xx_napi_del,
  242. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  243. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  244. .shutdown = qlcnic_83xx_shutdown,
  245. .resume = qlcnic_83xx_resume,
  246. };
  247. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  248. {
  249. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  250. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  251. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  252. }
  253. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  254. {
  255. u32 fw_major, fw_minor, fw_build;
  256. struct pci_dev *pdev = adapter->pdev;
  257. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  258. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  259. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  260. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  261. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  262. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  263. return adapter->fw_version;
  264. }
  265. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  266. {
  267. void __iomem *base;
  268. u32 val;
  269. base = adapter->ahw->pci_base0 +
  270. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  271. writel(addr, base);
  272. val = readl(base);
  273. if (val != addr)
  274. return -EIO;
  275. return 0;
  276. }
  277. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  278. int *err)
  279. {
  280. struct qlcnic_hardware_context *ahw = adapter->ahw;
  281. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  282. if (!*err) {
  283. return QLCRDX(ahw, QLCNIC_WILDCARD);
  284. } else {
  285. dev_err(&adapter->pdev->dev,
  286. "%s failed, addr = 0x%lx\n", __func__, addr);
  287. return -EIO;
  288. }
  289. }
  290. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  291. u32 data)
  292. {
  293. int err;
  294. struct qlcnic_hardware_context *ahw = adapter->ahw;
  295. err = __qlcnic_set_win_base(adapter, (u32) addr);
  296. if (!err) {
  297. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  298. return 0;
  299. } else {
  300. dev_err(&adapter->pdev->dev,
  301. "%s failed, addr = 0x%x data = 0x%x\n",
  302. __func__, (int)addr, data);
  303. return err;
  304. }
  305. }
  306. static void qlcnic_83xx_enable_legacy(struct qlcnic_adapter *adapter)
  307. {
  308. struct qlcnic_hardware_context *ahw = adapter->ahw;
  309. /* MSI-X enablement failed, use legacy interrupt */
  310. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  311. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  312. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  313. adapter->msix_entries[0].vector = adapter->pdev->irq;
  314. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  315. }
  316. static int qlcnic_83xx_calculate_msix_vector(struct qlcnic_adapter *adapter)
  317. {
  318. int num_msix;
  319. num_msix = adapter->drv_sds_rings;
  320. /* account for AEN interrupt MSI-X based interrupts */
  321. num_msix += 1;
  322. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  323. num_msix += adapter->drv_tx_rings;
  324. return num_msix;
  325. }
  326. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter)
  327. {
  328. struct qlcnic_hardware_context *ahw = adapter->ahw;
  329. int err, i, num_msix;
  330. if (adapter->flags & QLCNIC_TSS_RSS) {
  331. err = qlcnic_setup_tss_rss_intr(adapter);
  332. if (err < 0)
  333. return err;
  334. num_msix = ahw->num_msix;
  335. } else {
  336. num_msix = qlcnic_83xx_calculate_msix_vector(adapter);
  337. err = qlcnic_enable_msix(adapter, num_msix);
  338. if (err == -ENOMEM)
  339. return err;
  340. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  341. num_msix = ahw->num_msix;
  342. } else {
  343. if (qlcnic_sriov_vf_check(adapter))
  344. return -EINVAL;
  345. num_msix = 1;
  346. adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
  347. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  348. }
  349. }
  350. /* setup interrupt mapping table for fw */
  351. ahw->intr_tbl = vzalloc(num_msix *
  352. sizeof(struct qlcnic_intrpt_config));
  353. if (!ahw->intr_tbl)
  354. return -ENOMEM;
  355. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  356. if (adapter->ahw->pci_func >= QLC_MAX_LEGACY_FUNC_SUPP) {
  357. dev_err(&adapter->pdev->dev, "PCI function number 8 and higher are not supported with legacy interrupt, func 0x%x\n",
  358. ahw->pci_func);
  359. return -EOPNOTSUPP;
  360. }
  361. qlcnic_83xx_enable_legacy(adapter);
  362. }
  363. for (i = 0; i < num_msix; i++) {
  364. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  365. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  366. else
  367. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  368. ahw->intr_tbl[i].id = i;
  369. ahw->intr_tbl[i].src = 0;
  370. }
  371. return 0;
  372. }
  373. static inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  374. {
  375. writel(0, adapter->tgt_mask_reg);
  376. }
  377. static inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  378. {
  379. if (adapter->tgt_mask_reg)
  380. writel(1, adapter->tgt_mask_reg);
  381. }
  382. static inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  383. *adapter)
  384. {
  385. u32 mask;
  386. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  387. * source register. We could be here before contexts are created
  388. * and sds_ring->crb_intr_mask has not been initialized, calculate
  389. * BAR offset for Interrupt Source Register
  390. */
  391. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  392. writel(0, adapter->ahw->pci_base0 + mask);
  393. }
  394. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  395. {
  396. u32 mask;
  397. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  398. writel(1, adapter->ahw->pci_base0 + mask);
  399. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  400. }
  401. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  402. struct qlcnic_cmd_args *cmd)
  403. {
  404. int i;
  405. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  406. return;
  407. for (i = 0; i < cmd->rsp.num; i++)
  408. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  409. }
  410. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  411. {
  412. u32 intr_val;
  413. struct qlcnic_hardware_context *ahw = adapter->ahw;
  414. int retries = 0;
  415. intr_val = readl(adapter->tgt_status_reg);
  416. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  417. return IRQ_NONE;
  418. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  419. adapter->stats.spurious_intr++;
  420. return IRQ_NONE;
  421. }
  422. /* The barrier is required to ensure writes to the registers */
  423. wmb();
  424. /* clear the interrupt trigger control register */
  425. writel(0, adapter->isr_int_vec);
  426. intr_val = readl(adapter->isr_int_vec);
  427. do {
  428. intr_val = readl(adapter->tgt_status_reg);
  429. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  430. break;
  431. retries++;
  432. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  433. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  434. return IRQ_HANDLED;
  435. }
  436. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  437. {
  438. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  439. complete(&mbx->completion);
  440. }
  441. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  442. {
  443. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  444. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  445. unsigned long flags;
  446. spin_lock_irqsave(&mbx->aen_lock, flags);
  447. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  448. if (!(resp & QLCNIC_SET_OWNER))
  449. goto out;
  450. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  451. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  452. __qlcnic_83xx_process_aen(adapter);
  453. } else {
  454. if (atomic_read(&mbx->rsp_status) != rsp_status)
  455. qlcnic_83xx_notify_mbx_response(mbx);
  456. }
  457. out:
  458. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  459. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  460. }
  461. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  462. {
  463. struct qlcnic_adapter *adapter = data;
  464. struct qlcnic_host_sds_ring *sds_ring;
  465. struct qlcnic_hardware_context *ahw = adapter->ahw;
  466. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  467. return IRQ_NONE;
  468. qlcnic_83xx_poll_process_aen(adapter);
  469. if (ahw->diag_test) {
  470. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST)
  471. ahw->diag_cnt++;
  472. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  473. return IRQ_HANDLED;
  474. }
  475. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  476. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  477. } else {
  478. sds_ring = &adapter->recv_ctx->sds_rings[0];
  479. napi_schedule(&sds_ring->napi);
  480. }
  481. return IRQ_HANDLED;
  482. }
  483. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  484. {
  485. struct qlcnic_host_sds_ring *sds_ring = data;
  486. struct qlcnic_adapter *adapter = sds_ring->adapter;
  487. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  488. goto done;
  489. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  490. return IRQ_NONE;
  491. done:
  492. adapter->ahw->diag_cnt++;
  493. qlcnic_enable_sds_intr(adapter, sds_ring);
  494. return IRQ_HANDLED;
  495. }
  496. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  497. {
  498. u32 num_msix;
  499. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  500. qlcnic_83xx_set_legacy_intr_mask(adapter);
  501. qlcnic_83xx_disable_mbx_intr(adapter);
  502. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  503. num_msix = adapter->ahw->num_msix - 1;
  504. else
  505. num_msix = 0;
  506. msleep(20);
  507. if (adapter->msix_entries) {
  508. synchronize_irq(adapter->msix_entries[num_msix].vector);
  509. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  510. }
  511. }
  512. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  513. {
  514. irq_handler_t handler;
  515. u32 val;
  516. int err = 0;
  517. unsigned long flags = 0;
  518. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  519. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  520. flags |= IRQF_SHARED;
  521. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  522. handler = qlcnic_83xx_handle_aen;
  523. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  524. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  525. if (err) {
  526. dev_err(&adapter->pdev->dev,
  527. "failed to register MBX interrupt\n");
  528. return err;
  529. }
  530. } else {
  531. handler = qlcnic_83xx_intr;
  532. val = adapter->msix_entries[0].vector;
  533. err = request_irq(val, handler, flags, "qlcnic", adapter);
  534. if (err) {
  535. dev_err(&adapter->pdev->dev,
  536. "failed to register INTx interrupt\n");
  537. return err;
  538. }
  539. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  540. }
  541. /* Enable mailbox interrupt */
  542. qlcnic_83xx_enable_mbx_interrupt(adapter);
  543. return err;
  544. }
  545. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  546. {
  547. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  548. adapter->ahw->pci_func = (val >> 24) & 0xff;
  549. }
  550. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  551. {
  552. void __iomem *addr;
  553. u32 val, limit = 0;
  554. struct qlcnic_hardware_context *ahw = adapter->ahw;
  555. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  556. do {
  557. val = readl(addr);
  558. if (val) {
  559. /* write the function number to register */
  560. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  561. ahw->pci_func);
  562. return 0;
  563. }
  564. usleep_range(1000, 2000);
  565. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  566. return -EIO;
  567. }
  568. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  569. {
  570. void __iomem *addr;
  571. u32 val;
  572. struct qlcnic_hardware_context *ahw = adapter->ahw;
  573. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  574. val = readl(addr);
  575. }
  576. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  577. loff_t offset, size_t size)
  578. {
  579. int ret = 0;
  580. u32 data;
  581. if (qlcnic_api_lock(adapter)) {
  582. dev_err(&adapter->pdev->dev,
  583. "%s: failed to acquire lock. addr offset 0x%x\n",
  584. __func__, (u32)offset);
  585. return;
  586. }
  587. data = QLCRD32(adapter, (u32) offset, &ret);
  588. qlcnic_api_unlock(adapter);
  589. if (ret == -EIO) {
  590. dev_err(&adapter->pdev->dev,
  591. "%s: failed. addr offset 0x%x\n",
  592. __func__, (u32)offset);
  593. return;
  594. }
  595. memcpy(buf, &data, size);
  596. }
  597. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  598. loff_t offset, size_t size)
  599. {
  600. u32 data;
  601. memcpy(&data, buf, size);
  602. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  603. }
  604. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  605. {
  606. struct qlcnic_hardware_context *ahw = adapter->ahw;
  607. int status;
  608. status = qlcnic_83xx_get_port_config(adapter);
  609. if (status) {
  610. dev_err(&adapter->pdev->dev,
  611. "Get Port Info failed\n");
  612. } else {
  613. if (ahw->port_config & QLC_83XX_10G_CAPABLE) {
  614. ahw->port_type = QLCNIC_XGBE;
  615. } else if (ahw->port_config & QLC_83XX_10_CAPABLE ||
  616. ahw->port_config & QLC_83XX_100_CAPABLE ||
  617. ahw->port_config & QLC_83XX_1G_CAPABLE) {
  618. ahw->port_type = QLCNIC_GBE;
  619. } else {
  620. ahw->port_type = QLCNIC_XGBE;
  621. }
  622. if (QLC_83XX_AUTONEG(ahw->port_config))
  623. ahw->link_autoneg = AUTONEG_ENABLE;
  624. }
  625. return status;
  626. }
  627. static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  628. {
  629. struct qlcnic_hardware_context *ahw = adapter->ahw;
  630. u16 act_pci_fn = ahw->total_nic_func;
  631. u16 count;
  632. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  633. if (act_pci_fn <= 2)
  634. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  635. act_pci_fn;
  636. else
  637. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  638. act_pci_fn;
  639. ahw->max_uc_count = count;
  640. }
  641. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  642. {
  643. u32 val;
  644. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  645. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  646. else
  647. val = BIT_2;
  648. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  649. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  650. }
  651. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  652. const struct pci_device_id *ent)
  653. {
  654. u32 op_mode, priv_level;
  655. struct qlcnic_hardware_context *ahw = adapter->ahw;
  656. ahw->fw_hal_version = 2;
  657. qlcnic_get_func_no(adapter);
  658. if (qlcnic_sriov_vf_check(adapter)) {
  659. qlcnic_sriov_vf_set_ops(adapter);
  660. return;
  661. }
  662. /* Determine function privilege level */
  663. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  664. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  665. priv_level = QLCNIC_MGMT_FUNC;
  666. else
  667. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  668. ahw->pci_func);
  669. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  670. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  671. dev_info(&adapter->pdev->dev,
  672. "HAL Version: %d Non Privileged function\n",
  673. ahw->fw_hal_version);
  674. adapter->nic_ops = &qlcnic_vf_ops;
  675. } else {
  676. if (pci_find_ext_capability(adapter->pdev,
  677. PCI_EXT_CAP_ID_SRIOV))
  678. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  679. adapter->nic_ops = &qlcnic_83xx_ops;
  680. }
  681. }
  682. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  683. u32 data[]);
  684. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  685. u32 data[]);
  686. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  687. struct qlcnic_cmd_args *cmd)
  688. {
  689. int i;
  690. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  691. return;
  692. dev_info(&adapter->pdev->dev,
  693. "Host MBX regs(%d)\n", cmd->req.num);
  694. for (i = 0; i < cmd->req.num; i++) {
  695. if (i && !(i % 8))
  696. pr_info("\n");
  697. pr_info("%08x ", cmd->req.arg[i]);
  698. }
  699. pr_info("\n");
  700. dev_info(&adapter->pdev->dev,
  701. "FW MBX regs(%d)\n", cmd->rsp.num);
  702. for (i = 0; i < cmd->rsp.num; i++) {
  703. if (i && !(i % 8))
  704. pr_info("\n");
  705. pr_info("%08x ", cmd->rsp.arg[i]);
  706. }
  707. pr_info("\n");
  708. }
  709. static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  710. struct qlcnic_cmd_args *cmd)
  711. {
  712. struct qlcnic_hardware_context *ahw = adapter->ahw;
  713. int opcode = LSW(cmd->req.arg[0]);
  714. unsigned long max_loops;
  715. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  716. for (; max_loops; max_loops--) {
  717. if (atomic_read(&cmd->rsp_status) ==
  718. QLC_83XX_MBX_RESPONSE_ARRIVED)
  719. return;
  720. udelay(1);
  721. }
  722. dev_err(&adapter->pdev->dev,
  723. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  724. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  725. flush_workqueue(ahw->mailbox->work_q);
  726. return;
  727. }
  728. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  729. struct qlcnic_cmd_args *cmd)
  730. {
  731. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  732. struct qlcnic_hardware_context *ahw = adapter->ahw;
  733. int cmd_type, err, opcode;
  734. unsigned long timeout;
  735. if (!mbx)
  736. return -EIO;
  737. opcode = LSW(cmd->req.arg[0]);
  738. cmd_type = cmd->type;
  739. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  740. if (err) {
  741. dev_err(&adapter->pdev->dev,
  742. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  743. __func__, opcode, cmd->type, ahw->pci_func,
  744. ahw->op_mode);
  745. return err;
  746. }
  747. switch (cmd_type) {
  748. case QLC_83XX_MBX_CMD_WAIT:
  749. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  750. dev_err(&adapter->pdev->dev,
  751. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  752. __func__, opcode, cmd_type, ahw->pci_func,
  753. ahw->op_mode);
  754. flush_workqueue(mbx->work_q);
  755. }
  756. break;
  757. case QLC_83XX_MBX_CMD_NO_WAIT:
  758. return 0;
  759. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  760. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  761. break;
  762. default:
  763. dev_err(&adapter->pdev->dev,
  764. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  765. __func__, opcode, cmd_type, ahw->pci_func,
  766. ahw->op_mode);
  767. qlcnic_83xx_detach_mailbox_work(adapter);
  768. }
  769. return cmd->rsp_opcode;
  770. }
  771. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  772. struct qlcnic_adapter *adapter, u32 type)
  773. {
  774. int i, size;
  775. u32 temp;
  776. const struct qlcnic_mailbox_metadata *mbx_tbl;
  777. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  778. mbx_tbl = qlcnic_83xx_mbx_tbl;
  779. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  780. for (i = 0; i < size; i++) {
  781. if (type == mbx_tbl[i].cmd) {
  782. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  783. mbx->req.num = mbx_tbl[i].in_args;
  784. mbx->rsp.num = mbx_tbl[i].out_args;
  785. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  786. GFP_ATOMIC);
  787. if (!mbx->req.arg)
  788. return -ENOMEM;
  789. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  790. GFP_ATOMIC);
  791. if (!mbx->rsp.arg) {
  792. kfree(mbx->req.arg);
  793. mbx->req.arg = NULL;
  794. return -ENOMEM;
  795. }
  796. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  797. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  798. temp = adapter->ahw->fw_hal_version << 29;
  799. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  800. mbx->cmd_op = type;
  801. return 0;
  802. }
  803. }
  804. dev_err(&adapter->pdev->dev, "%s: Invalid mailbox command opcode 0x%x\n",
  805. __func__, type);
  806. return -EINVAL;
  807. }
  808. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  809. {
  810. struct qlcnic_adapter *adapter;
  811. struct qlcnic_cmd_args cmd;
  812. int i, err = 0;
  813. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  814. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  815. if (err)
  816. return;
  817. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  818. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  819. err = qlcnic_issue_cmd(adapter, &cmd);
  820. if (err)
  821. dev_info(&adapter->pdev->dev,
  822. "%s: Mailbox IDC ACK failed.\n", __func__);
  823. qlcnic_free_mbx_args(&cmd);
  824. }
  825. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  826. u32 data[])
  827. {
  828. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  829. QLCNIC_MBX_RSP(data[0]));
  830. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  831. return;
  832. }
  833. static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  834. {
  835. struct qlcnic_hardware_context *ahw = adapter->ahw;
  836. u32 event[QLC_83XX_MBX_AEN_CNT];
  837. int i;
  838. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  839. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  840. switch (QLCNIC_MBX_RSP(event[0])) {
  841. case QLCNIC_MBX_LINK_EVENT:
  842. qlcnic_83xx_handle_link_aen(adapter, event);
  843. break;
  844. case QLCNIC_MBX_COMP_EVENT:
  845. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  846. break;
  847. case QLCNIC_MBX_REQUEST_EVENT:
  848. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  849. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  850. queue_delayed_work(adapter->qlcnic_wq,
  851. &adapter->idc_aen_work, 0);
  852. break;
  853. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  854. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  855. break;
  856. case QLCNIC_MBX_BC_EVENT:
  857. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  858. break;
  859. case QLCNIC_MBX_SFP_INSERT_EVENT:
  860. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  861. QLCNIC_MBX_RSP(event[0]));
  862. break;
  863. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  864. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  865. QLCNIC_MBX_RSP(event[0]));
  866. break;
  867. case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
  868. qlcnic_dcb_aen_handler(adapter->dcb, (void *)&event[1]);
  869. break;
  870. default:
  871. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  872. QLCNIC_MBX_RSP(event[0]));
  873. break;
  874. }
  875. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  876. }
  877. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  878. {
  879. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  880. struct qlcnic_hardware_context *ahw = adapter->ahw;
  881. struct qlcnic_mailbox *mbx = ahw->mailbox;
  882. unsigned long flags;
  883. spin_lock_irqsave(&mbx->aen_lock, flags);
  884. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  885. if (resp & QLCNIC_SET_OWNER) {
  886. event = readl(QLCNIC_MBX_FW(ahw, 0));
  887. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  888. __qlcnic_83xx_process_aen(adapter);
  889. } else {
  890. if (atomic_read(&mbx->rsp_status) != rsp_status)
  891. qlcnic_83xx_notify_mbx_response(mbx);
  892. }
  893. }
  894. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  895. }
  896. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  897. {
  898. struct qlcnic_adapter *adapter;
  899. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  900. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  901. return;
  902. qlcnic_83xx_process_aen(adapter);
  903. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  904. (HZ / 10));
  905. }
  906. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  907. {
  908. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  909. return;
  910. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  911. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  912. }
  913. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  914. {
  915. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  916. return;
  917. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  918. }
  919. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  920. {
  921. int index, i, err, sds_mbx_size;
  922. u32 *buf, intrpt_id, intr_mask;
  923. u16 context_id;
  924. u8 num_sds;
  925. struct qlcnic_cmd_args cmd;
  926. struct qlcnic_host_sds_ring *sds;
  927. struct qlcnic_sds_mbx sds_mbx;
  928. struct qlcnic_add_rings_mbx_out *mbx_out;
  929. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  930. struct qlcnic_hardware_context *ahw = adapter->ahw;
  931. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  932. context_id = recv_ctx->context_id;
  933. num_sds = adapter->drv_sds_rings - QLCNIC_MAX_SDS_RINGS;
  934. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  935. QLCNIC_CMD_ADD_RCV_RINGS);
  936. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  937. /* set up status rings, mbx 2-81 */
  938. index = 2;
  939. for (i = 8; i < adapter->drv_sds_rings; i++) {
  940. memset(&sds_mbx, 0, sds_mbx_size);
  941. sds = &recv_ctx->sds_rings[i];
  942. sds->consumer = 0;
  943. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  944. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  945. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  946. sds_mbx.sds_ring_size = sds->num_desc;
  947. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  948. intrpt_id = ahw->intr_tbl[i].id;
  949. else
  950. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  951. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  952. sds_mbx.intrpt_id = intrpt_id;
  953. else
  954. sds_mbx.intrpt_id = 0xffff;
  955. sds_mbx.intrpt_val = 0;
  956. buf = &cmd.req.arg[index];
  957. memcpy(buf, &sds_mbx, sds_mbx_size);
  958. index += sds_mbx_size / sizeof(u32);
  959. }
  960. /* send the mailbox command */
  961. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  962. if (err) {
  963. dev_err(&adapter->pdev->dev,
  964. "Failed to add rings %d\n", err);
  965. goto out;
  966. }
  967. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  968. index = 0;
  969. /* status descriptor ring */
  970. for (i = 8; i < adapter->drv_sds_rings; i++) {
  971. sds = &recv_ctx->sds_rings[i];
  972. sds->crb_sts_consumer = ahw->pci_base0 +
  973. mbx_out->host_csmr[index];
  974. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  975. intr_mask = ahw->intr_tbl[i].src;
  976. else
  977. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  978. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  979. index++;
  980. }
  981. out:
  982. qlcnic_free_mbx_args(&cmd);
  983. return err;
  984. }
  985. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  986. {
  987. int err;
  988. u32 temp = 0;
  989. struct qlcnic_cmd_args cmd;
  990. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  991. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  992. return;
  993. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  994. cmd.req.arg[0] |= (0x3 << 29);
  995. if (qlcnic_sriov_pf_check(adapter))
  996. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  997. cmd.req.arg[1] = recv_ctx->context_id | temp;
  998. err = qlcnic_issue_cmd(adapter, &cmd);
  999. if (err)
  1000. dev_err(&adapter->pdev->dev,
  1001. "Failed to destroy rx ctx in firmware\n");
  1002. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  1003. qlcnic_free_mbx_args(&cmd);
  1004. }
  1005. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  1006. {
  1007. int i, err, index, sds_mbx_size, rds_mbx_size;
  1008. u8 num_sds, num_rds;
  1009. u32 *buf, intrpt_id, intr_mask, cap = 0;
  1010. struct qlcnic_host_sds_ring *sds;
  1011. struct qlcnic_host_rds_ring *rds;
  1012. struct qlcnic_sds_mbx sds_mbx;
  1013. struct qlcnic_rds_mbx rds_mbx;
  1014. struct qlcnic_cmd_args cmd;
  1015. struct qlcnic_rcv_mbx_out *mbx_out;
  1016. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  1017. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1018. num_rds = adapter->max_rds_rings;
  1019. if (adapter->drv_sds_rings <= QLCNIC_MAX_SDS_RINGS)
  1020. num_sds = adapter->drv_sds_rings;
  1021. else
  1022. num_sds = QLCNIC_MAX_SDS_RINGS;
  1023. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1024. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1025. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1026. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1027. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1028. /* set mailbox hdr and capabilities */
  1029. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1030. QLCNIC_CMD_CREATE_RX_CTX);
  1031. if (err)
  1032. return err;
  1033. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1034. cmd.req.arg[0] |= (0x3 << 29);
  1035. cmd.req.arg[1] = cap;
  1036. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1037. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1038. if (qlcnic_sriov_pf_check(adapter))
  1039. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  1040. &cmd.req.arg[6]);
  1041. /* set up status rings, mbx 8-57/87 */
  1042. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1043. for (i = 0; i < num_sds; i++) {
  1044. memset(&sds_mbx, 0, sds_mbx_size);
  1045. sds = &recv_ctx->sds_rings[i];
  1046. sds->consumer = 0;
  1047. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1048. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1049. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1050. sds_mbx.sds_ring_size = sds->num_desc;
  1051. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1052. intrpt_id = ahw->intr_tbl[i].id;
  1053. else
  1054. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1055. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1056. sds_mbx.intrpt_id = intrpt_id;
  1057. else
  1058. sds_mbx.intrpt_id = 0xffff;
  1059. sds_mbx.intrpt_val = 0;
  1060. buf = &cmd.req.arg[index];
  1061. memcpy(buf, &sds_mbx, sds_mbx_size);
  1062. index += sds_mbx_size / sizeof(u32);
  1063. }
  1064. /* set up receive rings, mbx 88-111/135 */
  1065. index = QLCNIC_HOST_RDS_MBX_IDX;
  1066. rds = &recv_ctx->rds_rings[0];
  1067. rds->producer = 0;
  1068. memset(&rds_mbx, 0, rds_mbx_size);
  1069. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1070. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1071. rds_mbx.reg_ring_sz = rds->dma_size;
  1072. rds_mbx.reg_ring_len = rds->num_desc;
  1073. /* Jumbo ring */
  1074. rds = &recv_ctx->rds_rings[1];
  1075. rds->producer = 0;
  1076. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1077. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1078. rds_mbx.jmb_ring_sz = rds->dma_size;
  1079. rds_mbx.jmb_ring_len = rds->num_desc;
  1080. buf = &cmd.req.arg[index];
  1081. memcpy(buf, &rds_mbx, rds_mbx_size);
  1082. /* send the mailbox command */
  1083. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1084. if (err) {
  1085. dev_err(&adapter->pdev->dev,
  1086. "Failed to create Rx ctx in firmware%d\n", err);
  1087. goto out;
  1088. }
  1089. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1090. recv_ctx->context_id = mbx_out->ctx_id;
  1091. recv_ctx->state = mbx_out->state;
  1092. recv_ctx->virt_port = mbx_out->vport_id;
  1093. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1094. recv_ctx->context_id, recv_ctx->state);
  1095. /* Receive descriptor ring */
  1096. /* Standard ring */
  1097. rds = &recv_ctx->rds_rings[0];
  1098. rds->crb_rcv_producer = ahw->pci_base0 +
  1099. mbx_out->host_prod[0].reg_buf;
  1100. /* Jumbo ring */
  1101. rds = &recv_ctx->rds_rings[1];
  1102. rds->crb_rcv_producer = ahw->pci_base0 +
  1103. mbx_out->host_prod[0].jmb_buf;
  1104. /* status descriptor ring */
  1105. for (i = 0; i < num_sds; i++) {
  1106. sds = &recv_ctx->sds_rings[i];
  1107. sds->crb_sts_consumer = ahw->pci_base0 +
  1108. mbx_out->host_csmr[i];
  1109. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1110. intr_mask = ahw->intr_tbl[i].src;
  1111. else
  1112. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1113. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1114. }
  1115. if (adapter->drv_sds_rings > QLCNIC_MAX_SDS_RINGS)
  1116. err = qlcnic_83xx_add_rings(adapter);
  1117. out:
  1118. qlcnic_free_mbx_args(&cmd);
  1119. return err;
  1120. }
  1121. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1122. struct qlcnic_host_tx_ring *tx_ring)
  1123. {
  1124. struct qlcnic_cmd_args cmd;
  1125. u32 temp = 0;
  1126. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1127. return;
  1128. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1129. cmd.req.arg[0] |= (0x3 << 29);
  1130. if (qlcnic_sriov_pf_check(adapter))
  1131. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1132. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1133. if (qlcnic_issue_cmd(adapter, &cmd))
  1134. dev_err(&adapter->pdev->dev,
  1135. "Failed to destroy tx ctx in firmware\n");
  1136. qlcnic_free_mbx_args(&cmd);
  1137. }
  1138. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1139. struct qlcnic_host_tx_ring *tx, int ring)
  1140. {
  1141. int err;
  1142. u16 msix_id;
  1143. u32 *buf, intr_mask, temp = 0;
  1144. struct qlcnic_cmd_args cmd;
  1145. struct qlcnic_tx_mbx mbx;
  1146. struct qlcnic_tx_mbx_out *mbx_out;
  1147. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1148. u32 msix_vector;
  1149. /* Reset host resources */
  1150. tx->producer = 0;
  1151. tx->sw_consumer = 0;
  1152. *(tx->hw_consumer) = 0;
  1153. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1154. /* setup mailbox inbox registerss */
  1155. mbx.phys_addr_low = LSD(tx->phys_addr);
  1156. mbx.phys_addr_high = MSD(tx->phys_addr);
  1157. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1158. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1159. mbx.size = tx->num_desc;
  1160. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1161. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1162. msix_vector = adapter->drv_sds_rings + ring;
  1163. else
  1164. msix_vector = adapter->drv_sds_rings - 1;
  1165. msix_id = ahw->intr_tbl[msix_vector].id;
  1166. } else {
  1167. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1168. }
  1169. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1170. mbx.intr_id = msix_id;
  1171. else
  1172. mbx.intr_id = 0xffff;
  1173. mbx.src = 0;
  1174. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1175. if (err)
  1176. return err;
  1177. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1178. cmd.req.arg[0] |= (0x3 << 29);
  1179. if (qlcnic_sriov_pf_check(adapter))
  1180. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1181. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1182. cmd.req.arg[5] = QLCNIC_SINGLE_RING | temp;
  1183. buf = &cmd.req.arg[6];
  1184. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1185. /* send the mailbox command*/
  1186. err = qlcnic_issue_cmd(adapter, &cmd);
  1187. if (err) {
  1188. netdev_err(adapter->netdev,
  1189. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1190. goto out;
  1191. }
  1192. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1193. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1194. tx->ctx_id = mbx_out->ctx_id;
  1195. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1196. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1197. intr_mask = ahw->intr_tbl[adapter->drv_sds_rings + ring].src;
  1198. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1199. }
  1200. netdev_info(adapter->netdev,
  1201. "Tx Context[0x%x] Created, state:0x%x\n",
  1202. tx->ctx_id, mbx_out->state);
  1203. out:
  1204. qlcnic_free_mbx_args(&cmd);
  1205. return err;
  1206. }
  1207. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1208. u8 num_sds_ring)
  1209. {
  1210. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1211. struct qlcnic_host_sds_ring *sds_ring;
  1212. struct qlcnic_host_rds_ring *rds_ring;
  1213. u16 adapter_state = adapter->is_up;
  1214. u8 ring;
  1215. int ret;
  1216. netif_device_detach(netdev);
  1217. if (netif_running(netdev))
  1218. __qlcnic_down(adapter, netdev);
  1219. qlcnic_detach(adapter);
  1220. adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
  1221. adapter->ahw->diag_test = test;
  1222. adapter->ahw->linkup = 0;
  1223. ret = qlcnic_attach(adapter);
  1224. if (ret) {
  1225. netif_device_attach(netdev);
  1226. return ret;
  1227. }
  1228. ret = qlcnic_fw_create_ctx(adapter);
  1229. if (ret) {
  1230. qlcnic_detach(adapter);
  1231. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1232. adapter->drv_sds_rings = num_sds_ring;
  1233. qlcnic_attach(adapter);
  1234. }
  1235. netif_device_attach(netdev);
  1236. return ret;
  1237. }
  1238. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1239. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1240. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1241. }
  1242. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1243. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1244. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1245. qlcnic_enable_sds_intr(adapter, sds_ring);
  1246. }
  1247. }
  1248. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1249. adapter->ahw->loopback_state = 0;
  1250. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1251. }
  1252. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1253. return 0;
  1254. }
  1255. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1256. u8 drv_sds_rings)
  1257. {
  1258. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1259. struct qlcnic_host_sds_ring *sds_ring;
  1260. int ring;
  1261. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1262. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1263. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1264. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1265. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1266. qlcnic_disable_sds_intr(adapter, sds_ring);
  1267. }
  1268. }
  1269. qlcnic_fw_destroy_ctx(adapter);
  1270. qlcnic_detach(adapter);
  1271. adapter->ahw->diag_test = 0;
  1272. adapter->drv_sds_rings = drv_sds_rings;
  1273. if (qlcnic_attach(adapter))
  1274. goto out;
  1275. if (netif_running(netdev))
  1276. __qlcnic_up(adapter, netdev);
  1277. out:
  1278. netif_device_attach(netdev);
  1279. }
  1280. static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *adapter)
  1281. {
  1282. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1283. struct qlcnic_cmd_args cmd;
  1284. u8 beacon_state;
  1285. int err = 0;
  1286. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LED_CONFIG);
  1287. if (!err) {
  1288. err = qlcnic_issue_cmd(adapter, &cmd);
  1289. if (!err) {
  1290. beacon_state = cmd.rsp.arg[4];
  1291. if (beacon_state == QLCNIC_BEACON_DISABLE)
  1292. ahw->beacon_state = QLC_83XX_BEACON_OFF;
  1293. else if (beacon_state == QLC_83XX_ENABLE_BEACON)
  1294. ahw->beacon_state = QLC_83XX_BEACON_ON;
  1295. }
  1296. } else {
  1297. netdev_err(adapter->netdev, "Get beacon state failed, err=%d\n",
  1298. err);
  1299. }
  1300. qlcnic_free_mbx_args(&cmd);
  1301. return;
  1302. }
  1303. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1304. u32 beacon)
  1305. {
  1306. struct qlcnic_cmd_args cmd;
  1307. u32 mbx_in;
  1308. int i, status = 0;
  1309. if (state) {
  1310. /* Get LED configuration */
  1311. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1312. QLCNIC_CMD_GET_LED_CONFIG);
  1313. if (status)
  1314. return status;
  1315. status = qlcnic_issue_cmd(adapter, &cmd);
  1316. if (status) {
  1317. dev_err(&adapter->pdev->dev,
  1318. "Get led config failed.\n");
  1319. goto mbx_err;
  1320. } else {
  1321. for (i = 0; i < 4; i++)
  1322. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1323. }
  1324. qlcnic_free_mbx_args(&cmd);
  1325. /* Set LED Configuration */
  1326. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1327. LSW(QLC_83XX_LED_CONFIG);
  1328. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1329. QLCNIC_CMD_SET_LED_CONFIG);
  1330. if (status)
  1331. return status;
  1332. cmd.req.arg[1] = mbx_in;
  1333. cmd.req.arg[2] = mbx_in;
  1334. cmd.req.arg[3] = mbx_in;
  1335. if (beacon)
  1336. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1337. status = qlcnic_issue_cmd(adapter, &cmd);
  1338. if (status) {
  1339. dev_err(&adapter->pdev->dev,
  1340. "Set led config failed.\n");
  1341. }
  1342. mbx_err:
  1343. qlcnic_free_mbx_args(&cmd);
  1344. return status;
  1345. } else {
  1346. /* Restoring default LED configuration */
  1347. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1348. QLCNIC_CMD_SET_LED_CONFIG);
  1349. if (status)
  1350. return status;
  1351. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1352. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1353. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1354. if (beacon)
  1355. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1356. status = qlcnic_issue_cmd(adapter, &cmd);
  1357. if (status)
  1358. dev_err(&adapter->pdev->dev,
  1359. "Restoring led config failed.\n");
  1360. qlcnic_free_mbx_args(&cmd);
  1361. return status;
  1362. }
  1363. }
  1364. int qlcnic_83xx_set_led(struct net_device *netdev,
  1365. enum ethtool_phys_id_state state)
  1366. {
  1367. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1368. int err = -EIO, active = 1;
  1369. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1370. netdev_warn(netdev,
  1371. "LED test is not supported in non-privileged mode\n");
  1372. return -EOPNOTSUPP;
  1373. }
  1374. switch (state) {
  1375. case ETHTOOL_ID_ACTIVE:
  1376. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1377. return -EBUSY;
  1378. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1379. break;
  1380. err = qlcnic_83xx_config_led(adapter, active, 0);
  1381. if (err)
  1382. netdev_err(netdev, "Failed to set LED blink state\n");
  1383. break;
  1384. case ETHTOOL_ID_INACTIVE:
  1385. active = 0;
  1386. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1387. break;
  1388. err = qlcnic_83xx_config_led(adapter, active, 0);
  1389. if (err)
  1390. netdev_err(netdev, "Failed to reset LED blink state\n");
  1391. break;
  1392. default:
  1393. return -EINVAL;
  1394. }
  1395. if (!active || err)
  1396. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1397. return err;
  1398. }
  1399. void qlcnic_83xx_initialize_nic(struct qlcnic_adapter *adapter, int enable)
  1400. {
  1401. struct qlcnic_cmd_args cmd;
  1402. int status;
  1403. if (qlcnic_sriov_vf_check(adapter))
  1404. return;
  1405. if (enable)
  1406. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1407. QLCNIC_CMD_INIT_NIC_FUNC);
  1408. else
  1409. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1410. QLCNIC_CMD_STOP_NIC_FUNC);
  1411. if (status)
  1412. return;
  1413. cmd.req.arg[1] = QLC_REGISTER_LB_IDC | QLC_INIT_FW_RESOURCES;
  1414. if (adapter->dcb)
  1415. cmd.req.arg[1] |= QLC_REGISTER_DCB_AEN;
  1416. status = qlcnic_issue_cmd(adapter, &cmd);
  1417. if (status)
  1418. dev_err(&adapter->pdev->dev,
  1419. "Failed to %s in NIC IDC function event.\n",
  1420. (enable ? "register" : "unregister"));
  1421. qlcnic_free_mbx_args(&cmd);
  1422. }
  1423. static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1424. {
  1425. struct qlcnic_cmd_args cmd;
  1426. int err;
  1427. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1428. if (err)
  1429. return err;
  1430. cmd.req.arg[1] = adapter->ahw->port_config;
  1431. err = qlcnic_issue_cmd(adapter, &cmd);
  1432. if (err)
  1433. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1434. qlcnic_free_mbx_args(&cmd);
  1435. return err;
  1436. }
  1437. static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1438. {
  1439. struct qlcnic_cmd_args cmd;
  1440. int err;
  1441. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1442. if (err)
  1443. return err;
  1444. err = qlcnic_issue_cmd(adapter, &cmd);
  1445. if (err)
  1446. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1447. else
  1448. adapter->ahw->port_config = cmd.rsp.arg[1];
  1449. qlcnic_free_mbx_args(&cmd);
  1450. return err;
  1451. }
  1452. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1453. {
  1454. int err;
  1455. u32 temp;
  1456. struct qlcnic_cmd_args cmd;
  1457. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1458. if (err)
  1459. return err;
  1460. temp = adapter->recv_ctx->context_id << 16;
  1461. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1462. err = qlcnic_issue_cmd(adapter, &cmd);
  1463. if (err)
  1464. dev_info(&adapter->pdev->dev,
  1465. "Setup linkevent mailbox failed\n");
  1466. qlcnic_free_mbx_args(&cmd);
  1467. return err;
  1468. }
  1469. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1470. u32 *interface_id)
  1471. {
  1472. if (qlcnic_sriov_pf_check(adapter)) {
  1473. qlcnic_alloc_lb_filters_mem(adapter);
  1474. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1475. adapter->rx_mac_learn = true;
  1476. } else {
  1477. if (!qlcnic_sriov_vf_check(adapter))
  1478. *interface_id = adapter->recv_ctx->context_id << 16;
  1479. }
  1480. }
  1481. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1482. {
  1483. struct qlcnic_cmd_args *cmd = NULL;
  1484. u32 temp = 0;
  1485. int err;
  1486. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1487. return -EIO;
  1488. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1489. if (!cmd)
  1490. return -ENOMEM;
  1491. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1492. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1493. if (err)
  1494. goto out;
  1495. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1496. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1497. if (qlcnic_84xx_check(adapter) && qlcnic_sriov_pf_check(adapter))
  1498. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1499. cmd->req.arg[1] = mode | temp;
  1500. err = qlcnic_issue_cmd(adapter, cmd);
  1501. if (!err)
  1502. return err;
  1503. qlcnic_free_mbx_args(cmd);
  1504. out:
  1505. kfree(cmd);
  1506. return err;
  1507. }
  1508. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1509. {
  1510. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1511. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1512. u8 drv_sds_rings = adapter->drv_sds_rings;
  1513. u8 drv_tx_rings = adapter->drv_tx_rings;
  1514. int ret = 0, loop = 0;
  1515. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1516. netdev_warn(netdev,
  1517. "Loopback test not supported in non privileged mode\n");
  1518. return -ENOTSUPP;
  1519. }
  1520. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1521. netdev_info(netdev, "Device is resetting\n");
  1522. return -EBUSY;
  1523. }
  1524. if (qlcnic_get_diag_lock(adapter)) {
  1525. netdev_info(netdev, "Device is in diagnostics mode\n");
  1526. return -EBUSY;
  1527. }
  1528. netdev_info(netdev, "%s loopback test in progress\n",
  1529. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1530. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1531. drv_sds_rings);
  1532. if (ret)
  1533. goto fail_diag_alloc;
  1534. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1535. if (ret)
  1536. goto free_diag_res;
  1537. /* Poll for link up event before running traffic */
  1538. do {
  1539. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1540. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1541. netdev_info(netdev,
  1542. "Device is resetting, free LB test resources\n");
  1543. ret = -EBUSY;
  1544. goto free_diag_res;
  1545. }
  1546. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1547. netdev_info(netdev,
  1548. "Firmware didn't sent link up event to loopback request\n");
  1549. ret = -ETIMEDOUT;
  1550. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1551. goto free_diag_res;
  1552. }
  1553. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1554. ret = qlcnic_do_lb_test(adapter, mode);
  1555. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1556. free_diag_res:
  1557. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  1558. fail_diag_alloc:
  1559. adapter->drv_sds_rings = drv_sds_rings;
  1560. adapter->drv_tx_rings = drv_tx_rings;
  1561. qlcnic_release_diag_lock(adapter);
  1562. return ret;
  1563. }
  1564. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1565. u32 *max_wait_count)
  1566. {
  1567. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1568. int temp;
  1569. netdev_info(adapter->netdev, "Received loopback IDC time extend event for 0x%x seconds\n",
  1570. ahw->extend_lb_time);
  1571. temp = ahw->extend_lb_time * 1000;
  1572. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1573. ahw->extend_lb_time = 0;
  1574. }
  1575. static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1576. {
  1577. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1578. struct net_device *netdev = adapter->netdev;
  1579. u32 config, max_wait_count;
  1580. int status = 0, loop = 0;
  1581. ahw->extend_lb_time = 0;
  1582. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1583. status = qlcnic_83xx_get_port_config(adapter);
  1584. if (status)
  1585. return status;
  1586. config = ahw->port_config;
  1587. /* Check if port is already in loopback mode */
  1588. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1589. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1590. netdev_err(netdev,
  1591. "Port already in Loopback mode.\n");
  1592. return -EINPROGRESS;
  1593. }
  1594. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1595. if (mode == QLCNIC_ILB_MODE)
  1596. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1597. if (mode == QLCNIC_ELB_MODE)
  1598. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1599. status = qlcnic_83xx_set_port_config(adapter);
  1600. if (status) {
  1601. netdev_err(netdev,
  1602. "Failed to Set Loopback Mode = 0x%x.\n",
  1603. ahw->port_config);
  1604. ahw->port_config = config;
  1605. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1606. return status;
  1607. }
  1608. /* Wait for Link and IDC Completion AEN */
  1609. do {
  1610. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1611. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1612. netdev_info(netdev,
  1613. "Device is resetting, free LB test resources\n");
  1614. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1615. return -EBUSY;
  1616. }
  1617. if (ahw->extend_lb_time)
  1618. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1619. &max_wait_count);
  1620. if (loop++ > max_wait_count) {
  1621. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1622. __func__);
  1623. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1624. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1625. return -ETIMEDOUT;
  1626. }
  1627. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1628. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1629. QLCNIC_MAC_ADD);
  1630. return status;
  1631. }
  1632. static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1633. {
  1634. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1635. u32 config = ahw->port_config, max_wait_count;
  1636. struct net_device *netdev = adapter->netdev;
  1637. int status = 0, loop = 0;
  1638. ahw->extend_lb_time = 0;
  1639. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1640. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1641. if (mode == QLCNIC_ILB_MODE)
  1642. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1643. if (mode == QLCNIC_ELB_MODE)
  1644. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1645. status = qlcnic_83xx_set_port_config(adapter);
  1646. if (status) {
  1647. netdev_err(netdev,
  1648. "Failed to Clear Loopback Mode = 0x%x.\n",
  1649. ahw->port_config);
  1650. ahw->port_config = config;
  1651. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1652. return status;
  1653. }
  1654. /* Wait for Link and IDC Completion AEN */
  1655. do {
  1656. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1657. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1658. netdev_info(netdev,
  1659. "Device is resetting, free LB test resources\n");
  1660. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1661. return -EBUSY;
  1662. }
  1663. if (ahw->extend_lb_time)
  1664. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1665. &max_wait_count);
  1666. if (loop++ > max_wait_count) {
  1667. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1668. __func__);
  1669. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1670. return -ETIMEDOUT;
  1671. }
  1672. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1673. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1674. QLCNIC_MAC_DEL);
  1675. return status;
  1676. }
  1677. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1678. u32 *interface_id)
  1679. {
  1680. if (qlcnic_sriov_pf_check(adapter)) {
  1681. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1682. } else {
  1683. if (!qlcnic_sriov_vf_check(adapter))
  1684. *interface_id = adapter->recv_ctx->context_id << 16;
  1685. }
  1686. }
  1687. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1688. int mode)
  1689. {
  1690. int err;
  1691. u32 temp = 0, temp_ip;
  1692. struct qlcnic_cmd_args cmd;
  1693. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1694. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1695. if (err)
  1696. return;
  1697. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1698. if (mode == QLCNIC_IP_UP)
  1699. cmd.req.arg[1] = 1 | temp;
  1700. else
  1701. cmd.req.arg[1] = 2 | temp;
  1702. /*
  1703. * Adapter needs IP address in network byte order.
  1704. * But hardware mailbox registers go through writel(), hence IP address
  1705. * gets swapped on big endian architecture.
  1706. * To negate swapping of writel() on big endian architecture
  1707. * use swab32(value).
  1708. */
  1709. temp_ip = swab32(ntohl(ip));
  1710. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1711. err = qlcnic_issue_cmd(adapter, &cmd);
  1712. if (err != QLCNIC_RCODE_SUCCESS)
  1713. dev_err(&adapter->netdev->dev,
  1714. "could not notify %s IP 0x%x request\n",
  1715. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1716. qlcnic_free_mbx_args(&cmd);
  1717. }
  1718. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1719. {
  1720. int err;
  1721. u32 temp, arg1;
  1722. struct qlcnic_cmd_args cmd;
  1723. int lro_bit_mask;
  1724. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1725. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1726. return 0;
  1727. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1728. if (err)
  1729. return err;
  1730. temp = adapter->recv_ctx->context_id << 16;
  1731. arg1 = lro_bit_mask | temp;
  1732. cmd.req.arg[1] = arg1;
  1733. err = qlcnic_issue_cmd(adapter, &cmd);
  1734. if (err)
  1735. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1736. qlcnic_free_mbx_args(&cmd);
  1737. return err;
  1738. }
  1739. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1740. {
  1741. int err;
  1742. u32 word;
  1743. struct qlcnic_cmd_args cmd;
  1744. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1745. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1746. 0x255b0ec26d5a56daULL };
  1747. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1748. if (err)
  1749. return err;
  1750. /*
  1751. * RSS request:
  1752. * bits 3-0: Rsvd
  1753. * 5-4: hash_type_ipv4
  1754. * 7-6: hash_type_ipv6
  1755. * 8: enable
  1756. * 9: use indirection table
  1757. * 16-31: indirection table mask
  1758. */
  1759. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1760. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1761. ((u32)(enable & 0x1) << 8) |
  1762. ((0x7ULL) << 16);
  1763. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1764. cmd.req.arg[2] = word;
  1765. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1766. err = qlcnic_issue_cmd(adapter, &cmd);
  1767. if (err)
  1768. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1769. qlcnic_free_mbx_args(&cmd);
  1770. return err;
  1771. }
  1772. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1773. u32 *interface_id)
  1774. {
  1775. if (qlcnic_sriov_pf_check(adapter)) {
  1776. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1777. } else {
  1778. if (!qlcnic_sriov_vf_check(adapter))
  1779. *interface_id = adapter->recv_ctx->context_id << 16;
  1780. }
  1781. }
  1782. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1783. u16 vlan_id, u8 op)
  1784. {
  1785. struct qlcnic_cmd_args *cmd = NULL;
  1786. struct qlcnic_macvlan_mbx mv;
  1787. u32 *buf, temp = 0;
  1788. int err;
  1789. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1790. return -EIO;
  1791. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1792. if (!cmd)
  1793. return -ENOMEM;
  1794. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1795. if (err)
  1796. goto out;
  1797. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1798. if (vlan_id)
  1799. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1800. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1801. cmd->req.arg[1] = op | (1 << 8);
  1802. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1803. cmd->req.arg[1] |= temp;
  1804. mv.vlan = vlan_id;
  1805. mv.mac_addr0 = addr[0];
  1806. mv.mac_addr1 = addr[1];
  1807. mv.mac_addr2 = addr[2];
  1808. mv.mac_addr3 = addr[3];
  1809. mv.mac_addr4 = addr[4];
  1810. mv.mac_addr5 = addr[5];
  1811. buf = &cmd->req.arg[2];
  1812. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1813. err = qlcnic_issue_cmd(adapter, cmd);
  1814. if (!err)
  1815. return err;
  1816. qlcnic_free_mbx_args(cmd);
  1817. out:
  1818. kfree(cmd);
  1819. return err;
  1820. }
  1821. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1822. u16 vlan_id)
  1823. {
  1824. u8 mac[ETH_ALEN];
  1825. memcpy(&mac, addr, ETH_ALEN);
  1826. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1827. }
  1828. static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1829. u8 type, struct qlcnic_cmd_args *cmd)
  1830. {
  1831. switch (type) {
  1832. case QLCNIC_SET_STATION_MAC:
  1833. case QLCNIC_SET_FAC_DEF_MAC:
  1834. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1835. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1836. break;
  1837. }
  1838. cmd->req.arg[1] = type;
  1839. }
  1840. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1841. u8 function)
  1842. {
  1843. int err, i;
  1844. struct qlcnic_cmd_args cmd;
  1845. u32 mac_low, mac_high;
  1846. function = 0;
  1847. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1848. if (err)
  1849. return err;
  1850. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1851. err = qlcnic_issue_cmd(adapter, &cmd);
  1852. if (err == QLCNIC_RCODE_SUCCESS) {
  1853. mac_low = cmd.rsp.arg[1];
  1854. mac_high = cmd.rsp.arg[2];
  1855. for (i = 0; i < 2; i++)
  1856. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1857. for (i = 2; i < 6; i++)
  1858. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1859. } else {
  1860. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1861. err);
  1862. err = -EIO;
  1863. }
  1864. qlcnic_free_mbx_args(&cmd);
  1865. return err;
  1866. }
  1867. static int qlcnic_83xx_set_rx_intr_coal(struct qlcnic_adapter *adapter)
  1868. {
  1869. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1870. struct qlcnic_cmd_args cmd;
  1871. u16 temp;
  1872. int err;
  1873. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1874. if (err)
  1875. return err;
  1876. temp = adapter->recv_ctx->context_id;
  1877. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1878. temp = coal->rx_time_us;
  1879. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1880. cmd.req.arg[3] = coal->flag;
  1881. err = qlcnic_issue_cmd(adapter, &cmd);
  1882. if (err != QLCNIC_RCODE_SUCCESS)
  1883. netdev_err(adapter->netdev,
  1884. "failed to set interrupt coalescing parameters\n");
  1885. qlcnic_free_mbx_args(&cmd);
  1886. return err;
  1887. }
  1888. static int qlcnic_83xx_set_tx_intr_coal(struct qlcnic_adapter *adapter)
  1889. {
  1890. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1891. struct qlcnic_cmd_args cmd;
  1892. u16 temp;
  1893. int err;
  1894. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1895. if (err)
  1896. return err;
  1897. temp = adapter->tx_ring->ctx_id;
  1898. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1899. temp = coal->tx_time_us;
  1900. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1901. cmd.req.arg[3] = coal->flag;
  1902. err = qlcnic_issue_cmd(adapter, &cmd);
  1903. if (err != QLCNIC_RCODE_SUCCESS)
  1904. netdev_err(adapter->netdev,
  1905. "failed to set interrupt coalescing parameters\n");
  1906. qlcnic_free_mbx_args(&cmd);
  1907. return err;
  1908. }
  1909. int qlcnic_83xx_set_rx_tx_intr_coal(struct qlcnic_adapter *adapter)
  1910. {
  1911. int err = 0;
  1912. err = qlcnic_83xx_set_rx_intr_coal(adapter);
  1913. if (err)
  1914. netdev_err(adapter->netdev,
  1915. "failed to set Rx coalescing parameters\n");
  1916. err = qlcnic_83xx_set_tx_intr_coal(adapter);
  1917. if (err)
  1918. netdev_err(adapter->netdev,
  1919. "failed to set Tx coalescing parameters\n");
  1920. return err;
  1921. }
  1922. int qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter,
  1923. struct ethtool_coalesce *ethcoal)
  1924. {
  1925. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1926. u32 rx_coalesce_usecs, rx_max_frames;
  1927. u32 tx_coalesce_usecs, tx_max_frames;
  1928. int err;
  1929. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1930. return -EIO;
  1931. tx_coalesce_usecs = ethcoal->tx_coalesce_usecs;
  1932. tx_max_frames = ethcoal->tx_max_coalesced_frames;
  1933. rx_coalesce_usecs = ethcoal->rx_coalesce_usecs;
  1934. rx_max_frames = ethcoal->rx_max_coalesced_frames;
  1935. coal->flag = QLCNIC_INTR_DEFAULT;
  1936. if ((coal->rx_time_us == rx_coalesce_usecs) &&
  1937. (coal->rx_packets == rx_max_frames)) {
  1938. coal->type = QLCNIC_INTR_COAL_TYPE_TX;
  1939. coal->tx_time_us = tx_coalesce_usecs;
  1940. coal->tx_packets = tx_max_frames;
  1941. } else if ((coal->tx_time_us == tx_coalesce_usecs) &&
  1942. (coal->tx_packets == tx_max_frames)) {
  1943. coal->type = QLCNIC_INTR_COAL_TYPE_RX;
  1944. coal->rx_time_us = rx_coalesce_usecs;
  1945. coal->rx_packets = rx_max_frames;
  1946. } else {
  1947. coal->type = QLCNIC_INTR_COAL_TYPE_RX_TX;
  1948. coal->rx_time_us = rx_coalesce_usecs;
  1949. coal->rx_packets = rx_max_frames;
  1950. coal->tx_time_us = tx_coalesce_usecs;
  1951. coal->tx_packets = tx_max_frames;
  1952. }
  1953. switch (coal->type) {
  1954. case QLCNIC_INTR_COAL_TYPE_RX:
  1955. err = qlcnic_83xx_set_rx_intr_coal(adapter);
  1956. break;
  1957. case QLCNIC_INTR_COAL_TYPE_TX:
  1958. err = qlcnic_83xx_set_tx_intr_coal(adapter);
  1959. break;
  1960. case QLCNIC_INTR_COAL_TYPE_RX_TX:
  1961. err = qlcnic_83xx_set_rx_tx_intr_coal(adapter);
  1962. break;
  1963. default:
  1964. err = -EINVAL;
  1965. netdev_err(adapter->netdev,
  1966. "Invalid Interrupt coalescing type\n");
  1967. break;
  1968. }
  1969. return err;
  1970. }
  1971. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1972. u32 data[])
  1973. {
  1974. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1975. u8 link_status, duplex;
  1976. /* link speed */
  1977. link_status = LSB(data[3]) & 1;
  1978. if (link_status) {
  1979. ahw->link_speed = MSW(data[2]);
  1980. duplex = LSB(MSW(data[3]));
  1981. if (duplex)
  1982. ahw->link_duplex = DUPLEX_FULL;
  1983. else
  1984. ahw->link_duplex = DUPLEX_HALF;
  1985. } else {
  1986. ahw->link_speed = SPEED_UNKNOWN;
  1987. ahw->link_duplex = DUPLEX_UNKNOWN;
  1988. }
  1989. ahw->link_autoneg = MSB(MSW(data[3]));
  1990. ahw->module_type = MSB(LSW(data[3]));
  1991. ahw->has_link_events = 1;
  1992. ahw->lb_mode = data[4] & QLCNIC_LB_MODE_MASK;
  1993. qlcnic_advert_link_change(adapter, link_status);
  1994. }
  1995. static irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1996. {
  1997. struct qlcnic_adapter *adapter = data;
  1998. struct qlcnic_mailbox *mbx;
  1999. u32 mask, resp, event;
  2000. unsigned long flags;
  2001. mbx = adapter->ahw->mailbox;
  2002. spin_lock_irqsave(&mbx->aen_lock, flags);
  2003. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  2004. if (!(resp & QLCNIC_SET_OWNER))
  2005. goto out;
  2006. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  2007. if (event & QLCNIC_MBX_ASYNC_EVENT)
  2008. __qlcnic_83xx_process_aen(adapter);
  2009. else
  2010. qlcnic_83xx_notify_mbx_response(mbx);
  2011. out:
  2012. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  2013. writel(0, adapter->ahw->pci_base0 + mask);
  2014. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  2015. return IRQ_HANDLED;
  2016. }
  2017. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  2018. struct qlcnic_info *nic)
  2019. {
  2020. int i, err = -EIO;
  2021. struct qlcnic_cmd_args cmd;
  2022. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  2023. dev_err(&adapter->pdev->dev,
  2024. "%s: Error, invoked by non management func\n",
  2025. __func__);
  2026. return err;
  2027. }
  2028. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  2029. if (err)
  2030. return err;
  2031. cmd.req.arg[1] = (nic->pci_func << 16);
  2032. cmd.req.arg[2] = 0x1 << 16;
  2033. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  2034. cmd.req.arg[4] = nic->capabilities;
  2035. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  2036. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  2037. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  2038. for (i = 8; i < 32; i++)
  2039. cmd.req.arg[i] = 0;
  2040. err = qlcnic_issue_cmd(adapter, &cmd);
  2041. if (err != QLCNIC_RCODE_SUCCESS) {
  2042. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  2043. err);
  2044. err = -EIO;
  2045. }
  2046. qlcnic_free_mbx_args(&cmd);
  2047. return err;
  2048. }
  2049. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  2050. struct qlcnic_info *npar_info, u8 func_id)
  2051. {
  2052. int err;
  2053. u32 temp;
  2054. u8 op = 0;
  2055. struct qlcnic_cmd_args cmd;
  2056. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2057. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  2058. if (err)
  2059. return err;
  2060. if (func_id != ahw->pci_func) {
  2061. temp = func_id << 16;
  2062. cmd.req.arg[1] = op | BIT_31 | temp;
  2063. } else {
  2064. cmd.req.arg[1] = ahw->pci_func << 16;
  2065. }
  2066. err = qlcnic_issue_cmd(adapter, &cmd);
  2067. if (err) {
  2068. dev_info(&adapter->pdev->dev,
  2069. "Failed to get nic info %d\n", err);
  2070. goto out;
  2071. }
  2072. npar_info->op_type = cmd.rsp.arg[1];
  2073. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  2074. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  2075. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  2076. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  2077. npar_info->capabilities = cmd.rsp.arg[4];
  2078. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  2079. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  2080. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  2081. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  2082. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  2083. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  2084. if (cmd.rsp.arg[8] & 0x1)
  2085. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  2086. if (cmd.rsp.arg[8] & 0x10000) {
  2087. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  2088. npar_info->max_linkspeed_reg_offset = temp;
  2089. }
  2090. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  2091. sizeof(ahw->extra_capability));
  2092. out:
  2093. qlcnic_free_mbx_args(&cmd);
  2094. return err;
  2095. }
  2096. int qlcnic_get_pci_func_type(struct qlcnic_adapter *adapter, u16 type,
  2097. u16 *nic, u16 *fcoe, u16 *iscsi)
  2098. {
  2099. struct device *dev = &adapter->pdev->dev;
  2100. int err = 0;
  2101. switch (type) {
  2102. case QLCNIC_TYPE_NIC:
  2103. (*nic)++;
  2104. break;
  2105. case QLCNIC_TYPE_FCOE:
  2106. (*fcoe)++;
  2107. break;
  2108. case QLCNIC_TYPE_ISCSI:
  2109. (*iscsi)++;
  2110. break;
  2111. default:
  2112. dev_err(dev, "%s: Unknown PCI type[%x]\n",
  2113. __func__, type);
  2114. err = -EIO;
  2115. }
  2116. return err;
  2117. }
  2118. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  2119. struct qlcnic_pci_info *pci_info)
  2120. {
  2121. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2122. struct device *dev = &adapter->pdev->dev;
  2123. u16 nic = 0, fcoe = 0, iscsi = 0;
  2124. struct qlcnic_cmd_args cmd;
  2125. int i, err = 0, j = 0;
  2126. u32 temp;
  2127. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  2128. if (err)
  2129. return err;
  2130. err = qlcnic_issue_cmd(adapter, &cmd);
  2131. ahw->total_nic_func = 0;
  2132. if (err == QLCNIC_RCODE_SUCCESS) {
  2133. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  2134. for (i = 2, j = 0; j < ahw->max_vnic_func; j++, pci_info++) {
  2135. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  2136. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2137. i++;
  2138. if (!pci_info->active) {
  2139. i += QLC_SKIP_INACTIVE_PCI_REGS;
  2140. continue;
  2141. }
  2142. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  2143. err = qlcnic_get_pci_func_type(adapter, pci_info->type,
  2144. &nic, &fcoe, &iscsi);
  2145. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2146. pci_info->default_port = temp;
  2147. i++;
  2148. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  2149. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2150. pci_info->tx_max_bw = temp;
  2151. i = i + 2;
  2152. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  2153. i++;
  2154. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  2155. i = i + 3;
  2156. }
  2157. } else {
  2158. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2159. err = -EIO;
  2160. }
  2161. ahw->total_nic_func = nic;
  2162. ahw->total_pci_func = nic + fcoe + iscsi;
  2163. if (ahw->total_nic_func == 0 || ahw->total_pci_func == 0) {
  2164. dev_err(dev, "%s: Invalid function count: total nic func[%x], total pci func[%x]\n",
  2165. __func__, ahw->total_nic_func, ahw->total_pci_func);
  2166. err = -EIO;
  2167. }
  2168. qlcnic_free_mbx_args(&cmd);
  2169. return err;
  2170. }
  2171. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2172. {
  2173. int i, index, err;
  2174. u8 max_ints;
  2175. u32 val, temp, type;
  2176. struct qlcnic_cmd_args cmd;
  2177. max_ints = adapter->ahw->num_msix - 1;
  2178. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2179. if (err)
  2180. return err;
  2181. cmd.req.arg[1] = max_ints;
  2182. if (qlcnic_sriov_vf_check(adapter))
  2183. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2184. for (i = 0, index = 2; i < max_ints; i++) {
  2185. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2186. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2187. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2188. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2189. cmd.req.arg[index++] = val;
  2190. }
  2191. err = qlcnic_issue_cmd(adapter, &cmd);
  2192. if (err) {
  2193. dev_err(&adapter->pdev->dev,
  2194. "Failed to configure interrupts 0x%x\n", err);
  2195. goto out;
  2196. }
  2197. max_ints = cmd.rsp.arg[1];
  2198. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2199. val = cmd.rsp.arg[index];
  2200. if (LSB(val)) {
  2201. dev_info(&adapter->pdev->dev,
  2202. "Can't configure interrupt %d\n",
  2203. adapter->ahw->intr_tbl[i].id);
  2204. continue;
  2205. }
  2206. if (op_type) {
  2207. adapter->ahw->intr_tbl[i].id = MSW(val);
  2208. adapter->ahw->intr_tbl[i].enabled = 1;
  2209. temp = cmd.rsp.arg[index + 1];
  2210. adapter->ahw->intr_tbl[i].src = temp;
  2211. } else {
  2212. adapter->ahw->intr_tbl[i].id = i;
  2213. adapter->ahw->intr_tbl[i].enabled = 0;
  2214. adapter->ahw->intr_tbl[i].src = 0;
  2215. }
  2216. }
  2217. out:
  2218. qlcnic_free_mbx_args(&cmd);
  2219. return err;
  2220. }
  2221. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2222. {
  2223. int id, timeout = 0;
  2224. u32 status = 0;
  2225. while (status == 0) {
  2226. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2227. if (status)
  2228. break;
  2229. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2230. id = QLC_SHARED_REG_RD32(adapter,
  2231. QLCNIC_FLASH_LOCK_OWNER);
  2232. dev_err(&adapter->pdev->dev,
  2233. "%s: failed, lock held by %d\n", __func__, id);
  2234. return -EIO;
  2235. }
  2236. usleep_range(1000, 2000);
  2237. }
  2238. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2239. return 0;
  2240. }
  2241. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2242. {
  2243. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2244. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2245. }
  2246. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2247. u32 flash_addr, u8 *p_data,
  2248. int count)
  2249. {
  2250. u32 word, range, flash_offset, addr = flash_addr, ret;
  2251. ulong indirect_add, direct_window;
  2252. int i, err = 0;
  2253. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2254. if (addr & 0x3) {
  2255. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2256. return -EIO;
  2257. }
  2258. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2259. (addr & 0xFFFF0000));
  2260. range = flash_offset + (count * sizeof(u32));
  2261. /* Check if data is spread across multiple sectors */
  2262. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2263. /* Multi sector read */
  2264. for (i = 0; i < count; i++) {
  2265. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2266. ret = QLCRD32(adapter, indirect_add, &err);
  2267. if (err == -EIO)
  2268. return err;
  2269. word = ret;
  2270. *(u32 *)p_data = word;
  2271. p_data = p_data + 4;
  2272. addr = addr + 4;
  2273. flash_offset = flash_offset + 4;
  2274. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2275. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2276. /* This write is needed once for each sector */
  2277. qlcnic_83xx_wrt_reg_indirect(adapter,
  2278. direct_window,
  2279. (addr));
  2280. flash_offset = 0;
  2281. }
  2282. }
  2283. } else {
  2284. /* Single sector read */
  2285. for (i = 0; i < count; i++) {
  2286. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2287. ret = QLCRD32(adapter, indirect_add, &err);
  2288. if (err == -EIO)
  2289. return err;
  2290. word = ret;
  2291. *(u32 *)p_data = word;
  2292. p_data = p_data + 4;
  2293. addr = addr + 4;
  2294. }
  2295. }
  2296. return 0;
  2297. }
  2298. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2299. {
  2300. u32 status;
  2301. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2302. int err = 0;
  2303. do {
  2304. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2305. if (err == -EIO)
  2306. return err;
  2307. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2308. QLC_83XX_FLASH_STATUS_READY)
  2309. break;
  2310. usleep_range(1000, 1100);
  2311. } while (--retries);
  2312. if (!retries)
  2313. return -EIO;
  2314. return 0;
  2315. }
  2316. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2317. {
  2318. int ret;
  2319. u32 cmd;
  2320. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2321. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2322. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2323. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2324. adapter->ahw->fdt.write_enable_bits);
  2325. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2326. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2327. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2328. if (ret)
  2329. return -EIO;
  2330. return 0;
  2331. }
  2332. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2333. {
  2334. int ret;
  2335. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2336. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2337. adapter->ahw->fdt.write_statusreg_cmd));
  2338. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2339. adapter->ahw->fdt.write_disable_bits);
  2340. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2341. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2342. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2343. if (ret)
  2344. return -EIO;
  2345. return 0;
  2346. }
  2347. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2348. {
  2349. int ret, err = 0;
  2350. u32 mfg_id;
  2351. if (qlcnic_83xx_lock_flash(adapter))
  2352. return -EIO;
  2353. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2354. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2355. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2356. QLC_83XX_FLASH_READ_CTRL);
  2357. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2358. if (ret) {
  2359. qlcnic_83xx_unlock_flash(adapter);
  2360. return -EIO;
  2361. }
  2362. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2363. if (err == -EIO) {
  2364. qlcnic_83xx_unlock_flash(adapter);
  2365. return err;
  2366. }
  2367. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2368. qlcnic_83xx_unlock_flash(adapter);
  2369. return 0;
  2370. }
  2371. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2372. {
  2373. int count, fdt_size, ret = 0;
  2374. fdt_size = sizeof(struct qlcnic_fdt);
  2375. count = fdt_size / sizeof(u32);
  2376. if (qlcnic_83xx_lock_flash(adapter))
  2377. return -EIO;
  2378. memset(&adapter->ahw->fdt, 0, fdt_size);
  2379. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2380. (u8 *)&adapter->ahw->fdt,
  2381. count);
  2382. qlcnic_swap32_buffer((u32 *)&adapter->ahw->fdt, count);
  2383. qlcnic_83xx_unlock_flash(adapter);
  2384. return ret;
  2385. }
  2386. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2387. u32 sector_start_addr)
  2388. {
  2389. u32 reversed_addr, addr1, addr2, cmd;
  2390. int ret = -EIO;
  2391. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2392. return -EIO;
  2393. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2394. ret = qlcnic_83xx_enable_flash_write(adapter);
  2395. if (ret) {
  2396. qlcnic_83xx_unlock_flash(adapter);
  2397. dev_err(&adapter->pdev->dev,
  2398. "%s failed at %d\n",
  2399. __func__, __LINE__);
  2400. return ret;
  2401. }
  2402. }
  2403. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2404. if (ret) {
  2405. qlcnic_83xx_unlock_flash(adapter);
  2406. dev_err(&adapter->pdev->dev,
  2407. "%s: failed at %d\n", __func__, __LINE__);
  2408. return -EIO;
  2409. }
  2410. addr1 = (sector_start_addr & 0xFF) << 16;
  2411. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2412. reversed_addr = addr1 | addr2 | (sector_start_addr & 0xFF00);
  2413. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2414. reversed_addr);
  2415. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2416. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2417. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2418. else
  2419. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2420. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2421. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2422. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2423. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2424. if (ret) {
  2425. qlcnic_83xx_unlock_flash(adapter);
  2426. dev_err(&adapter->pdev->dev,
  2427. "%s: failed at %d\n", __func__, __LINE__);
  2428. return -EIO;
  2429. }
  2430. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2431. ret = qlcnic_83xx_disable_flash_write(adapter);
  2432. if (ret) {
  2433. qlcnic_83xx_unlock_flash(adapter);
  2434. dev_err(&adapter->pdev->dev,
  2435. "%s: failed at %d\n", __func__, __LINE__);
  2436. return ret;
  2437. }
  2438. }
  2439. qlcnic_83xx_unlock_flash(adapter);
  2440. return 0;
  2441. }
  2442. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2443. u32 *p_data)
  2444. {
  2445. int ret = -EIO;
  2446. u32 addr1 = 0x00800000 | (addr >> 2);
  2447. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2448. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2449. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2450. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2451. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2452. if (ret) {
  2453. dev_err(&adapter->pdev->dev,
  2454. "%s: failed at %d\n", __func__, __LINE__);
  2455. return -EIO;
  2456. }
  2457. return 0;
  2458. }
  2459. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2460. u32 *p_data, int count)
  2461. {
  2462. u32 temp;
  2463. int ret = -EIO, err = 0;
  2464. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2465. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2466. dev_err(&adapter->pdev->dev,
  2467. "%s: Invalid word count\n", __func__);
  2468. return -EIO;
  2469. }
  2470. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2471. if (err == -EIO)
  2472. return err;
  2473. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2474. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2475. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2476. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2477. /* First DWORD write */
  2478. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2479. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2480. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2481. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2482. if (ret) {
  2483. dev_err(&adapter->pdev->dev,
  2484. "%s: failed at %d\n", __func__, __LINE__);
  2485. return -EIO;
  2486. }
  2487. count--;
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2489. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2490. /* Second to N-1 DWORD writes */
  2491. while (count != 1) {
  2492. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2493. *p_data++);
  2494. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2495. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2496. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2497. if (ret) {
  2498. dev_err(&adapter->pdev->dev,
  2499. "%s: failed at %d\n", __func__, __LINE__);
  2500. return -EIO;
  2501. }
  2502. count--;
  2503. }
  2504. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2505. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2506. (addr >> 2));
  2507. /* Last DWORD write */
  2508. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2509. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2510. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2511. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2512. if (ret) {
  2513. dev_err(&adapter->pdev->dev,
  2514. "%s: failed at %d\n", __func__, __LINE__);
  2515. return -EIO;
  2516. }
  2517. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2518. if (err == -EIO)
  2519. return err;
  2520. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2521. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2522. __func__, __LINE__);
  2523. /* Operation failed, clear error bit */
  2524. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2525. if (err == -EIO)
  2526. return err;
  2527. qlcnic_83xx_wrt_reg_indirect(adapter,
  2528. QLC_83XX_FLASH_SPI_CONTROL,
  2529. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2530. }
  2531. return 0;
  2532. }
  2533. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2534. {
  2535. u32 val, id;
  2536. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2537. /* Check if recovery need to be performed by the calling function */
  2538. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2539. val = val & ~0x3F;
  2540. val = val | ((adapter->portnum << 2) |
  2541. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2542. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2543. dev_info(&adapter->pdev->dev,
  2544. "%s: lock recovery initiated\n", __func__);
  2545. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2546. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2547. id = ((val >> 2) & 0xF);
  2548. if (id == adapter->portnum) {
  2549. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2550. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2551. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2552. /* Force release the lock */
  2553. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2554. /* Clear recovery bits */
  2555. val = val & ~0x3F;
  2556. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2557. dev_info(&adapter->pdev->dev,
  2558. "%s: lock recovery completed\n", __func__);
  2559. } else {
  2560. dev_info(&adapter->pdev->dev,
  2561. "%s: func %d to resume lock recovery process\n",
  2562. __func__, id);
  2563. }
  2564. } else {
  2565. dev_info(&adapter->pdev->dev,
  2566. "%s: lock recovery initiated by other functions\n",
  2567. __func__);
  2568. }
  2569. }
  2570. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2571. {
  2572. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2573. int max_attempt = 0;
  2574. while (status == 0) {
  2575. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2576. if (status)
  2577. break;
  2578. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2579. i++;
  2580. if (i == 1)
  2581. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2582. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2583. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2584. if (val == temp) {
  2585. id = val & 0xFF;
  2586. dev_info(&adapter->pdev->dev,
  2587. "%s: lock to be recovered from %d\n",
  2588. __func__, id);
  2589. qlcnic_83xx_recover_driver_lock(adapter);
  2590. i = 0;
  2591. max_attempt++;
  2592. } else {
  2593. dev_err(&adapter->pdev->dev,
  2594. "%s: failed to get lock\n", __func__);
  2595. return -EIO;
  2596. }
  2597. }
  2598. /* Force exit from while loop after few attempts */
  2599. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2600. dev_err(&adapter->pdev->dev,
  2601. "%s: failed to get lock\n", __func__);
  2602. return -EIO;
  2603. }
  2604. }
  2605. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2606. lock_alive_counter = val >> 8;
  2607. lock_alive_counter++;
  2608. val = lock_alive_counter << 8 | adapter->portnum;
  2609. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2610. return 0;
  2611. }
  2612. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2613. {
  2614. u32 val, lock_alive_counter, id;
  2615. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2616. id = val & 0xFF;
  2617. lock_alive_counter = val >> 8;
  2618. if (id != adapter->portnum)
  2619. dev_err(&adapter->pdev->dev,
  2620. "%s:Warning func %d is unlocking lock owned by %d\n",
  2621. __func__, adapter->portnum, id);
  2622. val = (lock_alive_counter << 8) | 0xFF;
  2623. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2624. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2625. }
  2626. int qlcnic_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2627. u32 *data, u32 count)
  2628. {
  2629. int i, j, ret = 0;
  2630. u32 temp;
  2631. /* Check alignment */
  2632. if (addr & 0xF)
  2633. return -EIO;
  2634. mutex_lock(&adapter->ahw->mem_lock);
  2635. qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_HI, 0);
  2636. for (i = 0; i < count; i++, addr += 16) {
  2637. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2638. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2639. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2640. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2641. mutex_unlock(&adapter->ahw->mem_lock);
  2642. return -EIO;
  2643. }
  2644. qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_LO, addr);
  2645. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_LO, *data++);
  2646. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_HI, *data++);
  2647. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_ULO, *data++);
  2648. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_UHI, *data++);
  2649. qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_ENABLE);
  2650. qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_START);
  2651. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2652. temp = qlcnic_ind_rd(adapter, QLCNIC_MS_CTRL);
  2653. if ((temp & TA_CTL_BUSY) == 0)
  2654. break;
  2655. }
  2656. /* Status check failure */
  2657. if (j >= MAX_CTL_CHECK) {
  2658. printk_ratelimited(KERN_WARNING
  2659. "MS memory write failed\n");
  2660. mutex_unlock(&adapter->ahw->mem_lock);
  2661. return -EIO;
  2662. }
  2663. }
  2664. mutex_unlock(&adapter->ahw->mem_lock);
  2665. return ret;
  2666. }
  2667. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2668. u8 *p_data, int count)
  2669. {
  2670. u32 word, addr = flash_addr, ret;
  2671. ulong indirect_addr;
  2672. int i, err = 0;
  2673. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2674. return -EIO;
  2675. if (addr & 0x3) {
  2676. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2677. qlcnic_83xx_unlock_flash(adapter);
  2678. return -EIO;
  2679. }
  2680. for (i = 0; i < count; i++) {
  2681. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2682. QLC_83XX_FLASH_DIRECT_WINDOW,
  2683. (addr))) {
  2684. qlcnic_83xx_unlock_flash(adapter);
  2685. return -EIO;
  2686. }
  2687. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2688. ret = QLCRD32(adapter, indirect_addr, &err);
  2689. if (err == -EIO)
  2690. return err;
  2691. word = ret;
  2692. *(u32 *)p_data = word;
  2693. p_data = p_data + 4;
  2694. addr = addr + 4;
  2695. }
  2696. qlcnic_83xx_unlock_flash(adapter);
  2697. return 0;
  2698. }
  2699. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2700. {
  2701. u8 pci_func;
  2702. int err;
  2703. u32 config = 0, state;
  2704. struct qlcnic_cmd_args cmd;
  2705. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2706. if (qlcnic_sriov_vf_check(adapter))
  2707. pci_func = adapter->portnum;
  2708. else
  2709. pci_func = ahw->pci_func;
  2710. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2711. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2712. dev_info(&adapter->pdev->dev, "link state down\n");
  2713. return config;
  2714. }
  2715. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2716. if (err)
  2717. return err;
  2718. err = qlcnic_issue_cmd(adapter, &cmd);
  2719. if (err) {
  2720. dev_info(&adapter->pdev->dev,
  2721. "Get Link Status Command failed: 0x%x\n", err);
  2722. goto out;
  2723. } else {
  2724. config = cmd.rsp.arg[1];
  2725. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2726. case QLC_83XX_10M_LINK:
  2727. ahw->link_speed = SPEED_10;
  2728. break;
  2729. case QLC_83XX_100M_LINK:
  2730. ahw->link_speed = SPEED_100;
  2731. break;
  2732. case QLC_83XX_1G_LINK:
  2733. ahw->link_speed = SPEED_1000;
  2734. break;
  2735. case QLC_83XX_10G_LINK:
  2736. ahw->link_speed = SPEED_10000;
  2737. break;
  2738. default:
  2739. ahw->link_speed = 0;
  2740. break;
  2741. }
  2742. config = cmd.rsp.arg[3];
  2743. switch (QLC_83XX_SFP_MODULE_TYPE(config)) {
  2744. case QLC_83XX_MODULE_FIBRE_10GBASE_LRM:
  2745. case QLC_83XX_MODULE_FIBRE_10GBASE_LR:
  2746. case QLC_83XX_MODULE_FIBRE_10GBASE_SR:
  2747. ahw->supported_type = PORT_FIBRE;
  2748. ahw->port_type = QLCNIC_XGBE;
  2749. break;
  2750. case QLC_83XX_MODULE_FIBRE_1000BASE_SX:
  2751. case QLC_83XX_MODULE_FIBRE_1000BASE_LX:
  2752. case QLC_83XX_MODULE_FIBRE_1000BASE_CX:
  2753. ahw->supported_type = PORT_FIBRE;
  2754. ahw->port_type = QLCNIC_GBE;
  2755. break;
  2756. case QLC_83XX_MODULE_TP_1000BASE_T:
  2757. ahw->supported_type = PORT_TP;
  2758. ahw->port_type = QLCNIC_GBE;
  2759. break;
  2760. case QLC_83XX_MODULE_DA_10GE_PASSIVE_CP:
  2761. case QLC_83XX_MODULE_DA_10GE_ACTIVE_CP:
  2762. case QLC_83XX_MODULE_DA_10GE_LEGACY_CP:
  2763. case QLC_83XX_MODULE_DA_1GE_PASSIVE_CP:
  2764. ahw->supported_type = PORT_DA;
  2765. ahw->port_type = QLCNIC_XGBE;
  2766. break;
  2767. default:
  2768. ahw->supported_type = PORT_OTHER;
  2769. ahw->port_type = QLCNIC_XGBE;
  2770. }
  2771. if (config & 1)
  2772. err = 1;
  2773. }
  2774. out:
  2775. qlcnic_free_mbx_args(&cmd);
  2776. return config;
  2777. }
  2778. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2779. struct ethtool_cmd *ecmd)
  2780. {
  2781. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2782. u32 config = 0;
  2783. int status = 0;
  2784. if (!test_bit(__QLCNIC_MAINTENANCE_MODE, &adapter->state)) {
  2785. /* Get port configuration info */
  2786. status = qlcnic_83xx_get_port_info(adapter);
  2787. /* Get Link Status related info */
  2788. config = qlcnic_83xx_test_link(adapter);
  2789. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2790. }
  2791. /* hard code until there is a way to get it from flash */
  2792. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2793. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2794. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2795. ecmd->duplex = ahw->link_duplex;
  2796. ecmd->autoneg = ahw->link_autoneg;
  2797. } else {
  2798. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2799. ecmd->duplex = DUPLEX_UNKNOWN;
  2800. ecmd->autoneg = AUTONEG_DISABLE;
  2801. }
  2802. ecmd->supported = (SUPPORTED_10baseT_Full |
  2803. SUPPORTED_100baseT_Full |
  2804. SUPPORTED_1000baseT_Full |
  2805. SUPPORTED_10000baseT_Full |
  2806. SUPPORTED_Autoneg);
  2807. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2808. if (ahw->port_config & QLC_83XX_10_CAPABLE)
  2809. ecmd->advertising |= SUPPORTED_10baseT_Full;
  2810. if (ahw->port_config & QLC_83XX_100_CAPABLE)
  2811. ecmd->advertising |= SUPPORTED_100baseT_Full;
  2812. if (ahw->port_config & QLC_83XX_1G_CAPABLE)
  2813. ecmd->advertising |= SUPPORTED_1000baseT_Full;
  2814. if (ahw->port_config & QLC_83XX_10G_CAPABLE)
  2815. ecmd->advertising |= SUPPORTED_10000baseT_Full;
  2816. if (ahw->port_config & QLC_83XX_AUTONEG_ENABLE)
  2817. ecmd->advertising |= ADVERTISED_Autoneg;
  2818. } else {
  2819. switch (ahw->link_speed) {
  2820. case SPEED_10:
  2821. ecmd->advertising = SUPPORTED_10baseT_Full;
  2822. break;
  2823. case SPEED_100:
  2824. ecmd->advertising = SUPPORTED_100baseT_Full;
  2825. break;
  2826. case SPEED_1000:
  2827. ecmd->advertising = SUPPORTED_1000baseT_Full;
  2828. break;
  2829. case SPEED_10000:
  2830. ecmd->advertising = SUPPORTED_10000baseT_Full;
  2831. break;
  2832. default:
  2833. break;
  2834. }
  2835. }
  2836. switch (ahw->supported_type) {
  2837. case PORT_FIBRE:
  2838. ecmd->supported |= SUPPORTED_FIBRE;
  2839. ecmd->advertising |= ADVERTISED_FIBRE;
  2840. ecmd->port = PORT_FIBRE;
  2841. ecmd->transceiver = XCVR_EXTERNAL;
  2842. break;
  2843. case PORT_TP:
  2844. ecmd->supported |= SUPPORTED_TP;
  2845. ecmd->advertising |= ADVERTISED_TP;
  2846. ecmd->port = PORT_TP;
  2847. ecmd->transceiver = XCVR_INTERNAL;
  2848. break;
  2849. case PORT_DA:
  2850. ecmd->supported |= SUPPORTED_FIBRE;
  2851. ecmd->advertising |= ADVERTISED_FIBRE;
  2852. ecmd->port = PORT_DA;
  2853. ecmd->transceiver = XCVR_EXTERNAL;
  2854. break;
  2855. default:
  2856. ecmd->supported |= SUPPORTED_FIBRE;
  2857. ecmd->advertising |= ADVERTISED_FIBRE;
  2858. ecmd->port = PORT_OTHER;
  2859. ecmd->transceiver = XCVR_EXTERNAL;
  2860. break;
  2861. }
  2862. ecmd->phy_address = ahw->physical_port;
  2863. return status;
  2864. }
  2865. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2866. struct ethtool_cmd *ecmd)
  2867. {
  2868. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2869. u32 config = adapter->ahw->port_config;
  2870. int status = 0;
  2871. /* 83xx devices do not support Half duplex */
  2872. if (ecmd->duplex == DUPLEX_HALF) {
  2873. netdev_info(adapter->netdev,
  2874. "Half duplex mode not supported\n");
  2875. return -EINVAL;
  2876. }
  2877. if (ecmd->autoneg) {
  2878. ahw->port_config |= QLC_83XX_AUTONEG_ENABLE;
  2879. ahw->port_config |= (QLC_83XX_100_CAPABLE |
  2880. QLC_83XX_1G_CAPABLE |
  2881. QLC_83XX_10G_CAPABLE);
  2882. } else { /* force speed */
  2883. ahw->port_config &= ~QLC_83XX_AUTONEG_ENABLE;
  2884. switch (ethtool_cmd_speed(ecmd)) {
  2885. case SPEED_10:
  2886. ahw->port_config &= ~(QLC_83XX_100_CAPABLE |
  2887. QLC_83XX_1G_CAPABLE |
  2888. QLC_83XX_10G_CAPABLE);
  2889. ahw->port_config |= QLC_83XX_10_CAPABLE;
  2890. break;
  2891. case SPEED_100:
  2892. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2893. QLC_83XX_1G_CAPABLE |
  2894. QLC_83XX_10G_CAPABLE);
  2895. ahw->port_config |= QLC_83XX_100_CAPABLE;
  2896. break;
  2897. case SPEED_1000:
  2898. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2899. QLC_83XX_100_CAPABLE |
  2900. QLC_83XX_10G_CAPABLE);
  2901. ahw->port_config |= QLC_83XX_1G_CAPABLE;
  2902. break;
  2903. case SPEED_10000:
  2904. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2905. QLC_83XX_100_CAPABLE |
  2906. QLC_83XX_1G_CAPABLE);
  2907. ahw->port_config |= QLC_83XX_10G_CAPABLE;
  2908. break;
  2909. default:
  2910. return -EINVAL;
  2911. }
  2912. }
  2913. status = qlcnic_83xx_set_port_config(adapter);
  2914. if (status) {
  2915. netdev_info(adapter->netdev,
  2916. "Failed to Set Link Speed and autoneg.\n");
  2917. ahw->port_config = config;
  2918. }
  2919. return status;
  2920. }
  2921. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2922. u64 *data, int index)
  2923. {
  2924. u32 low, hi;
  2925. u64 val;
  2926. low = cmd->rsp.arg[index];
  2927. hi = cmd->rsp.arg[index + 1];
  2928. val = (((u64) low) | (((u64) hi) << 32));
  2929. *data++ = val;
  2930. return data;
  2931. }
  2932. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2933. struct qlcnic_cmd_args *cmd, u64 *data,
  2934. int type, int *ret)
  2935. {
  2936. int err, k, total_regs;
  2937. *ret = 0;
  2938. err = qlcnic_issue_cmd(adapter, cmd);
  2939. if (err != QLCNIC_RCODE_SUCCESS) {
  2940. dev_info(&adapter->pdev->dev,
  2941. "Error in get statistics mailbox command\n");
  2942. *ret = -EIO;
  2943. return data;
  2944. }
  2945. total_regs = cmd->rsp.num;
  2946. switch (type) {
  2947. case QLC_83XX_STAT_MAC:
  2948. /* fill in MAC tx counters */
  2949. for (k = 2; k < 28; k += 2)
  2950. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2951. /* skip 24 bytes of reserved area */
  2952. /* fill in MAC rx counters */
  2953. for (k += 6; k < 60; k += 2)
  2954. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2955. /* skip 24 bytes of reserved area */
  2956. /* fill in MAC rx frame stats */
  2957. for (k += 6; k < 80; k += 2)
  2958. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2959. /* fill in eSwitch stats */
  2960. for (; k < total_regs; k += 2)
  2961. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2962. break;
  2963. case QLC_83XX_STAT_RX:
  2964. for (k = 2; k < 8; k += 2)
  2965. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2966. /* skip 8 bytes of reserved data */
  2967. for (k += 2; k < 24; k += 2)
  2968. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2969. /* skip 8 bytes containing RE1FBQ error data */
  2970. for (k += 2; k < total_regs; k += 2)
  2971. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2972. break;
  2973. case QLC_83XX_STAT_TX:
  2974. for (k = 2; k < 10; k += 2)
  2975. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2976. /* skip 8 bytes of reserved data */
  2977. for (k += 2; k < total_regs; k += 2)
  2978. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2979. break;
  2980. default:
  2981. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2982. *ret = -EIO;
  2983. }
  2984. return data;
  2985. }
  2986. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2987. {
  2988. struct qlcnic_cmd_args cmd;
  2989. struct net_device *netdev = adapter->netdev;
  2990. int ret = 0;
  2991. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2992. if (ret)
  2993. return;
  2994. /* Get Tx stats */
  2995. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2996. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2997. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2998. QLC_83XX_STAT_TX, &ret);
  2999. if (ret) {
  3000. netdev_err(netdev, "Error getting Tx stats\n");
  3001. goto out;
  3002. }
  3003. /* Get MAC stats */
  3004. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  3005. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  3006. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  3007. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  3008. QLC_83XX_STAT_MAC, &ret);
  3009. if (ret) {
  3010. netdev_err(netdev, "Error getting MAC stats\n");
  3011. goto out;
  3012. }
  3013. /* Get Rx stats */
  3014. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  3015. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  3016. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  3017. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  3018. QLC_83XX_STAT_RX, &ret);
  3019. if (ret)
  3020. netdev_err(netdev, "Error getting Rx stats\n");
  3021. out:
  3022. qlcnic_free_mbx_args(&cmd);
  3023. }
  3024. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  3025. {
  3026. u32 major, minor, sub;
  3027. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  3028. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  3029. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  3030. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  3031. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  3032. __func__);
  3033. return 1;
  3034. }
  3035. return 0;
  3036. }
  3037. inline int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  3038. {
  3039. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  3040. sizeof(*adapter->ahw->ext_reg_tbl)) +
  3041. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) *
  3042. sizeof(*adapter->ahw->reg_tbl));
  3043. }
  3044. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  3045. {
  3046. int i, j = 0;
  3047. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  3048. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  3049. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  3050. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  3051. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  3052. return i;
  3053. }
  3054. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  3055. {
  3056. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  3057. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3058. struct qlcnic_cmd_args cmd;
  3059. u8 val, drv_sds_rings = adapter->drv_sds_rings;
  3060. u8 drv_tx_rings = adapter->drv_tx_rings;
  3061. u32 data;
  3062. u16 intrpt_id, id;
  3063. int ret;
  3064. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  3065. netdev_info(netdev, "Device is resetting\n");
  3066. return -EBUSY;
  3067. }
  3068. if (qlcnic_get_diag_lock(adapter)) {
  3069. netdev_info(netdev, "Device in diagnostics mode\n");
  3070. return -EBUSY;
  3071. }
  3072. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  3073. drv_sds_rings);
  3074. if (ret)
  3075. goto fail_diag_irq;
  3076. ahw->diag_cnt = 0;
  3077. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  3078. if (ret)
  3079. goto fail_diag_irq;
  3080. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  3081. intrpt_id = ahw->intr_tbl[0].id;
  3082. else
  3083. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  3084. cmd.req.arg[1] = 1;
  3085. cmd.req.arg[2] = intrpt_id;
  3086. cmd.req.arg[3] = BIT_0;
  3087. ret = qlcnic_issue_cmd(adapter, &cmd);
  3088. data = cmd.rsp.arg[2];
  3089. id = LSW(data);
  3090. val = LSB(MSW(data));
  3091. if (id != intrpt_id)
  3092. dev_info(&adapter->pdev->dev,
  3093. "Interrupt generated: 0x%x, requested:0x%x\n",
  3094. id, intrpt_id);
  3095. if (val)
  3096. dev_err(&adapter->pdev->dev,
  3097. "Interrupt test error: 0x%x\n", val);
  3098. if (ret)
  3099. goto done;
  3100. msleep(20);
  3101. ret = !ahw->diag_cnt;
  3102. done:
  3103. qlcnic_free_mbx_args(&cmd);
  3104. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  3105. fail_diag_irq:
  3106. adapter->drv_sds_rings = drv_sds_rings;
  3107. adapter->drv_tx_rings = drv_tx_rings;
  3108. qlcnic_release_diag_lock(adapter);
  3109. return ret;
  3110. }
  3111. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  3112. struct ethtool_pauseparam *pause)
  3113. {
  3114. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3115. int status = 0;
  3116. u32 config;
  3117. status = qlcnic_83xx_get_port_config(adapter);
  3118. if (status) {
  3119. dev_err(&adapter->pdev->dev,
  3120. "%s: Get Pause Config failed\n", __func__);
  3121. return;
  3122. }
  3123. config = ahw->port_config;
  3124. if (config & QLC_83XX_CFG_STD_PAUSE) {
  3125. switch (MSW(config)) {
  3126. case QLC_83XX_TX_PAUSE:
  3127. pause->tx_pause = 1;
  3128. break;
  3129. case QLC_83XX_RX_PAUSE:
  3130. pause->rx_pause = 1;
  3131. break;
  3132. case QLC_83XX_TX_RX_PAUSE:
  3133. default:
  3134. /* Backward compatibility for existing
  3135. * flash definitions
  3136. */
  3137. pause->tx_pause = 1;
  3138. pause->rx_pause = 1;
  3139. }
  3140. }
  3141. if (QLC_83XX_AUTONEG(config))
  3142. pause->autoneg = 1;
  3143. }
  3144. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  3145. struct ethtool_pauseparam *pause)
  3146. {
  3147. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3148. int status = 0;
  3149. u32 config;
  3150. status = qlcnic_83xx_get_port_config(adapter);
  3151. if (status) {
  3152. dev_err(&adapter->pdev->dev,
  3153. "%s: Get Pause Config failed.\n", __func__);
  3154. return status;
  3155. }
  3156. config = ahw->port_config;
  3157. if (ahw->port_type == QLCNIC_GBE) {
  3158. if (pause->autoneg)
  3159. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  3160. if (!pause->autoneg)
  3161. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  3162. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  3163. return -EOPNOTSUPP;
  3164. }
  3165. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  3166. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  3167. if (pause->rx_pause && pause->tx_pause) {
  3168. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  3169. } else if (pause->rx_pause && !pause->tx_pause) {
  3170. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  3171. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  3172. } else if (pause->tx_pause && !pause->rx_pause) {
  3173. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  3174. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  3175. } else if (!pause->rx_pause && !pause->tx_pause) {
  3176. ahw->port_config &= ~(QLC_83XX_CFG_STD_TX_RX_PAUSE |
  3177. QLC_83XX_CFG_STD_PAUSE);
  3178. }
  3179. status = qlcnic_83xx_set_port_config(adapter);
  3180. if (status) {
  3181. dev_err(&adapter->pdev->dev,
  3182. "%s: Set Pause Config failed.\n", __func__);
  3183. ahw->port_config = config;
  3184. }
  3185. return status;
  3186. }
  3187. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  3188. {
  3189. int ret, err = 0;
  3190. u32 temp;
  3191. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  3192. QLC_83XX_FLASH_OEM_READ_SIG);
  3193. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  3194. QLC_83XX_FLASH_READ_CTRL);
  3195. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  3196. if (ret)
  3197. return -EIO;
  3198. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  3199. if (err == -EIO)
  3200. return err;
  3201. return temp & 0xFF;
  3202. }
  3203. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  3204. {
  3205. int status;
  3206. status = qlcnic_83xx_read_flash_status_reg(adapter);
  3207. if (status == -EIO) {
  3208. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  3209. __func__);
  3210. return 1;
  3211. }
  3212. return 0;
  3213. }
  3214. static int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  3215. {
  3216. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3217. struct net_device *netdev = adapter->netdev;
  3218. int retval;
  3219. netif_device_detach(netdev);
  3220. qlcnic_cancel_idc_work(adapter);
  3221. if (netif_running(netdev))
  3222. qlcnic_down(adapter, netdev);
  3223. qlcnic_83xx_disable_mbx_intr(adapter);
  3224. cancel_delayed_work_sync(&adapter->idc_aen_work);
  3225. retval = pci_save_state(pdev);
  3226. if (retval)
  3227. return retval;
  3228. return 0;
  3229. }
  3230. static int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3231. {
  3232. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3233. struct qlc_83xx_idc *idc = &ahw->idc;
  3234. int err = 0;
  3235. err = qlcnic_83xx_idc_init(adapter);
  3236. if (err)
  3237. return err;
  3238. if (ahw->nic_mode == QLCNIC_VNIC_MODE) {
  3239. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3240. qlcnic_83xx_set_vnic_opmode(adapter);
  3241. } else {
  3242. err = qlcnic_83xx_check_vnic_state(adapter);
  3243. if (err)
  3244. return err;
  3245. }
  3246. }
  3247. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3248. if (err)
  3249. return err;
  3250. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3251. idc->delay);
  3252. return err;
  3253. }
  3254. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3255. {
  3256. reinit_completion(&mbx->completion);
  3257. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3258. }
  3259. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3260. {
  3261. if (!mbx)
  3262. return;
  3263. destroy_workqueue(mbx->work_q);
  3264. kfree(mbx);
  3265. }
  3266. static inline void
  3267. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3268. struct qlcnic_cmd_args *cmd)
  3269. {
  3270. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3271. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3272. qlcnic_free_mbx_args(cmd);
  3273. kfree(cmd);
  3274. return;
  3275. }
  3276. complete(&cmd->completion);
  3277. }
  3278. static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3279. {
  3280. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3281. struct list_head *head = &mbx->cmd_q;
  3282. struct qlcnic_cmd_args *cmd = NULL;
  3283. spin_lock(&mbx->queue_lock);
  3284. while (!list_empty(head)) {
  3285. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3286. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3287. __func__, cmd->cmd_op);
  3288. list_del(&cmd->list);
  3289. mbx->num_cmds--;
  3290. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3291. }
  3292. spin_unlock(&mbx->queue_lock);
  3293. }
  3294. static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3295. {
  3296. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3297. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3298. u32 host_mbx_ctrl;
  3299. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3300. return -EBUSY;
  3301. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3302. if (host_mbx_ctrl) {
  3303. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3304. ahw->idc.collect_dump = 1;
  3305. return -EIO;
  3306. }
  3307. return 0;
  3308. }
  3309. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3310. u8 issue_cmd)
  3311. {
  3312. if (issue_cmd)
  3313. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3314. else
  3315. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3316. }
  3317. static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3318. struct qlcnic_cmd_args *cmd)
  3319. {
  3320. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3321. spin_lock(&mbx->queue_lock);
  3322. list_del(&cmd->list);
  3323. mbx->num_cmds--;
  3324. spin_unlock(&mbx->queue_lock);
  3325. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3326. }
  3327. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3328. struct qlcnic_cmd_args *cmd)
  3329. {
  3330. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3331. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3332. int i, j;
  3333. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3334. mbx_cmd = cmd->req.arg[0];
  3335. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3336. for (i = 1; i < cmd->req.num; i++)
  3337. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3338. } else {
  3339. fw_hal_version = ahw->fw_hal_version;
  3340. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3341. total_size = cmd->pay_size + hdr_size;
  3342. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3343. mbx_cmd = tmp | fw_hal_version << 29;
  3344. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3345. /* Back channel specific operations bits */
  3346. mbx_cmd = 0x1 | 1 << 4;
  3347. if (qlcnic_sriov_pf_check(adapter))
  3348. mbx_cmd |= cmd->func_num << 5;
  3349. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3350. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3351. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3352. for (j = 0; j < cmd->pay_size; j++, i++)
  3353. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3354. }
  3355. }
  3356. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3357. {
  3358. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3359. if (!mbx)
  3360. return;
  3361. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3362. complete(&mbx->completion);
  3363. cancel_work_sync(&mbx->work);
  3364. flush_workqueue(mbx->work_q);
  3365. qlcnic_83xx_flush_mbx_queue(adapter);
  3366. }
  3367. static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3368. struct qlcnic_cmd_args *cmd,
  3369. unsigned long *timeout)
  3370. {
  3371. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3372. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3373. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3374. init_completion(&cmd->completion);
  3375. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3376. spin_lock(&mbx->queue_lock);
  3377. list_add_tail(&cmd->list, &mbx->cmd_q);
  3378. mbx->num_cmds++;
  3379. cmd->total_cmds = mbx->num_cmds;
  3380. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3381. queue_work(mbx->work_q, &mbx->work);
  3382. spin_unlock(&mbx->queue_lock);
  3383. return 0;
  3384. }
  3385. return -EBUSY;
  3386. }
  3387. static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3388. struct qlcnic_cmd_args *cmd)
  3389. {
  3390. u8 mac_cmd_rcode;
  3391. u32 fw_data;
  3392. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3393. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3394. mac_cmd_rcode = (u8)fw_data;
  3395. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3396. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3397. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3398. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3399. return QLCNIC_RCODE_SUCCESS;
  3400. }
  3401. }
  3402. return -EINVAL;
  3403. }
  3404. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3405. struct qlcnic_cmd_args *cmd)
  3406. {
  3407. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3408. struct device *dev = &adapter->pdev->dev;
  3409. u8 mbx_err_code;
  3410. u32 fw_data;
  3411. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3412. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3413. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3414. switch (mbx_err_code) {
  3415. case QLCNIC_MBX_RSP_OK:
  3416. case QLCNIC_MBX_PORT_RSP_OK:
  3417. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3418. break;
  3419. default:
  3420. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3421. break;
  3422. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3423. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3424. ahw->op_mode, mbx_err_code);
  3425. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3426. qlcnic_dump_mbx(adapter, cmd);
  3427. }
  3428. return;
  3429. }
  3430. static inline void qlcnic_dump_mailbox_registers(struct qlcnic_adapter *adapter)
  3431. {
  3432. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3433. u32 offset;
  3434. offset = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  3435. dev_info(&adapter->pdev->dev, "Mbx interrupt mask=0x%x, Mbx interrupt enable=0x%x, Host mbx control=0x%x, Fw mbx control=0x%x",
  3436. readl(ahw->pci_base0 + offset),
  3437. QLCRDX(ahw, QLCNIC_MBX_INTR_ENBL),
  3438. QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL),
  3439. QLCRDX(ahw, QLCNIC_FW_MBX_CTRL));
  3440. }
  3441. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3442. {
  3443. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3444. work);
  3445. struct qlcnic_adapter *adapter = mbx->adapter;
  3446. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3447. struct device *dev = &adapter->pdev->dev;
  3448. atomic_t *rsp_status = &mbx->rsp_status;
  3449. struct list_head *head = &mbx->cmd_q;
  3450. struct qlcnic_hardware_context *ahw;
  3451. struct qlcnic_cmd_args *cmd = NULL;
  3452. ahw = adapter->ahw;
  3453. while (true) {
  3454. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3455. qlcnic_83xx_flush_mbx_queue(adapter);
  3456. return;
  3457. }
  3458. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3459. spin_lock(&mbx->queue_lock);
  3460. if (list_empty(head)) {
  3461. spin_unlock(&mbx->queue_lock);
  3462. return;
  3463. }
  3464. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3465. spin_unlock(&mbx->queue_lock);
  3466. mbx_ops->encode_cmd(adapter, cmd);
  3467. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3468. if (wait_for_completion_timeout(&mbx->completion,
  3469. QLC_83XX_MBX_TIMEOUT)) {
  3470. mbx_ops->decode_resp(adapter, cmd);
  3471. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3472. } else {
  3473. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3474. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3475. ahw->op_mode);
  3476. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3477. qlcnic_dump_mailbox_registers(adapter);
  3478. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3479. qlcnic_dump_mbx(adapter, cmd);
  3480. qlcnic_83xx_idc_request_reset(adapter,
  3481. QLCNIC_FORCE_FW_DUMP_KEY);
  3482. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3483. }
  3484. mbx_ops->dequeue_cmd(adapter, cmd);
  3485. }
  3486. }
  3487. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3488. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3489. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3490. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3491. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3492. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3493. };
  3494. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3495. {
  3496. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3497. struct qlcnic_mailbox *mbx;
  3498. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3499. if (!ahw->mailbox)
  3500. return -ENOMEM;
  3501. mbx = ahw->mailbox;
  3502. mbx->ops = &qlcnic_83xx_mbx_ops;
  3503. mbx->adapter = adapter;
  3504. spin_lock_init(&mbx->queue_lock);
  3505. spin_lock_init(&mbx->aen_lock);
  3506. INIT_LIST_HEAD(&mbx->cmd_q);
  3507. init_completion(&mbx->completion);
  3508. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3509. if (mbx->work_q == NULL) {
  3510. kfree(mbx);
  3511. return -ENOMEM;
  3512. }
  3513. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3514. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3515. return 0;
  3516. }
  3517. static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *pdev,
  3518. pci_channel_state_t state)
  3519. {
  3520. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3521. if (state == pci_channel_io_perm_failure)
  3522. return PCI_ERS_RESULT_DISCONNECT;
  3523. if (state == pci_channel_io_normal)
  3524. return PCI_ERS_RESULT_RECOVERED;
  3525. set_bit(__QLCNIC_AER, &adapter->state);
  3526. set_bit(__QLCNIC_RESETTING, &adapter->state);
  3527. qlcnic_83xx_aer_stop_poll_work(adapter);
  3528. pci_save_state(pdev);
  3529. pci_disable_device(pdev);
  3530. return PCI_ERS_RESULT_NEED_RESET;
  3531. }
  3532. static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *pdev)
  3533. {
  3534. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3535. int err = 0;
  3536. pdev->error_state = pci_channel_io_normal;
  3537. err = pci_enable_device(pdev);
  3538. if (err)
  3539. goto disconnect;
  3540. pci_set_power_state(pdev, PCI_D0);
  3541. pci_set_master(pdev);
  3542. pci_restore_state(pdev);
  3543. err = qlcnic_83xx_aer_reset(adapter);
  3544. if (err == 0)
  3545. return PCI_ERS_RESULT_RECOVERED;
  3546. disconnect:
  3547. clear_bit(__QLCNIC_AER, &adapter->state);
  3548. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  3549. return PCI_ERS_RESULT_DISCONNECT;
  3550. }
  3551. static void qlcnic_83xx_io_resume(struct pci_dev *pdev)
  3552. {
  3553. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3554. pci_cleanup_aer_uncorrect_error_status(pdev);
  3555. if (test_and_clear_bit(__QLCNIC_AER, &adapter->state))
  3556. qlcnic_83xx_aer_start_poll_work(adapter);
  3557. }