wil6210.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Copyright (c) 2012-2014 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #include <linux/timex.h>
  22. #include "wil_platform.h"
  23. extern bool no_fw_recovery;
  24. #define WIL_NAME "wil6210"
  25. #define WIL_FW_NAME "wil6210.fw"
  26. #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
  27. struct wil_board {
  28. int board;
  29. #define WIL_BOARD_MARLON (1)
  30. #define WIL_BOARD_SPARROW (2)
  31. const char * const name;
  32. };
  33. /**
  34. * extract bits [@b0:@b1] (inclusive) from the value @x
  35. * it should be @b0 <= @b1, or result is incorrect
  36. */
  37. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  38. {
  39. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  40. }
  41. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  42. #define WIL6210_RX_RING_SIZE (128)
  43. #define WIL6210_TX_RING_SIZE (512)
  44. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  45. #define WIL6210_MAX_CID (8) /* HW limit */
  46. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  47. /* Max supported by wil6210 value for interrupt threshold is 5sec. */
  48. #define WIL6210_ITR_TRSH_MAX (5000000)
  49. #define WIL6210_ITR_TRSH_DEFAULT (300) /* usec */
  50. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  51. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  52. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  53. /* Hardware definitions begin */
  54. /*
  55. * Mapping
  56. * RGF File | Host addr | FW addr
  57. * | |
  58. * user_rgf | 0x000000 | 0x880000
  59. * dma_rgf | 0x001000 | 0x881000
  60. * pcie_rgf | 0x002000 | 0x882000
  61. * | |
  62. */
  63. /* Where various structures placed in host address space */
  64. #define WIL6210_FW_HOST_OFF (0x880000UL)
  65. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  66. /*
  67. * Interrupt control registers block
  68. *
  69. * each interrupt controlled by the same bit in all registers
  70. */
  71. struct RGF_ICR {
  72. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  73. u32 ICR; /* Cause, W1C/COR depending on ICC */
  74. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  75. u32 ICS; /* Cause Set, WO */
  76. u32 IMV; /* Mask, RW+S/C */
  77. u32 IMS; /* Mask Set, write 1 to set */
  78. u32 IMC; /* Mask Clear, write 1 to clear */
  79. } __packed;
  80. /* registers - FW addresses */
  81. #define RGF_USER_USAGE_1 (0x880004)
  82. #define RGF_USER_USAGE_6 (0x880018)
  83. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  84. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  85. #define RGF_USER_USER_CPU_0 (0x8801e0)
  86. #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
  87. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  88. #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
  89. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  90. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  91. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  92. #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
  93. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  94. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  95. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  96. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  97. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  98. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  99. #define BIT_HPAL_PERST_FROM_PAD BIT(6)
  100. #define BIT_CAR_PERST_RST BIT(7)
  101. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  102. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  103. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
  104. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
  105. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  106. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  107. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  108. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  109. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  110. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  111. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  112. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  113. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  114. /* Interrupt moderation control */
  115. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  116. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  117. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  118. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  119. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  120. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  121. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  122. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  123. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  124. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  125. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  126. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  127. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  128. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  129. #define RGF_HP_CTRL (0x88265c)
  130. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  131. /* MAC timer, usec, for packet lifetime */
  132. #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
  133. #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
  134. /* popular locations */
  135. #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
  136. #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
  137. offsetof(struct RGF_ICR, ICS))
  138. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  139. /* ISR register bits */
  140. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  141. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  142. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  143. /* Hardware definitions end */
  144. struct fw_map {
  145. u32 from; /* linker address - from, inclusive */
  146. u32 to; /* linker address - to, exclusive */
  147. u32 host; /* PCI/Host address - BAR0 + 0x880000 */
  148. const char *name; /* for debugfs */
  149. };
  150. /* array size should be in sync with actual definition in the wmi.c */
  151. extern const struct fw_map fw_mapping[7];
  152. /**
  153. * mk_cidxtid - construct @cidxtid field
  154. * @cid: CID value
  155. * @tid: TID value
  156. *
  157. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  158. */
  159. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  160. {
  161. return ((tid & 0xf) << 4) | (cid & 0xf);
  162. }
  163. /**
  164. * parse_cidxtid - parse @cidxtid field
  165. * @cid: store CID value here
  166. * @tid: store TID value here
  167. *
  168. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  169. */
  170. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  171. {
  172. *cid = cidxtid & 0xf;
  173. *tid = (cidxtid >> 4) & 0xf;
  174. }
  175. struct wil6210_mbox_ring {
  176. u32 base;
  177. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  178. u16 size;
  179. u32 tail;
  180. u32 head;
  181. } __packed;
  182. struct wil6210_mbox_ring_desc {
  183. __le32 sync;
  184. __le32 addr;
  185. } __packed;
  186. /* at HOST_OFF_WIL6210_MBOX_CTL */
  187. struct wil6210_mbox_ctl {
  188. struct wil6210_mbox_ring tx;
  189. struct wil6210_mbox_ring rx;
  190. } __packed;
  191. struct wil6210_mbox_hdr {
  192. __le16 seq;
  193. __le16 len; /* payload, bytes after this header */
  194. __le16 type;
  195. u8 flags;
  196. u8 reserved;
  197. } __packed;
  198. #define WIL_MBOX_HDR_TYPE_WMI (0)
  199. /* max. value for wil6210_mbox_hdr.len */
  200. #define MAX_MBOXITEM_SIZE (240)
  201. /**
  202. * struct wil6210_mbox_hdr_wmi - WMI header
  203. *
  204. * @mid: MAC ID
  205. * 00 - default, created by FW
  206. * 01..0f - WiFi ports, driver to create
  207. * 10..fe - debug
  208. * ff - broadcast
  209. * @id: command/event ID
  210. * @timestamp: FW fills for events, free-running msec timer
  211. */
  212. struct wil6210_mbox_hdr_wmi {
  213. u8 mid;
  214. u8 reserved;
  215. __le16 id;
  216. __le32 timestamp;
  217. } __packed;
  218. struct pending_wmi_event {
  219. struct list_head list;
  220. struct {
  221. struct wil6210_mbox_hdr hdr;
  222. struct wil6210_mbox_hdr_wmi wmi;
  223. u8 data[0];
  224. } __packed event;
  225. };
  226. enum { /* for wil_ctx.mapped_as */
  227. wil_mapped_as_none = 0,
  228. wil_mapped_as_single = 1,
  229. wil_mapped_as_page = 2,
  230. };
  231. /**
  232. * struct wil_ctx - software context for Vring descriptor
  233. */
  234. struct wil_ctx {
  235. struct sk_buff *skb;
  236. u8 nr_frags;
  237. u8 mapped_as;
  238. };
  239. union vring_desc;
  240. struct vring {
  241. dma_addr_t pa;
  242. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  243. u16 size; /* number of vring_desc elements */
  244. u32 swtail;
  245. u32 swhead;
  246. u32 hwtail; /* write here to inform hw */
  247. struct wil_ctx *ctx; /* ctx[size] - software context */
  248. };
  249. /**
  250. * Additional data for Tx Vring
  251. */
  252. struct vring_tx_data {
  253. int enabled;
  254. cycles_t idle, last_idle, begin;
  255. };
  256. enum { /* for wil6210_priv.status */
  257. wil_status_fwready = 0,
  258. wil_status_fwconnecting,
  259. wil_status_fwconnected,
  260. wil_status_dontscan,
  261. wil_status_reset_done,
  262. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  263. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  264. };
  265. struct pci_dev;
  266. /**
  267. * struct tid_ampdu_rx - TID aggregation information (Rx).
  268. *
  269. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  270. * @reorder_time: jiffies when skb was added
  271. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  272. * @reorder_timer: releases expired frames from the reorder buffer.
  273. * @last_rx: jiffies of last rx activity
  274. * @head_seq_num: head sequence number in reordering buffer.
  275. * @stored_mpdu_num: number of MPDUs in reordering buffer
  276. * @ssn: Starting Sequence Number expected to be aggregated.
  277. * @buf_size: buffer size for incoming A-MPDUs
  278. * @timeout: reset timer value (in TUs).
  279. * @dialog_token: dialog token for aggregation session
  280. * @rcu_head: RCU head used for freeing this struct
  281. *
  282. * This structure's lifetime is managed by RCU, assignments to
  283. * the array holding it must hold the aggregation mutex.
  284. *
  285. */
  286. struct wil_tid_ampdu_rx {
  287. struct sk_buff **reorder_buf;
  288. unsigned long *reorder_time;
  289. struct timer_list session_timer;
  290. struct timer_list reorder_timer;
  291. unsigned long last_rx;
  292. u16 head_seq_num;
  293. u16 stored_mpdu_num;
  294. u16 ssn;
  295. u16 buf_size;
  296. u16 timeout;
  297. u16 ssn_last_drop;
  298. u8 dialog_token;
  299. bool first_time; /* is it 1-st time this buffer used? */
  300. };
  301. enum wil_sta_status {
  302. wil_sta_unused = 0,
  303. wil_sta_conn_pending = 1,
  304. wil_sta_connected = 2,
  305. };
  306. #define WIL_STA_TID_NUM (16)
  307. struct wil_net_stats {
  308. unsigned long rx_packets;
  309. unsigned long tx_packets;
  310. unsigned long rx_bytes;
  311. unsigned long tx_bytes;
  312. unsigned long tx_errors;
  313. unsigned long rx_dropped;
  314. u16 last_mcs_rx;
  315. };
  316. /**
  317. * struct wil_sta_info - data for peer
  318. *
  319. * Peer identified by its CID (connection ID)
  320. * NIC performs beam forming for each peer;
  321. * if no beam forming done, frame exchange is not
  322. * possible.
  323. */
  324. struct wil_sta_info {
  325. u8 addr[ETH_ALEN];
  326. enum wil_sta_status status;
  327. struct wil_net_stats stats;
  328. bool data_port_open; /* can send any data, not only EAPOL */
  329. /* Rx BACK */
  330. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  331. spinlock_t tid_rx_lock; /* guarding tid_rx array */
  332. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  333. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  334. };
  335. enum {
  336. fw_recovery_idle = 0,
  337. fw_recovery_pending = 1,
  338. fw_recovery_running = 2,
  339. };
  340. struct wil6210_priv {
  341. struct pci_dev *pdev;
  342. int n_msi;
  343. struct wireless_dev *wdev;
  344. void __iomem *csr;
  345. ulong status;
  346. u32 fw_version;
  347. u32 hw_version;
  348. struct wil_board *board;
  349. u8 n_mids; /* number of additional MIDs as reported by FW */
  350. u32 recovery_count; /* num of FW recovery attempts in a short time */
  351. u32 recovery_state; /* FW recovery state machine */
  352. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  353. wait_queue_head_t wq; /* for all wait_event() use */
  354. /* profile */
  355. u32 monitor_flags;
  356. u32 secure_pcp; /* create secure PCP? */
  357. int sinfo_gen;
  358. u32 itr_trsh;
  359. /* cached ISR registers */
  360. u32 isr_misc;
  361. /* mailbox related */
  362. struct mutex wmi_mutex;
  363. struct wil6210_mbox_ctl mbox_ctl;
  364. struct completion wmi_ready;
  365. struct completion wmi_call;
  366. u16 wmi_seq;
  367. u16 reply_id; /**< wait for this WMI event */
  368. void *reply_buf;
  369. u16 reply_size;
  370. struct workqueue_struct *wmi_wq; /* for deferred calls */
  371. struct work_struct wmi_event_worker;
  372. struct workqueue_struct *wmi_wq_conn; /* for connect worker */
  373. struct work_struct connect_worker;
  374. struct work_struct disconnect_worker;
  375. struct work_struct fw_error_worker; /* for FW error recovery */
  376. struct timer_list connect_timer;
  377. struct timer_list scan_timer; /* detect scan timeout */
  378. int pending_connect_cid;
  379. struct list_head pending_wmi_ev;
  380. /*
  381. * protect pending_wmi_ev
  382. * - fill in IRQ from wil6210_irq_misc,
  383. * - consumed in thread by wmi_event_worker
  384. */
  385. spinlock_t wmi_ev_lock;
  386. struct napi_struct napi_rx;
  387. struct napi_struct napi_tx;
  388. /* DMA related */
  389. struct vring vring_rx;
  390. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  391. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  392. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  393. struct wil_sta_info sta[WIL6210_MAX_CID];
  394. /* scan */
  395. struct cfg80211_scan_request *scan_request;
  396. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  397. /* statistics */
  398. atomic_t isr_count_rx, isr_count_tx;
  399. /* debugfs */
  400. struct dentry *debug;
  401. struct debugfs_blob_wrapper blobs[ARRAY_SIZE(fw_mapping)];
  402. void *platform_handle;
  403. struct wil_platform_ops platform_ops;
  404. };
  405. #define wil_to_wiphy(i) (i->wdev->wiphy)
  406. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  407. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  408. #define wil_to_wdev(i) (i->wdev)
  409. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  410. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  411. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  412. #define wil_to_pcie_dev(i) (&i->pdev->dev)
  413. void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  414. void wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  415. void wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  416. #define wil_dbg(wil, fmt, arg...) do { \
  417. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  418. wil_dbg_trace(wil, fmt, ##arg); \
  419. } while (0)
  420. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  421. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  422. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  423. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  424. #if defined(CONFIG_DYNAMIC_DEBUG)
  425. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  426. groupsize, buf, len, ascii) \
  427. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  428. prefix_type, rowsize, \
  429. groupsize, buf, len, ascii)
  430. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  431. groupsize, buf, len, ascii) \
  432. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  433. prefix_type, rowsize, \
  434. groupsize, buf, len, ascii)
  435. #else /* defined(CONFIG_DYNAMIC_DEBUG) */
  436. static inline
  437. void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
  438. int groupsize, const void *buf, size_t len, bool ascii)
  439. {
  440. }
  441. static inline
  442. void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
  443. int groupsize, const void *buf, size_t len, bool ascii)
  444. {
  445. }
  446. #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
  447. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  448. size_t count);
  449. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  450. size_t count);
  451. void *wil_if_alloc(struct device *dev, void __iomem *csr);
  452. void wil_if_free(struct wil6210_priv *wil);
  453. int wil_if_add(struct wil6210_priv *wil);
  454. void wil_if_remove(struct wil6210_priv *wil);
  455. int wil_priv_init(struct wil6210_priv *wil);
  456. void wil_priv_deinit(struct wil6210_priv *wil);
  457. int wil_reset(struct wil6210_priv *wil);
  458. void wil_set_itr_trsh(struct wil6210_priv *wil);
  459. void wil_fw_error_recovery(struct wil6210_priv *wil);
  460. void wil_set_recovery_state(struct wil6210_priv *wil, int state);
  461. void wil_link_on(struct wil6210_priv *wil);
  462. void wil_link_off(struct wil6210_priv *wil);
  463. int wil_up(struct wil6210_priv *wil);
  464. int __wil_up(struct wil6210_priv *wil);
  465. int wil_down(struct wil6210_priv *wil);
  466. int __wil_down(struct wil6210_priv *wil);
  467. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  468. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  469. void wil_set_ethtoolops(struct net_device *ndev);
  470. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  471. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  472. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  473. struct wil6210_mbox_hdr *hdr);
  474. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  475. void wmi_recv_cmd(struct wil6210_priv *wil);
  476. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  477. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  478. void wmi_event_worker(struct work_struct *work);
  479. void wmi_event_flush(struct wil6210_priv *wil);
  480. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  481. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  482. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  483. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  484. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  485. const void *mac_addr);
  486. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  487. const void *mac_addr, int key_len, const void *key);
  488. int wmi_echo(struct wil6210_priv *wil);
  489. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  490. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  491. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
  492. int wmi_rxon(struct wil6210_priv *wil, bool on);
  493. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  494. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason);
  495. void wil6210_clear_irq(struct wil6210_priv *wil);
  496. int wil6210_init_irq(struct wil6210_priv *wil, int irq);
  497. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  498. void wil_mask_irq(struct wil6210_priv *wil);
  499. void wil_unmask_irq(struct wil6210_priv *wil);
  500. void wil_disable_irq(struct wil6210_priv *wil);
  501. void wil_enable_irq(struct wil6210_priv *wil);
  502. int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
  503. struct cfg80211_mgmt_tx_params *params,
  504. u64 *cookie);
  505. int wil6210_debugfs_init(struct wil6210_priv *wil);
  506. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  507. int wil_cid_fill_sinfo(struct wil6210_priv *wil, int cid,
  508. struct station_info *sinfo);
  509. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  510. void wil_wdev_free(struct wil6210_priv *wil);
  511. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  512. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype, u8 chan);
  513. int wmi_pcp_stop(struct wil6210_priv *wil);
  514. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid);
  515. int wil_rx_init(struct wil6210_priv *wil);
  516. void wil_rx_fini(struct wil6210_priv *wil);
  517. /* TX API */
  518. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  519. int cid, int tid);
  520. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  521. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  522. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  523. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  524. /* RX API */
  525. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  526. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  527. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  528. int wil_ioctl(struct wil6210_priv *wil, void __user *data, int cmd);
  529. int wil_request_firmware(struct wil6210_priv *wil, const char *name);
  530. #endif /* __WIL6210_H__ */