hw.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "dm.h"
  36. #include "fw.h"
  37. #include "led.h"
  38. #include "hw.h"
  39. #include "pwrseq.h"
  40. #define LLT_CONFIG 5
  41. static void _rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  42. u8 set_bits, u8 clear_bits)
  43. {
  44. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  45. struct rtl_priv *rtlpriv = rtl_priv(hw);
  46. rtlpci->reg_bcn_ctrl_val |= set_bits;
  47. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  48. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  49. }
  50. static void _rtl88ee_stop_tx_beacon(struct ieee80211_hw *hw)
  51. {
  52. struct rtl_priv *rtlpriv = rtl_priv(hw);
  53. u8 tmp1byte;
  54. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  55. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  56. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  57. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  58. tmp1byte &= ~(BIT(0));
  59. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  60. }
  61. static void _rtl88ee_resume_tx_beacon(struct ieee80211_hw *hw)
  62. {
  63. struct rtl_priv *rtlpriv = rtl_priv(hw);
  64. u8 tmp1byte;
  65. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  66. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  67. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  68. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  69. tmp1byte |= BIT(0);
  70. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  71. }
  72. static void _rtl88ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
  73. {
  74. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
  75. }
  76. static void _rtl88ee_return_beacon_queue_skb(struct ieee80211_hw *hw)
  77. {
  78. struct rtl_priv *rtlpriv = rtl_priv(hw);
  79. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  80. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  81. unsigned long flags;
  82. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  83. while (skb_queue_len(&ring->queue)) {
  84. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  85. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  86. pci_unmap_single(rtlpci->pdev,
  87. rtlpriv->cfg->ops->get_desc(
  88. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  89. skb->len, PCI_DMA_TODEVICE);
  90. kfree_skb(skb);
  91. ring->idx = (ring->idx + 1) % ring->entries;
  92. }
  93. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  94. }
  95. static void _rtl88ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
  96. {
  97. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
  98. }
  99. static void _rtl88ee_set_fw_clock_on(struct ieee80211_hw *hw,
  100. u8 rpwm_val, bool b_need_turn_off_ckk)
  101. {
  102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  103. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  104. bool b_support_remote_wake_up;
  105. u32 count = 0, isr_regaddr, content;
  106. bool schedule_timer = b_need_turn_off_ckk;
  107. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  108. (u8 *)(&b_support_remote_wake_up));
  109. if (!rtlhal->fw_ready)
  110. return;
  111. if (!rtlpriv->psc.fw_current_inpsmode)
  112. return;
  113. while (1) {
  114. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  115. if (rtlhal->fw_clk_change_in_progress) {
  116. while (rtlhal->fw_clk_change_in_progress) {
  117. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  118. count++;
  119. udelay(100);
  120. if (count > 1000)
  121. return;
  122. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  123. }
  124. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  125. } else {
  126. rtlhal->fw_clk_change_in_progress = false;
  127. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  128. break;
  129. }
  130. }
  131. if (IS_IN_LOW_POWER_STATE_88E(rtlhal->fw_ps_state)) {
  132. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
  133. if (FW_PS_IS_ACK(rpwm_val)) {
  134. isr_regaddr = REG_HISR;
  135. content = rtl_read_dword(rtlpriv, isr_regaddr);
  136. while (!(content & IMR_CPWM) && (count < 500)) {
  137. udelay(50);
  138. count++;
  139. content = rtl_read_dword(rtlpriv, isr_regaddr);
  140. }
  141. if (content & IMR_CPWM) {
  142. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  143. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_88E;
  144. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  145. "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
  146. rtlhal->fw_ps_state);
  147. }
  148. }
  149. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  150. rtlhal->fw_clk_change_in_progress = false;
  151. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  152. if (schedule_timer) {
  153. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  154. jiffies + MSECS(10));
  155. }
  156. } else {
  157. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  158. rtlhal->fw_clk_change_in_progress = false;
  159. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  160. }
  161. }
  162. static void _rtl88ee_set_fw_clock_off(struct ieee80211_hw *hw,
  163. u8 rpwm_val)
  164. {
  165. struct rtl_priv *rtlpriv = rtl_priv(hw);
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  168. struct rtl8192_tx_ring *ring;
  169. enum rf_pwrstate rtstate;
  170. bool schedule_timer = false;
  171. u8 queue;
  172. if (!rtlhal->fw_ready)
  173. return;
  174. if (!rtlpriv->psc.fw_current_inpsmode)
  175. return;
  176. if (!rtlhal->allow_sw_to_change_hwclc)
  177. return;
  178. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  179. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  180. return;
  181. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  182. ring = &rtlpci->tx_ring[queue];
  183. if (skb_queue_len(&ring->queue)) {
  184. schedule_timer = true;
  185. break;
  186. }
  187. }
  188. if (schedule_timer) {
  189. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  190. jiffies + MSECS(10));
  191. return;
  192. }
  193. if (FW_PS_STATE(rtlhal->fw_ps_state) !=
  194. FW_PS_STATE_RF_OFF_LOW_PWR_88E) {
  195. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  196. if (!rtlhal->fw_clk_change_in_progress) {
  197. rtlhal->fw_clk_change_in_progress = true;
  198. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  199. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  200. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  201. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  202. &rpwm_val);
  203. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  204. rtlhal->fw_clk_change_in_progress = false;
  205. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  206. } else {
  207. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  208. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  209. jiffies + MSECS(10));
  210. }
  211. }
  212. }
  213. static void _rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  214. {
  215. u8 rpwm_val = 0;
  216. rpwm_val |= (FW_PS_STATE_RF_OFF_88E | FW_PS_ACK);
  217. _rtl88ee_set_fw_clock_on(hw, rpwm_val, true);
  218. }
  219. static void _rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
  220. {
  221. u8 rpwm_val = 0;
  222. rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR_88E;
  223. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  224. }
  225. void rtl88ee_fw_clk_off_timer_callback(unsigned long data)
  226. {
  227. struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
  228. _rtl88ee_set_fw_ps_rf_off_low_power(hw);
  229. }
  230. static void _rtl88ee_fwlps_leave(struct ieee80211_hw *hw)
  231. {
  232. struct rtl_priv *rtlpriv = rtl_priv(hw);
  233. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  234. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  235. bool fw_current_inps = false;
  236. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  237. if (ppsc->low_power_enable) {
  238. rpwm_val = (FW_PS_STATE_ALL_ON_88E|FW_PS_ACK);/* RF on */
  239. _rtl88ee_set_fw_clock_on(hw, rpwm_val, false);
  240. rtlhal->allow_sw_to_change_hwclc = false;
  241. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  242. &fw_pwrmode);
  243. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  244. (u8 *)(&fw_current_inps));
  245. } else {
  246. rpwm_val = FW_PS_STATE_ALL_ON_88E; /* RF on */
  247. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
  248. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  249. &fw_pwrmode);
  250. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  251. (u8 *)(&fw_current_inps));
  252. }
  253. }
  254. static void _rtl88ee_fwlps_enter(struct ieee80211_hw *hw)
  255. {
  256. struct rtl_priv *rtlpriv = rtl_priv(hw);
  257. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  258. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  259. bool fw_current_inps = true;
  260. u8 rpwm_val;
  261. if (ppsc->low_power_enable) {
  262. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_88E; /* RF off */
  263. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  264. (u8 *)(&fw_current_inps));
  265. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  266. &ppsc->fwctrl_psmode);
  267. rtlhal->allow_sw_to_change_hwclc = true;
  268. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  269. } else {
  270. rpwm_val = FW_PS_STATE_RF_OFF_88E; /* RF off */
  271. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  272. (u8 *)(&fw_current_inps));
  273. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  274. &ppsc->fwctrl_psmode);
  275. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
  276. }
  277. }
  278. void rtl88ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  279. {
  280. struct rtl_priv *rtlpriv = rtl_priv(hw);
  281. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  282. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  283. switch (variable) {
  284. case HW_VAR_RCR:
  285. *((u32 *)(val)) = rtlpci->receive_config;
  286. break;
  287. case HW_VAR_RF_STATE:
  288. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  289. break;
  290. case HW_VAR_FWLPS_RF_ON:{
  291. enum rf_pwrstate rfstate;
  292. u32 val_rcr;
  293. rtlpriv->cfg->ops->get_hw_reg(hw,
  294. HW_VAR_RF_STATE,
  295. (u8 *)(&rfstate));
  296. if (rfstate == ERFOFF) {
  297. *((bool *)(val)) = true;
  298. } else {
  299. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  300. val_rcr &= 0x00070000;
  301. if (val_rcr)
  302. *((bool *)(val)) = false;
  303. else
  304. *((bool *)(val)) = true;
  305. }
  306. break; }
  307. case HW_VAR_FW_PSMODE_STATUS:
  308. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  309. break;
  310. case HW_VAR_CORRECT_TSF:{
  311. u64 tsf;
  312. u32 *ptsf_low = (u32 *)&tsf;
  313. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  314. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  315. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  316. *((u64 *)(val)) = tsf;
  317. break; }
  318. default:
  319. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  320. "switch case not process %x\n", variable);
  321. break;
  322. }
  323. }
  324. void rtl88ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  325. {
  326. struct rtl_priv *rtlpriv = rtl_priv(hw);
  327. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  328. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  329. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  330. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  331. u8 idx;
  332. switch (variable) {
  333. case HW_VAR_ETHER_ADDR:
  334. for (idx = 0; idx < ETH_ALEN; idx++) {
  335. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  336. val[idx]);
  337. }
  338. break;
  339. case HW_VAR_BASIC_RATE:{
  340. u16 b_rate_cfg = ((u16 *)val)[0];
  341. u8 rate_index = 0;
  342. b_rate_cfg = b_rate_cfg & 0x15f;
  343. b_rate_cfg |= 0x01;
  344. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  345. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  346. (b_rate_cfg >> 8) & 0xff);
  347. while (b_rate_cfg > 0x1) {
  348. b_rate_cfg = (b_rate_cfg >> 1);
  349. rate_index++;
  350. }
  351. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  352. rate_index);
  353. break;
  354. }
  355. case HW_VAR_BSSID:
  356. for (idx = 0; idx < ETH_ALEN; idx++) {
  357. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  358. val[idx]);
  359. }
  360. break;
  361. case HW_VAR_SIFS:
  362. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  363. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  364. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  365. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  366. if (!mac->ht_enable)
  367. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  368. 0x0e0e);
  369. else
  370. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  371. *((u16 *)val));
  372. break;
  373. case HW_VAR_SLOT_TIME:{
  374. u8 e_aci;
  375. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  376. "HW_VAR_SLOT_TIME %x\n", val[0]);
  377. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  378. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  379. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  380. &e_aci);
  381. }
  382. break;
  383. }
  384. case HW_VAR_ACK_PREAMBLE:{
  385. u8 reg_tmp;
  386. u8 short_preamble = (bool)*val;
  387. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
  388. if (short_preamble) {
  389. reg_tmp |= 0x02;
  390. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL +
  391. 2, reg_tmp);
  392. } else {
  393. reg_tmp |= 0xFD;
  394. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL +
  395. 2, reg_tmp);
  396. }
  397. break; }
  398. case HW_VAR_WPA_CONFIG:
  399. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  400. break;
  401. case HW_VAR_AMPDU_MIN_SPACE:{
  402. u8 min_spacing_to_set;
  403. u8 sec_min_space;
  404. min_spacing_to_set = *val;
  405. if (min_spacing_to_set <= 7) {
  406. sec_min_space = 0;
  407. if (min_spacing_to_set < sec_min_space)
  408. min_spacing_to_set = sec_min_space;
  409. mac->min_space_cfg = ((mac->min_space_cfg &
  410. 0xf8) |
  411. min_spacing_to_set);
  412. *val = min_spacing_to_set;
  413. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  414. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  415. mac->min_space_cfg);
  416. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  417. mac->min_space_cfg);
  418. }
  419. break; }
  420. case HW_VAR_SHORTGI_DENSITY:{
  421. u8 density_to_set;
  422. density_to_set = *val;
  423. mac->min_space_cfg |= (density_to_set << 3);
  424. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  425. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  426. mac->min_space_cfg);
  427. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  428. mac->min_space_cfg);
  429. break;
  430. }
  431. case HW_VAR_AMPDU_FACTOR:{
  432. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  433. u8 factor_toset;
  434. u8 *p_regtoset = NULL;
  435. u8 index = 0;
  436. p_regtoset = regtoset_normal;
  437. factor_toset = *val;
  438. if (factor_toset <= 3) {
  439. factor_toset = (1 << (factor_toset + 2));
  440. if (factor_toset > 0xf)
  441. factor_toset = 0xf;
  442. for (index = 0; index < 4; index++) {
  443. if ((p_regtoset[index] & 0xf0) >
  444. (factor_toset << 4))
  445. p_regtoset[index] =
  446. (p_regtoset[index] & 0x0f) |
  447. (factor_toset << 4);
  448. if ((p_regtoset[index] & 0x0f) >
  449. factor_toset)
  450. p_regtoset[index] =
  451. (p_regtoset[index] & 0xf0) |
  452. (factor_toset);
  453. rtl_write_byte(rtlpriv,
  454. (REG_AGGLEN_LMT + index),
  455. p_regtoset[index]);
  456. }
  457. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  458. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  459. factor_toset);
  460. }
  461. break; }
  462. case HW_VAR_AC_PARAM:{
  463. u8 e_aci = *val;
  464. rtl88e_dm_init_edca_turbo(hw);
  465. if (rtlpci->acm_method != EACMWAY2_SW)
  466. rtlpriv->cfg->ops->set_hw_reg(hw,
  467. HW_VAR_ACM_CTRL,
  468. &e_aci);
  469. break; }
  470. case HW_VAR_ACM_CTRL:{
  471. u8 e_aci = *val;
  472. union aci_aifsn *p_aci_aifsn =
  473. (union aci_aifsn *)(&(mac->ac[0].aifs));
  474. u8 acm = p_aci_aifsn->f.acm;
  475. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  476. acm_ctrl = acm_ctrl |
  477. ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  478. if (acm) {
  479. switch (e_aci) {
  480. case AC0_BE:
  481. acm_ctrl |= ACMHW_BEQEN;
  482. break;
  483. case AC2_VI:
  484. acm_ctrl |= ACMHW_VIQEN;
  485. break;
  486. case AC3_VO:
  487. acm_ctrl |= ACMHW_VOQEN;
  488. break;
  489. default:
  490. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  491. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  492. acm);
  493. break;
  494. }
  495. } else {
  496. switch (e_aci) {
  497. case AC0_BE:
  498. acm_ctrl &= (~ACMHW_BEQEN);
  499. break;
  500. case AC2_VI:
  501. acm_ctrl &= (~ACMHW_VIQEN);
  502. break;
  503. case AC3_VO:
  504. acm_ctrl &= (~ACMHW_BEQEN);
  505. break;
  506. default:
  507. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  508. "switch case not process\n");
  509. break;
  510. }
  511. }
  512. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  513. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  514. acm_ctrl);
  515. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  516. break; }
  517. case HW_VAR_RCR:
  518. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  519. rtlpci->receive_config = ((u32 *)(val))[0];
  520. break;
  521. case HW_VAR_RETRY_LIMIT:{
  522. u8 retry_limit = *val;
  523. rtl_write_word(rtlpriv, REG_RL,
  524. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  525. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  526. break; }
  527. case HW_VAR_DUAL_TSF_RST:
  528. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  529. break;
  530. case HW_VAR_EFUSE_BYTES:
  531. rtlefuse->efuse_usedbytes = *((u16 *)val);
  532. break;
  533. case HW_VAR_EFUSE_USAGE:
  534. rtlefuse->efuse_usedpercentage = *val;
  535. break;
  536. case HW_VAR_IO_CMD:
  537. rtl88e_phy_set_io_cmd(hw, (*(enum io_type *)val));
  538. break;
  539. case HW_VAR_SET_RPWM:{
  540. u8 rpwm_val;
  541. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  542. udelay(1);
  543. if (rpwm_val & BIT(7)) {
  544. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
  545. } else {
  546. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val | BIT(7));
  547. }
  548. break; }
  549. case HW_VAR_H2C_FW_PWRMODE:
  550. rtl88e_set_fw_pwrmode_cmd(hw, *val);
  551. break;
  552. case HW_VAR_FW_PSMODE_STATUS:
  553. ppsc->fw_current_inpsmode = *((bool *)val);
  554. break;
  555. case HW_VAR_RESUME_CLK_ON:
  556. _rtl88ee_set_fw_ps_rf_on(hw);
  557. break;
  558. case HW_VAR_FW_LPS_ACTION:{
  559. bool enter_fwlps = *((bool *)val);
  560. if (enter_fwlps)
  561. _rtl88ee_fwlps_enter(hw);
  562. else
  563. _rtl88ee_fwlps_leave(hw);
  564. break; }
  565. case HW_VAR_H2C_FW_JOINBSSRPT:{
  566. u8 mstatus = *val;
  567. u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
  568. u8 count = 0, dlbcn_count = 0;
  569. bool b_recover = false;
  570. if (mstatus == RT_MEDIA_CONNECT) {
  571. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  572. NULL);
  573. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  574. rtl_write_byte(rtlpriv, REG_CR + 1,
  575. (tmp_regcr | BIT(0)));
  576. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  577. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  578. tmp_reg422 =
  579. rtl_read_byte(rtlpriv,
  580. REG_FWHW_TXQ_CTRL + 2);
  581. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  582. tmp_reg422 & (~BIT(6)));
  583. if (tmp_reg422 & BIT(6))
  584. b_recover = true;
  585. do {
  586. bcnvalid_reg = rtl_read_byte(rtlpriv,
  587. REG_TDECTRL+2);
  588. rtl_write_byte(rtlpriv, REG_TDECTRL+2,
  589. (bcnvalid_reg | BIT(0)));
  590. _rtl88ee_return_beacon_queue_skb(hw);
  591. rtl88e_set_fw_rsvdpagepkt(hw, 0);
  592. bcnvalid_reg = rtl_read_byte(rtlpriv,
  593. REG_TDECTRL+2);
  594. count = 0;
  595. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  596. count++;
  597. udelay(10);
  598. bcnvalid_reg =
  599. rtl_read_byte(rtlpriv, REG_TDECTRL+2);
  600. }
  601. dlbcn_count++;
  602. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  603. if (bcnvalid_reg & BIT(0))
  604. rtl_write_byte(rtlpriv, REG_TDECTRL+2, BIT(0));
  605. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  606. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  607. if (b_recover) {
  608. rtl_write_byte(rtlpriv,
  609. REG_FWHW_TXQ_CTRL + 2,
  610. tmp_reg422);
  611. }
  612. rtl_write_byte(rtlpriv, REG_CR + 1,
  613. (tmp_regcr & ~(BIT(0))));
  614. }
  615. rtl88e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
  616. break; }
  617. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  618. rtl88e_set_p2p_ps_offload_cmd(hw, *val);
  619. break;
  620. case HW_VAR_AID:{
  621. u16 u2btmp;
  622. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  623. u2btmp &= 0xC000;
  624. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  625. mac->assoc_id));
  626. break; }
  627. case HW_VAR_CORRECT_TSF:{
  628. u8 btype_ibss = *val;
  629. if (btype_ibss)
  630. _rtl88ee_stop_tx_beacon(hw);
  631. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  632. rtl_write_dword(rtlpriv, REG_TSFTR,
  633. (u32)(mac->tsf & 0xffffffff));
  634. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  635. (u32)((mac->tsf >> 32) & 0xffffffff));
  636. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  637. if (btype_ibss)
  638. _rtl88ee_resume_tx_beacon(hw);
  639. break; }
  640. case HW_VAR_KEEP_ALIVE: {
  641. u8 array[2];
  642. array[0] = 0xff;
  643. array[1] = *((u8 *)val);
  644. rtl88e_fill_h2c_cmd(hw, H2C_88E_KEEP_ALIVE_CTRL,
  645. 2, array);
  646. break; }
  647. default:
  648. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  649. "switch case not process %x\n", variable);
  650. break;
  651. }
  652. }
  653. static bool _rtl88ee_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  654. {
  655. struct rtl_priv *rtlpriv = rtl_priv(hw);
  656. bool status = true;
  657. long count = 0;
  658. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  659. _LLT_OP(_LLT_WRITE_ACCESS);
  660. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  661. do {
  662. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  663. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  664. break;
  665. if (count > POLLING_LLT_THRESHOLD) {
  666. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  667. "Failed to polling write LLT done at address %d!\n",
  668. address);
  669. status = false;
  670. break;
  671. }
  672. } while (++count);
  673. return status;
  674. }
  675. static bool _rtl88ee_llt_table_init(struct ieee80211_hw *hw)
  676. {
  677. struct rtl_priv *rtlpriv = rtl_priv(hw);
  678. unsigned short i;
  679. u8 txpktbuf_bndy;
  680. u8 maxpage;
  681. bool status;
  682. maxpage = 0xAF;
  683. txpktbuf_bndy = 0xAB;
  684. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x01);
  685. rtl_write_dword(rtlpriv, REG_RQPN, 0x80730d29);
  686. /*0x2600 MaxRxBuff=10k-max(TxReportSize(64*8), WOLPattern(16*24)) */
  687. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x25FF0000 | txpktbuf_bndy));
  688. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  689. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  690. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  691. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  692. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  693. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  694. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  695. status = _rtl88ee_llt_write(hw, i, i + 1);
  696. if (true != status)
  697. return status;
  698. }
  699. status = _rtl88ee_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  700. if (true != status)
  701. return status;
  702. for (i = txpktbuf_bndy; i < maxpage; i++) {
  703. status = _rtl88ee_llt_write(hw, i, (i + 1));
  704. if (true != status)
  705. return status;
  706. }
  707. status = _rtl88ee_llt_write(hw, maxpage, txpktbuf_bndy);
  708. if (true != status)
  709. return status;
  710. return true;
  711. }
  712. static void _rtl88ee_gen_refresh_led_state(struct ieee80211_hw *hw)
  713. {
  714. struct rtl_priv *rtlpriv = rtl_priv(hw);
  715. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  716. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  717. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  718. if (rtlpriv->rtlhal.up_first_time)
  719. return;
  720. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  721. rtl88ee_sw_led_on(hw, pLed0);
  722. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  723. rtl88ee_sw_led_on(hw, pLed0);
  724. else
  725. rtl88ee_sw_led_off(hw, pLed0);
  726. }
  727. static bool _rtl88ee_init_mac(struct ieee80211_hw *hw)
  728. {
  729. struct rtl_priv *rtlpriv = rtl_priv(hw);
  730. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  731. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  732. u8 bytetmp;
  733. u16 wordtmp;
  734. /*Disable XTAL OUTPUT for power saving. YJ,add,111206. */
  735. bytetmp = rtl_read_byte(rtlpriv, REG_XCK_OUT_CTRL) & (~BIT(0));
  736. rtl_write_byte(rtlpriv, REG_XCK_OUT_CTRL, bytetmp);
  737. /*Auto Power Down to CHIP-off State*/
  738. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  739. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  740. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  741. /* HW Power on sequence */
  742. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  743. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  744. RTL8188EE_NIC_ENABLE_FLOW)) {
  745. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  746. "init MAC Fail as rtl_hal_pwrseqcmdparsing\n");
  747. return false;
  748. }
  749. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  750. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  751. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  752. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp|BIT(2));
  753. bytetmp = rtl_read_byte(rtlpriv, REG_WATCH_DOG+1);
  754. rtl_write_byte(rtlpriv, REG_WATCH_DOG+1, bytetmp|BIT(7));
  755. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1);
  756. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1, bytetmp|BIT(1));
  757. bytetmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  758. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, bytetmp|BIT(1)|BIT(0));
  759. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL+1, 2);
  760. rtl_write_word(rtlpriv, REG_TX_RPT_TIME, 0xcdf0);
  761. /*Add for wake up online*/
  762. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  763. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp|BIT(3));
  764. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG+1);
  765. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+1, (bytetmp & (~BIT(4))));
  766. rtl_write_byte(rtlpriv, 0x367, 0x80);
  767. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  768. rtl_write_byte(rtlpriv, REG_CR+1, 0x06);
  769. rtl_write_byte(rtlpriv, REG_CR+2, 0x00);
  770. if (!rtlhal->mac_func_enable) {
  771. if (_rtl88ee_llt_table_init(hw) == false) {
  772. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  773. "LLT table init fail\n");
  774. return false;
  775. }
  776. }
  777. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  778. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  779. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  780. wordtmp &= 0xf;
  781. wordtmp |= 0xE771;
  782. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  783. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  784. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
  785. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  786. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  787. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  788. DMA_BIT_MASK(32));
  789. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  790. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  791. DMA_BIT_MASK(32));
  792. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  793. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  794. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  795. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  796. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  797. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  798. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  799. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  800. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  801. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  802. DMA_BIT_MASK(32));
  803. rtl_write_dword(rtlpriv, REG_RX_DESA,
  804. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  805. DMA_BIT_MASK(32));
  806. /* if we want to support 64 bit DMA, we should set it here,
  807. * but now we do not support 64 bit DMA
  808. */
  809. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  810. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  811. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0);/*Enable RX DMA */
  812. if (rtlhal->earlymode_enable) {/*Early mode enable*/
  813. bytetmp = rtl_read_byte(rtlpriv, REG_EARLY_MODE_CONTROL);
  814. bytetmp |= 0x1f;
  815. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL, bytetmp);
  816. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL+3, 0x81);
  817. }
  818. _rtl88ee_gen_refresh_led_state(hw);
  819. return true;
  820. }
  821. static void _rtl88ee_hw_configure(struct ieee80211_hw *hw)
  822. {
  823. struct rtl_priv *rtlpriv = rtl_priv(hw);
  824. u8 reg_bw_opmode;
  825. u32 reg_ratr, reg_prsr;
  826. reg_bw_opmode = BW_OPMODE_20MHZ;
  827. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  828. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  829. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  830. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  831. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  832. }
  833. static void _rtl88ee_enable_aspm_back_door(struct ieee80211_hw *hw)
  834. {
  835. struct rtl_priv *rtlpriv = rtl_priv(hw);
  836. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  837. u8 tmp1byte = 0;
  838. u32 tmp4byte = 0, count = 0;
  839. rtl_write_word(rtlpriv, 0x354, 0x8104);
  840. rtl_write_word(rtlpriv, 0x358, 0x24);
  841. rtl_write_word(rtlpriv, 0x350, 0x70c);
  842. rtl_write_byte(rtlpriv, 0x352, 0x2);
  843. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  844. count = 0;
  845. while (tmp1byte && count < 20) {
  846. udelay(10);
  847. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  848. count++;
  849. }
  850. if (0 == tmp1byte) {
  851. tmp4byte = rtl_read_dword(rtlpriv, 0x34c);
  852. rtl_write_dword(rtlpriv, 0x348, tmp4byte|BIT(31));
  853. rtl_write_word(rtlpriv, 0x350, 0xf70c);
  854. rtl_write_byte(rtlpriv, 0x352, 0x1);
  855. }
  856. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  857. count = 0;
  858. while (tmp1byte && count < 20) {
  859. udelay(10);
  860. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  861. count++;
  862. }
  863. rtl_write_word(rtlpriv, 0x350, 0x718);
  864. rtl_write_byte(rtlpriv, 0x352, 0x2);
  865. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  866. count = 0;
  867. while (tmp1byte && count < 20) {
  868. udelay(10);
  869. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  870. count++;
  871. }
  872. if (ppsc->support_backdoor || (0 == tmp1byte)) {
  873. tmp4byte = rtl_read_dword(rtlpriv, 0x34c);
  874. rtl_write_dword(rtlpriv, 0x348, tmp4byte|BIT(11)|BIT(12));
  875. rtl_write_word(rtlpriv, 0x350, 0xf718);
  876. rtl_write_byte(rtlpriv, 0x352, 0x1);
  877. }
  878. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  879. count = 0;
  880. while (tmp1byte && count < 20) {
  881. udelay(10);
  882. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  883. count++;
  884. }
  885. }
  886. void rtl88ee_enable_hw_security_config(struct ieee80211_hw *hw)
  887. {
  888. struct rtl_priv *rtlpriv = rtl_priv(hw);
  889. u8 sec_reg_value;
  890. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  891. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  892. rtlpriv->sec.pairwise_enc_algorithm,
  893. rtlpriv->sec.group_enc_algorithm);
  894. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  895. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  896. "not open hw encryption\n");
  897. return;
  898. }
  899. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  900. if (rtlpriv->sec.use_defaultkey) {
  901. sec_reg_value |= SCR_TXUSEDK;
  902. sec_reg_value |= SCR_RXUSEDK;
  903. }
  904. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  905. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  906. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  907. "The SECR-value %x\n", sec_reg_value);
  908. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  909. }
  910. int rtl88ee_hw_init(struct ieee80211_hw *hw)
  911. {
  912. struct rtl_priv *rtlpriv = rtl_priv(hw);
  913. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  914. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  915. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  916. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  917. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  918. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  919. bool rtstatus = true;
  920. int err = 0;
  921. u8 tmp_u1b, u1byte;
  922. unsigned long flags;
  923. rtlpriv->rtlhal.being_init_adapter = true;
  924. /* As this function can take a very long time (up to 350 ms)
  925. * and can be called with irqs disabled, reenable the irqs
  926. * to let the other devices continue being serviced.
  927. *
  928. * It is safe doing so since our own interrupts will only be enabled
  929. * in a subsequent step.
  930. */
  931. local_save_flags(flags);
  932. local_irq_enable();
  933. rtlhal->fw_ready = false;
  934. rtlpriv->intf_ops->disable_aspm(hw);
  935. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
  936. u1byte = rtl_read_byte(rtlpriv, REG_CR);
  937. if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
  938. rtlhal->mac_func_enable = true;
  939. } else {
  940. rtlhal->mac_func_enable = false;
  941. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  942. }
  943. rtstatus = _rtl88ee_init_mac(hw);
  944. if (rtstatus != true) {
  945. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  946. err = 1;
  947. goto exit;
  948. }
  949. err = rtl88e_download_fw(hw, false);
  950. if (err) {
  951. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  952. "Failed to download FW. Init HW without FW now..\n");
  953. err = 1;
  954. goto exit;
  955. }
  956. rtlhal->fw_ready = true;
  957. /*fw related variable initialize */
  958. rtlhal->last_hmeboxnum = 0;
  959. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  960. rtlhal->fw_clk_change_in_progress = false;
  961. rtlhal->allow_sw_to_change_hwclc = false;
  962. ppsc->fw_current_inpsmode = false;
  963. rtl88e_phy_mac_config(hw);
  964. /* because last function modify RCR, so we update
  965. * rcr var here, or TP will unstable for receive_config
  966. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  967. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  968. */
  969. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  970. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  971. rtl88e_phy_bb_config(hw);
  972. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  973. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  974. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  975. rtl88e_phy_rf_config(hw);
  976. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  977. RF_CHNLBW, RFREG_OFFSET_MASK);
  978. rtlphy->rfreg_chnlval[0] = rtlphy->rfreg_chnlval[0] & 0xfff00fff;
  979. _rtl88ee_hw_configure(hw);
  980. rtl_cam_reset_all_entry(hw);
  981. rtl88ee_enable_hw_security_config(hw);
  982. rtlhal->mac_func_enable = true;
  983. ppsc->rfpwr_state = ERFON;
  984. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  985. _rtl88ee_enable_aspm_back_door(hw);
  986. rtlpriv->intf_ops->enable_aspm(hw);
  987. if (ppsc->rfpwr_state == ERFON) {
  988. if ((rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV) ||
  989. ((rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV) &&
  990. (rtlhal->oem_id == RT_CID_819X_HP))) {
  991. rtl88e_phy_set_rfpath_switch(hw, true);
  992. rtlpriv->dm.fat_table.rx_idle_ant = MAIN_ANT;
  993. } else {
  994. rtl88e_phy_set_rfpath_switch(hw, false);
  995. rtlpriv->dm.fat_table.rx_idle_ant = AUX_ANT;
  996. }
  997. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "rx idle ant %s\n",
  998. (rtlpriv->dm.fat_table.rx_idle_ant == MAIN_ANT) ?
  999. ("MAIN_ANT") : ("AUX_ANT"));
  1000. if (rtlphy->iqk_initialized) {
  1001. rtl88e_phy_iq_calibrate(hw, true);
  1002. } else {
  1003. rtl88e_phy_iq_calibrate(hw, false);
  1004. rtlphy->iqk_initialized = true;
  1005. }
  1006. rtl88e_dm_check_txpower_tracking(hw);
  1007. rtl88e_phy_lc_calibrate(hw);
  1008. }
  1009. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  1010. if (!(tmp_u1b & BIT(0))) {
  1011. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  1012. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
  1013. }
  1014. if (!(tmp_u1b & BIT(4))) {
  1015. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  1016. tmp_u1b &= 0x0F;
  1017. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  1018. udelay(10);
  1019. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  1020. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "under 1.5V\n");
  1021. }
  1022. rtl_write_byte(rtlpriv, REG_NAV_CTRL+2, ((30000+127)/128));
  1023. rtl88e_dm_init(hw);
  1024. exit:
  1025. local_irq_restore(flags);
  1026. rtlpriv->rtlhal.being_init_adapter = false;
  1027. return err;
  1028. }
  1029. static enum version_8188e _rtl88ee_read_chip_version(struct ieee80211_hw *hw)
  1030. {
  1031. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1032. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1033. enum version_8188e version = VERSION_UNKNOWN;
  1034. u32 value32;
  1035. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  1036. if (value32 & TRP_VAUX_EN) {
  1037. version = (enum version_8188e) VERSION_TEST_CHIP_88E;
  1038. } else {
  1039. version = NORMAL_CHIP;
  1040. version = version | ((value32 & TYPE_ID) ? RF_TYPE_2T2R : 0);
  1041. version = version | ((value32 & VENDOR_ID) ?
  1042. CHIP_VENDOR_UMC : 0);
  1043. }
  1044. rtlphy->rf_type = RF_1T1R;
  1045. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1046. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1047. "RF_2T2R" : "RF_1T1R");
  1048. return version;
  1049. }
  1050. static int _rtl88ee_set_media_status(struct ieee80211_hw *hw,
  1051. enum nl80211_iftype type)
  1052. {
  1053. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1054. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  1055. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1056. u8 mode = MSR_NOLINK;
  1057. switch (type) {
  1058. case NL80211_IFTYPE_UNSPECIFIED:
  1059. mode = MSR_NOLINK;
  1060. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1061. "Set Network type to NO LINK!\n");
  1062. break;
  1063. case NL80211_IFTYPE_ADHOC:
  1064. case NL80211_IFTYPE_MESH_POINT:
  1065. mode = MSR_ADHOC;
  1066. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1067. "Set Network type to Ad Hoc!\n");
  1068. break;
  1069. case NL80211_IFTYPE_STATION:
  1070. mode = MSR_INFRA;
  1071. ledaction = LED_CTL_LINK;
  1072. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1073. "Set Network type to STA!\n");
  1074. break;
  1075. case NL80211_IFTYPE_AP:
  1076. mode = MSR_AP;
  1077. ledaction = LED_CTL_LINK;
  1078. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1079. "Set Network type to AP!\n");
  1080. break;
  1081. default:
  1082. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1083. "Network type %d not support!\n", type);
  1084. return 1;
  1085. break;
  1086. }
  1087. /* MSR_INFRA == Link in infrastructure network;
  1088. * MSR_ADHOC == Link in ad hoc network;
  1089. * Therefore, check link state is necessary.
  1090. *
  1091. * MSR_AP == AP mode; link state is not cared here.
  1092. */
  1093. if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1094. mode = MSR_NOLINK;
  1095. ledaction = LED_CTL_NO_LINK;
  1096. }
  1097. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  1098. _rtl88ee_stop_tx_beacon(hw);
  1099. _rtl88ee_enable_bcn_sub_func(hw);
  1100. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  1101. _rtl88ee_resume_tx_beacon(hw);
  1102. _rtl88ee_disable_bcn_sub_func(hw);
  1103. } else {
  1104. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1105. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1106. mode);
  1107. }
  1108. rtl_write_byte(rtlpriv, (MSR), bt_msr | mode);
  1109. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1110. if (mode == MSR_AP)
  1111. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1112. else
  1113. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1114. return 0;
  1115. }
  1116. void rtl88ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1117. {
  1118. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1119. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1120. u32 reg_rcr = rtlpci->receive_config;
  1121. if (rtlpriv->psc.rfpwr_state != ERFON)
  1122. return;
  1123. if (check_bssid == true) {
  1124. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1125. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1126. (u8 *)(&reg_rcr));
  1127. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1128. } else if (check_bssid == false) {
  1129. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1130. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1131. rtlpriv->cfg->ops->set_hw_reg(hw,
  1132. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1133. }
  1134. }
  1135. int rtl88ee_set_network_type(struct ieee80211_hw *hw,
  1136. enum nl80211_iftype type)
  1137. {
  1138. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1139. if (_rtl88ee_set_media_status(hw, type))
  1140. return -EOPNOTSUPP;
  1141. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1142. if (type != NL80211_IFTYPE_AP &&
  1143. type != NL80211_IFTYPE_MESH_POINT)
  1144. rtl88ee_set_check_bssid(hw, true);
  1145. } else {
  1146. rtl88ee_set_check_bssid(hw, false);
  1147. }
  1148. return 0;
  1149. }
  1150. /* don't set REG_EDCA_BE_PARAM here
  1151. * because mac80211 will send pkt when scan
  1152. */
  1153. void rtl88ee_set_qos(struct ieee80211_hw *hw, int aci)
  1154. {
  1155. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1156. rtl88e_dm_init_edca_turbo(hw);
  1157. switch (aci) {
  1158. case AC1_BK:
  1159. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1160. break;
  1161. case AC0_BE:
  1162. break;
  1163. case AC2_VI:
  1164. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1165. break;
  1166. case AC3_VO:
  1167. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1168. break;
  1169. default:
  1170. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1171. break;
  1172. }
  1173. }
  1174. void rtl88ee_enable_interrupt(struct ieee80211_hw *hw)
  1175. {
  1176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1178. rtl_write_dword(rtlpriv, REG_HIMR,
  1179. rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1180. rtl_write_dword(rtlpriv, REG_HIMRE,
  1181. rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1182. rtlpci->irq_enabled = true;
  1183. /* there are some C2H CMDs have been sent
  1184. * before system interrupt is enabled, e.g., C2H, CPWM.
  1185. * So we need to clear all C2H events that FW has notified,
  1186. * otherwise FW won't schedule any commands anymore.
  1187. */
  1188. rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0);
  1189. /*enable system interrupt*/
  1190. rtl_write_dword(rtlpriv, REG_HSIMR,
  1191. rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1192. }
  1193. void rtl88ee_disable_interrupt(struct ieee80211_hw *hw)
  1194. {
  1195. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1196. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1197. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1198. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1199. rtlpci->irq_enabled = false;
  1200. /*synchronize_irq(rtlpci->pdev->irq);*/
  1201. }
  1202. static void _rtl88ee_poweroff_adapter(struct ieee80211_hw *hw)
  1203. {
  1204. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1205. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1206. u8 u1b_tmp;
  1207. u32 count = 0;
  1208. rtlhal->mac_func_enable = false;
  1209. rtlpriv->intf_ops->enable_aspm(hw);
  1210. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
  1211. u1b_tmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  1212. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, u1b_tmp & (~BIT(1)));
  1213. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1214. while (!(u1b_tmp & BIT(1)) && (count++ < 100)) {
  1215. udelay(10);
  1216. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1217. count++;
  1218. }
  1219. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0xFF);
  1220. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1221. PWR_INTF_PCI_MSK,
  1222. RTL8188EE_NIC_LPS_ENTER_FLOW);
  1223. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1224. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1225. rtl88e_firmware_selfreset(hw);
  1226. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1227. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1228. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1229. u1b_tmp = rtl_read_byte(rtlpriv, REG_32K_CTRL);
  1230. rtl_write_byte(rtlpriv, REG_32K_CTRL, (u1b_tmp & (~BIT(0))));
  1231. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1232. PWR_INTF_PCI_MSK, RTL8188EE_NIC_DISABLE_FLOW);
  1233. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1234. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp & (~BIT(3))));
  1235. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1236. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp | BIT(3)));
  1237. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1238. u1b_tmp = rtl_read_byte(rtlpriv, GPIO_IN);
  1239. rtl_write_byte(rtlpriv, GPIO_OUT, u1b_tmp);
  1240. rtl_write_byte(rtlpriv, GPIO_IO_SEL, 0x7F);
  1241. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1242. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL, (u1b_tmp << 4) | u1b_tmp);
  1243. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL+1);
  1244. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL+1, u1b_tmp | 0x0F);
  1245. rtl_write_dword(rtlpriv, REG_GPIO_IO_SEL_2+2, 0x00080808);
  1246. }
  1247. void rtl88ee_card_disable(struct ieee80211_hw *hw)
  1248. {
  1249. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1250. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1251. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1252. enum nl80211_iftype opmode;
  1253. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8188ee card disable\n");
  1254. mac->link_state = MAC80211_NOLINK;
  1255. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1256. _rtl88ee_set_media_status(hw, opmode);
  1257. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1258. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1259. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1260. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1261. _rtl88ee_poweroff_adapter(hw);
  1262. /* after power off we should do iqk again */
  1263. rtlpriv->phy.iqk_initialized = false;
  1264. }
  1265. void rtl88ee_interrupt_recognized(struct ieee80211_hw *hw,
  1266. u32 *p_inta, u32 *p_intb)
  1267. {
  1268. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1269. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1270. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1271. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1272. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1273. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1274. }
  1275. void rtl88ee_set_beacon_related_registers(struct ieee80211_hw *hw)
  1276. {
  1277. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1278. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1280. u16 bcn_interval, atim_window;
  1281. bcn_interval = mac->beacon_interval;
  1282. atim_window = 2; /*FIX MERGE */
  1283. rtl88ee_disable_interrupt(hw);
  1284. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1285. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1286. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1287. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1288. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1289. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1290. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  1291. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  1292. /*rtl88ee_enable_interrupt(hw);*/
  1293. }
  1294. void rtl88ee_set_beacon_interval(struct ieee80211_hw *hw)
  1295. {
  1296. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1297. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1298. u16 bcn_interval = mac->beacon_interval;
  1299. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1300. "beacon_interval:%d\n", bcn_interval);
  1301. /*rtl88ee_disable_interrupt(hw);*/
  1302. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1303. /*rtl88ee_enable_interrupt(hw);*/
  1304. }
  1305. void rtl88ee_update_interrupt_mask(struct ieee80211_hw *hw,
  1306. u32 add_msr, u32 rm_msr)
  1307. {
  1308. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1309. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1310. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1311. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1312. if (add_msr)
  1313. rtlpci->irq_mask[0] |= add_msr;
  1314. if (rm_msr)
  1315. rtlpci->irq_mask[0] &= (~rm_msr);
  1316. rtl88ee_disable_interrupt(hw);
  1317. rtl88ee_enable_interrupt(hw);
  1318. }
  1319. static u8 _rtl88e_get_chnl_group(u8 chnl)
  1320. {
  1321. u8 group = 0;
  1322. if (chnl < 3)
  1323. group = 0;
  1324. else if (chnl < 6)
  1325. group = 1;
  1326. else if (chnl < 9)
  1327. group = 2;
  1328. else if (chnl < 12)
  1329. group = 3;
  1330. else if (chnl < 14)
  1331. group = 4;
  1332. else if (chnl == 14)
  1333. group = 5;
  1334. return group;
  1335. }
  1336. static void set_24g_base(struct txpower_info_2g *pwrinfo24g, u32 rfpath)
  1337. {
  1338. int group, txcnt;
  1339. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1340. pwrinfo24g->index_cck_base[rfpath][group] = 0x2D;
  1341. pwrinfo24g->index_bw40_base[rfpath][group] = 0x2D;
  1342. }
  1343. for (txcnt = 0; txcnt < MAX_TX_COUNT; txcnt++) {
  1344. if (txcnt == 0) {
  1345. pwrinfo24g->bw20_diff[rfpath][0] = 0x02;
  1346. pwrinfo24g->ofdm_diff[rfpath][0] = 0x04;
  1347. } else {
  1348. pwrinfo24g->bw20_diff[rfpath][txcnt] = 0xFE;
  1349. pwrinfo24g->bw40_diff[rfpath][txcnt] = 0xFE;
  1350. pwrinfo24g->cck_diff[rfpath][txcnt] = 0xFE;
  1351. pwrinfo24g->ofdm_diff[rfpath][txcnt] = 0xFE;
  1352. }
  1353. }
  1354. }
  1355. static void read_power_value_fromprom(struct ieee80211_hw *hw,
  1356. struct txpower_info_2g *pwrinfo24g,
  1357. struct txpower_info_5g *pwrinfo5g,
  1358. bool autoload_fail, u8 *hwinfo)
  1359. {
  1360. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1361. u32 rfpath, eeaddr = EEPROM_TX_PWR_INX, group, txcnt = 0;
  1362. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1363. "hal_ReadPowerValueFromPROM88E():PROMContent[0x%x]=0x%x\n",
  1364. (eeaddr+1), hwinfo[eeaddr+1]);
  1365. if (0xFF == hwinfo[eeaddr+1]) /*YJ,add,120316*/
  1366. autoload_fail = true;
  1367. if (autoload_fail) {
  1368. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1369. "auto load fail : Use Default value!\n");
  1370. for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
  1371. /* 2.4G default value */
  1372. set_24g_base(pwrinfo24g, rfpath);
  1373. }
  1374. return;
  1375. }
  1376. for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
  1377. /*2.4G default value*/
  1378. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1379. pwrinfo24g->index_cck_base[rfpath][group] =
  1380. hwinfo[eeaddr++];
  1381. if (pwrinfo24g->index_cck_base[rfpath][group] == 0xFF)
  1382. pwrinfo24g->index_cck_base[rfpath][group] =
  1383. 0x2D;
  1384. }
  1385. for (group = 0 ; group < MAX_CHNL_GROUP_24G-1; group++) {
  1386. pwrinfo24g->index_bw40_base[rfpath][group] =
  1387. hwinfo[eeaddr++];
  1388. if (pwrinfo24g->index_bw40_base[rfpath][group] == 0xFF)
  1389. pwrinfo24g->index_bw40_base[rfpath][group] =
  1390. 0x2D;
  1391. }
  1392. pwrinfo24g->bw40_diff[rfpath][0] = 0;
  1393. if (hwinfo[eeaddr] == 0xFF) {
  1394. pwrinfo24g->bw20_diff[rfpath][0] = 0x02;
  1395. } else {
  1396. pwrinfo24g->bw20_diff[rfpath][0] =
  1397. (hwinfo[eeaddr]&0xf0)>>4;
  1398. /*bit sign number to 8 bit sign number*/
  1399. if (pwrinfo24g->bw20_diff[rfpath][0] & BIT(3))
  1400. pwrinfo24g->bw20_diff[rfpath][0] |= 0xF0;
  1401. }
  1402. if (hwinfo[eeaddr] == 0xFF) {
  1403. pwrinfo24g->ofdm_diff[rfpath][0] = 0x04;
  1404. } else {
  1405. pwrinfo24g->ofdm_diff[rfpath][0] =
  1406. (hwinfo[eeaddr]&0x0f);
  1407. /*bit sign number to 8 bit sign number*/
  1408. if (pwrinfo24g->ofdm_diff[rfpath][0] & BIT(3))
  1409. pwrinfo24g->ofdm_diff[rfpath][0] |= 0xF0;
  1410. }
  1411. pwrinfo24g->cck_diff[rfpath][0] = 0;
  1412. eeaddr++;
  1413. for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
  1414. if (hwinfo[eeaddr] == 0xFF) {
  1415. pwrinfo24g->bw40_diff[rfpath][txcnt] = 0xFE;
  1416. } else {
  1417. pwrinfo24g->bw40_diff[rfpath][txcnt] =
  1418. (hwinfo[eeaddr]&0xf0)>>4;
  1419. if (pwrinfo24g->bw40_diff[rfpath][txcnt] &
  1420. BIT(3))
  1421. pwrinfo24g->bw40_diff[rfpath][txcnt] |=
  1422. 0xF0;
  1423. }
  1424. if (hwinfo[eeaddr] == 0xFF) {
  1425. pwrinfo24g->bw20_diff[rfpath][txcnt] =
  1426. 0xFE;
  1427. } else {
  1428. pwrinfo24g->bw20_diff[rfpath][txcnt] =
  1429. (hwinfo[eeaddr]&0x0f);
  1430. if (pwrinfo24g->bw20_diff[rfpath][txcnt] &
  1431. BIT(3))
  1432. pwrinfo24g->bw20_diff[rfpath][txcnt] |=
  1433. 0xF0;
  1434. }
  1435. eeaddr++;
  1436. if (hwinfo[eeaddr] == 0xFF) {
  1437. pwrinfo24g->ofdm_diff[rfpath][txcnt] = 0xFE;
  1438. } else {
  1439. pwrinfo24g->ofdm_diff[rfpath][txcnt] =
  1440. (hwinfo[eeaddr]&0xf0)>>4;
  1441. if (pwrinfo24g->ofdm_diff[rfpath][txcnt] &
  1442. BIT(3))
  1443. pwrinfo24g->ofdm_diff[rfpath][txcnt] |=
  1444. 0xF0;
  1445. }
  1446. if (hwinfo[eeaddr] == 0xFF) {
  1447. pwrinfo24g->cck_diff[rfpath][txcnt] = 0xFE;
  1448. } else {
  1449. pwrinfo24g->cck_diff[rfpath][txcnt] =
  1450. (hwinfo[eeaddr]&0x0f);
  1451. if (pwrinfo24g->cck_diff[rfpath][txcnt] &
  1452. BIT(3))
  1453. pwrinfo24g->cck_diff[rfpath][txcnt] |=
  1454. 0xF0;
  1455. }
  1456. eeaddr++;
  1457. }
  1458. /*5G default value*/
  1459. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
  1460. pwrinfo5g->index_bw40_base[rfpath][group] =
  1461. hwinfo[eeaddr++];
  1462. if (pwrinfo5g->index_bw40_base[rfpath][group] == 0xFF)
  1463. pwrinfo5g->index_bw40_base[rfpath][group] =
  1464. 0xFE;
  1465. }
  1466. pwrinfo5g->bw40_diff[rfpath][0] = 0;
  1467. if (hwinfo[eeaddr] == 0xFF) {
  1468. pwrinfo5g->bw20_diff[rfpath][0] = 0;
  1469. } else {
  1470. pwrinfo5g->bw20_diff[rfpath][0] =
  1471. (hwinfo[eeaddr]&0xf0)>>4;
  1472. if (pwrinfo5g->bw20_diff[rfpath][0] & BIT(3))
  1473. pwrinfo5g->bw20_diff[rfpath][0] |= 0xF0;
  1474. }
  1475. if (hwinfo[eeaddr] == 0xFF) {
  1476. pwrinfo5g->ofdm_diff[rfpath][0] = 0x04;
  1477. } else {
  1478. pwrinfo5g->ofdm_diff[rfpath][0] = (hwinfo[eeaddr]&0x0f);
  1479. if (pwrinfo5g->ofdm_diff[rfpath][0] & BIT(3))
  1480. pwrinfo5g->ofdm_diff[rfpath][0] |= 0xF0;
  1481. }
  1482. eeaddr++;
  1483. for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
  1484. if (hwinfo[eeaddr] == 0xFF) {
  1485. pwrinfo5g->bw40_diff[rfpath][txcnt] = 0xFE;
  1486. } else {
  1487. pwrinfo5g->bw40_diff[rfpath][txcnt] =
  1488. (hwinfo[eeaddr]&0xf0)>>4;
  1489. if (pwrinfo5g->bw40_diff[rfpath][txcnt] &
  1490. BIT(3))
  1491. pwrinfo5g->bw40_diff[rfpath][txcnt] |=
  1492. 0xF0;
  1493. }
  1494. if (hwinfo[eeaddr] == 0xFF) {
  1495. pwrinfo5g->bw20_diff[rfpath][txcnt] = 0xFE;
  1496. } else {
  1497. pwrinfo5g->bw20_diff[rfpath][txcnt] =
  1498. (hwinfo[eeaddr]&0x0f);
  1499. if (pwrinfo5g->bw20_diff[rfpath][txcnt] &
  1500. BIT(3))
  1501. pwrinfo5g->bw20_diff[rfpath][txcnt] |=
  1502. 0xF0;
  1503. }
  1504. eeaddr++;
  1505. }
  1506. if (hwinfo[eeaddr] == 0xFF) {
  1507. pwrinfo5g->ofdm_diff[rfpath][1] = 0xFE;
  1508. pwrinfo5g->ofdm_diff[rfpath][2] = 0xFE;
  1509. } else {
  1510. pwrinfo5g->ofdm_diff[rfpath][1] =
  1511. (hwinfo[eeaddr]&0xf0)>>4;
  1512. pwrinfo5g->ofdm_diff[rfpath][2] =
  1513. (hwinfo[eeaddr]&0x0f);
  1514. }
  1515. eeaddr++;
  1516. if (hwinfo[eeaddr] == 0xFF)
  1517. pwrinfo5g->ofdm_diff[rfpath][3] = 0xFE;
  1518. else
  1519. pwrinfo5g->ofdm_diff[rfpath][3] = (hwinfo[eeaddr]&0x0f);
  1520. eeaddr++;
  1521. for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
  1522. if (pwrinfo5g->ofdm_diff[rfpath][txcnt] == 0xFF)
  1523. pwrinfo5g->ofdm_diff[rfpath][txcnt] = 0xFE;
  1524. else if (pwrinfo5g->ofdm_diff[rfpath][txcnt] & BIT(3))
  1525. pwrinfo5g->ofdm_diff[rfpath][txcnt] |= 0xF0;
  1526. }
  1527. }
  1528. }
  1529. static void _rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1530. bool autoload_fail,
  1531. u8 *hwinfo)
  1532. {
  1533. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1534. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1535. struct txpower_info_2g pwrinfo24g;
  1536. struct txpower_info_5g pwrinfo5g;
  1537. u8 rf_path, index;
  1538. u8 i;
  1539. read_power_value_fromprom(hw, &pwrinfo24g,
  1540. &pwrinfo5g, autoload_fail, hwinfo);
  1541. for (rf_path = 0; rf_path < 2; rf_path++) {
  1542. for (i = 0; i < 14; i++) {
  1543. index = _rtl88e_get_chnl_group(i+1);
  1544. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1545. pwrinfo24g.index_cck_base[rf_path][index];
  1546. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1547. pwrinfo24g.index_bw40_base[rf_path][index];
  1548. rtlefuse->txpwr_ht20diff[rf_path][i] =
  1549. pwrinfo24g.bw20_diff[rf_path][0];
  1550. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  1551. pwrinfo24g.ofdm_diff[rf_path][0];
  1552. }
  1553. for (i = 0; i < 14; i++) {
  1554. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1555. "RF(%d)-Ch(%d) [CCK / HT40_1S ] = [0x%x / 0x%x ]\n",
  1556. rf_path, i,
  1557. rtlefuse->txpwrlevel_cck[rf_path][i],
  1558. rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
  1559. }
  1560. }
  1561. if (!autoload_fail)
  1562. rtlefuse->eeprom_thermalmeter =
  1563. hwinfo[EEPROM_THERMAL_METER_88E];
  1564. else
  1565. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1566. if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
  1567. rtlefuse->apk_thermalmeterignore = true;
  1568. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1569. }
  1570. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1571. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1572. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1573. if (!autoload_fail) {
  1574. rtlefuse->eeprom_regulatory =
  1575. hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x07;/*bit0~2*/
  1576. if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
  1577. rtlefuse->eeprom_regulatory = 0;
  1578. } else {
  1579. rtlefuse->eeprom_regulatory = 0;
  1580. }
  1581. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1582. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1583. }
  1584. static void _rtl88ee_read_adapter_info(struct ieee80211_hw *hw)
  1585. {
  1586. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1587. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1588. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1589. u16 i, usvalue;
  1590. u8 hwinfo[HWSET_MAX_SIZE];
  1591. u16 eeprom_id;
  1592. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1593. rtl_efuse_shadow_map_update(hw);
  1594. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1595. HWSET_MAX_SIZE);
  1596. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1597. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1598. "RTL819X Not boot from eeprom, check it !!");
  1599. return;
  1600. } else {
  1601. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1602. "boot from neither eeprom nor efuse, check it !!");
  1603. return;
  1604. }
  1605. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP\n",
  1606. hwinfo, HWSET_MAX_SIZE);
  1607. eeprom_id = *((u16 *)&hwinfo[0]);
  1608. if (eeprom_id != RTL8188E_EEPROM_ID) {
  1609. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1610. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1611. rtlefuse->autoload_failflag = true;
  1612. } else {
  1613. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1614. rtlefuse->autoload_failflag = false;
  1615. }
  1616. if (rtlefuse->autoload_failflag == true)
  1617. return;
  1618. /*VID DID SVID SDID*/
  1619. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1620. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1621. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1622. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1623. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1624. "EEPROMId = 0x%4x\n", eeprom_id);
  1625. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1626. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1627. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1628. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1629. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1630. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1631. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1632. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1633. /*customer ID*/
  1634. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  1635. if (rtlefuse->eeprom_oemid == 0xFF)
  1636. rtlefuse->eeprom_oemid = 0;
  1637. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1638. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1639. /*EEPROM version*/
  1640. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1641. /*mac address*/
  1642. for (i = 0; i < 6; i += 2) {
  1643. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1644. *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
  1645. }
  1646. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1647. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1648. /*channel plan */
  1649. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  1650. /* set channel paln to world wide 13 */
  1651. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1652. /*tx power*/
  1653. _rtl88ee_read_txpower_info_from_hwpg(hw,
  1654. rtlefuse->autoload_failflag,
  1655. hwinfo);
  1656. rtlefuse->txpwr_fromeprom = true;
  1657. rtl8188ee_read_bt_coexist_info_from_hwpg(hw,
  1658. rtlefuse->autoload_failflag,
  1659. hwinfo);
  1660. /*board type*/
  1661. rtlefuse->board_type =
  1662. ((hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0xE0) >> 5);
  1663. rtlhal->board_type = rtlefuse->board_type;
  1664. /*Wake on wlan*/
  1665. rtlefuse->wowlan_enable =
  1666. ((hwinfo[EEPROM_RF_FEATURE_OPTION_88E] & 0x40) >> 6);
  1667. /*parse xtal*/
  1668. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_88E];
  1669. if (hwinfo[EEPROM_XTAL_88E])
  1670. rtlefuse->crystalcap = 0x20;
  1671. /*antenna diversity*/
  1672. rtlefuse->antenna_div_cfg =
  1673. (hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x18) >> 3;
  1674. if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
  1675. rtlefuse->antenna_div_cfg = 0;
  1676. if (rtlpriv->btcoexist.eeprom_bt_coexist != 0 &&
  1677. rtlpriv->btcoexist.eeprom_bt_ant_num == ANT_X1)
  1678. rtlefuse->antenna_div_cfg = 0;
  1679. rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
  1680. if (rtlefuse->antenna_div_type == 0xFF)
  1681. rtlefuse->antenna_div_type = 0x01;
  1682. if (rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV ||
  1683. rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  1684. rtlefuse->antenna_div_cfg = 1;
  1685. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1686. switch (rtlefuse->eeprom_oemid) {
  1687. case EEPROM_CID_DEFAULT:
  1688. if (rtlefuse->eeprom_did == 0x8179) {
  1689. if (rtlefuse->eeprom_svid == 0x1025) {
  1690. rtlhal->oem_id = RT_CID_819X_ACER;
  1691. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1692. rtlefuse->eeprom_smid == 0x0179) ||
  1693. (rtlefuse->eeprom_svid == 0x17AA &&
  1694. rtlefuse->eeprom_smid == 0x0179)) {
  1695. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1696. } else if (rtlefuse->eeprom_svid == 0x103c &&
  1697. rtlefuse->eeprom_smid == 0x197d) {
  1698. rtlhal->oem_id = RT_CID_819X_HP;
  1699. } else {
  1700. rtlhal->oem_id = RT_CID_DEFAULT;
  1701. }
  1702. } else {
  1703. rtlhal->oem_id = RT_CID_DEFAULT;
  1704. }
  1705. break;
  1706. case EEPROM_CID_TOSHIBA:
  1707. rtlhal->oem_id = RT_CID_TOSHIBA;
  1708. break;
  1709. case EEPROM_CID_QMI:
  1710. rtlhal->oem_id = RT_CID_819X_QMI;
  1711. break;
  1712. case EEPROM_CID_WHQL:
  1713. default:
  1714. rtlhal->oem_id = RT_CID_DEFAULT;
  1715. break;
  1716. }
  1717. }
  1718. }
  1719. static void _rtl88ee_hal_customized_behavior(struct ieee80211_hw *hw)
  1720. {
  1721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1722. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1723. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1724. pcipriv->ledctl.led_opendrain = true;
  1725. switch (rtlhal->oem_id) {
  1726. case RT_CID_819X_HP:
  1727. pcipriv->ledctl.led_opendrain = true;
  1728. break;
  1729. case RT_CID_819X_LENOVO:
  1730. case RT_CID_DEFAULT:
  1731. case RT_CID_TOSHIBA:
  1732. case RT_CID_CCX:
  1733. case RT_CID_819X_ACER:
  1734. case RT_CID_WHQL:
  1735. default:
  1736. break;
  1737. }
  1738. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1739. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1740. }
  1741. void rtl88ee_read_eeprom_info(struct ieee80211_hw *hw)
  1742. {
  1743. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1744. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1745. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1746. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1747. u8 tmp_u1b;
  1748. rtlhal->version = _rtl88ee_read_chip_version(hw);
  1749. if (get_rf_type(rtlphy) == RF_1T1R)
  1750. rtlpriv->dm.rfpath_rxenable[0] = true;
  1751. else
  1752. rtlpriv->dm.rfpath_rxenable[0] =
  1753. rtlpriv->dm.rfpath_rxenable[1] = true;
  1754. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1755. rtlhal->version);
  1756. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1757. if (tmp_u1b & BIT(4)) {
  1758. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1759. rtlefuse->epromtype = EEPROM_93C46;
  1760. } else {
  1761. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1762. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1763. }
  1764. if (tmp_u1b & BIT(5)) {
  1765. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1766. rtlefuse->autoload_failflag = false;
  1767. _rtl88ee_read_adapter_info(hw);
  1768. } else {
  1769. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1770. }
  1771. _rtl88ee_hal_customized_behavior(hw);
  1772. }
  1773. static void rtl88ee_update_hal_rate_table(struct ieee80211_hw *hw,
  1774. struct ieee80211_sta *sta)
  1775. {
  1776. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1777. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1778. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1779. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1780. u32 ratr_value;
  1781. u8 ratr_index = 0;
  1782. u8 b_nmode = mac->ht_enable;
  1783. /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
  1784. u16 shortgi_rate;
  1785. u32 tmp_ratr_value;
  1786. u8 curtxbw_40mhz = mac->bw_40;
  1787. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1788. 1 : 0;
  1789. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1790. 1 : 0;
  1791. enum wireless_mode wirelessmode = mac->mode;
  1792. u32 ratr_mask;
  1793. if (rtlhal->current_bandtype == BAND_ON_5G)
  1794. ratr_value = sta->supp_rates[1] << 4;
  1795. else
  1796. ratr_value = sta->supp_rates[0];
  1797. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1798. ratr_value = 0xfff;
  1799. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1800. sta->ht_cap.mcs.rx_mask[0] << 12);
  1801. switch (wirelessmode) {
  1802. case WIRELESS_MODE_B:
  1803. if (ratr_value & 0x0000000c)
  1804. ratr_value &= 0x0000000d;
  1805. else
  1806. ratr_value &= 0x0000000f;
  1807. break;
  1808. case WIRELESS_MODE_G:
  1809. ratr_value &= 0x00000FF5;
  1810. break;
  1811. case WIRELESS_MODE_N_24G:
  1812. case WIRELESS_MODE_N_5G:
  1813. b_nmode = 1;
  1814. if (get_rf_type(rtlphy) == RF_1T2R ||
  1815. get_rf_type(rtlphy) == RF_1T1R)
  1816. ratr_mask = 0x000ff005;
  1817. else
  1818. ratr_mask = 0x0f0ff005;
  1819. ratr_value &= ratr_mask;
  1820. break;
  1821. default:
  1822. if (rtlphy->rf_type == RF_1T2R)
  1823. ratr_value &= 0x000ff0ff;
  1824. else
  1825. ratr_value &= 0x0f0ff0ff;
  1826. break;
  1827. }
  1828. if ((rtlpriv->btcoexist.bt_coexistence) &&
  1829. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
  1830. (rtlpriv->btcoexist.bt_cur_state) &&
  1831. (rtlpriv->btcoexist.bt_ant_isolation) &&
  1832. ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
  1833. (rtlpriv->btcoexist.bt_service == BT_BUSY)))
  1834. ratr_value &= 0x0fffcfc0;
  1835. else
  1836. ratr_value &= 0x0FFFFFFF;
  1837. if (b_nmode &&
  1838. ((curtxbw_40mhz && curshortgi_40mhz) ||
  1839. (!curtxbw_40mhz && curshortgi_20mhz))) {
  1840. ratr_value |= 0x10000000;
  1841. tmp_ratr_value = (ratr_value >> 12);
  1842. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1843. if ((1 << shortgi_rate) & tmp_ratr_value)
  1844. break;
  1845. }
  1846. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1847. (shortgi_rate << 4) | (shortgi_rate);
  1848. }
  1849. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1850. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1851. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1852. }
  1853. static void rtl88ee_update_hal_rate_mask(struct ieee80211_hw *hw,
  1854. struct ieee80211_sta *sta, u8 rssi_level)
  1855. {
  1856. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1857. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1858. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1859. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1860. struct rtl_sta_info *sta_entry = NULL;
  1861. u32 ratr_bitmap;
  1862. u8 ratr_index;
  1863. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1864. ? 1 : 0;
  1865. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1866. 1 : 0;
  1867. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1868. 1 : 0;
  1869. enum wireless_mode wirelessmode = 0;
  1870. bool b_shortgi = false;
  1871. u8 rate_mask[5];
  1872. u8 macid = 0;
  1873. /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
  1874. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1875. wirelessmode = sta_entry->wireless_mode;
  1876. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1877. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1878. curtxbw_40mhz = mac->bw_40;
  1879. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1880. mac->opmode == NL80211_IFTYPE_ADHOC)
  1881. macid = sta->aid + 1;
  1882. if (rtlhal->current_bandtype == BAND_ON_5G)
  1883. ratr_bitmap = sta->supp_rates[1] << 4;
  1884. else
  1885. ratr_bitmap = sta->supp_rates[0];
  1886. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1887. ratr_bitmap = 0xfff;
  1888. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1889. sta->ht_cap.mcs.rx_mask[0] << 12);
  1890. switch (wirelessmode) {
  1891. case WIRELESS_MODE_B:
  1892. ratr_index = RATR_INX_WIRELESS_B;
  1893. if (ratr_bitmap & 0x0000000c)
  1894. ratr_bitmap &= 0x0000000d;
  1895. else
  1896. ratr_bitmap &= 0x0000000f;
  1897. break;
  1898. case WIRELESS_MODE_G:
  1899. ratr_index = RATR_INX_WIRELESS_GB;
  1900. if (rssi_level == 1)
  1901. ratr_bitmap &= 0x00000f00;
  1902. else if (rssi_level == 2)
  1903. ratr_bitmap &= 0x00000ff0;
  1904. else
  1905. ratr_bitmap &= 0x00000ff5;
  1906. break;
  1907. case WIRELESS_MODE_N_24G:
  1908. case WIRELESS_MODE_N_5G:
  1909. ratr_index = RATR_INX_WIRELESS_NGB;
  1910. if (rtlphy->rf_type == RF_1T2R ||
  1911. rtlphy->rf_type == RF_1T1R) {
  1912. if (curtxbw_40mhz) {
  1913. if (rssi_level == 1)
  1914. ratr_bitmap &= 0x000f0000;
  1915. else if (rssi_level == 2)
  1916. ratr_bitmap &= 0x000ff000;
  1917. else
  1918. ratr_bitmap &= 0x000ff015;
  1919. } else {
  1920. if (rssi_level == 1)
  1921. ratr_bitmap &= 0x000f0000;
  1922. else if (rssi_level == 2)
  1923. ratr_bitmap &= 0x000ff000;
  1924. else
  1925. ratr_bitmap &= 0x000ff005;
  1926. }
  1927. } else {
  1928. if (curtxbw_40mhz) {
  1929. if (rssi_level == 1)
  1930. ratr_bitmap &= 0x0f8f0000;
  1931. else if (rssi_level == 2)
  1932. ratr_bitmap &= 0x0f8ff000;
  1933. else
  1934. ratr_bitmap &= 0x0f8ff015;
  1935. } else {
  1936. if (rssi_level == 1)
  1937. ratr_bitmap &= 0x0f8f0000;
  1938. else if (rssi_level == 2)
  1939. ratr_bitmap &= 0x0f8ff000;
  1940. else
  1941. ratr_bitmap &= 0x0f8ff005;
  1942. }
  1943. }
  1944. /*}*/
  1945. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1946. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1947. if (macid == 0)
  1948. b_shortgi = true;
  1949. else if (macid == 1)
  1950. b_shortgi = false;
  1951. }
  1952. break;
  1953. default:
  1954. ratr_index = RATR_INX_WIRELESS_NGB;
  1955. if (rtlphy->rf_type == RF_1T2R)
  1956. ratr_bitmap &= 0x000ff0ff;
  1957. else
  1958. ratr_bitmap &= 0x0f0ff0ff;
  1959. break;
  1960. }
  1961. sta_entry->ratr_index = ratr_index;
  1962. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1963. "ratr_bitmap :%x\n", ratr_bitmap);
  1964. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1965. (ratr_index << 28);
  1966. rate_mask[4] = macid | (b_shortgi ? 0x20 : 0x00) | 0x80;
  1967. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1968. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
  1969. ratr_index, ratr_bitmap,
  1970. rate_mask[0], rate_mask[1],
  1971. rate_mask[2], rate_mask[3],
  1972. rate_mask[4]);
  1973. rtl88e_fill_h2c_cmd(hw, H2C_88E_RA_MASK, 5, rate_mask);
  1974. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1975. }
  1976. void rtl88ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1977. struct ieee80211_sta *sta, u8 rssi_level)
  1978. {
  1979. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1980. if (rtlpriv->dm.useramask)
  1981. rtl88ee_update_hal_rate_mask(hw, sta, rssi_level);
  1982. else
  1983. rtl88ee_update_hal_rate_table(hw, sta);
  1984. }
  1985. void rtl88ee_update_channel_access_setting(struct ieee80211_hw *hw)
  1986. {
  1987. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1988. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1989. u16 sifs_timer;
  1990. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
  1991. if (!mac->ht_enable)
  1992. sifs_timer = 0x0a0a;
  1993. else
  1994. sifs_timer = 0x0e0e;
  1995. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1996. }
  1997. bool rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1998. {
  1999. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2000. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2001. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2002. u32 u4tmp;
  2003. bool b_actuallyset = false;
  2004. if (rtlpriv->rtlhal.being_init_adapter)
  2005. return false;
  2006. if (ppsc->swrf_processing)
  2007. return false;
  2008. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2009. if (ppsc->rfchange_inprogress) {
  2010. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2011. return false;
  2012. } else {
  2013. ppsc->rfchange_inprogress = true;
  2014. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2015. }
  2016. cur_rfstate = ppsc->rfpwr_state;
  2017. u4tmp = rtl_read_dword(rtlpriv, REG_GPIO_OUTPUT);
  2018. e_rfpowerstate_toset = (u4tmp & BIT(31)) ? ERFON : ERFOFF;
  2019. if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
  2020. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2021. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2022. e_rfpowerstate_toset = ERFON;
  2023. ppsc->hwradiooff = false;
  2024. b_actuallyset = true;
  2025. } else if ((!ppsc->hwradiooff) &&
  2026. (e_rfpowerstate_toset == ERFOFF)) {
  2027. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2028. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  2029. e_rfpowerstate_toset = ERFOFF;
  2030. ppsc->hwradiooff = true;
  2031. b_actuallyset = true;
  2032. }
  2033. if (b_actuallyset) {
  2034. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2035. ppsc->rfchange_inprogress = false;
  2036. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2037. } else {
  2038. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  2039. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2040. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2041. ppsc->rfchange_inprogress = false;
  2042. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2043. }
  2044. *valid = 1;
  2045. return !ppsc->hwradiooff;
  2046. }
  2047. void rtl88ee_set_key(struct ieee80211_hw *hw, u32 key_index,
  2048. u8 *p_macaddr, bool is_group, u8 enc_algo,
  2049. bool is_wepkey, bool clear_all)
  2050. {
  2051. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2052. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2053. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2054. u8 *macaddr = p_macaddr;
  2055. u32 entry_id = 0;
  2056. bool is_pairwise = false;
  2057. static u8 cam_const_addr[4][6] = {
  2058. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2059. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2060. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2061. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2062. };
  2063. static u8 cam_const_broad[] = {
  2064. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2065. };
  2066. if (clear_all) {
  2067. u8 idx = 0;
  2068. u8 cam_offset = 0;
  2069. u8 clear_number = 5;
  2070. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2071. for (idx = 0; idx < clear_number; idx++) {
  2072. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2073. rtl_cam_empty_entry(hw, cam_offset + idx);
  2074. if (idx < 5) {
  2075. memset(rtlpriv->sec.key_buf[idx], 0,
  2076. MAX_KEY_LEN);
  2077. rtlpriv->sec.key_len[idx] = 0;
  2078. }
  2079. }
  2080. } else {
  2081. switch (enc_algo) {
  2082. case WEP40_ENCRYPTION:
  2083. enc_algo = CAM_WEP40;
  2084. break;
  2085. case WEP104_ENCRYPTION:
  2086. enc_algo = CAM_WEP104;
  2087. break;
  2088. case TKIP_ENCRYPTION:
  2089. enc_algo = CAM_TKIP;
  2090. break;
  2091. case AESCCMP_ENCRYPTION:
  2092. enc_algo = CAM_AES;
  2093. break;
  2094. default:
  2095. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  2096. "switch case not process\n");
  2097. enc_algo = CAM_TKIP;
  2098. break;
  2099. }
  2100. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2101. macaddr = cam_const_addr[key_index];
  2102. entry_id = key_index;
  2103. } else {
  2104. if (is_group) {
  2105. macaddr = cam_const_broad;
  2106. entry_id = key_index;
  2107. } else {
  2108. if (mac->opmode == NL80211_IFTYPE_AP ||
  2109. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  2110. entry_id =
  2111. rtl_cam_get_free_entry(hw, p_macaddr);
  2112. if (entry_id >= TOTAL_CAM_ENTRY) {
  2113. RT_TRACE(rtlpriv, COMP_SEC,
  2114. DBG_EMERG,
  2115. "Can not find free hw security cam entry\n");
  2116. return;
  2117. }
  2118. } else {
  2119. entry_id = CAM_PAIRWISE_KEY_POSITION;
  2120. }
  2121. key_index = PAIRWISE_KEYIDX;
  2122. is_pairwise = true;
  2123. }
  2124. }
  2125. if (rtlpriv->sec.key_len[key_index] == 0) {
  2126. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2127. "delete one entry, entry_id is %d\n",
  2128. entry_id);
  2129. if (mac->opmode == NL80211_IFTYPE_AP ||
  2130. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2131. rtl_cam_del_entry(hw, p_macaddr);
  2132. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  2133. } else {
  2134. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2135. "add one entry\n");
  2136. if (is_pairwise) {
  2137. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2138. "set Pairwise key\n");
  2139. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2140. entry_id, enc_algo,
  2141. CAM_CONFIG_NO_USEDK,
  2142. rtlpriv->sec.key_buf[key_index]);
  2143. } else {
  2144. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2145. "set group key\n");
  2146. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2147. rtl_cam_add_one_entry(hw,
  2148. rtlefuse->dev_addr,
  2149. PAIRWISE_KEYIDX,
  2150. CAM_PAIRWISE_KEY_POSITION,
  2151. enc_algo,
  2152. CAM_CONFIG_NO_USEDK,
  2153. rtlpriv->sec.key_buf
  2154. [entry_id]);
  2155. }
  2156. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2157. entry_id, enc_algo,
  2158. CAM_CONFIG_NO_USEDK,
  2159. rtlpriv->sec.key_buf[entry_id]);
  2160. }
  2161. }
  2162. }
  2163. }
  2164. static void rtl8188ee_bt_var_init(struct ieee80211_hw *hw)
  2165. {
  2166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2167. rtlpriv->btcoexist.bt_coexistence =
  2168. rtlpriv->btcoexist.eeprom_bt_coexist;
  2169. rtlpriv->btcoexist.bt_ant_num = rtlpriv->btcoexist.eeprom_bt_ant_num;
  2170. rtlpriv->btcoexist.bt_coexist_type = rtlpriv->btcoexist.eeprom_bt_type;
  2171. if (rtlpriv->btcoexist.reg_bt_iso == 2)
  2172. rtlpriv->btcoexist.bt_ant_isolation =
  2173. rtlpriv->btcoexist.eeprom_bt_ant_isol;
  2174. else
  2175. rtlpriv->btcoexist.bt_ant_isolation =
  2176. rtlpriv->btcoexist.reg_bt_iso;
  2177. rtlpriv->btcoexist.bt_radio_shared_type =
  2178. rtlpriv->btcoexist.eeprom_bt_radio_shared;
  2179. if (rtlpriv->btcoexist.bt_coexistence) {
  2180. if (rtlpriv->btcoexist.reg_bt_sco == 1)
  2181. rtlpriv->btcoexist.bt_service = BT_OTHER_ACTION;
  2182. else if (rtlpriv->btcoexist.reg_bt_sco == 2)
  2183. rtlpriv->btcoexist.bt_service = BT_SCO;
  2184. else if (rtlpriv->btcoexist.reg_bt_sco == 4)
  2185. rtlpriv->btcoexist.bt_service = BT_BUSY;
  2186. else if (rtlpriv->btcoexist.reg_bt_sco == 5)
  2187. rtlpriv->btcoexist.bt_service = BT_OTHERBUSY;
  2188. else
  2189. rtlpriv->btcoexist.bt_service = BT_IDLE;
  2190. rtlpriv->btcoexist.bt_edca_ul = 0;
  2191. rtlpriv->btcoexist.bt_edca_dl = 0;
  2192. rtlpriv->btcoexist.bt_rssi_state = 0xff;
  2193. }
  2194. }
  2195. void rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2196. bool auto_load_fail, u8 *hwinfo)
  2197. {
  2198. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2199. u8 value;
  2200. if (!auto_load_fail) {
  2201. rtlpriv->btcoexist.eeprom_bt_coexist =
  2202. ((hwinfo[EEPROM_RF_FEATURE_OPTION_88E] & 0xe0) >> 5);
  2203. if (hwinfo[EEPROM_RF_FEATURE_OPTION_88E] == 0xFF)
  2204. rtlpriv->btcoexist.eeprom_bt_coexist = 0;
  2205. value = hwinfo[EEPROM_RF_BT_SETTING_88E];
  2206. rtlpriv->btcoexist.eeprom_bt_type = ((value & 0xe) >> 1);
  2207. rtlpriv->btcoexist.eeprom_bt_ant_num = (value & 0x1);
  2208. rtlpriv->btcoexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
  2209. rtlpriv->btcoexist.eeprom_bt_radio_shared =
  2210. ((value & 0x20) >> 5);
  2211. } else {
  2212. rtlpriv->btcoexist.eeprom_bt_coexist = 0;
  2213. rtlpriv->btcoexist.eeprom_bt_type = BT_2WIRE;
  2214. rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
  2215. rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
  2216. rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  2217. }
  2218. rtl8188ee_bt_var_init(hw);
  2219. }
  2220. void rtl8188ee_bt_reg_init(struct ieee80211_hw *hw)
  2221. {
  2222. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2223. /* 0:Low, 1:High, 2:From Efuse. */
  2224. rtlpriv->btcoexist.reg_bt_iso = 2;
  2225. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2226. rtlpriv->btcoexist.reg_bt_sco = 3;
  2227. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2228. rtlpriv->btcoexist.reg_bt_sco = 0;
  2229. }
  2230. void rtl8188ee_bt_hw_init(struct ieee80211_hw *hw)
  2231. {
  2232. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2233. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2234. u8 u1_tmp;
  2235. if (rtlpriv->btcoexist.bt_coexistence &&
  2236. ((rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) ||
  2237. rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC8)) {
  2238. if (rtlpriv->btcoexist.bt_ant_isolation)
  2239. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  2240. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  2241. BIT_OFFSET_LEN_MASK_32(0, 1);
  2242. u1_tmp = u1_tmp |
  2243. ((rtlpriv->btcoexist.bt_ant_isolation == 1) ?
  2244. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  2245. ((rtlpriv->btcoexist.bt_service == BT_SCO) ?
  2246. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  2247. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  2248. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  2249. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  2250. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  2251. /* Config to 1T1R. */
  2252. if (rtlphy->rf_type == RF_1T1R) {
  2253. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  2254. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2255. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  2256. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  2257. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2258. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  2259. }
  2260. }
  2261. }
  2262. void rtl88ee_suspend(struct ieee80211_hw *hw)
  2263. {
  2264. }
  2265. void rtl88ee_resume(struct ieee80211_hw *hw)
  2266. {
  2267. }