pfc-r8a7791.c 188 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188
  1. /*
  2. * r8a7791 processor support - PFC hardware block.
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2
  8. * as published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_data/gpio-rcar.h>
  12. #include "core.h"
  13. #include "sh_pfc.h"
  14. #define CPU_ALL_PORT(fn, sfx) \
  15. PORT_GP_32(0, fn, sfx), \
  16. PORT_GP_32(1, fn, sfx), \
  17. PORT_GP_32(2, fn, sfx), \
  18. PORT_GP_32(3, fn, sfx), \
  19. PORT_GP_32(4, fn, sfx), \
  20. PORT_GP_32(5, fn, sfx), \
  21. PORT_GP_32(6, fn, sfx), \
  22. PORT_GP_32(7, fn, sfx)
  23. enum {
  24. PINMUX_RESERVED = 0,
  25. PINMUX_DATA_BEGIN,
  26. GP_ALL(DATA),
  27. PINMUX_DATA_END,
  28. PINMUX_FUNCTION_BEGIN,
  29. GP_ALL(FN),
  30. /* GPSR0 */
  31. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  32. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  33. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
  34. FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
  35. FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
  36. FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
  37. /* GPSR1 */
  38. FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
  39. FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
  40. FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
  41. FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
  42. FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
  43. FN_IP3_21_20,
  44. /* GPSR2 */
  45. FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
  46. FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
  47. FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
  48. FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
  49. FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
  50. FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
  51. FN_IP6_5_3, FN_IP6_7_6,
  52. /* GPSR3 */
  53. FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
  54. FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
  55. FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
  56. FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
  57. FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
  58. FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
  59. FN_IP9_18_17,
  60. /* GPSR4 */
  61. FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
  62. FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
  63. FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
  64. FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
  65. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
  66. FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
  67. FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  68. FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
  69. /* GPSR5 */
  70. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
  71. FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
  72. FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
  73. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
  74. FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
  75. FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
  76. FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
  77. /* GPSR6 */
  78. FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
  79. FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
  80. FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
  81. FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
  82. FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
  83. FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
  84. FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
  85. FN_USB1_OVC, FN_DU0_DOTCLKIN,
  86. /* GPSR7 */
  87. FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
  88. FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
  89. FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
  90. FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
  91. FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
  92. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
  93. /* IPSR0 */
  94. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
  95. FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  96. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
  97. FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
  98. FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
  99. FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
  100. /* IPSR1 */
  101. FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
  102. FN_A9, FN_MSIOF1_SS2, FN_SDA0,
  103. FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
  104. FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
  105. FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
  106. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  107. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  108. FN_A15, FN_BPFCLK_C,
  109. FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
  110. FN_A17, FN_DACK2_B, FN_SDA0_C,
  111. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
  112. /* IPSR2 */
  113. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
  114. FN_A20, FN_SPCLK,
  115. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
  116. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  117. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  118. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  119. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  120. FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
  121. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
  122. FN_EX_CS1_N, FN_MSIOF2_SCK,
  123. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
  124. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
  125. /* IPSR3 */
  126. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
  127. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  128. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
  129. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  130. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
  131. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  132. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
  133. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  134. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
  135. FN_DREQ0, FN_PWM3, FN_TPU_TO3,
  136. FN_DACK0, FN_DRACK0, FN_REMOCON,
  137. FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  138. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  139. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  140. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  141. /* IPSR4 */
  142. FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
  143. FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  144. FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  145. FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
  146. FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  147. FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
  148. FN_GLO_Q1_D, FN_HCTS1_N_E,
  149. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  150. FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
  151. FN_SSI_SCK4, FN_GLO_SS_D,
  152. FN_SSI_WS4, FN_GLO_RFON_D,
  153. FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
  154. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  155. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  156. /* IPSR5 */
  157. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  158. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  159. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  160. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  161. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  162. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  163. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  164. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  165. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
  166. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  167. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
  168. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
  169. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
  170. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  171. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  172. /* IPSR6 */
  173. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  174. FN_SCIF_CLK, FN_BPFCLK_E,
  175. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  176. FN_SCIFA2_RXD, FN_FMIN_E,
  177. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  178. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
  179. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
  180. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
  181. FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  182. FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  183. FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
  184. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
  185. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
  186. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  187. /* IPSR7 */
  188. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  189. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  190. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  191. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  192. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  193. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  194. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
  195. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
  196. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
  197. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
  198. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
  199. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
  200. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  201. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  202. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  203. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  204. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  205. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  206. /* IPSR8 */
  207. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
  208. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  209. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  210. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  211. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  212. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  213. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  214. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  215. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  216. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  217. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  218. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  219. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  220. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  221. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
  222. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  223. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  224. /* IPSR9 */
  225. FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
  226. FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
  227. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  228. FN_DU1_DOTCLKOUT0, FN_QCLK,
  229. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  230. FN_TX3_B, FN_SCL2_B, FN_PWM4,
  231. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  232. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  233. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  234. FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
  235. FN_DU1_DISP, FN_QPOLA,
  236. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
  237. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  238. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  239. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  240. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  241. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
  242. FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
  243. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
  244. /* IPSR10 */
  245. FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
  246. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
  247. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
  248. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
  249. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
  250. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
  251. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  252. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  253. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  254. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
  255. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
  256. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
  257. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  258. FN_TS_SDATA0_C, FN_ATACS11_N,
  259. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
  260. FN_TS_SCK0_C, FN_ATAG1_N,
  261. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  262. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  263. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
  264. /* IPSR11 */
  265. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
  266. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
  267. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  268. FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
  269. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
  270. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
  271. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
  272. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
  273. FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
  274. FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
  275. FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
  276. FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
  277. FN_VI1_DATA7, FN_AVB_MDC,
  278. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
  279. FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
  280. /* IPSR12 */
  281. FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
  282. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
  283. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  284. FN_SCL2_D, FN_MSIOF1_RXD_E,
  285. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
  286. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  287. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  288. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  289. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  290. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  291. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
  292. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
  293. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
  294. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  295. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  296. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  297. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  298. /* IPSR13 */
  299. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  300. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  301. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  302. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  303. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  304. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  305. FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
  306. FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
  307. FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
  308. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  309. FN_SCIFA5_TXD_B, FN_TX3_C,
  310. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  311. FN_SCIFA5_RXD_B, FN_RX3_C,
  312. FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
  313. FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
  314. FN_SD1_DATA3, FN_IERX_B,
  315. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
  316. /* IPSR14 */
  317. FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
  318. FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
  319. FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
  320. FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
  321. FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  322. FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  323. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
  324. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
  325. FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
  326. FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  327. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  328. FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
  329. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  330. FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
  331. /* IPSR15 */
  332. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
  333. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
  334. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
  335. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  336. FN_PWM5_B, FN_SCIFA3_TXD_C,
  337. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  338. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  339. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  340. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  341. FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
  342. FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
  343. FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
  344. FN_TCLK2, FN_VI1_DATA3_C,
  345. FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
  346. FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
  347. /* IPSR16 */
  348. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  349. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
  350. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
  351. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  352. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  353. /* MOD_SEL */
  354. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  355. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  356. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  357. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  358. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  359. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  360. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  361. FN_SEL_QSP_0, FN_SEL_QSP_1,
  362. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  363. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
  364. FN_SEL_HSCIF1_4,
  365. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
  366. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  367. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  368. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  369. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
  370. /* MOD_SEL2 */
  371. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  372. FN_SEL_SCIF0_4,
  373. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  374. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  375. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  376. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  377. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  378. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
  379. FN_SEL_ADG_0, FN_SEL_ADG_1,
  380. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
  381. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  382. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  383. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  384. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
  385. FN_SEL_SIM_0, FN_SEL_SIM_1,
  386. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  387. /* MOD_SEL3 */
  388. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  389. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  390. FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
  391. FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
  392. FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
  393. FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
  394. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  395. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  396. FN_SEL_MMC_0, FN_SEL_MMC_1,
  397. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  398. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  399. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
  400. FN_SEL_IIC1_4,
  401. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
  402. /* MOD_SEL4 */
  403. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  404. FN_SEL_SOF1_4,
  405. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  406. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
  407. FN_SEL_RAD_0, FN_SEL_RAD_1,
  408. FN_SEL_RCN_0, FN_SEL_RCN_1,
  409. FN_SEL_RSP_0, FN_SEL_RSP_1,
  410. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  411. FN_SEL_SCIF2_4,
  412. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
  413. FN_SEL_SOF2_4,
  414. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  415. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  416. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
  417. PINMUX_FUNCTION_END,
  418. PINMUX_MARK_BEGIN,
  419. EX_CS0_N_MARK, RD_N_MARK,
  420. AUDIO_CLKA_MARK,
  421. VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  422. VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  423. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  424. SD1_CLK_MARK,
  425. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  426. DU0_DOTCLKIN_MARK,
  427. /* IPSR0 */
  428. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
  429. D6_MARK, D7_MARK, D8_MARK,
  430. D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
  431. A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
  432. A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
  433. A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
  434. A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
  435. /* IPSR1 */
  436. A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
  437. A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
  438. A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
  439. A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
  440. A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
  441. A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
  442. A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
  443. A15_MARK, BPFCLK_C_MARK,
  444. A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
  445. A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
  446. A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
  447. /* IPSR2 */
  448. A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
  449. SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
  450. A20_MARK, SPCLK_MARK,
  451. A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
  452. A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
  453. A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
  454. A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
  455. A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
  456. RX1_MARK, SCIFA1_RXD_MARK,
  457. CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
  458. CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
  459. EX_CS1_N_MARK, MSIOF2_SCK_MARK,
  460. EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
  461. EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
  462. ATAG0_N_MARK, EX_WAIT1_MARK,
  463. /* IPSR3 */
  464. EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
  465. EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
  466. SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
  467. BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
  468. SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
  469. RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
  470. SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
  471. WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
  472. WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
  473. EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  474. DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
  475. DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
  476. SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
  477. SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
  478. SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
  479. SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
  480. SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
  481. SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
  482. /* IPSR4 */
  483. SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
  484. SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
  485. MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
  486. SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
  487. MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
  488. SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
  489. SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
  490. SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
  491. GLO_Q1_D_MARK, HCTS1_N_E_MARK,
  492. SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
  493. SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
  494. SSI_SCK4_MARK, GLO_SS_D_MARK,
  495. SSI_WS4_MARK, GLO_RFON_D_MARK,
  496. SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
  497. SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
  498. MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
  499. /* IPSR5 */
  500. SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
  501. MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
  502. SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
  503. MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
  504. SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
  505. MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
  506. SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
  507. SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
  508. SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
  509. SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
  510. SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
  511. SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
  512. SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
  513. SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
  514. SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
  515. /* IPSR6 */
  516. AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
  517. SCIF_CLK_MARK, BPFCLK_E_MARK,
  518. AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
  519. SCIFA2_RXD_MARK, FMIN_E_MARK,
  520. AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
  521. IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
  522. IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
  523. IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
  524. IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
  525. IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
  526. MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
  527. IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
  528. IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
  529. SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
  530. IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
  531. GPS_CLK_C_MARK, GPS_CLK_D_MARK,
  532. IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
  533. GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
  534. /* IPSR7 */
  535. IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
  536. SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
  537. DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
  538. SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
  539. DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
  540. SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
  541. DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
  542. DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
  543. DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
  544. DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
  545. DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
  546. DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
  547. DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
  548. SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
  549. DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
  550. SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
  551. DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
  552. SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
  553. /* IPSR8 */
  554. DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
  555. DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
  556. SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
  557. DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
  558. SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
  559. DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
  560. SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
  561. DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
  562. SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
  563. DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
  564. SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
  565. DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
  566. SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
  567. DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
  568. SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
  569. DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
  570. DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
  571. DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
  572. /* IPSR9 */
  573. DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
  574. DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
  575. SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
  576. DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  577. DU1_DOTCLKOUT0_MARK, QCLK_MARK,
  578. DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
  579. TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
  580. DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
  581. DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
  582. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  583. CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
  584. DU1_DISP_MARK, QPOLA_MARK,
  585. DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
  586. VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
  587. VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
  588. VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
  589. VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
  590. VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
  591. VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
  592. HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
  593. /* IPSR10 */
  594. VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
  595. HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
  596. VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
  597. HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
  598. VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
  599. HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
  600. VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
  601. HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
  602. VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
  603. CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
  604. VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
  605. VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
  606. VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
  607. TS_SDATA0_C_MARK, ATACS11_N_MARK,
  608. VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
  609. TS_SCK0_C_MARK, ATAG1_N_MARK,
  610. VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
  611. VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
  612. VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
  613. /* IPSR11 */
  614. VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
  615. VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
  616. VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
  617. SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
  618. VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
  619. TX4_B_MARK, SCIFA4_TXD_B_MARK,
  620. VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
  621. RX4_B_MARK, SCIFA4_RXD_B_MARK,
  622. VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
  623. VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
  624. VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
  625. VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
  626. VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
  627. VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
  628. VI1_DATA7_MARK, AVB_MDC_MARK,
  629. ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
  630. ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
  631. /* IPSR12 */
  632. ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
  633. ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
  634. ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
  635. SCL2_D_MARK, MSIOF1_RXD_E_MARK,
  636. ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
  637. SDA2_D_MARK, MSIOF1_SCK_E_MARK,
  638. ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
  639. CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
  640. ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
  641. CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
  642. ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
  643. ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
  644. ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
  645. ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
  646. STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
  647. ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
  648. STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
  649. ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
  650. /* IPSR13 */
  651. STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
  652. ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
  653. STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
  654. STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
  655. STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
  656. ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
  657. SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
  658. SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
  659. SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
  660. SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
  661. SCIFA5_TXD_B_MARK, TX3_C_MARK,
  662. SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
  663. SCIFA5_RXD_B_MARK, RX3_C_MARK,
  664. SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
  665. SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
  666. SD1_DATA3_MARK, IERX_B_MARK,
  667. SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
  668. /* IPSR14 */
  669. SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
  670. SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
  671. SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
  672. SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
  673. SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
  674. SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
  675. MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
  676. VI1_CLK_C_MARK, VI1_G0_B_MARK,
  677. MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
  678. VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
  679. MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
  680. MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
  681. MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
  682. VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
  683. MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
  684. VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
  685. /* IPSR15 */
  686. SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
  687. SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
  688. SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
  689. GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
  690. PWM5_B_MARK, SCIFA3_TXD_C_MARK,
  691. GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
  692. VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
  693. GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
  694. VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
  695. HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
  696. TCLK1_MARK, VI1_DATA1_C_MARK,
  697. HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
  698. HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
  699. TCLK2_MARK, VI1_DATA3_C_MARK,
  700. HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
  701. CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
  702. HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
  703. CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
  704. /* IPSR16 */
  705. HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
  706. GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
  707. HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
  708. GLO_SS_C_MARK, VI1_DATA7_C_MARK,
  709. HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CK_MARK, GLO_RFON_C_MARK,
  710. HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
  711. HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
  712. PINMUX_MARK_END,
  713. };
  714. static const u16 pinmux_data[] = {
  715. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  716. PINMUX_DATA(EX_CS0_N_MARK, FN_EX_CS0_N),
  717. PINMUX_DATA(RD_N_MARK, FN_RD_N),
  718. PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
  719. PINMUX_DATA(VI0_CLK_MARK, FN_VI0_CLK),
  720. PINMUX_DATA(VI0_DATA0_VI0_B0_MARK, FN_VI0_DATA0_VI0_B0),
  721. PINMUX_DATA(VI0_DATA1_VI0_B1_MARK, FN_VI0_DATA1_VI0_B1),
  722. PINMUX_DATA(VI0_DATA2_VI0_B2_MARK, FN_VI0_DATA2_VI0_B2),
  723. PINMUX_DATA(VI0_DATA4_VI0_B4_MARK, FN_VI0_DATA4_VI0_B4),
  724. PINMUX_DATA(VI0_DATA5_VI0_B5_MARK, FN_VI0_DATA5_VI0_B5),
  725. PINMUX_DATA(VI0_DATA6_VI0_B6_MARK, FN_VI0_DATA6_VI0_B6),
  726. PINMUX_DATA(VI0_DATA7_VI0_B7_MARK, FN_VI0_DATA7_VI0_B7),
  727. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  728. PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
  729. PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
  730. PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
  731. PINMUX_DATA(DU0_DOTCLKIN_MARK, FN_DU0_DOTCLKIN),
  732. PINMUX_DATA(SD1_CLK_MARK, FN_SD1_CLK),
  733. /* IPSR0 */
  734. PINMUX_IPSR_DATA(IP0_0, D0),
  735. PINMUX_IPSR_DATA(IP0_1, D1),
  736. PINMUX_IPSR_DATA(IP0_2, D2),
  737. PINMUX_IPSR_DATA(IP0_3, D3),
  738. PINMUX_IPSR_DATA(IP0_4, D4),
  739. PINMUX_IPSR_DATA(IP0_5, D5),
  740. PINMUX_IPSR_DATA(IP0_6, D6),
  741. PINMUX_IPSR_DATA(IP0_7, D7),
  742. PINMUX_IPSR_DATA(IP0_8, D8),
  743. PINMUX_IPSR_DATA(IP0_9, D9),
  744. PINMUX_IPSR_DATA(IP0_10, D10),
  745. PINMUX_IPSR_DATA(IP0_11, D11),
  746. PINMUX_IPSR_DATA(IP0_12, D12),
  747. PINMUX_IPSR_DATA(IP0_13, D13),
  748. PINMUX_IPSR_DATA(IP0_14, D14),
  749. PINMUX_IPSR_DATA(IP0_15, D15),
  750. PINMUX_IPSR_DATA(IP0_18_16, A0),
  751. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
  752. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
  753. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SCL0_C, SEL_IIC0_2),
  754. PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
  755. PINMUX_IPSR_DATA(IP0_20_19, A1),
  756. PINMUX_IPSR_MODSEL_DATA(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
  757. PINMUX_IPSR_DATA(IP0_22_21, A2),
  758. PINMUX_IPSR_MODSEL_DATA(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
  759. PINMUX_IPSR_DATA(IP0_24_23, A3),
  760. PINMUX_IPSR_MODSEL_DATA(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
  761. PINMUX_IPSR_DATA(IP0_26_25, A4),
  762. PINMUX_IPSR_MODSEL_DATA(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
  763. PINMUX_IPSR_DATA(IP0_28_27, A5),
  764. PINMUX_IPSR_MODSEL_DATA(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
  765. PINMUX_IPSR_DATA(IP0_30_29, A6),
  766. PINMUX_IPSR_MODSEL_DATA(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
  767. /* IPSR1 */
  768. PINMUX_IPSR_DATA(IP1_1_0, A7),
  769. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
  770. PINMUX_IPSR_DATA(IP1_3_2, A8),
  771. PINMUX_IPSR_MODSEL_DATA(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
  772. PINMUX_IPSR_MODSEL_DATA(IP1_3_2, SCL0, SEL_IIC0_0),
  773. PINMUX_IPSR_DATA(IP1_5_4, A9),
  774. PINMUX_IPSR_MODSEL_DATA(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
  775. PINMUX_IPSR_MODSEL_DATA(IP1_5_4, SDA0, SEL_IIC0_0),
  776. PINMUX_IPSR_DATA(IP1_7_6, A10),
  777. PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
  778. PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
  779. PINMUX_IPSR_DATA(IP1_10_8, A11),
  780. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
  781. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, SCL3_D, SEL_IIC3_3),
  782. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
  783. PINMUX_IPSR_DATA(IP1_13_11, A12),
  784. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, FMCLK, SEL_FM_0),
  785. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, SDA3_D, SEL_IIC3_3),
  786. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
  787. PINMUX_IPSR_DATA(IP1_16_14, A13),
  788. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
  789. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, BPFCLK, SEL_FM_0),
  790. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
  791. PINMUX_IPSR_DATA(IP1_19_17, A14),
  792. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
  793. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN, SEL_FM_0),
  794. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN_C, SEL_FM_2),
  795. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
  796. PINMUX_IPSR_DATA(IP1_22_20, A15),
  797. PINMUX_IPSR_MODSEL_DATA(IP1_22_20, BPFCLK_C, SEL_FM_2),
  798. PINMUX_IPSR_DATA(IP1_25_23, A16),
  799. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, DREQ2_B, SEL_LBS_1),
  800. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, FMCLK_C, SEL_FM_2),
  801. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
  802. PINMUX_IPSR_DATA(IP1_28_26, A17),
  803. PINMUX_IPSR_MODSEL_DATA(IP1_28_26, DACK2_B, SEL_LBS_1),
  804. PINMUX_IPSR_MODSEL_DATA(IP1_28_26, SDA0_C, SEL_IIC0_2),
  805. PINMUX_IPSR_DATA(IP1_31_29, A18),
  806. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, DREQ1, SEL_LBS_0),
  807. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
  808. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
  809. /* IPSR2 */
  810. PINMUX_IPSR_DATA(IP2_2_0, A19),
  811. PINMUX_IPSR_DATA(IP2_2_0, DACK1),
  812. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
  813. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
  814. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_0),
  815. PINMUX_IPSR_DATA(IP2_2_0, A20),
  816. PINMUX_IPSR_MODSEL_DATA(IP2_4_3, SPCLK, SEL_QSP_0),
  817. PINMUX_IPSR_DATA(IP2_6_5, A21),
  818. PINMUX_IPSR_MODSEL_DATA(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
  819. PINMUX_IPSR_MODSEL_DATA(IP2_6_5, MOSI_IO0, SEL_QSP_0),
  820. PINMUX_IPSR_DATA(IP2_9_7, A22),
  821. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, MISO_IO1, SEL_QSP_0),
  822. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, FMCLK_B, SEL_FM_1),
  823. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, TX0, SEL_SCIF0_0),
  824. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
  825. PINMUX_IPSR_DATA(IP2_12_10, A23),
  826. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, IO2, SEL_QSP_0),
  827. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, BPFCLK_B, SEL_FM_1),
  828. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, RX0, SEL_SCIF0_0),
  829. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
  830. PINMUX_IPSR_DATA(IP2_15_13, A24),
  831. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, DREQ2, SEL_LBS_0),
  832. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, IO3, SEL_QSP_0),
  833. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, TX1, SEL_SCIF1_0),
  834. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
  835. PINMUX_IPSR_DATA(IP2_18_16, A25),
  836. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DACK2, SEL_LBS_0),
  837. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SSL, SEL_QSP_0),
  838. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ1_C, SEL_LBS_2),
  839. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, RX1, SEL_SCIF1_0),
  840. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
  841. PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
  842. PINMUX_IPSR_MODSEL_DATA(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
  843. PINMUX_IPSR_MODSEL_DATA(IP2_20_19, SCL1, SEL_IIC1_0),
  844. PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
  845. PINMUX_IPSR_MODSEL_DATA(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
  846. PINMUX_IPSR_MODSEL_DATA(IP2_22_21, SDA1, SEL_IIC1_0),
  847. PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
  848. PINMUX_IPSR_MODSEL_DATA(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
  849. PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
  850. PINMUX_IPSR_MODSEL_DATA(IP2_26_25, ATAWR0_N, SEL_LBS_0),
  851. PINMUX_IPSR_MODSEL_DATA(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
  852. PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
  853. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATADIR0_N, SEL_LBS_0),
  854. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
  855. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATAG0_N, SEL_LBS_0),
  856. PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
  857. /* IPSR3 */
  858. PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
  859. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, ATARD0_N, SEL_LBS_0),
  860. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
  861. PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
  862. PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
  863. PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
  864. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
  865. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
  866. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
  867. PINMUX_IPSR_DATA(IP3_5_3, PWM1),
  868. PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
  869. PINMUX_IPSR_DATA(IP3_8_6, BS_N),
  870. PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
  871. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
  872. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
  873. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
  874. PINMUX_IPSR_DATA(IP3_8_6, PWM2),
  875. PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
  876. PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
  877. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
  878. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, FMIN_B, SEL_FM_1),
  879. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
  880. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, DREQ1_D, SEL_LBS_1),
  881. PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
  882. PINMUX_IPSR_MODSEL_DATA(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
  883. PINMUX_IPSR_MODSEL_DATA(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
  884. PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
  885. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
  886. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
  887. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  888. PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
  889. PINMUX_IPSR_MODSEL_DATA(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
  890. PINMUX_IPSR_MODSEL_DATA(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  891. PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
  892. PINMUX_IPSR_DATA(IP3_19_18, PWM3),
  893. PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
  894. PINMUX_IPSR_DATA(IP3_21_20, DACK0),
  895. PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
  896. PINMUX_IPSR_MODSEL_DATA(IP3_21_20, REMOCON, SEL_RCN_0),
  897. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SPEEDIN, SEL_RSP_0),
  898. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
  899. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
  900. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
  901. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
  902. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, DREQ2_C, SEL_LBS_2),
  903. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  904. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
  905. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
  906. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
  907. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
  908. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
  909. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
  910. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
  911. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  912. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
  913. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
  914. /* IPSR4 */
  915. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
  916. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL0_B, SEL_IIC0_1),
  917. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL7_B, SEL_IIC7_1),
  918. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
  919. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
  920. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA0_B, SEL_IIC0_1),
  921. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA7_B, SEL_IIC7_1),
  922. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
  923. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, GLO_I0_D, SEL_GPS_3),
  924. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SSI_WS1, SEL_SSI1_0),
  925. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL1_B, SEL_IIC1_1),
  926. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL8_B, SEL_IIC8_1),
  927. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
  928. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, GLO_I1_D, SEL_GPS_3),
  929. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
  930. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA1_B, SEL_IIC1_1),
  931. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA8_B, SEL_IIC8_1),
  932. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
  933. PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
  934. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, SCL2, SEL_IIC2_0),
  935. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
  936. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
  937. PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
  938. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, SDA2, SEL_IIC2_0),
  939. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
  940. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, RX2_E, SEL_SCIF2_4),
  941. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
  942. PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
  943. PINMUX_IPSR_MODSEL_DATA(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
  944. PINMUX_IPSR_MODSEL_DATA(IP4_18_16, TX2_E, SEL_SCIF2_4),
  945. PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
  946. PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
  947. PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
  948. PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
  949. PINMUX_IPSR_MODSEL_DATA(IP4_23_22, GLO_SS_D, SEL_GPS_3),
  950. PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
  951. PINMUX_IPSR_MODSEL_DATA(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
  952. PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
  954. PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
  955. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
  956. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
  957. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, GLO_I0, SEL_GPS_0),
  958. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
  959. PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
  960. /* IPSR5 */
  961. PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
  962. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
  963. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
  964. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, GLO_I1, SEL_GPS_0),
  965. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
  966. PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
  967. PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
  968. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
  969. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
  970. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, GLO_Q0, SEL_GPS_0),
  971. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
  972. PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
  973. PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
  974. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
  975. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
  976. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, GLO_Q1, SEL_GPS_0),
  977. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
  978. PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
  979. PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
  980. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, GLO_SCLK, SEL_GPS_0),
  981. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
  982. PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
  983. PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
  984. PINMUX_IPSR_MODSEL_DATA(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
  985. PINMUX_IPSR_MODSEL_DATA(IP5_14_12, GLO_SDATA, SEL_GPS_0),
  986. PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
  987. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
  988. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
  989. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, GLO_SS, SEL_GPS_0),
  990. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, SSI_WS78, SEL_SSI7_0),
  991. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, TX0_D, SEL_SCIF0_3),
  992. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
  993. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, GLO_RFON, SEL_GPS_0),
  994. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
  995. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, RX0_D, SEL_SCIF0_3),
  996. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
  997. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
  998. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, TX1_D, SEL_SCIF1_3),
  999. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
  1000. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
  1001. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, RX1_D, SEL_SCIF1_3),
  1002. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, SSI_WS9, SEL_SSI9_0),
  1004. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, TX3_D, SEL_SCIF3_3),
  1005. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
  1006. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
  1007. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, RX3_D, SEL_SCIF3_3),
  1009. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
  1010. /* IPSR6 */
  1011. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
  1012. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
  1013. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
  1014. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
  1015. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, BPFCLK_E, SEL_FM_4),
  1016. PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
  1017. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
  1018. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
  1019. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, RX2, SEL_SCIF2_0),
  1020. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1021. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, FMIN_E, SEL_FM_4),
  1022. PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
  1023. PINMUX_IPSR_MODSEL_DATA(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
  1024. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, TX2, SEL_SCIF2_0),
  1025. PINMUX_IPSR_MODSEL_DATA(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1026. PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
  1027. PINMUX_IPSR_MODSEL_DATA(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1028. PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
  1029. PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
  1030. PINMUX_IPSR_MODSEL_DATA(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
  1031. PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
  1032. PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
  1033. PINMUX_IPSR_MODSEL_DATA(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1034. PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
  1035. PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
  1036. PINMUX_IPSR_MODSEL_DATA(IP6_15_14, SCL4_C, SEL_IIC4_2),
  1037. PINMUX_IPSR_MODSEL_DATA(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
  1038. PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
  1039. PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
  1040. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
  1041. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, SDA4_C, SEL_IIC4_2),
  1042. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
  1043. PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
  1044. PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
  1045. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
  1046. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, SCL1_E, SEL_IIC1_4),
  1047. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
  1048. PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
  1049. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
  1050. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, SDA1_E, SEL_IIC1_4),
  1052. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
  1053. PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
  1054. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
  1055. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
  1056. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
  1057. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
  1058. PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
  1059. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
  1060. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
  1061. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
  1062. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
  1063. /* IPSR7 */
  1064. PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
  1065. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
  1066. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
  1067. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
  1068. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
  1069. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
  1070. PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
  1071. PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
  1072. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
  1073. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, TX0_B, SEL_SCIF0_1),
  1074. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
  1075. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
  1076. PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
  1077. PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
  1078. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
  1079. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, RX0_B, SEL_SCIF0_1),
  1080. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
  1081. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
  1082. PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
  1083. PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
  1084. PINMUX_IPSR_MODSEL_DATA(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
  1085. PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
  1086. PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
  1087. PINMUX_IPSR_MODSEL_DATA(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
  1088. PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
  1089. PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
  1090. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
  1091. PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
  1092. PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
  1093. PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
  1094. PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
  1095. PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
  1096. PINMUX_IPSR_MODSEL_DATA(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
  1097. PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
  1098. PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
  1099. PINMUX_IPSR_MODSEL_DATA(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
  1100. PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
  1101. PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
  1102. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
  1103. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, TX1_B, SEL_SCIF1_1),
  1104. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1105. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
  1106. PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
  1107. PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
  1108. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
  1109. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, RX1_B, SEL_SCIF1_1),
  1110. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1111. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
  1112. PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
  1113. PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
  1114. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
  1115. PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
  1116. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
  1117. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
  1118. /* IPSR8 */
  1119. PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
  1120. PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
  1121. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
  1122. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
  1123. PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
  1124. PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
  1125. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
  1126. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
  1127. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
  1128. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
  1129. PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
  1130. PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
  1131. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
  1132. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
  1133. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
  1134. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
  1135. PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
  1136. PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
  1137. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
  1138. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  1139. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1140. PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
  1141. PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
  1142. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
  1143. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  1144. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
  1145. PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
  1146. PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
  1147. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
  1148. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, TX2_B, SEL_SCIF2_1),
  1149. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1150. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
  1151. PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
  1152. PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
  1153. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
  1154. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, RX2_B, SEL_SCIF2_1),
  1155. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1156. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
  1157. PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
  1158. PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
  1159. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
  1160. PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
  1161. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
  1162. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
  1163. PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
  1164. PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
  1165. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
  1166. PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
  1167. PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
  1168. PINMUX_IPSR_MODSEL_DATA(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
  1169. PINMUX_IPSR_MODSEL_DATA(IP8_27_26, CAN1_RX, SEL_CAN1_0),
  1170. PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
  1171. PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
  1172. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, TX3, SEL_SCIF3_0),
  1173. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
  1174. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, CAN1_TX, SEL_CAN1_0),
  1175. /* IPSR9 */
  1176. PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
  1177. PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
  1178. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCL3_C, SEL_IIC3_2),
  1179. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RX3, SEL_SCIF3_0),
  1180. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1181. PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
  1182. PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
  1183. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SDA3_C, SEL_IIC3_2),
  1184. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
  1185. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
  1186. PINMUX_IPSR_MODSEL_DATA(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
  1187. PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
  1188. PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
  1189. PINMUX_IPSR_DATA(IP9_7, QCLK),
  1190. PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
  1191. PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
  1192. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, CAN0_TX, SEL_CAN0_0),
  1193. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, TX3_B, SEL_SCIF3_1),
  1194. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, SCL2_B, SEL_IIC2_1),
  1195. PINMUX_IPSR_DATA(IP9_10_8, PWM4),
  1196. PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
  1197. PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
  1198. PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
  1199. PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
  1200. PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1201. PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
  1202. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, CAN0_RX, SEL_CAN0_0),
  1203. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, RX3_B, SEL_SCIF3_1),
  1204. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, SDA2_B, SEL_IIC2_1),
  1205. PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
  1206. PINMUX_IPSR_DATA(IP9_16, QPOLA),
  1207. PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
  1208. PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
  1209. PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
  1210. PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
  1211. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TX4, SEL_SCIF4_0),
  1212. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
  1213. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
  1214. PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
  1215. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, RX4, SEL_SCIF4_0),
  1216. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
  1218. PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
  1219. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TX5, SEL_SCIF5_0),
  1220. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
  1221. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
  1222. PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
  1223. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, RX5, SEL_SCIF5_0),
  1224. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
  1225. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
  1226. PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
  1227. PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
  1228. PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
  1229. PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
  1230. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL8, SEL_IIC8_0),
  1231. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
  1232. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL4, SEL_IIC4_0),
  1233. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
  1234. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1235. PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
  1236. /* IPSR10 */
  1237. PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
  1238. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA8, SEL_IIC8_0),
  1239. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
  1240. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA4, SEL_IIC4_0),
  1241. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
  1242. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1243. PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
  1244. PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
  1245. PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
  1246. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
  1247. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCL3_B, SEL_IIC3_1),
  1248. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, HSCK2, SEL_HSCIF2_0),
  1249. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
  1250. PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
  1251. PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
  1252. PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
  1253. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
  1254. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SDA3_B, SEL_IIC3_1),
  1255. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, HRX2, SEL_HSCIF2_0),
  1256. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
  1257. PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
  1258. PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
  1259. PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
  1260. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
  1261. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, HTX2, SEL_HSCIF2_0),
  1262. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
  1263. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
  1264. PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
  1265. PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
  1266. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
  1267. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, FMCLK_D, SEL_FM_3),
  1268. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
  1269. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
  1270. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
  1271. PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
  1272. PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
  1273. PINMUX_IPSR_MODSEL_DATA(IP10_16_15, BPFCLK_D, SEL_FM_3),
  1274. PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
  1275. PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
  1276. PINMUX_IPSR_MODSEL_DATA(IP10_18_17, FMIN_D, SEL_FM_3),
  1277. PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
  1278. PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
  1279. PINMUX_IPSR_MODSEL_DATA(IP10_21_19, GLO_I0_B, SEL_GPS_1),
  1280. PINMUX_IPSR_MODSEL_DATA(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
  1281. PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
  1282. PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
  1283. PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
  1284. PINMUX_IPSR_MODSEL_DATA(IP10_24_22, GLO_I1_B, SEL_GPS_1),
  1285. PINMUX_IPSR_MODSEL_DATA(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
  1286. PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
  1287. PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
  1288. PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
  1289. PINMUX_IPSR_MODSEL_DATA(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
  1290. PINMUX_IPSR_MODSEL_DATA(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
  1291. PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
  1292. PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
  1293. PINMUX_IPSR_MODSEL_DATA(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
  1294. PINMUX_IPSR_MODSEL_DATA(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
  1295. PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
  1296. PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
  1298. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, TX0_C, SEL_SCIF0_2),
  1299. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL1_D, SEL_IIC1_3),
  1300. /* IPSR11 */
  1301. PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
  1302. PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
  1303. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
  1304. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, RX0_C, SEL_SCIF0_2),
  1305. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SDA1_D, SEL_IIC1_3),
  1306. PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
  1307. PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
  1308. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, GLO_SS_B, SEL_GPS_1),
  1309. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, TX1_C, SEL_SCIF1_2),
  1310. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCL4_B, SEL_IIC4_1),
  1311. PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
  1312. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
  1313. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, RX1_C, SEL_SCIF1_2),
  1314. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
  1315. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SDA4_B, SEL_IIC4_1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
  1317. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
  1318. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
  1319. PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
  1320. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
  1321. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TX4_B, SEL_SCIF4_1),
  1322. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
  1323. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
  1324. PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
  1325. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
  1326. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, RX4_B, SEL_SCIF4_1),
  1327. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
  1328. PINMUX_IPSR_MODSEL_DATA(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
  1329. PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
  1330. PINMUX_IPSR_MODSEL_DATA(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
  1331. PINMUX_IPSR_MODSEL_DATA(IP11_18_17, VI1_FIELD, SEL_VI1_0),
  1332. PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
  1333. PINMUX_IPSR_MODSEL_DATA(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
  1334. PINMUX_IPSR_MODSEL_DATA(IP11_19, VI1_CLK, SEL_VI1_0),
  1335. PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
  1336. PINMUX_IPSR_MODSEL_DATA(IP11_20, VI1_DATA0, SEL_VI1_0),
  1337. PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
  1338. PINMUX_IPSR_MODSEL_DATA(IP11_21, VI1_DATA1, SEL_VI1_0),
  1339. PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_22, VI1_DATA2, SEL_VI1_0),
  1341. PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_23, VI1_DATA3, SEL_VI1_0),
  1343. PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
  1344. PINMUX_IPSR_MODSEL_DATA(IP11_24, VI1_DATA4, SEL_VI1_0),
  1345. PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
  1346. PINMUX_IPSR_MODSEL_DATA(IP11_25, VI1_DATA5, SEL_VI1_0),
  1347. PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
  1348. PINMUX_IPSR_MODSEL_DATA(IP11_26, VI1_DATA6, SEL_VI1_0),
  1349. PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
  1350. PINMUX_IPSR_MODSEL_DATA(IP11_27, VI1_DATA7, SEL_VI1_0),
  1351. PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
  1352. PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
  1353. PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
  1354. PINMUX_IPSR_MODSEL_DATA(IP11_29_28, SCL2_C, SEL_IIC2_2),
  1355. PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
  1356. PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
  1357. PINMUX_IPSR_MODSEL_DATA(IP11_31_30, SDA2_C, SEL_IIC2_2),
  1358. /* IPSR12 */
  1359. PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
  1360. PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
  1361. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL3, SEL_IIC3_0),
  1362. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL7, SEL_IIC7_0),
  1363. PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
  1364. PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
  1365. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA3, SEL_IIC3_0),
  1366. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA7, SEL_IIC7_0),
  1367. PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
  1368. PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
  1369. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
  1370. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, SCL2_D, SEL_IIC2_3),
  1371. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
  1372. PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
  1373. PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
  1374. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
  1375. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, SDA2_D, SEL_IIC2_3),
  1376. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
  1377. PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
  1378. PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
  1379. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
  1380. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
  1381. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
  1382. PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
  1383. PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
  1384. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
  1385. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
  1386. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
  1387. PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
  1388. PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
  1389. PINMUX_IPSR_MODSEL_DATA(IP12_17_16, TCLK1_B, SEL_TMU1_0),
  1390. PINMUX_IPSR_MODSEL_DATA(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
  1391. PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
  1392. PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
  1393. PINMUX_IPSR_MODSEL_DATA(IP12_19_18, IETX_C, SEL_IEB_2),
  1394. PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
  1395. PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
  1396. PINMUX_IPSR_MODSEL_DATA(IP12_21_20, IECLK_C, SEL_IEB_2),
  1397. PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
  1398. PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
  1399. PINMUX_IPSR_MODSEL_DATA(IP12_23_22, IERX_C, SEL_IEB_2),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
  1401. PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
  1402. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
  1403. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ADIDATA_B, SEL_RAD_1),
  1404. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
  1405. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
  1406. PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
  1407. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
  1408. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
  1409. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
  1410. /* IPSR13 */
  1411. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, STP_ISD_0, SEL_SSP_0),
  1412. PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
  1413. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
  1414. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, ADICLK_B, SEL_RAD_1),
  1415. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
  1416. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
  1417. PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
  1418. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, ADICHS0_B, SEL_RAD_1),
  1419. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
  1420. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
  1421. PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
  1422. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, ADICHS1_B, SEL_RAD_1),
  1423. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
  1424. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
  1425. PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
  1426. PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
  1427. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, ADICHS2_B, SEL_RAD_1),
  1428. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
  1429. PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
  1430. PINMUX_IPSR_MODSEL_DATA(IP13_10, SPCLK_B, SEL_QSP_1),
  1431. PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
  1432. PINMUX_IPSR_MODSEL_DATA(IP13_11, MOSI_IO0_B, SEL_QSP_1),
  1433. PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
  1434. PINMUX_IPSR_MODSEL_DATA(IP13_12, MISO_IO1_B, SEL_QSP_1),
  1435. PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
  1436. PINMUX_IPSR_MODSEL_DATA(IP13_13, IO2_B, SEL_QSP_1),
  1437. PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
  1438. PINMUX_IPSR_MODSEL_DATA(IP13_14, IO3_B, SEL_QSP_1),
  1439. PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
  1440. PINMUX_IPSR_MODSEL_DATA(IP13_15, SSL_B, SEL_QSP_1),
  1441. PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
  1442. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, MMC_D6_B, SEL_MMC_1),
  1443. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
  1444. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
  1445. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
  1446. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, TX3_C, SEL_SCIF3_2),
  1447. PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
  1448. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, MMC_D7_B, SEL_MMC_1),
  1449. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SIM0_D_B, SEL_SIM_1),
  1450. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
  1451. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
  1452. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, RX3_C, SEL_SCIF3_2),
  1453. PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
  1454. PINMUX_IPSR_MODSEL_DATA(IP13_22, REMOCON_B, SEL_RCN_1),
  1455. PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
  1456. PINMUX_IPSR_MODSEL_DATA(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
  1457. PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
  1458. PINMUX_IPSR_MODSEL_DATA(IP13_25, IETX_B, SEL_IEB_1),
  1459. PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
  1460. PINMUX_IPSR_MODSEL_DATA(IP13_26, IECLK_B, SEL_IEB_1),
  1461. PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
  1462. PINMUX_IPSR_MODSEL_DATA(IP13_27, IERX_B, SEL_IEB_1),
  1463. PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
  1464. PINMUX_IPSR_DATA(IP13_30_28, PWM0),
  1465. PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
  1466. PINMUX_IPSR_MODSEL_DATA(IP13_30_28, SCL1_C, SEL_IIC1_2),
  1467. /* IPSR14 */
  1468. PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
  1469. PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
  1470. PINMUX_IPSR_MODSEL_DATA(IP14_1_0, SDA1_C, SEL_IIC1_2),
  1471. PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
  1472. PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
  1473. PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
  1474. PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
  1475. PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
  1476. PINMUX_IPSR_DATA(IP14_4, MMC_D0),
  1477. PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
  1478. PINMUX_IPSR_DATA(IP14_5, MMC_D1),
  1479. PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
  1480. PINMUX_IPSR_DATA(IP14_6, MMC_D2),
  1481. PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
  1482. PINMUX_IPSR_DATA(IP14_7, MMC_D3),
  1483. PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
  1484. PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
  1485. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCL8_C, SEL_IIC8_2),
  1486. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, TX5_B, SEL_SCIF5_1),
  1487. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
  1488. PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
  1489. PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
  1490. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SDA8_C, SEL_IIC8_2),
  1491. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, RX5_B, SEL_SCIF5_1),
  1492. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
  1493. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
  1494. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, RX2_C, SEL_SCIF2_2),
  1495. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, ADIDATA, SEL_RAD_0),
  1496. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
  1497. PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
  1498. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
  1499. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, TX2_C, SEL_SCIF2_2),
  1500. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
  1501. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
  1502. PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
  1503. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
  1504. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, ADICLK, SEL_RAD_0),
  1505. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
  1506. PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
  1507. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
  1508. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, ADICHS0, SEL_RAD_0),
  1509. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
  1510. PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
  1511. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
  1512. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MMC_D6, SEL_MMC_0),
  1513. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, ADICHS1, SEL_RAD_0),
  1514. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, TX0_E, SEL_SCIF0_4),
  1515. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
  1516. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, SCL7_C, SEL_IIC7_2),
  1517. PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
  1518. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
  1519. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MMC_D7, SEL_MMC_0),
  1520. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, ADICHS2, SEL_RAD_0),
  1521. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, RX0_E, SEL_SCIF0_4),
  1522. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
  1523. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, SDA7_C, SEL_IIC7_2),
  1524. PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
  1525. /* IPSR15 */
  1526. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, SIM0_RST, SEL_SIM_0),
  1527. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, IETX, SEL_IEB_0),
  1528. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
  1529. PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
  1530. PINMUX_IPSR_MODSEL_DATA(IP15_3_2, IECLK, SEL_IEB_0),
  1531. PINMUX_IPSR_MODSEL_DATA(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
  1532. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, SIM0_D, SEL_SIM_0),
  1533. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, IERX, SEL_IEB_0),
  1534. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
  1535. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, GPS_CLK, SEL_GPS_0),
  1536. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
  1537. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1538. PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
  1539. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
  1540. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, GPS_SIGN, SEL_GPS_0),
  1541. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TX4_C, SEL_SCIF4_2),
  1542. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  1543. PINMUX_IPSR_DATA(IP15_11_9, PWM5),
  1544. PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
  1545. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
  1546. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, GPS_MAG, SEL_GPS_0),
  1547. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, RX4_C, SEL_SCIF4_2),
  1548. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
  1549. PINMUX_IPSR_DATA(IP15_14_12, PWM6),
  1550. PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
  1551. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
  1552. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
  1553. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
  1554. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, GLO_I0_C, SEL_GPS_2),
  1555. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, TCLK1, SEL_TMU1_0),
  1556. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
  1557. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
  1558. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
  1559. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, GLO_I1_C, SEL_GPS_2),
  1560. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
  1561. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, HSCK0, SEL_HSCIF0_0),
  1562. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
  1563. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
  1564. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
  1565. PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
  1566. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
  1567. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, HRX0, SEL_HSCIF0_0),
  1568. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
  1569. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
  1570. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
  1571. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
  1572. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, HTX0, SEL_HSCIF0_0),
  1573. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
  1574. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
  1575. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
  1576. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
  1577. /* IPSR16 */
  1578. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HRX1, SEL_HSCIF1_0),
  1579. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
  1580. PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
  1581. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
  1582. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
  1583. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, HTX1, SEL_HSCIF1_0),
  1584. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
  1585. PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
  1586. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, GLO_SS_C, SEL_GPS_2),
  1587. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
  1588. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, HSCK1, SEL_HSCIF1_0),
  1589. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
  1590. PINMUX_IPSR_DATA(IP16_7_6, MLB_CK),
  1591. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
  1592. PINMUX_IPSR_MODSEL_DATA(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
  1593. PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
  1594. PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
  1595. PINMUX_IPSR_MODSEL_DATA(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
  1596. PINMUX_IPSR_MODSEL_DATA(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
  1597. PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
  1598. PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
  1599. PINMUX_IPSR_MODSEL_DATA(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
  1600. };
  1601. static const struct sh_pfc_pin pinmux_pins[] = {
  1602. PINMUX_GPIO_GP_ALL(),
  1603. };
  1604. /* - Audio Clock ------------------------------------------------------------ */
  1605. static const unsigned int audio_clk_a_pins[] = {
  1606. /* CLK */
  1607. RCAR_GP_PIN(2, 28),
  1608. };
  1609. static const unsigned int audio_clk_a_mux[] = {
  1610. AUDIO_CLKA_MARK,
  1611. };
  1612. static const unsigned int audio_clk_b_pins[] = {
  1613. /* CLK */
  1614. RCAR_GP_PIN(2, 29),
  1615. };
  1616. static const unsigned int audio_clk_b_mux[] = {
  1617. AUDIO_CLKB_MARK,
  1618. };
  1619. static const unsigned int audio_clk_b_b_pins[] = {
  1620. /* CLK */
  1621. RCAR_GP_PIN(7, 20),
  1622. };
  1623. static const unsigned int audio_clk_b_b_mux[] = {
  1624. AUDIO_CLKB_B_MARK,
  1625. };
  1626. static const unsigned int audio_clk_c_pins[] = {
  1627. /* CLK */
  1628. RCAR_GP_PIN(2, 30),
  1629. };
  1630. static const unsigned int audio_clk_c_mux[] = {
  1631. AUDIO_CLKC_MARK,
  1632. };
  1633. static const unsigned int audio_clkout_pins[] = {
  1634. /* CLK */
  1635. RCAR_GP_PIN(2, 31),
  1636. };
  1637. static const unsigned int audio_clkout_mux[] = {
  1638. AUDIO_CLKOUT_MARK,
  1639. };
  1640. /* - CAN -------------------------------------------------------------------- */
  1641. static const unsigned int can0_data_pins[] = {
  1642. /* TX, RX */
  1643. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  1644. };
  1645. static const unsigned int can0_data_mux[] = {
  1646. CAN0_TX_MARK, CAN0_RX_MARK,
  1647. };
  1648. static const unsigned int can0_data_b_pins[] = {
  1649. /* TX, RX */
  1650. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
  1651. };
  1652. static const unsigned int can0_data_b_mux[] = {
  1653. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  1654. };
  1655. static const unsigned int can0_data_c_pins[] = {
  1656. /* TX, RX */
  1657. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  1658. };
  1659. static const unsigned int can0_data_c_mux[] = {
  1660. CAN0_TX_C_MARK, CAN0_RX_C_MARK,
  1661. };
  1662. static const unsigned int can0_data_d_pins[] = {
  1663. /* TX, RX */
  1664. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
  1665. };
  1666. static const unsigned int can0_data_d_mux[] = {
  1667. CAN0_TX_D_MARK, CAN0_RX_D_MARK,
  1668. };
  1669. static const unsigned int can0_data_e_pins[] = {
  1670. /* TX, RX */
  1671. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
  1672. };
  1673. static const unsigned int can0_data_e_mux[] = {
  1674. CAN0_TX_E_MARK, CAN0_RX_E_MARK,
  1675. };
  1676. static const unsigned int can0_data_f_pins[] = {
  1677. /* TX, RX */
  1678. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1679. };
  1680. static const unsigned int can0_data_f_mux[] = {
  1681. CAN0_TX_F_MARK, CAN0_RX_F_MARK,
  1682. };
  1683. static const unsigned int can1_data_pins[] = {
  1684. /* TX, RX */
  1685. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
  1686. };
  1687. static const unsigned int can1_data_mux[] = {
  1688. CAN1_TX_MARK, CAN1_RX_MARK,
  1689. };
  1690. static const unsigned int can1_data_b_pins[] = {
  1691. /* TX, RX */
  1692. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1693. };
  1694. static const unsigned int can1_data_b_mux[] = {
  1695. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  1696. };
  1697. static const unsigned int can1_data_c_pins[] = {
  1698. /* TX, RX */
  1699. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
  1700. };
  1701. static const unsigned int can1_data_c_mux[] = {
  1702. CAN1_TX_C_MARK, CAN1_RX_C_MARK,
  1703. };
  1704. static const unsigned int can1_data_d_pins[] = {
  1705. /* TX, RX */
  1706. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
  1707. };
  1708. static const unsigned int can1_data_d_mux[] = {
  1709. CAN1_TX_D_MARK, CAN1_RX_D_MARK,
  1710. };
  1711. static const unsigned int can_clk_pins[] = {
  1712. /* CLK */
  1713. RCAR_GP_PIN(7, 2),
  1714. };
  1715. static const unsigned int can_clk_mux[] = {
  1716. CAN_CLK_MARK,
  1717. };
  1718. static const unsigned int can_clk_b_pins[] = {
  1719. /* CLK */
  1720. RCAR_GP_PIN(5, 21),
  1721. };
  1722. static const unsigned int can_clk_b_mux[] = {
  1723. CAN_CLK_B_MARK,
  1724. };
  1725. static const unsigned int can_clk_c_pins[] = {
  1726. /* CLK */
  1727. RCAR_GP_PIN(4, 30),
  1728. };
  1729. static const unsigned int can_clk_c_mux[] = {
  1730. CAN_CLK_C_MARK,
  1731. };
  1732. static const unsigned int can_clk_d_pins[] = {
  1733. /* CLK */
  1734. RCAR_GP_PIN(7, 19),
  1735. };
  1736. static const unsigned int can_clk_d_mux[] = {
  1737. CAN_CLK_D_MARK,
  1738. };
  1739. /* - DU --------------------------------------------------------------------- */
  1740. static const unsigned int du_rgb666_pins[] = {
  1741. /* R[7:2], G[7:2], B[7:2] */
  1742. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1743. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1744. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1745. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1746. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1747. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1748. };
  1749. static const unsigned int du_rgb666_mux[] = {
  1750. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1751. DU1_DR3_MARK, DU1_DR2_MARK,
  1752. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1753. DU1_DG3_MARK, DU1_DG2_MARK,
  1754. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1755. DU1_DB3_MARK, DU1_DB2_MARK,
  1756. };
  1757. static const unsigned int du_rgb888_pins[] = {
  1758. /* R[7:0], G[7:0], B[7:0] */
  1759. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1760. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1761. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1762. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1763. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1764. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1765. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1766. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1767. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1768. };
  1769. static const unsigned int du_rgb888_mux[] = {
  1770. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1771. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1772. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1773. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1774. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1775. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1776. };
  1777. static const unsigned int du_clk_out_0_pins[] = {
  1778. /* CLKOUT */
  1779. RCAR_GP_PIN(3, 25),
  1780. };
  1781. static const unsigned int du_clk_out_0_mux[] = {
  1782. DU1_DOTCLKOUT0_MARK
  1783. };
  1784. static const unsigned int du_clk_out_1_pins[] = {
  1785. /* CLKOUT */
  1786. RCAR_GP_PIN(3, 26),
  1787. };
  1788. static const unsigned int du_clk_out_1_mux[] = {
  1789. DU1_DOTCLKOUT1_MARK
  1790. };
  1791. static const unsigned int du_sync_pins[] = {
  1792. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1793. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1794. };
  1795. static const unsigned int du_sync_mux[] = {
  1796. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1797. };
  1798. static const unsigned int du_oddf_pins[] = {
  1799. /* EXDISP/EXODDF/EXCDE */
  1800. RCAR_GP_PIN(3, 29),
  1801. };
  1802. static const unsigned int du_oddf_mux[] = {
  1803. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1804. };
  1805. static const unsigned int du_cde_pins[] = {
  1806. /* CDE */
  1807. RCAR_GP_PIN(3, 31),
  1808. };
  1809. static const unsigned int du_cde_mux[] = {
  1810. DU1_CDE_MARK,
  1811. };
  1812. static const unsigned int du_disp_pins[] = {
  1813. /* DISP */
  1814. RCAR_GP_PIN(3, 30),
  1815. };
  1816. static const unsigned int du_disp_mux[] = {
  1817. DU1_DISP_MARK,
  1818. };
  1819. static const unsigned int du0_clk_in_pins[] = {
  1820. /* CLKIN */
  1821. RCAR_GP_PIN(6, 31),
  1822. };
  1823. static const unsigned int du0_clk_in_mux[] = {
  1824. DU0_DOTCLKIN_MARK
  1825. };
  1826. static const unsigned int du1_clk_in_pins[] = {
  1827. /* CLKIN */
  1828. RCAR_GP_PIN(3, 24),
  1829. };
  1830. static const unsigned int du1_clk_in_mux[] = {
  1831. DU1_DOTCLKIN_MARK
  1832. };
  1833. static const unsigned int du1_clk_in_b_pins[] = {
  1834. /* CLKIN */
  1835. RCAR_GP_PIN(7, 19),
  1836. };
  1837. static const unsigned int du1_clk_in_b_mux[] = {
  1838. DU1_DOTCLKIN_B_MARK,
  1839. };
  1840. static const unsigned int du1_clk_in_c_pins[] = {
  1841. /* CLKIN */
  1842. RCAR_GP_PIN(7, 20),
  1843. };
  1844. static const unsigned int du1_clk_in_c_mux[] = {
  1845. DU1_DOTCLKIN_C_MARK,
  1846. };
  1847. /* - ETH -------------------------------------------------------------------- */
  1848. static const unsigned int eth_link_pins[] = {
  1849. /* LINK */
  1850. RCAR_GP_PIN(5, 18),
  1851. };
  1852. static const unsigned int eth_link_mux[] = {
  1853. ETH_LINK_MARK,
  1854. };
  1855. static const unsigned int eth_magic_pins[] = {
  1856. /* MAGIC */
  1857. RCAR_GP_PIN(5, 22),
  1858. };
  1859. static const unsigned int eth_magic_mux[] = {
  1860. ETH_MAGIC_MARK,
  1861. };
  1862. static const unsigned int eth_mdio_pins[] = {
  1863. /* MDC, MDIO */
  1864. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
  1865. };
  1866. static const unsigned int eth_mdio_mux[] = {
  1867. ETH_MDC_MARK, ETH_MDIO_MARK,
  1868. };
  1869. static const unsigned int eth_rmii_pins[] = {
  1870. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1871. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
  1872. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
  1873. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
  1874. };
  1875. static const unsigned int eth_rmii_mux[] = {
  1876. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1877. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1878. };
  1879. /* - HSCIF0 ----------------------------------------------------------------- */
  1880. static const unsigned int hscif0_data_pins[] = {
  1881. /* RX, TX */
  1882. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  1883. };
  1884. static const unsigned int hscif0_data_mux[] = {
  1885. HRX0_MARK, HTX0_MARK,
  1886. };
  1887. static const unsigned int hscif0_clk_pins[] = {
  1888. /* SCK */
  1889. RCAR_GP_PIN(7, 2),
  1890. };
  1891. static const unsigned int hscif0_clk_mux[] = {
  1892. HSCK0_MARK,
  1893. };
  1894. static const unsigned int hscif0_ctrl_pins[] = {
  1895. /* RTS, CTS */
  1896. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  1897. };
  1898. static const unsigned int hscif0_ctrl_mux[] = {
  1899. HRTS0_N_MARK, HCTS0_N_MARK,
  1900. };
  1901. static const unsigned int hscif0_data_b_pins[] = {
  1902. /* RX, TX */
  1903. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
  1904. };
  1905. static const unsigned int hscif0_data_b_mux[] = {
  1906. HRX0_B_MARK, HTX0_B_MARK,
  1907. };
  1908. static const unsigned int hscif0_ctrl_b_pins[] = {
  1909. /* RTS, CTS */
  1910. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1911. };
  1912. static const unsigned int hscif0_ctrl_b_mux[] = {
  1913. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  1914. };
  1915. static const unsigned int hscif0_data_c_pins[] = {
  1916. /* RX, TX */
  1917. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1918. };
  1919. static const unsigned int hscif0_data_c_mux[] = {
  1920. HRX0_C_MARK, HTX0_C_MARK,
  1921. };
  1922. static const unsigned int hscif0_clk_c_pins[] = {
  1923. /* SCK */
  1924. RCAR_GP_PIN(5, 31),
  1925. };
  1926. static const unsigned int hscif0_clk_c_mux[] = {
  1927. HSCK0_C_MARK,
  1928. };
  1929. /* - HSCIF1 ----------------------------------------------------------------- */
  1930. static const unsigned int hscif1_data_pins[] = {
  1931. /* RX, TX */
  1932. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  1933. };
  1934. static const unsigned int hscif1_data_mux[] = {
  1935. HRX1_MARK, HTX1_MARK,
  1936. };
  1937. static const unsigned int hscif1_clk_pins[] = {
  1938. /* SCK */
  1939. RCAR_GP_PIN(7, 7),
  1940. };
  1941. static const unsigned int hscif1_clk_mux[] = {
  1942. HSCK1_MARK,
  1943. };
  1944. static const unsigned int hscif1_ctrl_pins[] = {
  1945. /* RTS, CTS */
  1946. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  1947. };
  1948. static const unsigned int hscif1_ctrl_mux[] = {
  1949. HRTS1_N_MARK, HCTS1_N_MARK,
  1950. };
  1951. static const unsigned int hscif1_data_b_pins[] = {
  1952. /* RX, TX */
  1953. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  1954. };
  1955. static const unsigned int hscif1_data_b_mux[] = {
  1956. HRX1_B_MARK, HTX1_B_MARK,
  1957. };
  1958. static const unsigned int hscif1_data_c_pins[] = {
  1959. /* RX, TX */
  1960. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  1961. };
  1962. static const unsigned int hscif1_data_c_mux[] = {
  1963. HRX1_C_MARK, HTX1_C_MARK,
  1964. };
  1965. static const unsigned int hscif1_clk_c_pins[] = {
  1966. /* SCK */
  1967. RCAR_GP_PIN(7, 16),
  1968. };
  1969. static const unsigned int hscif1_clk_c_mux[] = {
  1970. HSCK1_C_MARK,
  1971. };
  1972. static const unsigned int hscif1_ctrl_c_pins[] = {
  1973. /* RTS, CTS */
  1974. RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
  1975. };
  1976. static const unsigned int hscif1_ctrl_c_mux[] = {
  1977. HRTS1_N_C_MARK, HCTS1_N_C_MARK,
  1978. };
  1979. static const unsigned int hscif1_data_d_pins[] = {
  1980. /* RX, TX */
  1981. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  1982. };
  1983. static const unsigned int hscif1_data_d_mux[] = {
  1984. HRX1_D_MARK, HTX1_D_MARK,
  1985. };
  1986. static const unsigned int hscif1_data_e_pins[] = {
  1987. /* RX, TX */
  1988. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  1989. };
  1990. static const unsigned int hscif1_data_e_mux[] = {
  1991. HRX1_C_MARK, HTX1_C_MARK,
  1992. };
  1993. static const unsigned int hscif1_clk_e_pins[] = {
  1994. /* SCK */
  1995. RCAR_GP_PIN(2, 6),
  1996. };
  1997. static const unsigned int hscif1_clk_e_mux[] = {
  1998. HSCK1_E_MARK,
  1999. };
  2000. static const unsigned int hscif1_ctrl_e_pins[] = {
  2001. /* RTS, CTS */
  2002. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
  2003. };
  2004. static const unsigned int hscif1_ctrl_e_mux[] = {
  2005. HRTS1_N_E_MARK, HCTS1_N_E_MARK,
  2006. };
  2007. /* - HSCIF2 ----------------------------------------------------------------- */
  2008. static const unsigned int hscif2_data_pins[] = {
  2009. /* RX, TX */
  2010. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2011. };
  2012. static const unsigned int hscif2_data_mux[] = {
  2013. HRX2_MARK, HTX2_MARK,
  2014. };
  2015. static const unsigned int hscif2_clk_pins[] = {
  2016. /* SCK */
  2017. RCAR_GP_PIN(4, 15),
  2018. };
  2019. static const unsigned int hscif2_clk_mux[] = {
  2020. HSCK2_MARK,
  2021. };
  2022. static const unsigned int hscif2_ctrl_pins[] = {
  2023. /* RTS, CTS */
  2024. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  2025. };
  2026. static const unsigned int hscif2_ctrl_mux[] = {
  2027. HRTS2_N_MARK, HCTS2_N_MARK,
  2028. };
  2029. static const unsigned int hscif2_data_b_pins[] = {
  2030. /* RX, TX */
  2031. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
  2032. };
  2033. static const unsigned int hscif2_data_b_mux[] = {
  2034. HRX2_B_MARK, HTX2_B_MARK,
  2035. };
  2036. static const unsigned int hscif2_ctrl_b_pins[] = {
  2037. /* RTS, CTS */
  2038. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
  2039. };
  2040. static const unsigned int hscif2_ctrl_b_mux[] = {
  2041. HRTS2_N_B_MARK, HCTS2_N_B_MARK,
  2042. };
  2043. static const unsigned int hscif2_data_c_pins[] = {
  2044. /* RX, TX */
  2045. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2046. };
  2047. static const unsigned int hscif2_data_c_mux[] = {
  2048. HRX2_C_MARK, HTX2_C_MARK,
  2049. };
  2050. static const unsigned int hscif2_clk_c_pins[] = {
  2051. /* SCK */
  2052. RCAR_GP_PIN(5, 31),
  2053. };
  2054. static const unsigned int hscif2_clk_c_mux[] = {
  2055. HSCK2_C_MARK,
  2056. };
  2057. static const unsigned int hscif2_data_d_pins[] = {
  2058. /* RX, TX */
  2059. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
  2060. };
  2061. static const unsigned int hscif2_data_d_mux[] = {
  2062. HRX2_B_MARK, HTX2_D_MARK,
  2063. };
  2064. /* - I2C0 ------------------------------------------------------------------- */
  2065. static const unsigned int i2c0_pins[] = {
  2066. /* SCL, SDA */
  2067. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2068. };
  2069. static const unsigned int i2c0_mux[] = {
  2070. SCL0_MARK, SDA0_MARK,
  2071. };
  2072. static const unsigned int i2c0_b_pins[] = {
  2073. /* SCL, SDA */
  2074. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2075. };
  2076. static const unsigned int i2c0_b_mux[] = {
  2077. SCL0_B_MARK, SDA0_B_MARK,
  2078. };
  2079. static const unsigned int i2c0_c_pins[] = {
  2080. /* SCL, SDA */
  2081. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
  2082. };
  2083. static const unsigned int i2c0_c_mux[] = {
  2084. SCL0_C_MARK, SDA0_C_MARK,
  2085. };
  2086. /* - I2C1 ------------------------------------------------------------------- */
  2087. static const unsigned int i2c1_pins[] = {
  2088. /* SCL, SDA */
  2089. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
  2090. };
  2091. static const unsigned int i2c1_mux[] = {
  2092. SCL1_MARK, SDA1_MARK,
  2093. };
  2094. static const unsigned int i2c1_b_pins[] = {
  2095. /* SCL, SDA */
  2096. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2097. };
  2098. static const unsigned int i2c1_b_mux[] = {
  2099. SCL1_B_MARK, SDA1_B_MARK,
  2100. };
  2101. static const unsigned int i2c1_c_pins[] = {
  2102. /* SCL, SDA */
  2103. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  2104. };
  2105. static const unsigned int i2c1_c_mux[] = {
  2106. SCL1_C_MARK, SDA1_C_MARK,
  2107. };
  2108. static const unsigned int i2c1_d_pins[] = {
  2109. /* SCL, SDA */
  2110. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2111. };
  2112. static const unsigned int i2c1_d_mux[] = {
  2113. SCL1_D_MARK, SDA1_D_MARK,
  2114. };
  2115. static const unsigned int i2c1_e_pins[] = {
  2116. /* SCL, SDA */
  2117. RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
  2118. };
  2119. static const unsigned int i2c1_e_mux[] = {
  2120. SCL1_E_MARK, SDA1_E_MARK,
  2121. };
  2122. /* - I2C2 ------------------------------------------------------------------- */
  2123. static const unsigned int i2c2_pins[] = {
  2124. /* SCL, SDA */
  2125. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2126. };
  2127. static const unsigned int i2c2_mux[] = {
  2128. SCL2_MARK, SDA2_MARK,
  2129. };
  2130. static const unsigned int i2c2_b_pins[] = {
  2131. /* SCL, SDA */
  2132. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  2133. };
  2134. static const unsigned int i2c2_b_mux[] = {
  2135. SCL2_B_MARK, SDA2_B_MARK,
  2136. };
  2137. static const unsigned int i2c2_c_pins[] = {
  2138. /* SCL, SDA */
  2139. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  2140. };
  2141. static const unsigned int i2c2_c_mux[] = {
  2142. SCL2_C_MARK, SDA2_C_MARK,
  2143. };
  2144. static const unsigned int i2c2_d_pins[] = {
  2145. /* SCL, SDA */
  2146. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  2147. };
  2148. static const unsigned int i2c2_d_mux[] = {
  2149. SCL2_D_MARK, SDA2_D_MARK,
  2150. };
  2151. /* - I2C3 ------------------------------------------------------------------- */
  2152. static const unsigned int i2c3_pins[] = {
  2153. /* SCL, SDA */
  2154. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2155. };
  2156. static const unsigned int i2c3_mux[] = {
  2157. SCL3_MARK, SDA3_MARK,
  2158. };
  2159. static const unsigned int i2c3_b_pins[] = {
  2160. /* SCL, SDA */
  2161. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2162. };
  2163. static const unsigned int i2c3_b_mux[] = {
  2164. SCL3_B_MARK, SDA3_B_MARK,
  2165. };
  2166. static const unsigned int i2c3_c_pins[] = {
  2167. /* SCL, SDA */
  2168. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2169. };
  2170. static const unsigned int i2c3_c_mux[] = {
  2171. SCL3_C_MARK, SDA3_C_MARK,
  2172. };
  2173. static const unsigned int i2c3_d_pins[] = {
  2174. /* SCL, SDA */
  2175. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  2176. };
  2177. static const unsigned int i2c3_d_mux[] = {
  2178. SCL3_D_MARK, SDA3_D_MARK,
  2179. };
  2180. /* - I2C4 ------------------------------------------------------------------- */
  2181. static const unsigned int i2c4_pins[] = {
  2182. /* SCL, SDA */
  2183. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2184. };
  2185. static const unsigned int i2c4_mux[] = {
  2186. SCL4_MARK, SDA4_MARK,
  2187. };
  2188. static const unsigned int i2c4_b_pins[] = {
  2189. /* SCL, SDA */
  2190. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  2191. };
  2192. static const unsigned int i2c4_b_mux[] = {
  2193. SCL4_B_MARK, SDA4_B_MARK,
  2194. };
  2195. static const unsigned int i2c4_c_pins[] = {
  2196. /* SCL, SDA */
  2197. RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
  2198. };
  2199. static const unsigned int i2c4_c_mux[] = {
  2200. SCL4_C_MARK, SDA4_C_MARK,
  2201. };
  2202. /* - I2C7 ------------------------------------------------------------------- */
  2203. static const unsigned int i2c7_pins[] = {
  2204. /* SCL, SDA */
  2205. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2206. };
  2207. static const unsigned int i2c7_mux[] = {
  2208. SCL7_MARK, SDA7_MARK,
  2209. };
  2210. static const unsigned int i2c7_b_pins[] = {
  2211. /* SCL, SDA */
  2212. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2213. };
  2214. static const unsigned int i2c7_b_mux[] = {
  2215. SCL7_B_MARK, SDA7_B_MARK,
  2216. };
  2217. static const unsigned int i2c7_c_pins[] = {
  2218. /* SCL, SDA */
  2219. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2220. };
  2221. static const unsigned int i2c7_c_mux[] = {
  2222. SCL7_C_MARK, SDA7_C_MARK,
  2223. };
  2224. /* - I2C8 ------------------------------------------------------------------- */
  2225. static const unsigned int i2c8_pins[] = {
  2226. /* SCL, SDA */
  2227. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2228. };
  2229. static const unsigned int i2c8_mux[] = {
  2230. SCL8_MARK, SDA8_MARK,
  2231. };
  2232. static const unsigned int i2c8_b_pins[] = {
  2233. /* SCL, SDA */
  2234. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2235. };
  2236. static const unsigned int i2c8_b_mux[] = {
  2237. SCL8_B_MARK, SDA8_B_MARK,
  2238. };
  2239. static const unsigned int i2c8_c_pins[] = {
  2240. /* SCL, SDA */
  2241. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2242. };
  2243. static const unsigned int i2c8_c_mux[] = {
  2244. SCL8_C_MARK, SDA8_C_MARK,
  2245. };
  2246. /* - INTC ------------------------------------------------------------------- */
  2247. static const unsigned int intc_irq0_pins[] = {
  2248. /* IRQ */
  2249. RCAR_GP_PIN(7, 10),
  2250. };
  2251. static const unsigned int intc_irq0_mux[] = {
  2252. IRQ0_MARK,
  2253. };
  2254. static const unsigned int intc_irq1_pins[] = {
  2255. /* IRQ */
  2256. RCAR_GP_PIN(7, 11),
  2257. };
  2258. static const unsigned int intc_irq1_mux[] = {
  2259. IRQ1_MARK,
  2260. };
  2261. static const unsigned int intc_irq2_pins[] = {
  2262. /* IRQ */
  2263. RCAR_GP_PIN(7, 12),
  2264. };
  2265. static const unsigned int intc_irq2_mux[] = {
  2266. IRQ2_MARK,
  2267. };
  2268. static const unsigned int intc_irq3_pins[] = {
  2269. /* IRQ */
  2270. RCAR_GP_PIN(7, 13),
  2271. };
  2272. static const unsigned int intc_irq3_mux[] = {
  2273. IRQ3_MARK,
  2274. };
  2275. /* - MMCIF ------------------------------------------------------------------ */
  2276. static const unsigned int mmc_data1_pins[] = {
  2277. /* D[0] */
  2278. RCAR_GP_PIN(6, 18),
  2279. };
  2280. static const unsigned int mmc_data1_mux[] = {
  2281. MMC_D0_MARK,
  2282. };
  2283. static const unsigned int mmc_data4_pins[] = {
  2284. /* D[0:3] */
  2285. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2286. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2287. };
  2288. static const unsigned int mmc_data4_mux[] = {
  2289. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2290. };
  2291. static const unsigned int mmc_data8_pins[] = {
  2292. /* D[0:7] */
  2293. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2294. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2295. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2296. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2297. };
  2298. static const unsigned int mmc_data8_mux[] = {
  2299. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2300. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  2301. };
  2302. static const unsigned int mmc_ctrl_pins[] = {
  2303. /* CLK, CMD */
  2304. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2305. };
  2306. static const unsigned int mmc_ctrl_mux[] = {
  2307. MMC_CLK_MARK, MMC_CMD_MARK,
  2308. };
  2309. /* - MSIOF0 ----------------------------------------------------------------- */
  2310. static const unsigned int msiof0_clk_pins[] = {
  2311. /* SCK */
  2312. RCAR_GP_PIN(6, 24),
  2313. };
  2314. static const unsigned int msiof0_clk_mux[] = {
  2315. MSIOF0_SCK_MARK,
  2316. };
  2317. static const unsigned int msiof0_sync_pins[] = {
  2318. /* SYNC */
  2319. RCAR_GP_PIN(6, 25),
  2320. };
  2321. static const unsigned int msiof0_sync_mux[] = {
  2322. MSIOF0_SYNC_MARK,
  2323. };
  2324. static const unsigned int msiof0_ss1_pins[] = {
  2325. /* SS1 */
  2326. RCAR_GP_PIN(6, 28),
  2327. };
  2328. static const unsigned int msiof0_ss1_mux[] = {
  2329. MSIOF0_SS1_MARK,
  2330. };
  2331. static const unsigned int msiof0_ss2_pins[] = {
  2332. /* SS2 */
  2333. RCAR_GP_PIN(6, 29),
  2334. };
  2335. static const unsigned int msiof0_ss2_mux[] = {
  2336. MSIOF0_SS2_MARK,
  2337. };
  2338. static const unsigned int msiof0_rx_pins[] = {
  2339. /* RXD */
  2340. RCAR_GP_PIN(6, 27),
  2341. };
  2342. static const unsigned int msiof0_rx_mux[] = {
  2343. MSIOF0_RXD_MARK,
  2344. };
  2345. static const unsigned int msiof0_tx_pins[] = {
  2346. /* TXD */
  2347. RCAR_GP_PIN(6, 26),
  2348. };
  2349. static const unsigned int msiof0_tx_mux[] = {
  2350. MSIOF0_TXD_MARK,
  2351. };
  2352. static const unsigned int msiof0_clk_b_pins[] = {
  2353. /* SCK */
  2354. RCAR_GP_PIN(0, 16),
  2355. };
  2356. static const unsigned int msiof0_clk_b_mux[] = {
  2357. MSIOF0_SCK_B_MARK,
  2358. };
  2359. static const unsigned int msiof0_sync_b_pins[] = {
  2360. /* SYNC */
  2361. RCAR_GP_PIN(0, 17),
  2362. };
  2363. static const unsigned int msiof0_sync_b_mux[] = {
  2364. MSIOF0_SYNC_B_MARK,
  2365. };
  2366. static const unsigned int msiof0_ss1_b_pins[] = {
  2367. /* SS1 */
  2368. RCAR_GP_PIN(0, 18),
  2369. };
  2370. static const unsigned int msiof0_ss1_b_mux[] = {
  2371. MSIOF0_SS1_B_MARK,
  2372. };
  2373. static const unsigned int msiof0_ss2_b_pins[] = {
  2374. /* SS2 */
  2375. RCAR_GP_PIN(0, 19),
  2376. };
  2377. static const unsigned int msiof0_ss2_b_mux[] = {
  2378. MSIOF0_SS2_B_MARK,
  2379. };
  2380. static const unsigned int msiof0_rx_b_pins[] = {
  2381. /* RXD */
  2382. RCAR_GP_PIN(0, 21),
  2383. };
  2384. static const unsigned int msiof0_rx_b_mux[] = {
  2385. MSIOF0_RXD_B_MARK,
  2386. };
  2387. static const unsigned int msiof0_tx_b_pins[] = {
  2388. /* TXD */
  2389. RCAR_GP_PIN(0, 20),
  2390. };
  2391. static const unsigned int msiof0_tx_b_mux[] = {
  2392. MSIOF0_TXD_B_MARK,
  2393. };
  2394. static const unsigned int msiof0_clk_c_pins[] = {
  2395. /* SCK */
  2396. RCAR_GP_PIN(5, 26),
  2397. };
  2398. static const unsigned int msiof0_clk_c_mux[] = {
  2399. MSIOF0_SCK_C_MARK,
  2400. };
  2401. static const unsigned int msiof0_sync_c_pins[] = {
  2402. /* SYNC */
  2403. RCAR_GP_PIN(5, 25),
  2404. };
  2405. static const unsigned int msiof0_sync_c_mux[] = {
  2406. MSIOF0_SYNC_C_MARK,
  2407. };
  2408. static const unsigned int msiof0_ss1_c_pins[] = {
  2409. /* SS1 */
  2410. RCAR_GP_PIN(5, 27),
  2411. };
  2412. static const unsigned int msiof0_ss1_c_mux[] = {
  2413. MSIOF0_SS1_C_MARK,
  2414. };
  2415. static const unsigned int msiof0_ss2_c_pins[] = {
  2416. /* SS2 */
  2417. RCAR_GP_PIN(5, 28),
  2418. };
  2419. static const unsigned int msiof0_ss2_c_mux[] = {
  2420. MSIOF0_SS2_C_MARK,
  2421. };
  2422. static const unsigned int msiof0_rx_c_pins[] = {
  2423. /* RXD */
  2424. RCAR_GP_PIN(5, 29),
  2425. };
  2426. static const unsigned int msiof0_rx_c_mux[] = {
  2427. MSIOF0_RXD_C_MARK,
  2428. };
  2429. static const unsigned int msiof0_tx_c_pins[] = {
  2430. /* TXD */
  2431. RCAR_GP_PIN(5, 30),
  2432. };
  2433. static const unsigned int msiof0_tx_c_mux[] = {
  2434. MSIOF0_TXD_C_MARK,
  2435. };
  2436. /* - MSIOF1 ----------------------------------------------------------------- */
  2437. static const unsigned int msiof1_clk_pins[] = {
  2438. /* SCK */
  2439. RCAR_GP_PIN(0, 22),
  2440. };
  2441. static const unsigned int msiof1_clk_mux[] = {
  2442. MSIOF1_SCK_MARK,
  2443. };
  2444. static const unsigned int msiof1_sync_pins[] = {
  2445. /* SYNC */
  2446. RCAR_GP_PIN(0, 23),
  2447. };
  2448. static const unsigned int msiof1_sync_mux[] = {
  2449. MSIOF1_SYNC_MARK,
  2450. };
  2451. static const unsigned int msiof1_ss1_pins[] = {
  2452. /* SS1 */
  2453. RCAR_GP_PIN(0, 24),
  2454. };
  2455. static const unsigned int msiof1_ss1_mux[] = {
  2456. MSIOF1_SS1_MARK,
  2457. };
  2458. static const unsigned int msiof1_ss2_pins[] = {
  2459. /* SS2 */
  2460. RCAR_GP_PIN(0, 25),
  2461. };
  2462. static const unsigned int msiof1_ss2_mux[] = {
  2463. MSIOF1_SS2_MARK,
  2464. };
  2465. static const unsigned int msiof1_rx_pins[] = {
  2466. /* RXD */
  2467. RCAR_GP_PIN(0, 27),
  2468. };
  2469. static const unsigned int msiof1_rx_mux[] = {
  2470. MSIOF1_RXD_MARK,
  2471. };
  2472. static const unsigned int msiof1_tx_pins[] = {
  2473. /* TXD */
  2474. RCAR_GP_PIN(0, 26),
  2475. };
  2476. static const unsigned int msiof1_tx_mux[] = {
  2477. MSIOF1_TXD_MARK,
  2478. };
  2479. static const unsigned int msiof1_clk_b_pins[] = {
  2480. /* SCK */
  2481. RCAR_GP_PIN(2, 29),
  2482. };
  2483. static const unsigned int msiof1_clk_b_mux[] = {
  2484. MSIOF1_SCK_B_MARK,
  2485. };
  2486. static const unsigned int msiof1_sync_b_pins[] = {
  2487. /* SYNC */
  2488. RCAR_GP_PIN(2, 30),
  2489. };
  2490. static const unsigned int msiof1_sync_b_mux[] = {
  2491. MSIOF1_SYNC_B_MARK,
  2492. };
  2493. static const unsigned int msiof1_ss1_b_pins[] = {
  2494. /* SS1 */
  2495. RCAR_GP_PIN(2, 31),
  2496. };
  2497. static const unsigned int msiof1_ss1_b_mux[] = {
  2498. MSIOF1_SS1_B_MARK,
  2499. };
  2500. static const unsigned int msiof1_ss2_b_pins[] = {
  2501. /* SS2 */
  2502. RCAR_GP_PIN(7, 16),
  2503. };
  2504. static const unsigned int msiof1_ss2_b_mux[] = {
  2505. MSIOF1_SS2_B_MARK,
  2506. };
  2507. static const unsigned int msiof1_rx_b_pins[] = {
  2508. /* RXD */
  2509. RCAR_GP_PIN(7, 18),
  2510. };
  2511. static const unsigned int msiof1_rx_b_mux[] = {
  2512. MSIOF1_RXD_B_MARK,
  2513. };
  2514. static const unsigned int msiof1_tx_b_pins[] = {
  2515. /* TXD */
  2516. RCAR_GP_PIN(7, 17),
  2517. };
  2518. static const unsigned int msiof1_tx_b_mux[] = {
  2519. MSIOF1_TXD_B_MARK,
  2520. };
  2521. static const unsigned int msiof1_clk_c_pins[] = {
  2522. /* SCK */
  2523. RCAR_GP_PIN(2, 15),
  2524. };
  2525. static const unsigned int msiof1_clk_c_mux[] = {
  2526. MSIOF1_SCK_C_MARK,
  2527. };
  2528. static const unsigned int msiof1_sync_c_pins[] = {
  2529. /* SYNC */
  2530. RCAR_GP_PIN(2, 16),
  2531. };
  2532. static const unsigned int msiof1_sync_c_mux[] = {
  2533. MSIOF1_SYNC_C_MARK,
  2534. };
  2535. static const unsigned int msiof1_rx_c_pins[] = {
  2536. /* RXD */
  2537. RCAR_GP_PIN(2, 18),
  2538. };
  2539. static const unsigned int msiof1_rx_c_mux[] = {
  2540. MSIOF1_RXD_C_MARK,
  2541. };
  2542. static const unsigned int msiof1_tx_c_pins[] = {
  2543. /* TXD */
  2544. RCAR_GP_PIN(2, 17),
  2545. };
  2546. static const unsigned int msiof1_tx_c_mux[] = {
  2547. MSIOF1_TXD_C_MARK,
  2548. };
  2549. static const unsigned int msiof1_clk_d_pins[] = {
  2550. /* SCK */
  2551. RCAR_GP_PIN(0, 28),
  2552. };
  2553. static const unsigned int msiof1_clk_d_mux[] = {
  2554. MSIOF1_SCK_D_MARK,
  2555. };
  2556. static const unsigned int msiof1_sync_d_pins[] = {
  2557. /* SYNC */
  2558. RCAR_GP_PIN(0, 30),
  2559. };
  2560. static const unsigned int msiof1_sync_d_mux[] = {
  2561. MSIOF1_SYNC_D_MARK,
  2562. };
  2563. static const unsigned int msiof1_ss1_d_pins[] = {
  2564. /* SS1 */
  2565. RCAR_GP_PIN(0, 29),
  2566. };
  2567. static const unsigned int msiof1_ss1_d_mux[] = {
  2568. MSIOF1_SS1_D_MARK,
  2569. };
  2570. static const unsigned int msiof1_rx_d_pins[] = {
  2571. /* RXD */
  2572. RCAR_GP_PIN(0, 27),
  2573. };
  2574. static const unsigned int msiof1_rx_d_mux[] = {
  2575. MSIOF1_RXD_D_MARK,
  2576. };
  2577. static const unsigned int msiof1_tx_d_pins[] = {
  2578. /* TXD */
  2579. RCAR_GP_PIN(0, 26),
  2580. };
  2581. static const unsigned int msiof1_tx_d_mux[] = {
  2582. MSIOF1_TXD_D_MARK,
  2583. };
  2584. static const unsigned int msiof1_clk_e_pins[] = {
  2585. /* SCK */
  2586. RCAR_GP_PIN(5, 18),
  2587. };
  2588. static const unsigned int msiof1_clk_e_mux[] = {
  2589. MSIOF1_SCK_E_MARK,
  2590. };
  2591. static const unsigned int msiof1_sync_e_pins[] = {
  2592. /* SYNC */
  2593. RCAR_GP_PIN(5, 19),
  2594. };
  2595. static const unsigned int msiof1_sync_e_mux[] = {
  2596. MSIOF1_SYNC_E_MARK,
  2597. };
  2598. static const unsigned int msiof1_rx_e_pins[] = {
  2599. /* RXD */
  2600. RCAR_GP_PIN(5, 17),
  2601. };
  2602. static const unsigned int msiof1_rx_e_mux[] = {
  2603. MSIOF1_RXD_E_MARK,
  2604. };
  2605. static const unsigned int msiof1_tx_e_pins[] = {
  2606. /* TXD */
  2607. RCAR_GP_PIN(5, 20),
  2608. };
  2609. static const unsigned int msiof1_tx_e_mux[] = {
  2610. MSIOF1_TXD_E_MARK,
  2611. };
  2612. /* - MSIOF2 ----------------------------------------------------------------- */
  2613. static const unsigned int msiof2_clk_pins[] = {
  2614. /* SCK */
  2615. RCAR_GP_PIN(1, 13),
  2616. };
  2617. static const unsigned int msiof2_clk_mux[] = {
  2618. MSIOF2_SCK_MARK,
  2619. };
  2620. static const unsigned int msiof2_sync_pins[] = {
  2621. /* SYNC */
  2622. RCAR_GP_PIN(1, 14),
  2623. };
  2624. static const unsigned int msiof2_sync_mux[] = {
  2625. MSIOF2_SYNC_MARK,
  2626. };
  2627. static const unsigned int msiof2_ss1_pins[] = {
  2628. /* SS1 */
  2629. RCAR_GP_PIN(1, 17),
  2630. };
  2631. static const unsigned int msiof2_ss1_mux[] = {
  2632. MSIOF2_SS1_MARK,
  2633. };
  2634. static const unsigned int msiof2_ss2_pins[] = {
  2635. /* SS2 */
  2636. RCAR_GP_PIN(1, 18),
  2637. };
  2638. static const unsigned int msiof2_ss2_mux[] = {
  2639. MSIOF2_SS2_MARK,
  2640. };
  2641. static const unsigned int msiof2_rx_pins[] = {
  2642. /* RXD */
  2643. RCAR_GP_PIN(1, 16),
  2644. };
  2645. static const unsigned int msiof2_rx_mux[] = {
  2646. MSIOF2_RXD_MARK,
  2647. };
  2648. static const unsigned int msiof2_tx_pins[] = {
  2649. /* TXD */
  2650. RCAR_GP_PIN(1, 15),
  2651. };
  2652. static const unsigned int msiof2_tx_mux[] = {
  2653. MSIOF2_TXD_MARK,
  2654. };
  2655. static const unsigned int msiof2_clk_b_pins[] = {
  2656. /* SCK */
  2657. RCAR_GP_PIN(3, 0),
  2658. };
  2659. static const unsigned int msiof2_clk_b_mux[] = {
  2660. MSIOF2_SCK_B_MARK,
  2661. };
  2662. static const unsigned int msiof2_sync_b_pins[] = {
  2663. /* SYNC */
  2664. RCAR_GP_PIN(3, 1),
  2665. };
  2666. static const unsigned int msiof2_sync_b_mux[] = {
  2667. MSIOF2_SYNC_B_MARK,
  2668. };
  2669. static const unsigned int msiof2_ss1_b_pins[] = {
  2670. /* SS1 */
  2671. RCAR_GP_PIN(3, 8),
  2672. };
  2673. static const unsigned int msiof2_ss1_b_mux[] = {
  2674. MSIOF2_SS1_B_MARK,
  2675. };
  2676. static const unsigned int msiof2_ss2_b_pins[] = {
  2677. /* SS2 */
  2678. RCAR_GP_PIN(3, 9),
  2679. };
  2680. static const unsigned int msiof2_ss2_b_mux[] = {
  2681. MSIOF2_SS2_B_MARK,
  2682. };
  2683. static const unsigned int msiof2_rx_b_pins[] = {
  2684. /* RXD */
  2685. RCAR_GP_PIN(3, 17),
  2686. };
  2687. static const unsigned int msiof2_rx_b_mux[] = {
  2688. MSIOF2_RXD_B_MARK,
  2689. };
  2690. static const unsigned int msiof2_tx_b_pins[] = {
  2691. /* TXD */
  2692. RCAR_GP_PIN(3, 16),
  2693. };
  2694. static const unsigned int msiof2_tx_b_mux[] = {
  2695. MSIOF2_TXD_B_MARK,
  2696. };
  2697. static const unsigned int msiof2_clk_c_pins[] = {
  2698. /* SCK */
  2699. RCAR_GP_PIN(2, 2),
  2700. };
  2701. static const unsigned int msiof2_clk_c_mux[] = {
  2702. MSIOF2_SCK_C_MARK,
  2703. };
  2704. static const unsigned int msiof2_sync_c_pins[] = {
  2705. /* SYNC */
  2706. RCAR_GP_PIN(2, 3),
  2707. };
  2708. static const unsigned int msiof2_sync_c_mux[] = {
  2709. MSIOF2_SYNC_C_MARK,
  2710. };
  2711. static const unsigned int msiof2_rx_c_pins[] = {
  2712. /* RXD */
  2713. RCAR_GP_PIN(2, 5),
  2714. };
  2715. static const unsigned int msiof2_rx_c_mux[] = {
  2716. MSIOF2_RXD_C_MARK,
  2717. };
  2718. static const unsigned int msiof2_tx_c_pins[] = {
  2719. /* TXD */
  2720. RCAR_GP_PIN(2, 4),
  2721. };
  2722. static const unsigned int msiof2_tx_c_mux[] = {
  2723. MSIOF2_TXD_C_MARK,
  2724. };
  2725. static const unsigned int msiof2_clk_d_pins[] = {
  2726. /* SCK */
  2727. RCAR_GP_PIN(2, 14),
  2728. };
  2729. static const unsigned int msiof2_clk_d_mux[] = {
  2730. MSIOF2_SCK_D_MARK,
  2731. };
  2732. static const unsigned int msiof2_sync_d_pins[] = {
  2733. /* SYNC */
  2734. RCAR_GP_PIN(2, 15),
  2735. };
  2736. static const unsigned int msiof2_sync_d_mux[] = {
  2737. MSIOF2_SYNC_D_MARK,
  2738. };
  2739. static const unsigned int msiof2_ss1_d_pins[] = {
  2740. /* SS1 */
  2741. RCAR_GP_PIN(2, 17),
  2742. };
  2743. static const unsigned int msiof2_ss1_d_mux[] = {
  2744. MSIOF2_SS1_D_MARK,
  2745. };
  2746. static const unsigned int msiof2_ss2_d_pins[] = {
  2747. /* SS2 */
  2748. RCAR_GP_PIN(2, 19),
  2749. };
  2750. static const unsigned int msiof2_ss2_d_mux[] = {
  2751. MSIOF2_SS2_D_MARK,
  2752. };
  2753. static const unsigned int msiof2_rx_d_pins[] = {
  2754. /* RXD */
  2755. RCAR_GP_PIN(2, 18),
  2756. };
  2757. static const unsigned int msiof2_rx_d_mux[] = {
  2758. MSIOF2_RXD_D_MARK,
  2759. };
  2760. static const unsigned int msiof2_tx_d_pins[] = {
  2761. /* TXD */
  2762. RCAR_GP_PIN(2, 16),
  2763. };
  2764. static const unsigned int msiof2_tx_d_mux[] = {
  2765. MSIOF2_TXD_D_MARK,
  2766. };
  2767. static const unsigned int msiof2_clk_e_pins[] = {
  2768. /* SCK */
  2769. RCAR_GP_PIN(7, 15),
  2770. };
  2771. static const unsigned int msiof2_clk_e_mux[] = {
  2772. MSIOF2_SCK_E_MARK,
  2773. };
  2774. static const unsigned int msiof2_sync_e_pins[] = {
  2775. /* SYNC */
  2776. RCAR_GP_PIN(7, 16),
  2777. };
  2778. static const unsigned int msiof2_sync_e_mux[] = {
  2779. MSIOF2_SYNC_E_MARK,
  2780. };
  2781. static const unsigned int msiof2_rx_e_pins[] = {
  2782. /* RXD */
  2783. RCAR_GP_PIN(7, 14),
  2784. };
  2785. static const unsigned int msiof2_rx_e_mux[] = {
  2786. MSIOF2_RXD_E_MARK,
  2787. };
  2788. static const unsigned int msiof2_tx_e_pins[] = {
  2789. /* TXD */
  2790. RCAR_GP_PIN(7, 13),
  2791. };
  2792. static const unsigned int msiof2_tx_e_mux[] = {
  2793. MSIOF2_TXD_E_MARK,
  2794. };
  2795. /* - QSPI ------------------------------------------------------------------- */
  2796. static const unsigned int qspi_ctrl_pins[] = {
  2797. /* SPCLK, SSL */
  2798. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  2799. };
  2800. static const unsigned int qspi_ctrl_mux[] = {
  2801. SPCLK_MARK, SSL_MARK,
  2802. };
  2803. static const unsigned int qspi_data2_pins[] = {
  2804. /* MOSI_IO0, MISO_IO1 */
  2805. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  2806. };
  2807. static const unsigned int qspi_data2_mux[] = {
  2808. MOSI_IO0_MARK, MISO_IO1_MARK,
  2809. };
  2810. static const unsigned int qspi_data4_pins[] = {
  2811. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2812. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2813. RCAR_GP_PIN(1, 8),
  2814. };
  2815. static const unsigned int qspi_data4_mux[] = {
  2816. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  2817. };
  2818. static const unsigned int qspi_ctrl_b_pins[] = {
  2819. /* SPCLK, SSL */
  2820. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
  2821. };
  2822. static const unsigned int qspi_ctrl_b_mux[] = {
  2823. SPCLK_B_MARK, SSL_B_MARK,
  2824. };
  2825. static const unsigned int qspi_data2_b_pins[] = {
  2826. /* MOSI_IO0, MISO_IO1 */
  2827. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
  2828. };
  2829. static const unsigned int qspi_data2_b_mux[] = {
  2830. MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
  2831. };
  2832. static const unsigned int qspi_data4_b_pins[] = {
  2833. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2834. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  2835. RCAR_GP_PIN(6, 4),
  2836. };
  2837. static const unsigned int qspi_data4_b_mux[] = {
  2838. SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
  2839. IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
  2840. };
  2841. /* - SCIF0 ------------------------------------------------------------------ */
  2842. static const unsigned int scif0_data_pins[] = {
  2843. /* RX, TX */
  2844. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  2845. };
  2846. static const unsigned int scif0_data_mux[] = {
  2847. RX0_MARK, TX0_MARK,
  2848. };
  2849. static const unsigned int scif0_data_b_pins[] = {
  2850. /* RX, TX */
  2851. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  2852. };
  2853. static const unsigned int scif0_data_b_mux[] = {
  2854. RX0_B_MARK, TX0_B_MARK,
  2855. };
  2856. static const unsigned int scif0_data_c_pins[] = {
  2857. /* RX, TX */
  2858. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
  2859. };
  2860. static const unsigned int scif0_data_c_mux[] = {
  2861. RX0_C_MARK, TX0_C_MARK,
  2862. };
  2863. static const unsigned int scif0_data_d_pins[] = {
  2864. /* RX, TX */
  2865. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  2866. };
  2867. static const unsigned int scif0_data_d_mux[] = {
  2868. RX0_D_MARK, TX0_D_MARK,
  2869. };
  2870. static const unsigned int scif0_data_e_pins[] = {
  2871. /* RX, TX */
  2872. RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
  2873. };
  2874. static const unsigned int scif0_data_e_mux[] = {
  2875. RX0_E_MARK, TX0_E_MARK,
  2876. };
  2877. /* - SCIF1 ------------------------------------------------------------------ */
  2878. static const unsigned int scif1_data_pins[] = {
  2879. /* RX, TX */
  2880. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  2881. };
  2882. static const unsigned int scif1_data_mux[] = {
  2883. RX1_MARK, TX1_MARK,
  2884. };
  2885. static const unsigned int scif1_data_b_pins[] = {
  2886. /* RX, TX */
  2887. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  2888. };
  2889. static const unsigned int scif1_data_b_mux[] = {
  2890. RX1_B_MARK, TX1_B_MARK,
  2891. };
  2892. static const unsigned int scif1_clk_b_pins[] = {
  2893. /* SCK */
  2894. RCAR_GP_PIN(3, 10),
  2895. };
  2896. static const unsigned int scif1_clk_b_mux[] = {
  2897. SCIF1_SCK_B_MARK,
  2898. };
  2899. static const unsigned int scif1_data_c_pins[] = {
  2900. /* RX, TX */
  2901. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
  2902. };
  2903. static const unsigned int scif1_data_c_mux[] = {
  2904. RX1_C_MARK, TX1_C_MARK,
  2905. };
  2906. static const unsigned int scif1_data_d_pins[] = {
  2907. /* RX, TX */
  2908. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  2909. };
  2910. static const unsigned int scif1_data_d_mux[] = {
  2911. RX1_D_MARK, TX1_D_MARK,
  2912. };
  2913. /* - SCIF2 ------------------------------------------------------------------ */
  2914. static const unsigned int scif2_data_pins[] = {
  2915. /* RX, TX */
  2916. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  2917. };
  2918. static const unsigned int scif2_data_mux[] = {
  2919. RX2_MARK, TX2_MARK,
  2920. };
  2921. static const unsigned int scif2_data_b_pins[] = {
  2922. /* RX, TX */
  2923. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  2924. };
  2925. static const unsigned int scif2_data_b_mux[] = {
  2926. RX2_B_MARK, TX2_B_MARK,
  2927. };
  2928. static const unsigned int scif2_clk_b_pins[] = {
  2929. /* SCK */
  2930. RCAR_GP_PIN(3, 18),
  2931. };
  2932. static const unsigned int scif2_clk_b_mux[] = {
  2933. SCIF2_SCK_B_MARK,
  2934. };
  2935. static const unsigned int scif2_data_c_pins[] = {
  2936. /* RX, TX */
  2937. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2938. };
  2939. static const unsigned int scif2_data_c_mux[] = {
  2940. RX2_C_MARK, TX2_C_MARK,
  2941. };
  2942. static const unsigned int scif2_data_e_pins[] = {
  2943. /* RX, TX */
  2944. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2945. };
  2946. static const unsigned int scif2_data_e_mux[] = {
  2947. RX2_E_MARK, TX2_E_MARK,
  2948. };
  2949. /* - SCIF3 ------------------------------------------------------------------ */
  2950. static const unsigned int scif3_data_pins[] = {
  2951. /* RX, TX */
  2952. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  2953. };
  2954. static const unsigned int scif3_data_mux[] = {
  2955. RX3_MARK, TX3_MARK,
  2956. };
  2957. static const unsigned int scif3_clk_pins[] = {
  2958. /* SCK */
  2959. RCAR_GP_PIN(3, 23),
  2960. };
  2961. static const unsigned int scif3_clk_mux[] = {
  2962. SCIF3_SCK_MARK,
  2963. };
  2964. static const unsigned int scif3_data_b_pins[] = {
  2965. /* RX, TX */
  2966. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
  2967. };
  2968. static const unsigned int scif3_data_b_mux[] = {
  2969. RX3_B_MARK, TX3_B_MARK,
  2970. };
  2971. static const unsigned int scif3_clk_b_pins[] = {
  2972. /* SCK */
  2973. RCAR_GP_PIN(4, 8),
  2974. };
  2975. static const unsigned int scif3_clk_b_mux[] = {
  2976. SCIF3_SCK_B_MARK,
  2977. };
  2978. static const unsigned int scif3_data_c_pins[] = {
  2979. /* RX, TX */
  2980. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  2981. };
  2982. static const unsigned int scif3_data_c_mux[] = {
  2983. RX3_C_MARK, TX3_C_MARK,
  2984. };
  2985. static const unsigned int scif3_data_d_pins[] = {
  2986. /* RX, TX */
  2987. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
  2988. };
  2989. static const unsigned int scif3_data_d_mux[] = {
  2990. RX3_D_MARK, TX3_D_MARK,
  2991. };
  2992. /* - SCIF4 ------------------------------------------------------------------ */
  2993. static const unsigned int scif4_data_pins[] = {
  2994. /* RX, TX */
  2995. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  2996. };
  2997. static const unsigned int scif4_data_mux[] = {
  2998. RX4_MARK, TX4_MARK,
  2999. };
  3000. static const unsigned int scif4_data_b_pins[] = {
  3001. /* RX, TX */
  3002. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3003. };
  3004. static const unsigned int scif4_data_b_mux[] = {
  3005. RX4_B_MARK, TX4_B_MARK,
  3006. };
  3007. static const unsigned int scif4_data_c_pins[] = {
  3008. /* RX, TX */
  3009. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3010. };
  3011. static const unsigned int scif4_data_c_mux[] = {
  3012. RX4_C_MARK, TX4_C_MARK,
  3013. };
  3014. /* - SCIF5 ------------------------------------------------------------------ */
  3015. static const unsigned int scif5_data_pins[] = {
  3016. /* RX, TX */
  3017. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3018. };
  3019. static const unsigned int scif5_data_mux[] = {
  3020. RX5_MARK, TX5_MARK,
  3021. };
  3022. static const unsigned int scif5_data_b_pins[] = {
  3023. /* RX, TX */
  3024. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3025. };
  3026. static const unsigned int scif5_data_b_mux[] = {
  3027. RX5_B_MARK, TX5_B_MARK,
  3028. };
  3029. /* - SCIFA0 ----------------------------------------------------------------- */
  3030. static const unsigned int scifa0_data_pins[] = {
  3031. /* RXD, TXD */
  3032. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  3033. };
  3034. static const unsigned int scifa0_data_mux[] = {
  3035. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  3036. };
  3037. static const unsigned int scifa0_data_b_pins[] = {
  3038. /* RXD, TXD */
  3039. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  3040. };
  3041. static const unsigned int scifa0_data_b_mux[] = {
  3042. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  3043. };
  3044. /* - SCIFA1 ----------------------------------------------------------------- */
  3045. static const unsigned int scifa1_data_pins[] = {
  3046. /* RXD, TXD */
  3047. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  3048. };
  3049. static const unsigned int scifa1_data_mux[] = {
  3050. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  3051. };
  3052. static const unsigned int scifa1_clk_pins[] = {
  3053. /* SCK */
  3054. RCAR_GP_PIN(3, 10),
  3055. };
  3056. static const unsigned int scifa1_clk_mux[] = {
  3057. SCIFA1_SCK_MARK,
  3058. };
  3059. static const unsigned int scifa1_data_b_pins[] = {
  3060. /* RXD, TXD */
  3061. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  3062. };
  3063. static const unsigned int scifa1_data_b_mux[] = {
  3064. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  3065. };
  3066. static const unsigned int scifa1_clk_b_pins[] = {
  3067. /* SCK */
  3068. RCAR_GP_PIN(1, 0),
  3069. };
  3070. static const unsigned int scifa1_clk_b_mux[] = {
  3071. SCIFA1_SCK_B_MARK,
  3072. };
  3073. static const unsigned int scifa1_data_c_pins[] = {
  3074. /* RXD, TXD */
  3075. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3076. };
  3077. static const unsigned int scifa1_data_c_mux[] = {
  3078. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  3079. };
  3080. /* - SCIFA2 ----------------------------------------------------------------- */
  3081. static const unsigned int scifa2_data_pins[] = {
  3082. /* RXD, TXD */
  3083. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  3084. };
  3085. static const unsigned int scifa2_data_mux[] = {
  3086. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  3087. };
  3088. static const unsigned int scifa2_clk_pins[] = {
  3089. /* SCK */
  3090. RCAR_GP_PIN(3, 18),
  3091. };
  3092. static const unsigned int scifa2_clk_mux[] = {
  3093. SCIFA2_SCK_MARK,
  3094. };
  3095. static const unsigned int scifa2_data_b_pins[] = {
  3096. /* RXD, TXD */
  3097. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  3098. };
  3099. static const unsigned int scifa2_data_b_mux[] = {
  3100. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  3101. };
  3102. /* - SCIFA3 ----------------------------------------------------------------- */
  3103. static const unsigned int scifa3_data_pins[] = {
  3104. /* RXD, TXD */
  3105. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  3106. };
  3107. static const unsigned int scifa3_data_mux[] = {
  3108. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  3109. };
  3110. static const unsigned int scifa3_clk_pins[] = {
  3111. /* SCK */
  3112. RCAR_GP_PIN(3, 23),
  3113. };
  3114. static const unsigned int scifa3_clk_mux[] = {
  3115. SCIFA3_SCK_MARK,
  3116. };
  3117. static const unsigned int scifa3_data_b_pins[] = {
  3118. /* RXD, TXD */
  3119. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  3120. };
  3121. static const unsigned int scifa3_data_b_mux[] = {
  3122. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  3123. };
  3124. static const unsigned int scifa3_clk_b_pins[] = {
  3125. /* SCK */
  3126. RCAR_GP_PIN(4, 8),
  3127. };
  3128. static const unsigned int scifa3_clk_b_mux[] = {
  3129. SCIFA3_SCK_B_MARK,
  3130. };
  3131. static const unsigned int scifa3_data_c_pins[] = {
  3132. /* RXD, TXD */
  3133. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
  3134. };
  3135. static const unsigned int scifa3_data_c_mux[] = {
  3136. SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
  3137. };
  3138. static const unsigned int scifa3_clk_c_pins[] = {
  3139. /* SCK */
  3140. RCAR_GP_PIN(7, 22),
  3141. };
  3142. static const unsigned int scifa3_clk_c_mux[] = {
  3143. SCIFA3_SCK_C_MARK,
  3144. };
  3145. /* - SCIFA4 ----------------------------------------------------------------- */
  3146. static const unsigned int scifa4_data_pins[] = {
  3147. /* RXD, TXD */
  3148. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  3149. };
  3150. static const unsigned int scifa4_data_mux[] = {
  3151. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  3152. };
  3153. static const unsigned int scifa4_data_b_pins[] = {
  3154. /* RXD, TXD */
  3155. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3156. };
  3157. static const unsigned int scifa4_data_b_mux[] = {
  3158. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  3159. };
  3160. static const unsigned int scifa4_data_c_pins[] = {
  3161. /* RXD, TXD */
  3162. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3163. };
  3164. static const unsigned int scifa4_data_c_mux[] = {
  3165. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  3166. };
  3167. /* - SCIFA5 ----------------------------------------------------------------- */
  3168. static const unsigned int scifa5_data_pins[] = {
  3169. /* RXD, TXD */
  3170. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3171. };
  3172. static const unsigned int scifa5_data_mux[] = {
  3173. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  3174. };
  3175. static const unsigned int scifa5_data_b_pins[] = {
  3176. /* RXD, TXD */
  3177. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  3178. };
  3179. static const unsigned int scifa5_data_b_mux[] = {
  3180. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  3181. };
  3182. static const unsigned int scifa5_data_c_pins[] = {
  3183. /* RXD, TXD */
  3184. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3185. };
  3186. static const unsigned int scifa5_data_c_mux[] = {
  3187. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  3188. };
  3189. /* - SCIFB0 ----------------------------------------------------------------- */
  3190. static const unsigned int scifb0_data_pins[] = {
  3191. /* RXD, TXD */
  3192. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  3193. };
  3194. static const unsigned int scifb0_data_mux[] = {
  3195. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  3196. };
  3197. static const unsigned int scifb0_clk_pins[] = {
  3198. /* SCK */
  3199. RCAR_GP_PIN(7, 2),
  3200. };
  3201. static const unsigned int scifb0_clk_mux[] = {
  3202. SCIFB0_SCK_MARK,
  3203. };
  3204. static const unsigned int scifb0_ctrl_pins[] = {
  3205. /* RTS, CTS */
  3206. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  3207. };
  3208. static const unsigned int scifb0_ctrl_mux[] = {
  3209. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  3210. };
  3211. static const unsigned int scifb0_data_b_pins[] = {
  3212. /* RXD, TXD */
  3213. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  3214. };
  3215. static const unsigned int scifb0_data_b_mux[] = {
  3216. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  3217. };
  3218. static const unsigned int scifb0_clk_b_pins[] = {
  3219. /* SCK */
  3220. RCAR_GP_PIN(5, 31),
  3221. };
  3222. static const unsigned int scifb0_clk_b_mux[] = {
  3223. SCIFB0_SCK_B_MARK,
  3224. };
  3225. static const unsigned int scifb0_ctrl_b_pins[] = {
  3226. /* RTS, CTS */
  3227. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
  3228. };
  3229. static const unsigned int scifb0_ctrl_b_mux[] = {
  3230. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  3231. };
  3232. static const unsigned int scifb0_data_c_pins[] = {
  3233. /* RXD, TXD */
  3234. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3235. };
  3236. static const unsigned int scifb0_data_c_mux[] = {
  3237. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  3238. };
  3239. static const unsigned int scifb0_clk_c_pins[] = {
  3240. /* SCK */
  3241. RCAR_GP_PIN(2, 30),
  3242. };
  3243. static const unsigned int scifb0_clk_c_mux[] = {
  3244. SCIFB0_SCK_C_MARK,
  3245. };
  3246. static const unsigned int scifb0_data_d_pins[] = {
  3247. /* RXD, TXD */
  3248. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  3249. };
  3250. static const unsigned int scifb0_data_d_mux[] = {
  3251. SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
  3252. };
  3253. static const unsigned int scifb0_clk_d_pins[] = {
  3254. /* SCK */
  3255. RCAR_GP_PIN(4, 17),
  3256. };
  3257. static const unsigned int scifb0_clk_d_mux[] = {
  3258. SCIFB0_SCK_D_MARK,
  3259. };
  3260. /* - SCIFB1 ----------------------------------------------------------------- */
  3261. static const unsigned int scifb1_data_pins[] = {
  3262. /* RXD, TXD */
  3263. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  3264. };
  3265. static const unsigned int scifb1_data_mux[] = {
  3266. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  3267. };
  3268. static const unsigned int scifb1_clk_pins[] = {
  3269. /* SCK */
  3270. RCAR_GP_PIN(7, 7),
  3271. };
  3272. static const unsigned int scifb1_clk_mux[] = {
  3273. SCIFB1_SCK_MARK,
  3274. };
  3275. static const unsigned int scifb1_ctrl_pins[] = {
  3276. /* RTS, CTS */
  3277. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  3278. };
  3279. static const unsigned int scifb1_ctrl_mux[] = {
  3280. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  3281. };
  3282. static const unsigned int scifb1_data_b_pins[] = {
  3283. /* RXD, TXD */
  3284. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3285. };
  3286. static const unsigned int scifb1_data_b_mux[] = {
  3287. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  3288. };
  3289. static const unsigned int scifb1_clk_b_pins[] = {
  3290. /* SCK */
  3291. RCAR_GP_PIN(1, 3),
  3292. };
  3293. static const unsigned int scifb1_clk_b_mux[] = {
  3294. SCIFB1_SCK_B_MARK,
  3295. };
  3296. static const unsigned int scifb1_data_c_pins[] = {
  3297. /* RXD, TXD */
  3298. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3299. };
  3300. static const unsigned int scifb1_data_c_mux[] = {
  3301. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  3302. };
  3303. static const unsigned int scifb1_clk_c_pins[] = {
  3304. /* SCK */
  3305. RCAR_GP_PIN(7, 11),
  3306. };
  3307. static const unsigned int scifb1_clk_c_mux[] = {
  3308. SCIFB1_SCK_C_MARK,
  3309. };
  3310. static const unsigned int scifb1_data_d_pins[] = {
  3311. /* RXD, TXD */
  3312. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
  3313. };
  3314. static const unsigned int scifb1_data_d_mux[] = {
  3315. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  3316. };
  3317. /* - SCIFB2 ----------------------------------------------------------------- */
  3318. static const unsigned int scifb2_data_pins[] = {
  3319. /* RXD, TXD */
  3320. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  3321. };
  3322. static const unsigned int scifb2_data_mux[] = {
  3323. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  3324. };
  3325. static const unsigned int scifb2_clk_pins[] = {
  3326. /* SCK */
  3327. RCAR_GP_PIN(4, 15),
  3328. };
  3329. static const unsigned int scifb2_clk_mux[] = {
  3330. SCIFB2_SCK_MARK,
  3331. };
  3332. static const unsigned int scifb2_ctrl_pins[] = {
  3333. /* RTS, CTS */
  3334. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  3335. };
  3336. static const unsigned int scifb2_ctrl_mux[] = {
  3337. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  3338. };
  3339. static const unsigned int scifb2_data_b_pins[] = {
  3340. /* RXD, TXD */
  3341. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3342. };
  3343. static const unsigned int scifb2_data_b_mux[] = {
  3344. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  3345. };
  3346. static const unsigned int scifb2_clk_b_pins[] = {
  3347. /* SCK */
  3348. RCAR_GP_PIN(5, 31),
  3349. };
  3350. static const unsigned int scifb2_clk_b_mux[] = {
  3351. SCIFB2_SCK_B_MARK,
  3352. };
  3353. static const unsigned int scifb2_ctrl_b_pins[] = {
  3354. /* RTS, CTS */
  3355. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  3356. };
  3357. static const unsigned int scifb2_ctrl_b_mux[] = {
  3358. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  3359. };
  3360. static const unsigned int scifb2_data_c_pins[] = {
  3361. /* RXD, TXD */
  3362. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3363. };
  3364. static const unsigned int scifb2_data_c_mux[] = {
  3365. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  3366. };
  3367. static const unsigned int scifb2_clk_c_pins[] = {
  3368. /* SCK */
  3369. RCAR_GP_PIN(5, 27),
  3370. };
  3371. static const unsigned int scifb2_clk_c_mux[] = {
  3372. SCIFB2_SCK_C_MARK,
  3373. };
  3374. static const unsigned int scifb2_data_d_pins[] = {
  3375. /* RXD, TXD */
  3376. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
  3377. };
  3378. static const unsigned int scifb2_data_d_mux[] = {
  3379. SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
  3380. };
  3381. /* - SDHI0 ------------------------------------------------------------------ */
  3382. static const unsigned int sdhi0_data1_pins[] = {
  3383. /* D0 */
  3384. RCAR_GP_PIN(6, 2),
  3385. };
  3386. static const unsigned int sdhi0_data1_mux[] = {
  3387. SD0_DATA0_MARK,
  3388. };
  3389. static const unsigned int sdhi0_data4_pins[] = {
  3390. /* D[0:3] */
  3391. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3392. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  3393. };
  3394. static const unsigned int sdhi0_data4_mux[] = {
  3395. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  3396. };
  3397. static const unsigned int sdhi0_ctrl_pins[] = {
  3398. /* CLK, CMD */
  3399. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3400. };
  3401. static const unsigned int sdhi0_ctrl_mux[] = {
  3402. SD0_CLK_MARK, SD0_CMD_MARK,
  3403. };
  3404. static const unsigned int sdhi0_cd_pins[] = {
  3405. /* CD */
  3406. RCAR_GP_PIN(6, 6),
  3407. };
  3408. static const unsigned int sdhi0_cd_mux[] = {
  3409. SD0_CD_MARK,
  3410. };
  3411. static const unsigned int sdhi0_wp_pins[] = {
  3412. /* WP */
  3413. RCAR_GP_PIN(6, 7),
  3414. };
  3415. static const unsigned int sdhi0_wp_mux[] = {
  3416. SD0_WP_MARK,
  3417. };
  3418. /* - SDHI1 ------------------------------------------------------------------ */
  3419. static const unsigned int sdhi1_data1_pins[] = {
  3420. /* D0 */
  3421. RCAR_GP_PIN(6, 10),
  3422. };
  3423. static const unsigned int sdhi1_data1_mux[] = {
  3424. SD1_DATA0_MARK,
  3425. };
  3426. static const unsigned int sdhi1_data4_pins[] = {
  3427. /* D[0:3] */
  3428. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  3429. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  3430. };
  3431. static const unsigned int sdhi1_data4_mux[] = {
  3432. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  3433. };
  3434. static const unsigned int sdhi1_ctrl_pins[] = {
  3435. /* CLK, CMD */
  3436. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3437. };
  3438. static const unsigned int sdhi1_ctrl_mux[] = {
  3439. SD1_CLK_MARK, SD1_CMD_MARK,
  3440. };
  3441. static const unsigned int sdhi1_cd_pins[] = {
  3442. /* CD */
  3443. RCAR_GP_PIN(6, 14),
  3444. };
  3445. static const unsigned int sdhi1_cd_mux[] = {
  3446. SD1_CD_MARK,
  3447. };
  3448. static const unsigned int sdhi1_wp_pins[] = {
  3449. /* WP */
  3450. RCAR_GP_PIN(6, 15),
  3451. };
  3452. static const unsigned int sdhi1_wp_mux[] = {
  3453. SD1_WP_MARK,
  3454. };
  3455. /* - SDHI2 ------------------------------------------------------------------ */
  3456. static const unsigned int sdhi2_data1_pins[] = {
  3457. /* D0 */
  3458. RCAR_GP_PIN(6, 18),
  3459. };
  3460. static const unsigned int sdhi2_data1_mux[] = {
  3461. SD2_DATA0_MARK,
  3462. };
  3463. static const unsigned int sdhi2_data4_pins[] = {
  3464. /* D[0:3] */
  3465. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  3466. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  3467. };
  3468. static const unsigned int sdhi2_data4_mux[] = {
  3469. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  3470. };
  3471. static const unsigned int sdhi2_ctrl_pins[] = {
  3472. /* CLK, CMD */
  3473. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  3474. };
  3475. static const unsigned int sdhi2_ctrl_mux[] = {
  3476. SD2_CLK_MARK, SD2_CMD_MARK,
  3477. };
  3478. static const unsigned int sdhi2_cd_pins[] = {
  3479. /* CD */
  3480. RCAR_GP_PIN(6, 22),
  3481. };
  3482. static const unsigned int sdhi2_cd_mux[] = {
  3483. SD2_CD_MARK,
  3484. };
  3485. static const unsigned int sdhi2_wp_pins[] = {
  3486. /* WP */
  3487. RCAR_GP_PIN(6, 23),
  3488. };
  3489. static const unsigned int sdhi2_wp_mux[] = {
  3490. SD2_WP_MARK,
  3491. };
  3492. /* - SSI -------------------------------------------------------------------- */
  3493. static const unsigned int ssi0_data_pins[] = {
  3494. /* SDATA */
  3495. RCAR_GP_PIN(2, 2),
  3496. };
  3497. static const unsigned int ssi0_data_mux[] = {
  3498. SSI_SDATA0_MARK,
  3499. };
  3500. static const unsigned int ssi0_data_b_pins[] = {
  3501. /* SDATA */
  3502. RCAR_GP_PIN(3, 4),
  3503. };
  3504. static const unsigned int ssi0_data_b_mux[] = {
  3505. SSI_SDATA0_B_MARK,
  3506. };
  3507. static const unsigned int ssi0129_ctrl_pins[] = {
  3508. /* SCK, WS */
  3509. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3510. };
  3511. static const unsigned int ssi0129_ctrl_mux[] = {
  3512. SSI_SCK0129_MARK, SSI_WS0129_MARK,
  3513. };
  3514. static const unsigned int ssi0129_ctrl_b_pins[] = {
  3515. /* SCK, WS */
  3516. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3517. };
  3518. static const unsigned int ssi0129_ctrl_b_mux[] = {
  3519. SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
  3520. };
  3521. static const unsigned int ssi1_data_pins[] = {
  3522. /* SDATA */
  3523. RCAR_GP_PIN(2, 5),
  3524. };
  3525. static const unsigned int ssi1_data_mux[] = {
  3526. SSI_SDATA1_MARK,
  3527. };
  3528. static const unsigned int ssi1_data_b_pins[] = {
  3529. /* SDATA */
  3530. RCAR_GP_PIN(3, 7),
  3531. };
  3532. static const unsigned int ssi1_data_b_mux[] = {
  3533. SSI_SDATA1_B_MARK,
  3534. };
  3535. static const unsigned int ssi1_ctrl_pins[] = {
  3536. /* SCK, WS */
  3537. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  3538. };
  3539. static const unsigned int ssi1_ctrl_mux[] = {
  3540. SSI_SCK1_MARK, SSI_WS1_MARK,
  3541. };
  3542. static const unsigned int ssi1_ctrl_b_pins[] = {
  3543. /* SCK, WS */
  3544. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  3545. };
  3546. static const unsigned int ssi1_ctrl_b_mux[] = {
  3547. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3548. };
  3549. static const unsigned int ssi2_data_pins[] = {
  3550. /* SDATA */
  3551. RCAR_GP_PIN(2, 8),
  3552. };
  3553. static const unsigned int ssi2_data_mux[] = {
  3554. SSI_SDATA2_MARK,
  3555. };
  3556. static const unsigned int ssi2_ctrl_pins[] = {
  3557. /* SCK, WS */
  3558. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  3559. };
  3560. static const unsigned int ssi2_ctrl_mux[] = {
  3561. SSI_SCK2_MARK, SSI_WS2_MARK,
  3562. };
  3563. static const unsigned int ssi3_data_pins[] = {
  3564. /* SDATA */
  3565. RCAR_GP_PIN(2, 11),
  3566. };
  3567. static const unsigned int ssi3_data_mux[] = {
  3568. SSI_SDATA3_MARK,
  3569. };
  3570. static const unsigned int ssi34_ctrl_pins[] = {
  3571. /* SCK, WS */
  3572. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  3573. };
  3574. static const unsigned int ssi34_ctrl_mux[] = {
  3575. SSI_SCK34_MARK, SSI_WS34_MARK,
  3576. };
  3577. static const unsigned int ssi4_data_pins[] = {
  3578. /* SDATA */
  3579. RCAR_GP_PIN(2, 14),
  3580. };
  3581. static const unsigned int ssi4_data_mux[] = {
  3582. SSI_SDATA4_MARK,
  3583. };
  3584. static const unsigned int ssi4_ctrl_pins[] = {
  3585. /* SCK, WS */
  3586. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  3587. };
  3588. static const unsigned int ssi4_ctrl_mux[] = {
  3589. SSI_SCK4_MARK, SSI_WS4_MARK,
  3590. };
  3591. static const unsigned int ssi5_data_pins[] = {
  3592. /* SDATA */
  3593. RCAR_GP_PIN(2, 17),
  3594. };
  3595. static const unsigned int ssi5_data_mux[] = {
  3596. SSI_SDATA5_MARK,
  3597. };
  3598. static const unsigned int ssi5_ctrl_pins[] = {
  3599. /* SCK, WS */
  3600. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  3601. };
  3602. static const unsigned int ssi5_ctrl_mux[] = {
  3603. SSI_SCK5_MARK, SSI_WS5_MARK,
  3604. };
  3605. static const unsigned int ssi6_data_pins[] = {
  3606. /* SDATA */
  3607. RCAR_GP_PIN(2, 20),
  3608. };
  3609. static const unsigned int ssi6_data_mux[] = {
  3610. SSI_SDATA6_MARK,
  3611. };
  3612. static const unsigned int ssi6_ctrl_pins[] = {
  3613. /* SCK, WS */
  3614. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  3615. };
  3616. static const unsigned int ssi6_ctrl_mux[] = {
  3617. SSI_SCK6_MARK, SSI_WS6_MARK,
  3618. };
  3619. static const unsigned int ssi7_data_pins[] = {
  3620. /* SDATA */
  3621. RCAR_GP_PIN(2, 23),
  3622. };
  3623. static const unsigned int ssi7_data_mux[] = {
  3624. SSI_SDATA7_MARK,
  3625. };
  3626. static const unsigned int ssi7_data_b_pins[] = {
  3627. /* SDATA */
  3628. RCAR_GP_PIN(3, 12),
  3629. };
  3630. static const unsigned int ssi7_data_b_mux[] = {
  3631. SSI_SDATA7_B_MARK,
  3632. };
  3633. static const unsigned int ssi78_ctrl_pins[] = {
  3634. /* SCK, WS */
  3635. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  3636. };
  3637. static const unsigned int ssi78_ctrl_mux[] = {
  3638. SSI_SCK78_MARK, SSI_WS78_MARK,
  3639. };
  3640. static const unsigned int ssi78_ctrl_b_pins[] = {
  3641. /* SCK, WS */
  3642. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3643. };
  3644. static const unsigned int ssi78_ctrl_b_mux[] = {
  3645. SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
  3646. };
  3647. static const unsigned int ssi8_data_pins[] = {
  3648. /* SDATA */
  3649. RCAR_GP_PIN(2, 24),
  3650. };
  3651. static const unsigned int ssi8_data_mux[] = {
  3652. SSI_SDATA8_MARK,
  3653. };
  3654. static const unsigned int ssi8_data_b_pins[] = {
  3655. /* SDATA */
  3656. RCAR_GP_PIN(3, 13),
  3657. };
  3658. static const unsigned int ssi8_data_b_mux[] = {
  3659. SSI_SDATA8_B_MARK,
  3660. };
  3661. static const unsigned int ssi9_data_pins[] = {
  3662. /* SDATA */
  3663. RCAR_GP_PIN(2, 27),
  3664. };
  3665. static const unsigned int ssi9_data_mux[] = {
  3666. SSI_SDATA9_MARK,
  3667. };
  3668. static const unsigned int ssi9_data_b_pins[] = {
  3669. /* SDATA */
  3670. RCAR_GP_PIN(3, 18),
  3671. };
  3672. static const unsigned int ssi9_data_b_mux[] = {
  3673. SSI_SDATA9_B_MARK,
  3674. };
  3675. static const unsigned int ssi9_ctrl_pins[] = {
  3676. /* SCK, WS */
  3677. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
  3678. };
  3679. static const unsigned int ssi9_ctrl_mux[] = {
  3680. SSI_SCK9_MARK, SSI_WS9_MARK,
  3681. };
  3682. static const unsigned int ssi9_ctrl_b_pins[] = {
  3683. /* SCK, WS */
  3684. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  3685. };
  3686. static const unsigned int ssi9_ctrl_b_mux[] = {
  3687. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3688. };
  3689. /* - USB0 ------------------------------------------------------------------- */
  3690. static const unsigned int usb0_pins[] = {
  3691. RCAR_GP_PIN(7, 23), /* PWEN */
  3692. RCAR_GP_PIN(7, 24), /* OVC */
  3693. };
  3694. static const unsigned int usb0_mux[] = {
  3695. USB0_PWEN_MARK,
  3696. USB0_OVC_MARK,
  3697. };
  3698. /* - USB1 ------------------------------------------------------------------- */
  3699. static const unsigned int usb1_pins[] = {
  3700. RCAR_GP_PIN(7, 25), /* PWEN */
  3701. RCAR_GP_PIN(6, 30), /* OVC */
  3702. };
  3703. static const unsigned int usb1_mux[] = {
  3704. USB1_PWEN_MARK,
  3705. USB1_OVC_MARK,
  3706. };
  3707. union vin_data {
  3708. unsigned int data24[24];
  3709. unsigned int data20[20];
  3710. unsigned int data16[16];
  3711. unsigned int data12[12];
  3712. unsigned int data10[10];
  3713. unsigned int data8[8];
  3714. };
  3715. #define VIN_DATA_PIN_GROUP(n, s) \
  3716. { \
  3717. .name = #n#s, \
  3718. .pins = n##_pins.data##s, \
  3719. .mux = n##_mux.data##s, \
  3720. .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
  3721. }
  3722. /* - VIN0 ------------------------------------------------------------------- */
  3723. static const union vin_data vin0_data_pins = {
  3724. .data24 = {
  3725. /* B */
  3726. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
  3727. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3728. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3729. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3730. /* G */
  3731. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  3732. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  3733. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  3734. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  3735. /* R */
  3736. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
  3737. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  3738. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  3739. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  3740. },
  3741. };
  3742. static const union vin_data vin0_data_mux = {
  3743. .data24 = {
  3744. /* B */
  3745. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  3746. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3747. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3748. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3749. /* G */
  3750. VI0_G0_MARK, VI0_G1_MARK,
  3751. VI0_G2_MARK, VI0_G3_MARK,
  3752. VI0_G4_MARK, VI0_G5_MARK,
  3753. VI0_G6_MARK, VI0_G7_MARK,
  3754. /* R */
  3755. VI0_R0_MARK, VI0_R1_MARK,
  3756. VI0_R2_MARK, VI0_R3_MARK,
  3757. VI0_R4_MARK, VI0_R5_MARK,
  3758. VI0_R6_MARK, VI0_R7_MARK,
  3759. },
  3760. };
  3761. static const unsigned int vin0_data18_pins[] = {
  3762. /* B */
  3763. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3764. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3765. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3766. /* G */
  3767. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  3768. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  3769. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  3770. /* R */
  3771. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  3772. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  3773. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  3774. };
  3775. static const unsigned int vin0_data18_mux[] = {
  3776. /* B */
  3777. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3778. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3779. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3780. /* G */
  3781. VI0_G2_MARK, VI0_G3_MARK,
  3782. VI0_G4_MARK, VI0_G5_MARK,
  3783. VI0_G6_MARK, VI0_G7_MARK,
  3784. /* R */
  3785. VI0_R2_MARK, VI0_R3_MARK,
  3786. VI0_R4_MARK, VI0_R5_MARK,
  3787. VI0_R6_MARK, VI0_R7_MARK,
  3788. };
  3789. static const unsigned int vin0_sync_pins[] = {
  3790. RCAR_GP_PIN(4, 3), /* HSYNC */
  3791. RCAR_GP_PIN(4, 4), /* VSYNC */
  3792. };
  3793. static const unsigned int vin0_sync_mux[] = {
  3794. VI0_HSYNC_N_MARK,
  3795. VI0_VSYNC_N_MARK,
  3796. };
  3797. static const unsigned int vin0_field_pins[] = {
  3798. RCAR_GP_PIN(4, 2),
  3799. };
  3800. static const unsigned int vin0_field_mux[] = {
  3801. VI0_FIELD_MARK,
  3802. };
  3803. static const unsigned int vin0_clkenb_pins[] = {
  3804. RCAR_GP_PIN(4, 1),
  3805. };
  3806. static const unsigned int vin0_clkenb_mux[] = {
  3807. VI0_CLKENB_MARK,
  3808. };
  3809. static const unsigned int vin0_clk_pins[] = {
  3810. RCAR_GP_PIN(4, 0),
  3811. };
  3812. static const unsigned int vin0_clk_mux[] = {
  3813. VI0_CLK_MARK,
  3814. };
  3815. /* - VIN1 ----------------------------------------------------------------- */
  3816. static const unsigned int vin1_data8_pins[] = {
  3817. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  3818. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  3819. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  3820. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  3821. };
  3822. static const unsigned int vin1_data8_mux[] = {
  3823. VI1_DATA0_MARK, VI1_DATA1_MARK,
  3824. VI1_DATA2_MARK, VI1_DATA3_MARK,
  3825. VI1_DATA4_MARK, VI1_DATA5_MARK,
  3826. VI1_DATA6_MARK, VI1_DATA7_MARK,
  3827. };
  3828. static const unsigned int vin1_sync_pins[] = {
  3829. RCAR_GP_PIN(5, 0), /* HSYNC */
  3830. RCAR_GP_PIN(5, 1), /* VSYNC */
  3831. };
  3832. static const unsigned int vin1_sync_mux[] = {
  3833. VI1_HSYNC_N_MARK,
  3834. VI1_VSYNC_N_MARK,
  3835. };
  3836. static const unsigned int vin1_field_pins[] = {
  3837. RCAR_GP_PIN(5, 3),
  3838. };
  3839. static const unsigned int vin1_field_mux[] = {
  3840. VI1_FIELD_MARK,
  3841. };
  3842. static const unsigned int vin1_clkenb_pins[] = {
  3843. RCAR_GP_PIN(5, 2),
  3844. };
  3845. static const unsigned int vin1_clkenb_mux[] = {
  3846. VI1_CLKENB_MARK,
  3847. };
  3848. static const unsigned int vin1_clk_pins[] = {
  3849. RCAR_GP_PIN(5, 4),
  3850. };
  3851. static const unsigned int vin1_clk_mux[] = {
  3852. VI1_CLK_MARK,
  3853. };
  3854. static const union vin_data vin1_b_data_pins = {
  3855. .data24 = {
  3856. /* B */
  3857. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  3858. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3859. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3860. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3861. /* G */
  3862. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  3863. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3864. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3865. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  3866. /* R */
  3867. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  3868. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  3869. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  3870. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  3871. },
  3872. };
  3873. static const union vin_data vin1_b_data_mux = {
  3874. .data24 = {
  3875. /* B */
  3876. VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
  3877. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  3878. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  3879. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  3880. /* G */
  3881. VI1_G0_B_MARK, VI1_G1_B_MARK,
  3882. VI1_G2_B_MARK, VI1_G3_B_MARK,
  3883. VI1_G4_B_MARK, VI1_G5_B_MARK,
  3884. VI1_G6_B_MARK, VI1_G7_B_MARK,
  3885. /* R */
  3886. VI1_R0_B_MARK, VI1_R1_B_MARK,
  3887. VI1_R2_B_MARK, VI1_R3_B_MARK,
  3888. VI1_R4_B_MARK, VI1_R5_B_MARK,
  3889. VI1_R6_B_MARK, VI1_R7_B_MARK,
  3890. },
  3891. };
  3892. static const unsigned int vin1_b_data18_pins[] = {
  3893. /* B */
  3894. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3895. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3896. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3897. /* G */
  3898. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3899. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3900. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  3901. /* R */
  3902. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  3903. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  3904. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  3905. };
  3906. static const unsigned int vin1_b_data18_mux[] = {
  3907. /* B */
  3908. VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
  3909. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  3910. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  3911. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  3912. /* G */
  3913. VI1_G0_B_MARK, VI1_G1_B_MARK,
  3914. VI1_G2_B_MARK, VI1_G3_B_MARK,
  3915. VI1_G4_B_MARK, VI1_G5_B_MARK,
  3916. VI1_G6_B_MARK, VI1_G7_B_MARK,
  3917. /* R */
  3918. VI1_R0_B_MARK, VI1_R1_B_MARK,
  3919. VI1_R2_B_MARK, VI1_R3_B_MARK,
  3920. VI1_R4_B_MARK, VI1_R5_B_MARK,
  3921. VI1_R6_B_MARK, VI1_R7_B_MARK,
  3922. };
  3923. static const unsigned int vin1_b_sync_pins[] = {
  3924. RCAR_GP_PIN(3, 17), /* HSYNC */
  3925. RCAR_GP_PIN(3, 18), /* VSYNC */
  3926. };
  3927. static const unsigned int vin1_b_sync_mux[] = {
  3928. VI1_HSYNC_N_B_MARK,
  3929. VI1_VSYNC_N_B_MARK,
  3930. };
  3931. static const unsigned int vin1_b_field_pins[] = {
  3932. RCAR_GP_PIN(3, 20),
  3933. };
  3934. static const unsigned int vin1_b_field_mux[] = {
  3935. VI1_FIELD_B_MARK,
  3936. };
  3937. static const unsigned int vin1_b_clkenb_pins[] = {
  3938. RCAR_GP_PIN(3, 19),
  3939. };
  3940. static const unsigned int vin1_b_clkenb_mux[] = {
  3941. VI1_CLKENB_B_MARK,
  3942. };
  3943. static const unsigned int vin1_b_clk_pins[] = {
  3944. RCAR_GP_PIN(3, 16),
  3945. };
  3946. static const unsigned int vin1_b_clk_mux[] = {
  3947. VI1_CLK_B_MARK,
  3948. };
  3949. /* - VIN2 ----------------------------------------------------------------- */
  3950. static const unsigned int vin2_data8_pins[] = {
  3951. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  3952. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  3953. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
  3954. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
  3955. };
  3956. static const unsigned int vin2_data8_mux[] = {
  3957. VI2_DATA0_MARK, VI2_DATA1_MARK,
  3958. VI2_DATA2_MARK, VI2_DATA3_MARK,
  3959. VI2_DATA4_MARK, VI2_DATA5_MARK,
  3960. VI2_DATA6_MARK, VI2_DATA7_MARK,
  3961. };
  3962. static const unsigned int vin2_sync_pins[] = {
  3963. RCAR_GP_PIN(4, 15), /* HSYNC */
  3964. RCAR_GP_PIN(4, 16), /* VSYNC */
  3965. };
  3966. static const unsigned int vin2_sync_mux[] = {
  3967. VI2_HSYNC_N_MARK,
  3968. VI2_VSYNC_N_MARK,
  3969. };
  3970. static const unsigned int vin2_field_pins[] = {
  3971. RCAR_GP_PIN(4, 18),
  3972. };
  3973. static const unsigned int vin2_field_mux[] = {
  3974. VI2_FIELD_MARK,
  3975. };
  3976. static const unsigned int vin2_clkenb_pins[] = {
  3977. RCAR_GP_PIN(4, 17),
  3978. };
  3979. static const unsigned int vin2_clkenb_mux[] = {
  3980. VI2_CLKENB_MARK,
  3981. };
  3982. static const unsigned int vin2_clk_pins[] = {
  3983. RCAR_GP_PIN(4, 19),
  3984. };
  3985. static const unsigned int vin2_clk_mux[] = {
  3986. VI2_CLK_MARK,
  3987. };
  3988. static const struct sh_pfc_pin_group pinmux_groups[] = {
  3989. SH_PFC_PIN_GROUP(audio_clk_a),
  3990. SH_PFC_PIN_GROUP(audio_clk_b),
  3991. SH_PFC_PIN_GROUP(audio_clk_b_b),
  3992. SH_PFC_PIN_GROUP(audio_clk_c),
  3993. SH_PFC_PIN_GROUP(audio_clkout),
  3994. SH_PFC_PIN_GROUP(can0_data),
  3995. SH_PFC_PIN_GROUP(can0_data_b),
  3996. SH_PFC_PIN_GROUP(can0_data_c),
  3997. SH_PFC_PIN_GROUP(can0_data_d),
  3998. SH_PFC_PIN_GROUP(can0_data_e),
  3999. SH_PFC_PIN_GROUP(can0_data_f),
  4000. SH_PFC_PIN_GROUP(can1_data),
  4001. SH_PFC_PIN_GROUP(can1_data_b),
  4002. SH_PFC_PIN_GROUP(can1_data_c),
  4003. SH_PFC_PIN_GROUP(can1_data_d),
  4004. SH_PFC_PIN_GROUP(can_clk),
  4005. SH_PFC_PIN_GROUP(can_clk_b),
  4006. SH_PFC_PIN_GROUP(can_clk_c),
  4007. SH_PFC_PIN_GROUP(can_clk_d),
  4008. SH_PFC_PIN_GROUP(du_rgb666),
  4009. SH_PFC_PIN_GROUP(du_rgb888),
  4010. SH_PFC_PIN_GROUP(du_clk_out_0),
  4011. SH_PFC_PIN_GROUP(du_clk_out_1),
  4012. SH_PFC_PIN_GROUP(du_sync),
  4013. SH_PFC_PIN_GROUP(du_oddf),
  4014. SH_PFC_PIN_GROUP(du_cde),
  4015. SH_PFC_PIN_GROUP(du_disp),
  4016. SH_PFC_PIN_GROUP(du0_clk_in),
  4017. SH_PFC_PIN_GROUP(du1_clk_in),
  4018. SH_PFC_PIN_GROUP(du1_clk_in_b),
  4019. SH_PFC_PIN_GROUP(du1_clk_in_c),
  4020. SH_PFC_PIN_GROUP(eth_link),
  4021. SH_PFC_PIN_GROUP(eth_magic),
  4022. SH_PFC_PIN_GROUP(eth_mdio),
  4023. SH_PFC_PIN_GROUP(eth_rmii),
  4024. SH_PFC_PIN_GROUP(hscif0_data),
  4025. SH_PFC_PIN_GROUP(hscif0_clk),
  4026. SH_PFC_PIN_GROUP(hscif0_ctrl),
  4027. SH_PFC_PIN_GROUP(hscif0_data_b),
  4028. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  4029. SH_PFC_PIN_GROUP(hscif0_data_c),
  4030. SH_PFC_PIN_GROUP(hscif0_clk_c),
  4031. SH_PFC_PIN_GROUP(hscif1_data),
  4032. SH_PFC_PIN_GROUP(hscif1_clk),
  4033. SH_PFC_PIN_GROUP(hscif1_ctrl),
  4034. SH_PFC_PIN_GROUP(hscif1_data_b),
  4035. SH_PFC_PIN_GROUP(hscif1_data_c),
  4036. SH_PFC_PIN_GROUP(hscif1_clk_c),
  4037. SH_PFC_PIN_GROUP(hscif1_ctrl_c),
  4038. SH_PFC_PIN_GROUP(hscif1_data_d),
  4039. SH_PFC_PIN_GROUP(hscif1_data_e),
  4040. SH_PFC_PIN_GROUP(hscif1_clk_e),
  4041. SH_PFC_PIN_GROUP(hscif1_ctrl_e),
  4042. SH_PFC_PIN_GROUP(hscif2_data),
  4043. SH_PFC_PIN_GROUP(hscif2_clk),
  4044. SH_PFC_PIN_GROUP(hscif2_ctrl),
  4045. SH_PFC_PIN_GROUP(hscif2_data_b),
  4046. SH_PFC_PIN_GROUP(hscif2_ctrl_b),
  4047. SH_PFC_PIN_GROUP(hscif2_data_c),
  4048. SH_PFC_PIN_GROUP(hscif2_clk_c),
  4049. SH_PFC_PIN_GROUP(hscif2_data_d),
  4050. SH_PFC_PIN_GROUP(i2c0),
  4051. SH_PFC_PIN_GROUP(i2c0_b),
  4052. SH_PFC_PIN_GROUP(i2c0_c),
  4053. SH_PFC_PIN_GROUP(i2c1),
  4054. SH_PFC_PIN_GROUP(i2c1_b),
  4055. SH_PFC_PIN_GROUP(i2c1_c),
  4056. SH_PFC_PIN_GROUP(i2c1_d),
  4057. SH_PFC_PIN_GROUP(i2c1_e),
  4058. SH_PFC_PIN_GROUP(i2c2),
  4059. SH_PFC_PIN_GROUP(i2c2_b),
  4060. SH_PFC_PIN_GROUP(i2c2_c),
  4061. SH_PFC_PIN_GROUP(i2c2_d),
  4062. SH_PFC_PIN_GROUP(i2c3),
  4063. SH_PFC_PIN_GROUP(i2c3_b),
  4064. SH_PFC_PIN_GROUP(i2c3_c),
  4065. SH_PFC_PIN_GROUP(i2c3_d),
  4066. SH_PFC_PIN_GROUP(i2c4),
  4067. SH_PFC_PIN_GROUP(i2c4_b),
  4068. SH_PFC_PIN_GROUP(i2c4_c),
  4069. SH_PFC_PIN_GROUP(i2c7),
  4070. SH_PFC_PIN_GROUP(i2c7_b),
  4071. SH_PFC_PIN_GROUP(i2c7_c),
  4072. SH_PFC_PIN_GROUP(i2c8),
  4073. SH_PFC_PIN_GROUP(i2c8_b),
  4074. SH_PFC_PIN_GROUP(i2c8_c),
  4075. SH_PFC_PIN_GROUP(intc_irq0),
  4076. SH_PFC_PIN_GROUP(intc_irq1),
  4077. SH_PFC_PIN_GROUP(intc_irq2),
  4078. SH_PFC_PIN_GROUP(intc_irq3),
  4079. SH_PFC_PIN_GROUP(mmc_data1),
  4080. SH_PFC_PIN_GROUP(mmc_data4),
  4081. SH_PFC_PIN_GROUP(mmc_data8),
  4082. SH_PFC_PIN_GROUP(mmc_ctrl),
  4083. SH_PFC_PIN_GROUP(msiof0_clk),
  4084. SH_PFC_PIN_GROUP(msiof0_sync),
  4085. SH_PFC_PIN_GROUP(msiof0_ss1),
  4086. SH_PFC_PIN_GROUP(msiof0_ss2),
  4087. SH_PFC_PIN_GROUP(msiof0_rx),
  4088. SH_PFC_PIN_GROUP(msiof0_tx),
  4089. SH_PFC_PIN_GROUP(msiof0_clk_b),
  4090. SH_PFC_PIN_GROUP(msiof0_sync_b),
  4091. SH_PFC_PIN_GROUP(msiof0_ss1_b),
  4092. SH_PFC_PIN_GROUP(msiof0_ss2_b),
  4093. SH_PFC_PIN_GROUP(msiof0_rx_b),
  4094. SH_PFC_PIN_GROUP(msiof0_tx_b),
  4095. SH_PFC_PIN_GROUP(msiof0_clk_c),
  4096. SH_PFC_PIN_GROUP(msiof0_sync_c),
  4097. SH_PFC_PIN_GROUP(msiof0_ss1_c),
  4098. SH_PFC_PIN_GROUP(msiof0_ss2_c),
  4099. SH_PFC_PIN_GROUP(msiof0_rx_c),
  4100. SH_PFC_PIN_GROUP(msiof0_tx_c),
  4101. SH_PFC_PIN_GROUP(msiof1_clk),
  4102. SH_PFC_PIN_GROUP(msiof1_sync),
  4103. SH_PFC_PIN_GROUP(msiof1_ss1),
  4104. SH_PFC_PIN_GROUP(msiof1_ss2),
  4105. SH_PFC_PIN_GROUP(msiof1_rx),
  4106. SH_PFC_PIN_GROUP(msiof1_tx),
  4107. SH_PFC_PIN_GROUP(msiof1_clk_b),
  4108. SH_PFC_PIN_GROUP(msiof1_sync_b),
  4109. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  4110. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  4111. SH_PFC_PIN_GROUP(msiof1_rx_b),
  4112. SH_PFC_PIN_GROUP(msiof1_tx_b),
  4113. SH_PFC_PIN_GROUP(msiof1_clk_c),
  4114. SH_PFC_PIN_GROUP(msiof1_sync_c),
  4115. SH_PFC_PIN_GROUP(msiof1_rx_c),
  4116. SH_PFC_PIN_GROUP(msiof1_tx_c),
  4117. SH_PFC_PIN_GROUP(msiof1_clk_d),
  4118. SH_PFC_PIN_GROUP(msiof1_sync_d),
  4119. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  4120. SH_PFC_PIN_GROUP(msiof1_rx_d),
  4121. SH_PFC_PIN_GROUP(msiof1_tx_d),
  4122. SH_PFC_PIN_GROUP(msiof1_clk_e),
  4123. SH_PFC_PIN_GROUP(msiof1_sync_e),
  4124. SH_PFC_PIN_GROUP(msiof1_rx_e),
  4125. SH_PFC_PIN_GROUP(msiof1_tx_e),
  4126. SH_PFC_PIN_GROUP(msiof2_clk),
  4127. SH_PFC_PIN_GROUP(msiof2_sync),
  4128. SH_PFC_PIN_GROUP(msiof2_ss1),
  4129. SH_PFC_PIN_GROUP(msiof2_ss2),
  4130. SH_PFC_PIN_GROUP(msiof2_rx),
  4131. SH_PFC_PIN_GROUP(msiof2_tx),
  4132. SH_PFC_PIN_GROUP(msiof2_clk_b),
  4133. SH_PFC_PIN_GROUP(msiof2_sync_b),
  4134. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  4135. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  4136. SH_PFC_PIN_GROUP(msiof2_rx_b),
  4137. SH_PFC_PIN_GROUP(msiof2_tx_b),
  4138. SH_PFC_PIN_GROUP(msiof2_clk_c),
  4139. SH_PFC_PIN_GROUP(msiof2_sync_c),
  4140. SH_PFC_PIN_GROUP(msiof2_rx_c),
  4141. SH_PFC_PIN_GROUP(msiof2_tx_c),
  4142. SH_PFC_PIN_GROUP(msiof2_clk_d),
  4143. SH_PFC_PIN_GROUP(msiof2_sync_d),
  4144. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  4145. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  4146. SH_PFC_PIN_GROUP(msiof2_rx_d),
  4147. SH_PFC_PIN_GROUP(msiof2_tx_d),
  4148. SH_PFC_PIN_GROUP(msiof2_clk_e),
  4149. SH_PFC_PIN_GROUP(msiof2_sync_e),
  4150. SH_PFC_PIN_GROUP(msiof2_rx_e),
  4151. SH_PFC_PIN_GROUP(msiof2_tx_e),
  4152. SH_PFC_PIN_GROUP(qspi_ctrl),
  4153. SH_PFC_PIN_GROUP(qspi_data2),
  4154. SH_PFC_PIN_GROUP(qspi_data4),
  4155. SH_PFC_PIN_GROUP(qspi_ctrl_b),
  4156. SH_PFC_PIN_GROUP(qspi_data2_b),
  4157. SH_PFC_PIN_GROUP(qspi_data4_b),
  4158. SH_PFC_PIN_GROUP(scif0_data),
  4159. SH_PFC_PIN_GROUP(scif0_data_b),
  4160. SH_PFC_PIN_GROUP(scif0_data_c),
  4161. SH_PFC_PIN_GROUP(scif0_data_d),
  4162. SH_PFC_PIN_GROUP(scif0_data_e),
  4163. SH_PFC_PIN_GROUP(scif1_data),
  4164. SH_PFC_PIN_GROUP(scif1_data_b),
  4165. SH_PFC_PIN_GROUP(scif1_clk_b),
  4166. SH_PFC_PIN_GROUP(scif1_data_c),
  4167. SH_PFC_PIN_GROUP(scif1_data_d),
  4168. SH_PFC_PIN_GROUP(scif2_data),
  4169. SH_PFC_PIN_GROUP(scif2_data_b),
  4170. SH_PFC_PIN_GROUP(scif2_clk_b),
  4171. SH_PFC_PIN_GROUP(scif2_data_c),
  4172. SH_PFC_PIN_GROUP(scif2_data_e),
  4173. SH_PFC_PIN_GROUP(scif3_data),
  4174. SH_PFC_PIN_GROUP(scif3_clk),
  4175. SH_PFC_PIN_GROUP(scif3_data_b),
  4176. SH_PFC_PIN_GROUP(scif3_clk_b),
  4177. SH_PFC_PIN_GROUP(scif3_data_c),
  4178. SH_PFC_PIN_GROUP(scif3_data_d),
  4179. SH_PFC_PIN_GROUP(scif4_data),
  4180. SH_PFC_PIN_GROUP(scif4_data_b),
  4181. SH_PFC_PIN_GROUP(scif4_data_c),
  4182. SH_PFC_PIN_GROUP(scif5_data),
  4183. SH_PFC_PIN_GROUP(scif5_data_b),
  4184. SH_PFC_PIN_GROUP(scifa0_data),
  4185. SH_PFC_PIN_GROUP(scifa0_data_b),
  4186. SH_PFC_PIN_GROUP(scifa1_data),
  4187. SH_PFC_PIN_GROUP(scifa1_clk),
  4188. SH_PFC_PIN_GROUP(scifa1_data_b),
  4189. SH_PFC_PIN_GROUP(scifa1_clk_b),
  4190. SH_PFC_PIN_GROUP(scifa1_data_c),
  4191. SH_PFC_PIN_GROUP(scifa2_data),
  4192. SH_PFC_PIN_GROUP(scifa2_clk),
  4193. SH_PFC_PIN_GROUP(scifa2_data_b),
  4194. SH_PFC_PIN_GROUP(scifa3_data),
  4195. SH_PFC_PIN_GROUP(scifa3_clk),
  4196. SH_PFC_PIN_GROUP(scifa3_data_b),
  4197. SH_PFC_PIN_GROUP(scifa3_clk_b),
  4198. SH_PFC_PIN_GROUP(scifa3_data_c),
  4199. SH_PFC_PIN_GROUP(scifa3_clk_c),
  4200. SH_PFC_PIN_GROUP(scifa4_data),
  4201. SH_PFC_PIN_GROUP(scifa4_data_b),
  4202. SH_PFC_PIN_GROUP(scifa4_data_c),
  4203. SH_PFC_PIN_GROUP(scifa5_data),
  4204. SH_PFC_PIN_GROUP(scifa5_data_b),
  4205. SH_PFC_PIN_GROUP(scifa5_data_c),
  4206. SH_PFC_PIN_GROUP(scifb0_data),
  4207. SH_PFC_PIN_GROUP(scifb0_clk),
  4208. SH_PFC_PIN_GROUP(scifb0_ctrl),
  4209. SH_PFC_PIN_GROUP(scifb0_data_b),
  4210. SH_PFC_PIN_GROUP(scifb0_clk_b),
  4211. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  4212. SH_PFC_PIN_GROUP(scifb0_data_c),
  4213. SH_PFC_PIN_GROUP(scifb0_clk_c),
  4214. SH_PFC_PIN_GROUP(scifb0_data_d),
  4215. SH_PFC_PIN_GROUP(scifb0_clk_d),
  4216. SH_PFC_PIN_GROUP(scifb1_data),
  4217. SH_PFC_PIN_GROUP(scifb1_clk),
  4218. SH_PFC_PIN_GROUP(scifb1_ctrl),
  4219. SH_PFC_PIN_GROUP(scifb1_data_b),
  4220. SH_PFC_PIN_GROUP(scifb1_clk_b),
  4221. SH_PFC_PIN_GROUP(scifb1_data_c),
  4222. SH_PFC_PIN_GROUP(scifb1_clk_c),
  4223. SH_PFC_PIN_GROUP(scifb1_data_d),
  4224. SH_PFC_PIN_GROUP(scifb2_data),
  4225. SH_PFC_PIN_GROUP(scifb2_clk),
  4226. SH_PFC_PIN_GROUP(scifb2_ctrl),
  4227. SH_PFC_PIN_GROUP(scifb2_data_b),
  4228. SH_PFC_PIN_GROUP(scifb2_clk_b),
  4229. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  4230. SH_PFC_PIN_GROUP(scifb2_data_c),
  4231. SH_PFC_PIN_GROUP(scifb2_clk_c),
  4232. SH_PFC_PIN_GROUP(scifb2_data_d),
  4233. SH_PFC_PIN_GROUP(sdhi0_data1),
  4234. SH_PFC_PIN_GROUP(sdhi0_data4),
  4235. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  4236. SH_PFC_PIN_GROUP(sdhi0_cd),
  4237. SH_PFC_PIN_GROUP(sdhi0_wp),
  4238. SH_PFC_PIN_GROUP(sdhi1_data1),
  4239. SH_PFC_PIN_GROUP(sdhi1_data4),
  4240. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  4241. SH_PFC_PIN_GROUP(sdhi1_cd),
  4242. SH_PFC_PIN_GROUP(sdhi1_wp),
  4243. SH_PFC_PIN_GROUP(sdhi2_data1),
  4244. SH_PFC_PIN_GROUP(sdhi2_data4),
  4245. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  4246. SH_PFC_PIN_GROUP(sdhi2_cd),
  4247. SH_PFC_PIN_GROUP(sdhi2_wp),
  4248. SH_PFC_PIN_GROUP(ssi0_data),
  4249. SH_PFC_PIN_GROUP(ssi0_data_b),
  4250. SH_PFC_PIN_GROUP(ssi0129_ctrl),
  4251. SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
  4252. SH_PFC_PIN_GROUP(ssi1_data),
  4253. SH_PFC_PIN_GROUP(ssi1_data_b),
  4254. SH_PFC_PIN_GROUP(ssi1_ctrl),
  4255. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  4256. SH_PFC_PIN_GROUP(ssi2_data),
  4257. SH_PFC_PIN_GROUP(ssi2_ctrl),
  4258. SH_PFC_PIN_GROUP(ssi3_data),
  4259. SH_PFC_PIN_GROUP(ssi34_ctrl),
  4260. SH_PFC_PIN_GROUP(ssi4_data),
  4261. SH_PFC_PIN_GROUP(ssi4_ctrl),
  4262. SH_PFC_PIN_GROUP(ssi5_data),
  4263. SH_PFC_PIN_GROUP(ssi5_ctrl),
  4264. SH_PFC_PIN_GROUP(ssi6_data),
  4265. SH_PFC_PIN_GROUP(ssi6_ctrl),
  4266. SH_PFC_PIN_GROUP(ssi7_data),
  4267. SH_PFC_PIN_GROUP(ssi7_data_b),
  4268. SH_PFC_PIN_GROUP(ssi78_ctrl),
  4269. SH_PFC_PIN_GROUP(ssi78_ctrl_b),
  4270. SH_PFC_PIN_GROUP(ssi8_data),
  4271. SH_PFC_PIN_GROUP(ssi8_data_b),
  4272. SH_PFC_PIN_GROUP(ssi9_data),
  4273. SH_PFC_PIN_GROUP(ssi9_data_b),
  4274. SH_PFC_PIN_GROUP(ssi9_ctrl),
  4275. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  4276. SH_PFC_PIN_GROUP(usb0),
  4277. SH_PFC_PIN_GROUP(usb1),
  4278. VIN_DATA_PIN_GROUP(vin0_data, 24),
  4279. VIN_DATA_PIN_GROUP(vin0_data, 20),
  4280. SH_PFC_PIN_GROUP(vin0_data18),
  4281. VIN_DATA_PIN_GROUP(vin0_data, 16),
  4282. VIN_DATA_PIN_GROUP(vin0_data, 12),
  4283. VIN_DATA_PIN_GROUP(vin0_data, 10),
  4284. VIN_DATA_PIN_GROUP(vin0_data, 8),
  4285. SH_PFC_PIN_GROUP(vin0_sync),
  4286. SH_PFC_PIN_GROUP(vin0_field),
  4287. SH_PFC_PIN_GROUP(vin0_clkenb),
  4288. SH_PFC_PIN_GROUP(vin0_clk),
  4289. SH_PFC_PIN_GROUP(vin1_data8),
  4290. SH_PFC_PIN_GROUP(vin1_sync),
  4291. SH_PFC_PIN_GROUP(vin1_field),
  4292. SH_PFC_PIN_GROUP(vin1_clkenb),
  4293. SH_PFC_PIN_GROUP(vin1_clk),
  4294. VIN_DATA_PIN_GROUP(vin1_b_data, 24),
  4295. VIN_DATA_PIN_GROUP(vin1_b_data, 20),
  4296. SH_PFC_PIN_GROUP(vin1_b_data18),
  4297. VIN_DATA_PIN_GROUP(vin1_b_data, 16),
  4298. VIN_DATA_PIN_GROUP(vin1_b_data, 12),
  4299. VIN_DATA_PIN_GROUP(vin1_b_data, 10),
  4300. VIN_DATA_PIN_GROUP(vin1_b_data, 8),
  4301. SH_PFC_PIN_GROUP(vin1_b_sync),
  4302. SH_PFC_PIN_GROUP(vin1_b_field),
  4303. SH_PFC_PIN_GROUP(vin1_b_clkenb),
  4304. SH_PFC_PIN_GROUP(vin1_b_clk),
  4305. SH_PFC_PIN_GROUP(vin2_data8),
  4306. SH_PFC_PIN_GROUP(vin2_sync),
  4307. SH_PFC_PIN_GROUP(vin2_field),
  4308. SH_PFC_PIN_GROUP(vin2_clkenb),
  4309. SH_PFC_PIN_GROUP(vin2_clk),
  4310. };
  4311. static const char * const audio_clk_groups[] = {
  4312. "audio_clk_a",
  4313. "audio_clk_b",
  4314. "audio_clk_b_b",
  4315. "audio_clk_c",
  4316. "audio_clkout",
  4317. };
  4318. static const char * const can0_groups[] = {
  4319. "can0_data",
  4320. "can0_data_b",
  4321. "can0_data_c",
  4322. "can0_data_d",
  4323. "can0_data_e",
  4324. "can0_data_f",
  4325. "can_clk",
  4326. "can_clk_b",
  4327. "can_clk_c",
  4328. "can_clk_d",
  4329. };
  4330. static const char * const can1_groups[] = {
  4331. "can1_data",
  4332. "can1_data_b",
  4333. "can1_data_c",
  4334. "can1_data_d",
  4335. "can_clk",
  4336. "can_clk_b",
  4337. "can_clk_c",
  4338. "can_clk_d",
  4339. };
  4340. static const char * const du_groups[] = {
  4341. "du_rgb666",
  4342. "du_rgb888",
  4343. "du_clk_out_0",
  4344. "du_clk_out_1",
  4345. "du_sync",
  4346. "du_oddf",
  4347. "du_cde",
  4348. "du_disp",
  4349. };
  4350. static const char * const du0_groups[] = {
  4351. "du0_clk_in",
  4352. };
  4353. static const char * const du1_groups[] = {
  4354. "du1_clk_in",
  4355. "du1_clk_in_b",
  4356. "du1_clk_in_c",
  4357. };
  4358. static const char * const eth_groups[] = {
  4359. "eth_link",
  4360. "eth_magic",
  4361. "eth_mdio",
  4362. "eth_rmii",
  4363. };
  4364. static const char * const hscif0_groups[] = {
  4365. "hscif0_data",
  4366. "hscif0_clk",
  4367. "hscif0_ctrl",
  4368. "hscif0_data_b",
  4369. "hscif0_ctrl_b",
  4370. "hscif0_data_c",
  4371. "hscif0_clk_c",
  4372. };
  4373. static const char * const hscif1_groups[] = {
  4374. "hscif1_data",
  4375. "hscif1_clk",
  4376. "hscif1_ctrl",
  4377. "hscif1_data_b",
  4378. "hscif1_data_c",
  4379. "hscif1_clk_c",
  4380. "hscif1_ctrl_c",
  4381. "hscif1_data_d",
  4382. "hscif1_data_e",
  4383. "hscif1_clk_e",
  4384. "hscif1_ctrl_e",
  4385. };
  4386. static const char * const hscif2_groups[] = {
  4387. "hscif2_data",
  4388. "hscif2_clk",
  4389. "hscif2_ctrl",
  4390. "hscif2_data_b",
  4391. "hscif2_ctrl_b",
  4392. "hscif2_data_c",
  4393. "hscif2_clk_c",
  4394. "hscif2_data_d",
  4395. };
  4396. static const char * const i2c0_groups[] = {
  4397. "i2c0",
  4398. "i2c0_b",
  4399. "i2c0_c",
  4400. };
  4401. static const char * const i2c1_groups[] = {
  4402. "i2c1",
  4403. "i2c1_b",
  4404. "i2c1_c",
  4405. "i2c1_d",
  4406. "i2c1_e",
  4407. };
  4408. static const char * const i2c2_groups[] = {
  4409. "i2c2",
  4410. "i2c2_b",
  4411. "i2c2_c",
  4412. "i2c2_d",
  4413. };
  4414. static const char * const i2c3_groups[] = {
  4415. "i2c3",
  4416. "i2c3_b",
  4417. "i2c3_c",
  4418. "i2c3_d",
  4419. };
  4420. static const char * const i2c4_groups[] = {
  4421. "i2c4",
  4422. "i2c4_b",
  4423. "i2c4_c",
  4424. };
  4425. static const char * const i2c7_groups[] = {
  4426. "i2c7",
  4427. "i2c7_b",
  4428. "i2c7_c",
  4429. };
  4430. static const char * const i2c8_groups[] = {
  4431. "i2c8",
  4432. "i2c8_b",
  4433. "i2c8_c",
  4434. };
  4435. static const char * const intc_groups[] = {
  4436. "intc_irq0",
  4437. "intc_irq1",
  4438. "intc_irq2",
  4439. "intc_irq3",
  4440. };
  4441. static const char * const mmc_groups[] = {
  4442. "mmc_data1",
  4443. "mmc_data4",
  4444. "mmc_data8",
  4445. "mmc_ctrl",
  4446. };
  4447. static const char * const msiof0_groups[] = {
  4448. "msiof0_clk",
  4449. "msiof0_sync",
  4450. "msiof0_ss1",
  4451. "msiof0_ss2",
  4452. "msiof0_rx",
  4453. "msiof0_tx",
  4454. "msiof0_clk_b",
  4455. "msiof0_sync_b",
  4456. "msiof0_ss1_b",
  4457. "msiof0_ss2_b",
  4458. "msiof0_rx_b",
  4459. "msiof0_tx_b",
  4460. "msiof0_clk_c",
  4461. "msiof0_sync_c",
  4462. "msiof0_ss1_c",
  4463. "msiof0_ss2_c",
  4464. "msiof0_rx_c",
  4465. "msiof0_tx_c",
  4466. };
  4467. static const char * const msiof1_groups[] = {
  4468. "msiof1_clk",
  4469. "msiof1_sync",
  4470. "msiof1_ss1",
  4471. "msiof1_ss2",
  4472. "msiof1_rx",
  4473. "msiof1_tx",
  4474. "msiof1_clk_b",
  4475. "msiof1_sync_b",
  4476. "msiof1_ss1_b",
  4477. "msiof1_ss2_b",
  4478. "msiof1_rx_b",
  4479. "msiof1_tx_b",
  4480. "msiof1_clk_c",
  4481. "msiof1_sync_c",
  4482. "msiof1_rx_c",
  4483. "msiof1_tx_c",
  4484. "msiof1_clk_d",
  4485. "msiof1_sync_d",
  4486. "msiof1_ss1_d",
  4487. "msiof1_rx_d",
  4488. "msiof1_tx_d",
  4489. "msiof1_clk_e",
  4490. "msiof1_sync_e",
  4491. "msiof1_rx_e",
  4492. "msiof1_tx_e",
  4493. };
  4494. static const char * const msiof2_groups[] = {
  4495. "msiof2_clk",
  4496. "msiof2_sync",
  4497. "msiof2_ss1",
  4498. "msiof2_ss2",
  4499. "msiof2_rx",
  4500. "msiof2_tx",
  4501. "msiof2_clk_b",
  4502. "msiof2_sync_b",
  4503. "msiof2_ss1_b",
  4504. "msiof2_ss2_b",
  4505. "msiof2_rx_b",
  4506. "msiof2_tx_b",
  4507. "msiof2_clk_c",
  4508. "msiof2_sync_c",
  4509. "msiof2_rx_c",
  4510. "msiof2_tx_c",
  4511. "msiof2_clk_d",
  4512. "msiof2_sync_d",
  4513. "msiof2_ss1_d",
  4514. "msiof2_ss2_d",
  4515. "msiof2_rx_d",
  4516. "msiof2_tx_d",
  4517. "msiof2_clk_e",
  4518. "msiof2_sync_e",
  4519. "msiof2_rx_e",
  4520. "msiof2_tx_e",
  4521. };
  4522. static const char * const qspi_groups[] = {
  4523. "qspi_ctrl",
  4524. "qspi_data2",
  4525. "qspi_data4",
  4526. "qspi_ctrl_b",
  4527. "qspi_data2_b",
  4528. "qspi_data4_b",
  4529. };
  4530. static const char * const scif0_groups[] = {
  4531. "scif0_data",
  4532. "scif0_data_b",
  4533. "scif0_data_c",
  4534. "scif0_data_d",
  4535. "scif0_data_e",
  4536. };
  4537. static const char * const scif1_groups[] = {
  4538. "scif1_data",
  4539. "scif1_data_b",
  4540. "scif1_clk_b",
  4541. "scif1_data_c",
  4542. "scif1_data_d",
  4543. };
  4544. static const char * const scif2_groups[] = {
  4545. "scif2_data",
  4546. "scif2_data_b",
  4547. "scif2_clk_b",
  4548. "scif2_data_c",
  4549. "scif2_data_e",
  4550. };
  4551. static const char * const scif3_groups[] = {
  4552. "scif3_data",
  4553. "scif3_clk",
  4554. "scif3_data_b",
  4555. "scif3_clk_b",
  4556. "scif3_data_c",
  4557. "scif3_data_d",
  4558. };
  4559. static const char * const scif4_groups[] = {
  4560. "scif4_data",
  4561. "scif4_data_b",
  4562. "scif4_data_c",
  4563. };
  4564. static const char * const scif5_groups[] = {
  4565. "scif5_data",
  4566. "scif5_data_b",
  4567. };
  4568. static const char * const scifa0_groups[] = {
  4569. "scifa0_data",
  4570. "scifa0_data_b",
  4571. };
  4572. static const char * const scifa1_groups[] = {
  4573. "scifa1_data",
  4574. "scifa1_clk",
  4575. "scifa1_data_b",
  4576. "scifa1_clk_b",
  4577. "scifa1_data_c",
  4578. };
  4579. static const char * const scifa2_groups[] = {
  4580. "scifa2_data",
  4581. "scifa2_clk",
  4582. "scifa2_data_b",
  4583. };
  4584. static const char * const scifa3_groups[] = {
  4585. "scifa3_data",
  4586. "scifa3_clk",
  4587. "scifa3_data_b",
  4588. "scifa3_clk_b",
  4589. "scifa3_data_c",
  4590. "scifa3_clk_c",
  4591. };
  4592. static const char * const scifa4_groups[] = {
  4593. "scifa4_data",
  4594. "scifa4_data_b",
  4595. "scifa4_data_c",
  4596. };
  4597. static const char * const scifa5_groups[] = {
  4598. "scifa5_data",
  4599. "scifa5_data_b",
  4600. "scifa5_data_c",
  4601. };
  4602. static const char * const scifb0_groups[] = {
  4603. "scifb0_data",
  4604. "scifb0_clk",
  4605. "scifb0_ctrl",
  4606. "scifb0_data_b",
  4607. "scifb0_clk_b",
  4608. "scifb0_ctrl_b",
  4609. "scifb0_data_c",
  4610. "scifb0_clk_c",
  4611. "scifb0_data_d",
  4612. "scifb0_clk_d",
  4613. };
  4614. static const char * const scifb1_groups[] = {
  4615. "scifb1_data",
  4616. "scifb1_clk",
  4617. "scifb1_ctrl",
  4618. "scifb1_data_b",
  4619. "scifb1_clk_b",
  4620. "scifb1_data_c",
  4621. "scifb1_clk_c",
  4622. "scifb1_data_d",
  4623. };
  4624. static const char * const scifb2_groups[] = {
  4625. "scifb2_data",
  4626. "scifb2_clk",
  4627. "scifb2_ctrl",
  4628. "scifb2_data_b",
  4629. "scifb2_clk_b",
  4630. "scifb2_ctrl_b",
  4631. "scifb0_data_c",
  4632. "scifb2_clk_c",
  4633. "scifb2_data_d",
  4634. };
  4635. static const char * const sdhi0_groups[] = {
  4636. "sdhi0_data1",
  4637. "sdhi0_data4",
  4638. "sdhi0_ctrl",
  4639. "sdhi0_cd",
  4640. "sdhi0_wp",
  4641. };
  4642. static const char * const sdhi1_groups[] = {
  4643. "sdhi1_data1",
  4644. "sdhi1_data4",
  4645. "sdhi1_ctrl",
  4646. "sdhi1_cd",
  4647. "sdhi1_wp",
  4648. };
  4649. static const char * const sdhi2_groups[] = {
  4650. "sdhi2_data1",
  4651. "sdhi2_data4",
  4652. "sdhi2_ctrl",
  4653. "sdhi2_cd",
  4654. "sdhi2_wp",
  4655. };
  4656. static const char * const ssi_groups[] = {
  4657. "ssi0_data",
  4658. "ssi0_data_b",
  4659. "ssi0129_ctrl",
  4660. "ssi0129_ctrl_b",
  4661. "ssi1_data",
  4662. "ssi1_data_b",
  4663. "ssi1_ctrl",
  4664. "ssi1_ctrl_b",
  4665. "ssi2_data",
  4666. "ssi2_ctrl",
  4667. "ssi3_data",
  4668. "ssi34_ctrl",
  4669. "ssi4_data",
  4670. "ssi4_ctrl",
  4671. "ssi5_data",
  4672. "ssi5_ctrl",
  4673. "ssi6_data",
  4674. "ssi6_ctrl",
  4675. "ssi7_data",
  4676. "ssi7_data_b",
  4677. "ssi78_ctrl",
  4678. "ssi78_ctrl_b",
  4679. "ssi8_data",
  4680. "ssi8_data_b",
  4681. "ssi9_data",
  4682. "ssi9_data_b",
  4683. "ssi9_ctrl",
  4684. "ssi9_ctrl_b",
  4685. };
  4686. static const char * const usb0_groups[] = {
  4687. "usb0",
  4688. };
  4689. static const char * const usb1_groups[] = {
  4690. "usb1",
  4691. };
  4692. static const char * const vin0_groups[] = {
  4693. "vin0_data24",
  4694. "vin0_data20",
  4695. "vin0_data18",
  4696. "vin0_data16",
  4697. "vin0_data12",
  4698. "vin0_data10",
  4699. "vin0_data8",
  4700. "vin0_sync",
  4701. "vin0_field",
  4702. "vin0_clkenb",
  4703. "vin0_clk",
  4704. };
  4705. static const char * const vin1_groups[] = {
  4706. "vin1_data8",
  4707. "vin1_sync",
  4708. "vin1_field",
  4709. "vin1_clkenb",
  4710. "vin1_clk",
  4711. "vin1_b_data24",
  4712. "vin1_b_data20",
  4713. "vin1_b_data18",
  4714. "vin1_b_data16",
  4715. "vin1_b_data12",
  4716. "vin1_b_data10",
  4717. "vin1_b_data8",
  4718. "vin1_b_sync",
  4719. "vin1_b_field",
  4720. "vin1_b_clkenb",
  4721. "vin1_b_clk",
  4722. };
  4723. static const char * const vin2_groups[] = {
  4724. "vin2_data8",
  4725. "vin2_sync",
  4726. "vin2_field",
  4727. "vin2_clkenb",
  4728. "vin2_clk",
  4729. };
  4730. static const struct sh_pfc_function pinmux_functions[] = {
  4731. SH_PFC_FUNCTION(audio_clk),
  4732. SH_PFC_FUNCTION(can0),
  4733. SH_PFC_FUNCTION(can1),
  4734. SH_PFC_FUNCTION(du),
  4735. SH_PFC_FUNCTION(du0),
  4736. SH_PFC_FUNCTION(du1),
  4737. SH_PFC_FUNCTION(eth),
  4738. SH_PFC_FUNCTION(hscif0),
  4739. SH_PFC_FUNCTION(hscif1),
  4740. SH_PFC_FUNCTION(hscif2),
  4741. SH_PFC_FUNCTION(i2c0),
  4742. SH_PFC_FUNCTION(i2c1),
  4743. SH_PFC_FUNCTION(i2c2),
  4744. SH_PFC_FUNCTION(i2c3),
  4745. SH_PFC_FUNCTION(i2c4),
  4746. SH_PFC_FUNCTION(i2c7),
  4747. SH_PFC_FUNCTION(i2c8),
  4748. SH_PFC_FUNCTION(intc),
  4749. SH_PFC_FUNCTION(mmc),
  4750. SH_PFC_FUNCTION(msiof0),
  4751. SH_PFC_FUNCTION(msiof1),
  4752. SH_PFC_FUNCTION(msiof2),
  4753. SH_PFC_FUNCTION(qspi),
  4754. SH_PFC_FUNCTION(scif0),
  4755. SH_PFC_FUNCTION(scif1),
  4756. SH_PFC_FUNCTION(scif2),
  4757. SH_PFC_FUNCTION(scif3),
  4758. SH_PFC_FUNCTION(scif4),
  4759. SH_PFC_FUNCTION(scif5),
  4760. SH_PFC_FUNCTION(scifa0),
  4761. SH_PFC_FUNCTION(scifa1),
  4762. SH_PFC_FUNCTION(scifa2),
  4763. SH_PFC_FUNCTION(scifa3),
  4764. SH_PFC_FUNCTION(scifa4),
  4765. SH_PFC_FUNCTION(scifa5),
  4766. SH_PFC_FUNCTION(scifb0),
  4767. SH_PFC_FUNCTION(scifb1),
  4768. SH_PFC_FUNCTION(scifb2),
  4769. SH_PFC_FUNCTION(sdhi0),
  4770. SH_PFC_FUNCTION(sdhi1),
  4771. SH_PFC_FUNCTION(sdhi2),
  4772. SH_PFC_FUNCTION(ssi),
  4773. SH_PFC_FUNCTION(usb0),
  4774. SH_PFC_FUNCTION(usb1),
  4775. SH_PFC_FUNCTION(vin0),
  4776. SH_PFC_FUNCTION(vin1),
  4777. SH_PFC_FUNCTION(vin2),
  4778. };
  4779. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  4780. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  4781. GP_0_31_FN, FN_IP1_22_20,
  4782. GP_0_30_FN, FN_IP1_19_17,
  4783. GP_0_29_FN, FN_IP1_16_14,
  4784. GP_0_28_FN, FN_IP1_13_11,
  4785. GP_0_27_FN, FN_IP1_10_8,
  4786. GP_0_26_FN, FN_IP1_7_6,
  4787. GP_0_25_FN, FN_IP1_5_4,
  4788. GP_0_24_FN, FN_IP1_3_2,
  4789. GP_0_23_FN, FN_IP1_1_0,
  4790. GP_0_22_FN, FN_IP0_30_29,
  4791. GP_0_21_FN, FN_IP0_28_27,
  4792. GP_0_20_FN, FN_IP0_26_25,
  4793. GP_0_19_FN, FN_IP0_24_23,
  4794. GP_0_18_FN, FN_IP0_22_21,
  4795. GP_0_17_FN, FN_IP0_20_19,
  4796. GP_0_16_FN, FN_IP0_18_16,
  4797. GP_0_15_FN, FN_IP0_15,
  4798. GP_0_14_FN, FN_IP0_14,
  4799. GP_0_13_FN, FN_IP0_13,
  4800. GP_0_12_FN, FN_IP0_12,
  4801. GP_0_11_FN, FN_IP0_11,
  4802. GP_0_10_FN, FN_IP0_10,
  4803. GP_0_9_FN, FN_IP0_9,
  4804. GP_0_8_FN, FN_IP0_8,
  4805. GP_0_7_FN, FN_IP0_7,
  4806. GP_0_6_FN, FN_IP0_6,
  4807. GP_0_5_FN, FN_IP0_5,
  4808. GP_0_4_FN, FN_IP0_4,
  4809. GP_0_3_FN, FN_IP0_3,
  4810. GP_0_2_FN, FN_IP0_2,
  4811. GP_0_1_FN, FN_IP0_1,
  4812. GP_0_0_FN, FN_IP0_0, }
  4813. },
  4814. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  4815. 0, 0,
  4816. 0, 0,
  4817. 0, 0,
  4818. 0, 0,
  4819. 0, 0,
  4820. 0, 0,
  4821. GP_1_25_FN, FN_IP3_21_20,
  4822. GP_1_24_FN, FN_IP3_19_18,
  4823. GP_1_23_FN, FN_IP3_17_16,
  4824. GP_1_22_FN, FN_IP3_15_14,
  4825. GP_1_21_FN, FN_IP3_13_12,
  4826. GP_1_20_FN, FN_IP3_11_9,
  4827. GP_1_19_FN, FN_RD_N,
  4828. GP_1_18_FN, FN_IP3_8_6,
  4829. GP_1_17_FN, FN_IP3_5_3,
  4830. GP_1_16_FN, FN_IP3_2_0,
  4831. GP_1_15_FN, FN_IP2_29_27,
  4832. GP_1_14_FN, FN_IP2_26_25,
  4833. GP_1_13_FN, FN_IP2_24_23,
  4834. GP_1_12_FN, FN_EX_CS0_N,
  4835. GP_1_11_FN, FN_IP2_22_21,
  4836. GP_1_10_FN, FN_IP2_20_19,
  4837. GP_1_9_FN, FN_IP2_18_16,
  4838. GP_1_8_FN, FN_IP2_15_13,
  4839. GP_1_7_FN, FN_IP2_12_10,
  4840. GP_1_6_FN, FN_IP2_9_7,
  4841. GP_1_5_FN, FN_IP2_6_5,
  4842. GP_1_4_FN, FN_IP2_4_3,
  4843. GP_1_3_FN, FN_IP2_2_0,
  4844. GP_1_2_FN, FN_IP1_31_29,
  4845. GP_1_1_FN, FN_IP1_28_26,
  4846. GP_1_0_FN, FN_IP1_25_23, }
  4847. },
  4848. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  4849. GP_2_31_FN, FN_IP6_7_6,
  4850. GP_2_30_FN, FN_IP6_5_3,
  4851. GP_2_29_FN, FN_IP6_2_0,
  4852. GP_2_28_FN, FN_AUDIO_CLKA,
  4853. GP_2_27_FN, FN_IP5_31_29,
  4854. GP_2_26_FN, FN_IP5_28_26,
  4855. GP_2_25_FN, FN_IP5_25_24,
  4856. GP_2_24_FN, FN_IP5_23_22,
  4857. GP_2_23_FN, FN_IP5_21_20,
  4858. GP_2_22_FN, FN_IP5_19_17,
  4859. GP_2_21_FN, FN_IP5_16_15,
  4860. GP_2_20_FN, FN_IP5_14_12,
  4861. GP_2_19_FN, FN_IP5_11_9,
  4862. GP_2_18_FN, FN_IP5_8_6,
  4863. GP_2_17_FN, FN_IP5_5_3,
  4864. GP_2_16_FN, FN_IP5_2_0,
  4865. GP_2_15_FN, FN_IP4_30_28,
  4866. GP_2_14_FN, FN_IP4_27_26,
  4867. GP_2_13_FN, FN_IP4_25_24,
  4868. GP_2_12_FN, FN_IP4_23_22,
  4869. GP_2_11_FN, FN_IP4_21,
  4870. GP_2_10_FN, FN_IP4_20,
  4871. GP_2_9_FN, FN_IP4_19,
  4872. GP_2_8_FN, FN_IP4_18_16,
  4873. GP_2_7_FN, FN_IP4_15_13,
  4874. GP_2_6_FN, FN_IP4_12_10,
  4875. GP_2_5_FN, FN_IP4_9_8,
  4876. GP_2_4_FN, FN_IP4_7_5,
  4877. GP_2_3_FN, FN_IP4_4_2,
  4878. GP_2_2_FN, FN_IP4_1_0,
  4879. GP_2_1_FN, FN_IP3_30_28,
  4880. GP_2_0_FN, FN_IP3_27_25 }
  4881. },
  4882. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  4883. GP_3_31_FN, FN_IP9_18_17,
  4884. GP_3_30_FN, FN_IP9_16,
  4885. GP_3_29_FN, FN_IP9_15_13,
  4886. GP_3_28_FN, FN_IP9_12,
  4887. GP_3_27_FN, FN_IP9_11,
  4888. GP_3_26_FN, FN_IP9_10_8,
  4889. GP_3_25_FN, FN_IP9_7,
  4890. GP_3_24_FN, FN_IP9_6,
  4891. GP_3_23_FN, FN_IP9_5_3,
  4892. GP_3_22_FN, FN_IP9_2_0,
  4893. GP_3_21_FN, FN_IP8_30_28,
  4894. GP_3_20_FN, FN_IP8_27_26,
  4895. GP_3_19_FN, FN_IP8_25_24,
  4896. GP_3_18_FN, FN_IP8_23_21,
  4897. GP_3_17_FN, FN_IP8_20_18,
  4898. GP_3_16_FN, FN_IP8_17_15,
  4899. GP_3_15_FN, FN_IP8_14_12,
  4900. GP_3_14_FN, FN_IP8_11_9,
  4901. GP_3_13_FN, FN_IP8_8_6,
  4902. GP_3_12_FN, FN_IP8_5_3,
  4903. GP_3_11_FN, FN_IP8_2_0,
  4904. GP_3_10_FN, FN_IP7_29_27,
  4905. GP_3_9_FN, FN_IP7_26_24,
  4906. GP_3_8_FN, FN_IP7_23_21,
  4907. GP_3_7_FN, FN_IP7_20_19,
  4908. GP_3_6_FN, FN_IP7_18_17,
  4909. GP_3_5_FN, FN_IP7_16_15,
  4910. GP_3_4_FN, FN_IP7_14_13,
  4911. GP_3_3_FN, FN_IP7_12_11,
  4912. GP_3_2_FN, FN_IP7_10_9,
  4913. GP_3_1_FN, FN_IP7_8_6,
  4914. GP_3_0_FN, FN_IP7_5_3 }
  4915. },
  4916. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  4917. GP_4_31_FN, FN_IP15_5_4,
  4918. GP_4_30_FN, FN_IP15_3_2,
  4919. GP_4_29_FN, FN_IP15_1_0,
  4920. GP_4_28_FN, FN_IP11_8_6,
  4921. GP_4_27_FN, FN_IP11_5_3,
  4922. GP_4_26_FN, FN_IP11_2_0,
  4923. GP_4_25_FN, FN_IP10_31_29,
  4924. GP_4_24_FN, FN_IP10_28_27,
  4925. GP_4_23_FN, FN_IP10_26_25,
  4926. GP_4_22_FN, FN_IP10_24_22,
  4927. GP_4_21_FN, FN_IP10_21_19,
  4928. GP_4_20_FN, FN_IP10_18_17,
  4929. GP_4_19_FN, FN_IP10_16_15,
  4930. GP_4_18_FN, FN_IP10_14_12,
  4931. GP_4_17_FN, FN_IP10_11_9,
  4932. GP_4_16_FN, FN_IP10_8_6,
  4933. GP_4_15_FN, FN_IP10_5_3,
  4934. GP_4_14_FN, FN_IP10_2_0,
  4935. GP_4_13_FN, FN_IP9_31_29,
  4936. GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
  4937. GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
  4938. GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
  4939. GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
  4940. GP_4_8_FN, FN_IP9_28_27,
  4941. GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
  4942. GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
  4943. GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
  4944. GP_4_4_FN, FN_IP9_26_25,
  4945. GP_4_3_FN, FN_IP9_24_23,
  4946. GP_4_2_FN, FN_IP9_22_21,
  4947. GP_4_1_FN, FN_IP9_20_19,
  4948. GP_4_0_FN, FN_VI0_CLK }
  4949. },
  4950. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  4951. GP_5_31_FN, FN_IP3_24_22,
  4952. GP_5_30_FN, FN_IP13_9_7,
  4953. GP_5_29_FN, FN_IP13_6_5,
  4954. GP_5_28_FN, FN_IP13_4_3,
  4955. GP_5_27_FN, FN_IP13_2_0,
  4956. GP_5_26_FN, FN_IP12_29_27,
  4957. GP_5_25_FN, FN_IP12_26_24,
  4958. GP_5_24_FN, FN_IP12_23_22,
  4959. GP_5_23_FN, FN_IP12_21_20,
  4960. GP_5_22_FN, FN_IP12_19_18,
  4961. GP_5_21_FN, FN_IP12_17_16,
  4962. GP_5_20_FN, FN_IP12_15_13,
  4963. GP_5_19_FN, FN_IP12_12_10,
  4964. GP_5_18_FN, FN_IP12_9_7,
  4965. GP_5_17_FN, FN_IP12_6_4,
  4966. GP_5_16_FN, FN_IP12_3_2,
  4967. GP_5_15_FN, FN_IP12_1_0,
  4968. GP_5_14_FN, FN_IP11_31_30,
  4969. GP_5_13_FN, FN_IP11_29_28,
  4970. GP_5_12_FN, FN_IP11_27,
  4971. GP_5_11_FN, FN_IP11_26,
  4972. GP_5_10_FN, FN_IP11_25,
  4973. GP_5_9_FN, FN_IP11_24,
  4974. GP_5_8_FN, FN_IP11_23,
  4975. GP_5_7_FN, FN_IP11_22,
  4976. GP_5_6_FN, FN_IP11_21,
  4977. GP_5_5_FN, FN_IP11_20,
  4978. GP_5_4_FN, FN_IP11_19,
  4979. GP_5_3_FN, FN_IP11_18_17,
  4980. GP_5_2_FN, FN_IP11_16_15,
  4981. GP_5_1_FN, FN_IP11_14_12,
  4982. GP_5_0_FN, FN_IP11_11_9 }
  4983. },
  4984. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  4985. GP_6_31_FN, FN_DU0_DOTCLKIN,
  4986. GP_6_30_FN, FN_USB1_OVC,
  4987. GP_6_29_FN, FN_IP14_31_29,
  4988. GP_6_28_FN, FN_IP14_28_26,
  4989. GP_6_27_FN, FN_IP14_25_23,
  4990. GP_6_26_FN, FN_IP14_22_20,
  4991. GP_6_25_FN, FN_IP14_19_17,
  4992. GP_6_24_FN, FN_IP14_16_14,
  4993. GP_6_23_FN, FN_IP14_13_11,
  4994. GP_6_22_FN, FN_IP14_10_8,
  4995. GP_6_21_FN, FN_IP14_7,
  4996. GP_6_20_FN, FN_IP14_6,
  4997. GP_6_19_FN, FN_IP14_5,
  4998. GP_6_18_FN, FN_IP14_4,
  4999. GP_6_17_FN, FN_IP14_3,
  5000. GP_6_16_FN, FN_IP14_2,
  5001. GP_6_15_FN, FN_IP14_1_0,
  5002. GP_6_14_FN, FN_IP13_30_28,
  5003. GP_6_13_FN, FN_IP13_27,
  5004. GP_6_12_FN, FN_IP13_26,
  5005. GP_6_11_FN, FN_IP13_25,
  5006. GP_6_10_FN, FN_IP13_24_23,
  5007. GP_6_9_FN, FN_IP13_22,
  5008. GP_6_8_FN, FN_SD1_CLK,
  5009. GP_6_7_FN, FN_IP13_21_19,
  5010. GP_6_6_FN, FN_IP13_18_16,
  5011. GP_6_5_FN, FN_IP13_15,
  5012. GP_6_4_FN, FN_IP13_14,
  5013. GP_6_3_FN, FN_IP13_13,
  5014. GP_6_2_FN, FN_IP13_12,
  5015. GP_6_1_FN, FN_IP13_11,
  5016. GP_6_0_FN, FN_IP13_10 }
  5017. },
  5018. { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
  5019. 0, 0,
  5020. 0, 0,
  5021. 0, 0,
  5022. 0, 0,
  5023. 0, 0,
  5024. 0, 0,
  5025. GP_7_25_FN, FN_USB1_PWEN,
  5026. GP_7_24_FN, FN_USB0_OVC,
  5027. GP_7_23_FN, FN_USB0_PWEN,
  5028. GP_7_22_FN, FN_IP15_14_12,
  5029. GP_7_21_FN, FN_IP15_11_9,
  5030. GP_7_20_FN, FN_IP15_8_6,
  5031. GP_7_19_FN, FN_IP7_2_0,
  5032. GP_7_18_FN, FN_IP6_29_27,
  5033. GP_7_17_FN, FN_IP6_26_24,
  5034. GP_7_16_FN, FN_IP6_23_21,
  5035. GP_7_15_FN, FN_IP6_20_19,
  5036. GP_7_14_FN, FN_IP6_18_16,
  5037. GP_7_13_FN, FN_IP6_15_14,
  5038. GP_7_12_FN, FN_IP6_13_12,
  5039. GP_7_11_FN, FN_IP6_11_10,
  5040. GP_7_10_FN, FN_IP6_9_8,
  5041. GP_7_9_FN, FN_IP16_11_10,
  5042. GP_7_8_FN, FN_IP16_9_8,
  5043. GP_7_7_FN, FN_IP16_7_6,
  5044. GP_7_6_FN, FN_IP16_5_3,
  5045. GP_7_5_FN, FN_IP16_2_0,
  5046. GP_7_4_FN, FN_IP15_29_27,
  5047. GP_7_3_FN, FN_IP15_26_24,
  5048. GP_7_2_FN, FN_IP15_23_21,
  5049. GP_7_1_FN, FN_IP15_20_18,
  5050. GP_7_0_FN, FN_IP15_17_15 }
  5051. },
  5052. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  5053. 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
  5054. 1, 1, 1, 1, 1, 1, 1, 1) {
  5055. /* IP0_31 [1] */
  5056. 0, 0,
  5057. /* IP0_30_29 [2] */
  5058. FN_A6, FN_MSIOF1_SCK,
  5059. 0, 0,
  5060. /* IP0_28_27 [2] */
  5061. FN_A5, FN_MSIOF0_RXD_B,
  5062. 0, 0,
  5063. /* IP0_26_25 [2] */
  5064. FN_A4, FN_MSIOF0_TXD_B,
  5065. 0, 0,
  5066. /* IP0_24_23 [2] */
  5067. FN_A3, FN_MSIOF0_SS2_B,
  5068. 0, 0,
  5069. /* IP0_22_21 [2] */
  5070. FN_A2, FN_MSIOF0_SS1_B,
  5071. 0, 0,
  5072. /* IP0_20_19 [2] */
  5073. FN_A1, FN_MSIOF0_SYNC_B,
  5074. 0, 0,
  5075. /* IP0_18_16 [3] */
  5076. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
  5077. 0, 0, 0,
  5078. /* IP0_15 [1] */
  5079. FN_D15, 0,
  5080. /* IP0_14 [1] */
  5081. FN_D14, 0,
  5082. /* IP0_13 [1] */
  5083. FN_D13, 0,
  5084. /* IP0_12 [1] */
  5085. FN_D12, 0,
  5086. /* IP0_11 [1] */
  5087. FN_D11, 0,
  5088. /* IP0_10 [1] */
  5089. FN_D10, 0,
  5090. /* IP0_9 [1] */
  5091. FN_D9, 0,
  5092. /* IP0_8 [1] */
  5093. FN_D8, 0,
  5094. /* IP0_7 [1] */
  5095. FN_D7, 0,
  5096. /* IP0_6 [1] */
  5097. FN_D6, 0,
  5098. /* IP0_5 [1] */
  5099. FN_D5, 0,
  5100. /* IP0_4 [1] */
  5101. FN_D4, 0,
  5102. /* IP0_3 [1] */
  5103. FN_D3, 0,
  5104. /* IP0_2 [1] */
  5105. FN_D2, 0,
  5106. /* IP0_1 [1] */
  5107. FN_D1, 0,
  5108. /* IP0_0 [1] */
  5109. FN_D0, 0, }
  5110. },
  5111. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  5112. 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  5113. /* IP1_31_29 [3] */
  5114. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
  5115. 0, 0, 0,
  5116. /* IP1_28_26 [3] */
  5117. FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
  5118. 0, 0, 0, 0,
  5119. /* IP1_25_23 [3] */
  5120. FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
  5121. 0, 0, 0,
  5122. /* IP1_22_20 [3] */
  5123. FN_A15, FN_BPFCLK_C,
  5124. 0, 0, 0, 0, 0, 0,
  5125. /* IP1_19_17 [3] */
  5126. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  5127. 0, 0, 0,
  5128. /* IP1_16_14 [3] */
  5129. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  5130. 0, 0, 0, 0,
  5131. /* IP1_13_11 [3] */
  5132. FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
  5133. 0, 0, 0, 0,
  5134. /* IP1_10_8 [3] */
  5135. FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
  5136. 0, 0, 0, 0,
  5137. /* IP1_7_6 [2] */
  5138. FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
  5139. /* IP1_5_4 [2] */
  5140. FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
  5141. /* IP1_3_2 [2] */
  5142. FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
  5143. /* IP1_1_0 [2] */
  5144. FN_A7, FN_MSIOF1_SYNC,
  5145. 0, 0, }
  5146. },
  5147. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  5148. 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
  5149. /* IP2_31_20 [2] */
  5150. 0, 0, 0, 0,
  5151. /* IP2_29_27 [3] */
  5152. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
  5153. FN_ATAG0_N, 0, FN_EX_WAIT1,
  5154. 0, 0,
  5155. /* IP2_26_25 [2] */
  5156. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
  5157. /* IP2_24_23 [2] */
  5158. FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
  5159. /* IP2_22_21 [2] */
  5160. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
  5161. /* IP2_20_19 [2] */
  5162. FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
  5163. /* IP2_18_16 [3] */
  5164. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  5165. 0, 0,
  5166. /* IP2_15_13 [3] */
  5167. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  5168. 0, 0, 0,
  5169. /* IP2_12_0 [3] */
  5170. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  5171. 0, 0, 0,
  5172. /* IP2_9_7 [3] */
  5173. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  5174. 0, 0, 0,
  5175. /* IP2_6_5 [2] */
  5176. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
  5177. /* IP2_4_3 [2] */
  5178. FN_A20, FN_SPCLK, 0, 0,
  5179. /* IP2_2_0 [3] */
  5180. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
  5181. FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
  5182. },
  5183. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  5184. 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
  5185. /* IP3_31 [1] */
  5186. 0, 0,
  5187. /* IP3_30_28 [3] */
  5188. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
  5189. FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  5190. 0, 0, 0,
  5191. /* IP3_27_25 [3] */
  5192. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
  5193. FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  5194. 0, 0, 0,
  5195. /* IP3_24_22 [3] */
  5196. FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  5197. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  5198. /* IP3_21_20 [2] */
  5199. FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
  5200. /* IP3_19_18 [2] */
  5201. FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
  5202. /* IP3_17_16 [2] */
  5203. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
  5204. /* IP3_15_14 [2] */
  5205. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  5206. /* IP3_13_12 [2] */
  5207. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
  5208. /* IP3_11_9 [3] */
  5209. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  5210. 0, 0, 0,
  5211. /* IP3_8_6 [3] */
  5212. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  5213. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
  5214. /* IP3_5_3 [3] */
  5215. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  5216. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
  5217. /* IP3_2_0 [3] */
  5218. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
  5219. 0, 0, 0, }
  5220. },
  5221. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  5222. 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
  5223. /* IP4_31 [1] */
  5224. 0, 0,
  5225. /* IP4_30_28 [3] */
  5226. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  5227. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  5228. 0, 0,
  5229. /* IP4_27_26 [2] */
  5230. FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
  5231. /* IP4_25_24 [2] */
  5232. FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
  5233. /* IP4_23_22 [2] */
  5234. FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
  5235. /* IP4_21 [1] */
  5236. FN_SSI_SDATA3, 0,
  5237. /* IP4_20 [1] */
  5238. FN_SSI_WS34, 0,
  5239. /* IP4_19 [1] */
  5240. FN_SSI_SCK34, 0,
  5241. /* IP4_18_16 [3] */
  5242. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  5243. 0, 0, 0, 0,
  5244. /* IP4_15_13 [3] */
  5245. FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
  5246. FN_GLO_Q1_D, FN_HCTS1_N_E,
  5247. 0, 0,
  5248. /* IP4_12_10 [3] */
  5249. FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  5250. 0, 0, 0,
  5251. /* IP4_9_8 [2] */
  5252. FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
  5253. /* IP4_7_5 [3] */
  5254. FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  5255. 0, 0, 0,
  5256. /* IP4_4_2 [3] */
  5257. FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
  5258. FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  5259. 0, 0, 0,
  5260. /* IP4_1_0 [2] */
  5261. FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
  5262. },
  5263. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  5264. 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
  5265. /* IP5_31_29 [3] */
  5266. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  5267. 0, 0, 0, 0, 0,
  5268. /* IP5_28_26 [3] */
  5269. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  5270. 0, 0, 0, 0,
  5271. /* IP5_25_24 [2] */
  5272. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
  5273. /* IP5_23_22 [2] */
  5274. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
  5275. /* IP5_21_20 [2] */
  5276. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
  5277. /* IP5_19_17 [3] */
  5278. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  5279. 0, 0, 0, 0,
  5280. /* IP5_16_15 [2] */
  5281. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
  5282. /* IP5_14_12 [3] */
  5283. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  5284. 0, 0, 0, 0,
  5285. /* IP5_11_9 [3] */
  5286. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  5287. 0, 0, 0, 0,
  5288. /* IP5_8_6 [3] */
  5289. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  5290. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  5291. 0, 0,
  5292. /* IP5_5_3 [3] */
  5293. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  5294. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  5295. 0, 0,
  5296. /* IP5_2_0 [3] */
  5297. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  5298. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  5299. 0, 0, }
  5300. },
  5301. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  5302. 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
  5303. /* IP6_31_30 [2] */
  5304. 0, 0, 0, 0,
  5305. /* IP6_29_27 [3] */
  5306. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
  5307. FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  5308. 0, 0, 0,
  5309. /* IP6_26_24 [3] */
  5310. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
  5311. FN_GPS_CLK_C, FN_GPS_CLK_D,
  5312. 0, 0, 0,
  5313. /* IP6_23_21 [3] */
  5314. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
  5315. FN_SDA1_E, FN_MSIOF2_SYNC_E,
  5316. 0, 0, 0,
  5317. /* IP6_20_19 [2] */
  5318. FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
  5319. /* IP6_18_16 [3] */
  5320. FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  5321. 0, 0, 0,
  5322. /* IP6_15_14 [2] */
  5323. FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  5324. /* IP6_13_12 [2] */
  5325. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
  5326. /* IP6_11_10 [2] */
  5327. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
  5328. /* IP6_9_8 [2] */
  5329. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
  5330. /* IP6_7_6 [2] */
  5331. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  5332. /* IP6_5_3 [3] */
  5333. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  5334. FN_SCIFA2_RXD, FN_FMIN_E,
  5335. 0, 0,
  5336. /* IP6_2_0 [3] */
  5337. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  5338. FN_SCIF_CLK, 0, FN_BPFCLK_E,
  5339. 0, 0, }
  5340. },
  5341. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  5342. 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
  5343. /* IP7_31_30 [2] */
  5344. 0, 0, 0, 0,
  5345. /* IP7_29_27 [3] */
  5346. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  5347. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  5348. 0, 0,
  5349. /* IP7_26_24 [3] */
  5350. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  5351. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  5352. 0, 0,
  5353. /* IP7_23_21 [3] */
  5354. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  5355. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  5356. 0, 0,
  5357. /* IP7_20_19 [2] */
  5358. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
  5359. /* IP7_18_17 [2] */
  5360. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
  5361. /* IP7_16_15 [2] */
  5362. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
  5363. /* IP7_14_13 [2] */
  5364. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
  5365. /* IP7_12_11 [2] */
  5366. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
  5367. /* IP7_10_9 [2] */
  5368. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
  5369. /* IP7_8_6 [3] */
  5370. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  5371. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  5372. 0, 0,
  5373. /* IP7_5_3 [3] */
  5374. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  5375. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  5376. 0, 0,
  5377. /* IP7_2_0 [3] */
  5378. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  5379. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  5380. 0, 0, }
  5381. },
  5382. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  5383. 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  5384. /* IP8_31 [1] */
  5385. 0, 0,
  5386. /* IP8_30_28 [3] */
  5387. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  5388. 0, 0, 0,
  5389. /* IP8_27_26 [2] */
  5390. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  5391. /* IP8_25_24 [2] */
  5392. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
  5393. /* IP8_23_21 [3] */
  5394. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  5395. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  5396. 0, 0,
  5397. /* IP8_20_18 [3] */
  5398. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  5399. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  5400. 0, 0,
  5401. /* IP8_17_15 [3] */
  5402. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  5403. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  5404. 0, 0,
  5405. /* IP8_14_12 [3] */
  5406. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
  5407. FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  5408. 0, 0, 0,
  5409. /* IP8_11_9 [3] */
  5410. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  5411. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  5412. 0, 0, 0,
  5413. /* IP8_8_6 [3] */
  5414. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  5415. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  5416. 0, 0,
  5417. /* IP8_5_3 [3] */
  5418. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  5419. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  5420. 0, 0,
  5421. /* IP8_2_0 [3] */
  5422. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
  5423. 0, 0, 0, }
  5424. },
  5425. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  5426. 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
  5427. /* IP9_31_29 [3] */
  5428. FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
  5429. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
  5430. /* IP9_28_27 [2] */
  5431. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
  5432. /* IP9_26_25 [2] */
  5433. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  5434. /* IP9_24_23 [2] */
  5435. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  5436. /* IP9_22_21 [2] */
  5437. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  5438. /* IP9_20_19 [2] */
  5439. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  5440. /* IP9_18_17 [2] */
  5441. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
  5442. /* IP9_16 [1] */
  5443. FN_DU1_DISP, FN_QPOLA,
  5444. /* IP9_15_13 [3] */
  5445. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  5446. FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
  5447. 0, 0, 0,
  5448. /* IP9_12 [1] */
  5449. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  5450. /* IP9_11 [1] */
  5451. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  5452. /* IP9_10_8 [3] */
  5453. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  5454. FN_TX3_B, FN_SCL2_B, FN_PWM4,
  5455. 0, 0,
  5456. /* IP9_7 [1] */
  5457. FN_DU1_DOTCLKOUT0, FN_QCLK,
  5458. /* IP9_6 [1] */
  5459. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  5460. /* IP9_5_3 [3] */
  5461. FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
  5462. FN_SCIF3_SCK, FN_SCIFA3_SCK,
  5463. 0, 0, 0,
  5464. /* IP9_2_0 [3] */
  5465. FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
  5466. 0, 0, 0, }
  5467. },
  5468. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  5469. 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
  5470. /* IP10_31_29 [3] */
  5471. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
  5472. 0, 0, 0,
  5473. /* IP10_28_27 [2] */
  5474. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  5475. /* IP10_26_25 [2] */
  5476. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  5477. /* IP10_24_22 [3] */
  5478. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
  5479. 0, 0, 0,
  5480. /* IP10_21_29 [3] */
  5481. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  5482. FN_TS_SDATA0_C, FN_ATACS11_N,
  5483. 0, 0, 0,
  5484. /* IP10_18_17 [2] */
  5485. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
  5486. /* IP10_16_15 [2] */
  5487. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
  5488. /* IP10_14_12 [3] */
  5489. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  5490. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
  5491. /* IP10_11_9 [3] */
  5492. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  5493. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  5494. 0, 0,
  5495. /* IP10_8_6 [3] */
  5496. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
  5497. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
  5498. /* IP10_5_3 [3] */
  5499. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
  5500. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
  5501. /* IP10_2_0 [3] */
  5502. FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
  5503. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
  5504. },
  5505. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  5506. 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
  5507. 3, 3, 3, 3, 3) {
  5508. /* IP11_31_30 [2] */
  5509. FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
  5510. /* IP11_29_28 [2] */
  5511. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
  5512. /* IP11_27 [1] */
  5513. FN_VI1_DATA7, FN_AVB_MDC,
  5514. /* IP11_26 [1] */
  5515. FN_VI1_DATA6, FN_AVB_MAGIC,
  5516. /* IP11_25 [1] */
  5517. FN_VI1_DATA5, FN_AVB_RX_DV,
  5518. /* IP11_24 [1] */
  5519. FN_VI1_DATA4, FN_AVB_MDIO,
  5520. /* IP11_23 [1] */
  5521. FN_VI1_DATA3, FN_AVB_RX_ER,
  5522. /* IP11_22 [1] */
  5523. FN_VI1_DATA2, FN_AVB_RXD7,
  5524. /* IP11_21 [1] */
  5525. FN_VI1_DATA1, FN_AVB_RXD6,
  5526. /* IP11_20 [1] */
  5527. FN_VI1_DATA0, FN_AVB_RXD5,
  5528. /* IP11_19 [1] */
  5529. FN_VI1_CLK, FN_AVB_RXD4,
  5530. /* IP11_18_17 [2] */
  5531. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
  5532. /* IP11_16_15 [2] */
  5533. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
  5534. /* IP11_14_12 [3] */
  5535. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
  5536. FN_RX4_B, FN_SCIFA4_RXD_B,
  5537. 0, 0, 0,
  5538. /* IP11_11_9 [3] */
  5539. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
  5540. FN_TX4_B, FN_SCIFA4_TXD_B,
  5541. 0, 0, 0,
  5542. /* IP11_8_6 [3] */
  5543. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  5544. FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
  5545. /* IP11_5_3 [3] */
  5546. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
  5547. 0, 0, 0,
  5548. /* IP11_2_0 [3] */
  5549. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
  5550. 0, 0, 0, }
  5551. },
  5552. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  5553. 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
  5554. /* IP12_31_30 [2] */
  5555. 0, 0, 0, 0,
  5556. /* IP12_29_27 [3] */
  5557. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  5558. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  5559. 0, 0, 0,
  5560. /* IP12_26_24 [3] */
  5561. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  5562. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  5563. 0, 0, 0,
  5564. /* IP12_23_22 [2] */
  5565. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
  5566. /* IP12_21_20 [2] */
  5567. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
  5568. /* IP12_19_18 [2] */
  5569. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
  5570. /* IP12_17_16 [2] */
  5571. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  5572. /* IP12_15_13 [3] */
  5573. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  5574. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  5575. 0, 0, 0,
  5576. /* IP12_12_10 [3] */
  5577. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  5578. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  5579. 0, 0, 0,
  5580. /* IP12_9_7 [3] */
  5581. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
  5582. FN_SDA2_D, FN_MSIOF1_SCK_E,
  5583. 0, 0, 0,
  5584. /* IP12_6_4 [3] */
  5585. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  5586. FN_SCL2_D, FN_MSIOF1_RXD_E,
  5587. 0, 0, 0,
  5588. /* IP12_3_2 [2] */
  5589. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
  5590. /* IP12_1_0 [2] */
  5591. FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
  5592. },
  5593. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  5594. 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
  5595. 3, 2, 2, 3) {
  5596. /* IP13_31 [1] */
  5597. 0, 0,
  5598. /* IP13_30_28 [3] */
  5599. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
  5600. 0, 0, 0, 0,
  5601. /* IP13_27 [1] */
  5602. FN_SD1_DATA3, FN_IERX_B,
  5603. /* IP13_26 [1] */
  5604. FN_SD1_DATA2, FN_IECLK_B,
  5605. /* IP13_25 [1] */
  5606. FN_SD1_DATA1, FN_IETX_B,
  5607. /* IP13_24_23 [2] */
  5608. FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
  5609. /* IP13_22 [1] */
  5610. FN_SD1_CMD, FN_REMOCON_B,
  5611. /* IP13_21_19 [3] */
  5612. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  5613. FN_SCIFA5_RXD_B, FN_RX3_C,
  5614. 0, 0,
  5615. /* IP13_18_16 [3] */
  5616. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  5617. FN_SCIFA5_TXD_B, FN_TX3_C,
  5618. 0, 0,
  5619. /* IP13_15 [1] */
  5620. FN_SD0_DATA3, FN_SSL_B,
  5621. /* IP13_14 [1] */
  5622. FN_SD0_DATA2, FN_IO3_B,
  5623. /* IP13_13 [1] */
  5624. FN_SD0_DATA1, FN_IO2_B,
  5625. /* IP13_12 [1] */
  5626. FN_SD0_DATA0, FN_MISO_IO1_B,
  5627. /* IP13_11 [1] */
  5628. FN_SD0_CMD, FN_MOSI_IO0_B,
  5629. /* IP13_10 [1] */
  5630. FN_SD0_CLK, FN_SPCLK_B,
  5631. /* IP13_9_7 [3] */
  5632. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  5633. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  5634. 0, 0, 0,
  5635. /* IP13_6_5 [2] */
  5636. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  5637. /* IP13_4_3 [2] */
  5638. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  5639. /* IP13_2_0 [3] */
  5640. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  5641. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  5642. 0, 0, 0, }
  5643. },
  5644. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  5645. 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
  5646. /* IP14_31_29 [3] */
  5647. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  5648. FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
  5649. /* IP14_28_26 [3] */
  5650. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  5651. FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
  5652. /* IP14_25_23 [3] */
  5653. FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  5654. 0, 0, 0,
  5655. /* IP14_22_20 [3] */
  5656. FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
  5657. 0, 0, 0,
  5658. /* IP14_19_17 [3] */
  5659. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
  5660. FN_VI1_CLKENB_C, FN_VI1_G1_B,
  5661. 0, 0,
  5662. /* IP14_16_14 [3] */
  5663. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
  5664. FN_VI1_CLK_C, FN_VI1_G0_B,
  5665. 0, 0,
  5666. /* IP14_13_11 [3] */
  5667. FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  5668. 0, 0, 0,
  5669. /* IP14_10_8 [3] */
  5670. FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  5671. 0, 0, 0,
  5672. /* IP14_7 [1] */
  5673. FN_SD2_DATA3, FN_MMC_D3,
  5674. /* IP14_6 [1] */
  5675. FN_SD2_DATA2, FN_MMC_D2,
  5676. /* IP14_5 [1] */
  5677. FN_SD2_DATA1, FN_MMC_D1,
  5678. /* IP14_4 [1] */
  5679. FN_SD2_DATA0, FN_MMC_D0,
  5680. /* IP14_3 [1] */
  5681. FN_SD2_CMD, FN_MMC_CMD,
  5682. /* IP14_2 [1] */
  5683. FN_SD2_CLK, FN_MMC_CLK,
  5684. /* IP14_1_0 [2] */
  5685. FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
  5686. },
  5687. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  5688. 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
  5689. /* IP15_31_30 [2] */
  5690. 0, 0, 0, 0,
  5691. /* IP15_29_27 [3] */
  5692. FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
  5693. FN_CAN0_TX_B, FN_VI1_DATA5_C,
  5694. 0, 0,
  5695. /* IP15_26_24 [3] */
  5696. FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
  5697. FN_CAN0_RX_B, FN_VI1_DATA4_C,
  5698. 0, 0,
  5699. /* IP15_23_21 [3] */
  5700. FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
  5701. FN_TCLK2, FN_VI1_DATA3_C, 0,
  5702. /* IP15_20_18 [3] */
  5703. FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
  5704. 0, 0, 0,
  5705. /* IP15_17_15 [3] */
  5706. FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
  5707. FN_TCLK1, FN_VI1_DATA1_C,
  5708. 0, 0,
  5709. /* IP15_14_12 [3] */
  5710. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  5711. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  5712. 0, 0,
  5713. /* IP15_11_9 [3] */
  5714. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  5715. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  5716. 0, 0,
  5717. /* IP15_8_6 [3] */
  5718. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  5719. FN_PWM5_B, FN_SCIFA3_TXD_C,
  5720. 0, 0, 0,
  5721. /* IP15_5_4 [2] */
  5722. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
  5723. /* IP15_3_2 [2] */
  5724. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
  5725. /* IP15_1_0 [2] */
  5726. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
  5727. },
  5728. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  5729. 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
  5730. /* IP16_31_28 [4] */
  5731. 0, 0, 0, 0, 0, 0, 0, 0,
  5732. 0, 0, 0, 0, 0, 0, 0, 0,
  5733. /* IP16_27_24 [4] */
  5734. 0, 0, 0, 0, 0, 0, 0, 0,
  5735. 0, 0, 0, 0, 0, 0, 0, 0,
  5736. /* IP16_23_20 [4] */
  5737. 0, 0, 0, 0, 0, 0, 0, 0,
  5738. 0, 0, 0, 0, 0, 0, 0, 0,
  5739. /* IP16_19_16 [4] */
  5740. 0, 0, 0, 0, 0, 0, 0, 0,
  5741. 0, 0, 0, 0, 0, 0, 0, 0,
  5742. /* IP16_15_12 [4] */
  5743. 0, 0, 0, 0, 0, 0, 0, 0,
  5744. 0, 0, 0, 0, 0, 0, 0, 0,
  5745. /* IP16_11_10 [2] */
  5746. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  5747. /* IP16_9_8 [2] */
  5748. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  5749. /* IP16_7_6 [2] */
  5750. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
  5751. /* IP16_5_3 [3] */
  5752. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
  5753. FN_GLO_SS_C, FN_VI1_DATA7_C,
  5754. 0, 0, 0,
  5755. /* IP16_2_0 [3] */
  5756. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
  5757. FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  5758. 0, 0, 0, }
  5759. },
  5760. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  5761. 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
  5762. 3, 2, 2, 2, 1, 2, 2, 2) {
  5763. /* RESEVED [1] */
  5764. 0, 0,
  5765. /* SEL_SCIF1 [2] */
  5766. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  5767. /* SEL_SCIFB [2] */
  5768. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  5769. /* SEL_SCIFB2 [2] */
  5770. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
  5771. FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  5772. /* SEL_SCIFB1 [3] */
  5773. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
  5774. FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  5775. 0, 0, 0, 0,
  5776. /* SEL_SCIFA1 [2] */
  5777. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  5778. /* SEL_SSI9 [1] */
  5779. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  5780. /* SEL_SCFA [1] */
  5781. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  5782. /* SEL_QSP [1] */
  5783. FN_SEL_QSP_0, FN_SEL_QSP_1,
  5784. /* SEL_SSI7 [1] */
  5785. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  5786. /* SEL_HSCIF1 [3] */
  5787. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  5788. FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
  5789. 0, 0, 0,
  5790. /* RESEVED [2] */
  5791. 0, 0, 0, 0,
  5792. /* SEL_VI1 [2] */
  5793. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
  5794. /* RESEVED [2] */
  5795. 0, 0, 0, 0,
  5796. /* SEL_TMU [1] */
  5797. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  5798. /* SEL_LBS [2] */
  5799. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  5800. /* SEL_TSIF0 [2] */
  5801. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  5802. /* SEL_SOF0 [2] */
  5803. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
  5804. },
  5805. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  5806. 3, 1, 1, 3, 2, 1, 1, 2, 2,
  5807. 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
  5808. /* SEL_SCIF0 [3] */
  5809. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
  5810. FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
  5811. 0, 0, 0,
  5812. /* RESEVED [1] */
  5813. 0, 0,
  5814. /* SEL_SCIF [1] */
  5815. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  5816. /* SEL_CAN0 [3] */
  5817. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  5818. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  5819. 0, 0,
  5820. /* SEL_CAN1 [2] */
  5821. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  5822. /* RESEVED [1] */
  5823. 0, 0,
  5824. /* SEL_SCIFA2 [1] */
  5825. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  5826. /* SEL_SCIF4 [2] */
  5827. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
  5828. /* RESEVED [2] */
  5829. 0, 0, 0, 0,
  5830. /* SEL_ADG [1] */
  5831. FN_SEL_ADG_0, FN_SEL_ADG_1,
  5832. /* SEL_FM [3] */
  5833. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
  5834. FN_SEL_FM_3, FN_SEL_FM_4,
  5835. 0, 0, 0,
  5836. /* SEL_SCIFA5 [2] */
  5837. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
  5838. /* RESEVED [1] */
  5839. 0, 0,
  5840. /* SEL_GPS [2] */
  5841. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  5842. /* SEL_SCIFA4 [2] */
  5843. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
  5844. /* SEL_SCIFA3 [2] */
  5845. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
  5846. /* SEL_SIM [1] */
  5847. FN_SEL_SIM_0, FN_SEL_SIM_1,
  5848. /* RESEVED [1] */
  5849. 0, 0,
  5850. /* SEL_SSI8 [1] */
  5851. FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
  5852. },
  5853. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  5854. 2, 2, 2, 2, 2, 2, 2, 2,
  5855. 1, 1, 2, 2, 3, 2, 2, 2, 1) {
  5856. /* SEL_HSCIF2 [2] */
  5857. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
  5858. FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  5859. /* SEL_CANCLK [2] */
  5860. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  5861. FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  5862. /* SEL_IIC8 [2] */
  5863. FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
  5864. /* SEL_IIC7 [2] */
  5865. FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
  5866. /* SEL_IIC4 [2] */
  5867. FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
  5868. /* SEL_IIC3 [2] */
  5869. FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
  5870. /* SEL_SCIF3 [2] */
  5871. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  5872. /* SEL_IEB [2] */
  5873. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  5874. /* SEL_MMC [1] */
  5875. FN_SEL_MMC_0, FN_SEL_MMC_1,
  5876. /* SEL_SCIF5 [1] */
  5877. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  5878. /* RESEVED [2] */
  5879. 0, 0, 0, 0,
  5880. /* SEL_IIC2 [2] */
  5881. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  5882. /* SEL_IIC1 [3] */
  5883. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
  5884. FN_SEL_IIC1_4,
  5885. 0, 0, 0,
  5886. /* SEL_IIC0 [2] */
  5887. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
  5888. /* RESEVED [2] */
  5889. 0, 0, 0, 0,
  5890. /* RESEVED [2] */
  5891. 0, 0, 0, 0,
  5892. /* RESEVED [1] */
  5893. 0, 0, }
  5894. },
  5895. { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
  5896. 3, 2, 2, 1, 1, 1, 1, 3, 2,
  5897. 2, 3, 1, 1, 1, 2, 2, 2, 2) {
  5898. /* SEL_SOF1 [3] */
  5899. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  5900. FN_SEL_SOF1_4,
  5901. 0, 0, 0,
  5902. /* SEL_HSCIF0 [2] */
  5903. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
  5904. /* SEL_DIS [2] */
  5905. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
  5906. /* RESEVED [1] */
  5907. 0, 0,
  5908. /* SEL_RAD [1] */
  5909. FN_SEL_RAD_0, FN_SEL_RAD_1,
  5910. /* SEL_RCN [1] */
  5911. FN_SEL_RCN_0, FN_SEL_RCN_1,
  5912. /* SEL_RSP [1] */
  5913. FN_SEL_RSP_0, FN_SEL_RSP_1,
  5914. /* SEL_SCIF2 [3] */
  5915. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  5916. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  5917. 0, 0, 0,
  5918. /* RESEVED [2] */
  5919. 0, 0, 0, 0,
  5920. /* RESEVED [2] */
  5921. 0, 0, 0, 0,
  5922. /* SEL_SOF2 [3] */
  5923. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
  5924. FN_SEL_SOF2_3, FN_SEL_SOF2_4,
  5925. 0, 0, 0,
  5926. /* RESEVED [1] */
  5927. 0, 0,
  5928. /* SEL_SSI1 [1] */
  5929. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  5930. /* SEL_SSI0 [1] */
  5931. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  5932. /* SEL_SSP [2] */
  5933. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
  5934. /* RESEVED [2] */
  5935. 0, 0, 0, 0,
  5936. /* RESEVED [2] */
  5937. 0, 0, 0, 0,
  5938. /* RESEVED [2] */
  5939. 0, 0, 0, 0, }
  5940. },
  5941. { },
  5942. };
  5943. const struct sh_pfc_soc_info r8a7791_pinmux_info = {
  5944. .name = "r8a77910_pfc",
  5945. .unlock_reg = 0xe6060000, /* PMMR */
  5946. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5947. .pins = pinmux_pins,
  5948. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5949. .groups = pinmux_groups,
  5950. .nr_groups = ARRAY_SIZE(pinmux_groups),
  5951. .functions = pinmux_functions,
  5952. .nr_functions = ARRAY_SIZE(pinmux_functions),
  5953. .cfg_regs = pinmux_config_regs,
  5954. .gpio_data = pinmux_data,
  5955. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  5956. };