pinctrl-sunxi.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Allwinner A1X SoCs pinctrl driver.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #ifndef __PINCTRL_SUNXI_H
  13. #define __PINCTRL_SUNXI_H
  14. #include <linux/kernel.h>
  15. #include <linux/spinlock.h>
  16. #define PA_BASE 0
  17. #define PB_BASE 32
  18. #define PC_BASE 64
  19. #define PD_BASE 96
  20. #define PE_BASE 128
  21. #define PF_BASE 160
  22. #define PG_BASE 192
  23. #define PH_BASE 224
  24. #define PI_BASE 256
  25. #define PL_BASE 352
  26. #define PM_BASE 384
  27. #define SUNXI_PINCTRL_PIN(bank, pin) \
  28. PINCTRL_PIN(P ## bank ## _BASE + (pin), "P" #bank #pin)
  29. #define SUNXI_PIN_NAME_MAX_LEN 5
  30. #define BANK_MEM_SIZE 0x24
  31. #define MUX_REGS_OFFSET 0x0
  32. #define DATA_REGS_OFFSET 0x10
  33. #define DLEVEL_REGS_OFFSET 0x14
  34. #define PULL_REGS_OFFSET 0x1c
  35. #define PINS_PER_BANK 32
  36. #define MUX_PINS_PER_REG 8
  37. #define MUX_PINS_BITS 4
  38. #define MUX_PINS_MASK 0x0f
  39. #define DATA_PINS_PER_REG 32
  40. #define DATA_PINS_BITS 1
  41. #define DATA_PINS_MASK 0x01
  42. #define DLEVEL_PINS_PER_REG 16
  43. #define DLEVEL_PINS_BITS 2
  44. #define DLEVEL_PINS_MASK 0x03
  45. #define PULL_PINS_PER_REG 16
  46. #define PULL_PINS_BITS 2
  47. #define PULL_PINS_MASK 0x03
  48. #define IRQ_PER_BANK 32
  49. #define IRQ_CFG_REG 0x200
  50. #define IRQ_CFG_IRQ_PER_REG 8
  51. #define IRQ_CFG_IRQ_BITS 4
  52. #define IRQ_CFG_IRQ_MASK ((1 << IRQ_CFG_IRQ_BITS) - 1)
  53. #define IRQ_CTRL_REG 0x210
  54. #define IRQ_CTRL_IRQ_PER_REG 32
  55. #define IRQ_CTRL_IRQ_BITS 1
  56. #define IRQ_CTRL_IRQ_MASK ((1 << IRQ_CTRL_IRQ_BITS) - 1)
  57. #define IRQ_STATUS_REG 0x214
  58. #define IRQ_STATUS_IRQ_PER_REG 32
  59. #define IRQ_STATUS_IRQ_BITS 1
  60. #define IRQ_STATUS_IRQ_MASK ((1 << IRQ_STATUS_IRQ_BITS) - 1)
  61. #define IRQ_MEM_SIZE 0x20
  62. #define IRQ_EDGE_RISING 0x00
  63. #define IRQ_EDGE_FALLING 0x01
  64. #define IRQ_LEVEL_HIGH 0x02
  65. #define IRQ_LEVEL_LOW 0x03
  66. #define IRQ_EDGE_BOTH 0x04
  67. struct sunxi_desc_function {
  68. const char *name;
  69. u8 muxval;
  70. u8 irqbank;
  71. u8 irqnum;
  72. };
  73. struct sunxi_desc_pin {
  74. struct pinctrl_pin_desc pin;
  75. struct sunxi_desc_function *functions;
  76. };
  77. struct sunxi_pinctrl_desc {
  78. const struct sunxi_desc_pin *pins;
  79. int npins;
  80. unsigned pin_base;
  81. unsigned irq_banks;
  82. };
  83. struct sunxi_pinctrl_function {
  84. const char *name;
  85. const char **groups;
  86. unsigned ngroups;
  87. };
  88. struct sunxi_pinctrl_group {
  89. const char *name;
  90. unsigned long config;
  91. unsigned pin;
  92. };
  93. struct sunxi_pinctrl {
  94. void __iomem *membase;
  95. struct gpio_chip *chip;
  96. const struct sunxi_pinctrl_desc *desc;
  97. struct device *dev;
  98. struct irq_domain *domain;
  99. struct sunxi_pinctrl_function *functions;
  100. unsigned nfunctions;
  101. struct sunxi_pinctrl_group *groups;
  102. unsigned ngroups;
  103. int *irq;
  104. unsigned *irq_array;
  105. spinlock_t lock;
  106. struct pinctrl_dev *pctl_dev;
  107. };
  108. #define SUNXI_PIN(_pin, ...) \
  109. { \
  110. .pin = _pin, \
  111. .functions = (struct sunxi_desc_function[]){ \
  112. __VA_ARGS__, { } }, \
  113. }
  114. #define SUNXI_FUNCTION(_val, _name) \
  115. { \
  116. .name = _name, \
  117. .muxval = _val, \
  118. }
  119. #define SUNXI_FUNCTION_IRQ(_val, _irq) \
  120. { \
  121. .name = "irq", \
  122. .muxval = _val, \
  123. .irqnum = _irq, \
  124. }
  125. #define SUNXI_FUNCTION_IRQ_BANK(_val, _bank, _irq) \
  126. { \
  127. .name = "irq", \
  128. .muxval = _val, \
  129. .irqbank = _bank, \
  130. .irqnum = _irq, \
  131. }
  132. /*
  133. * The sunXi PIO registers are organized as is:
  134. * 0x00 - 0x0c Muxing values.
  135. * 8 pins per register, each pin having a 4bits value
  136. * 0x10 Pin values
  137. * 32 bits per register, each pin corresponding to one bit
  138. * 0x14 - 0x18 Drive level
  139. * 16 pins per register, each pin having a 2bits value
  140. * 0x1c - 0x20 Pull-Up values
  141. * 16 pins per register, each pin having a 2bits value
  142. *
  143. * This is for the first bank. Each bank will have the same layout,
  144. * with an offset being a multiple of 0x24.
  145. *
  146. * The following functions calculate from the pin number the register
  147. * and the bit offset that we should access.
  148. */
  149. static inline u32 sunxi_mux_reg(u16 pin)
  150. {
  151. u8 bank = pin / PINS_PER_BANK;
  152. u32 offset = bank * BANK_MEM_SIZE;
  153. offset += MUX_REGS_OFFSET;
  154. offset += pin % PINS_PER_BANK / MUX_PINS_PER_REG * 0x04;
  155. return round_down(offset, 4);
  156. }
  157. static inline u32 sunxi_mux_offset(u16 pin)
  158. {
  159. u32 pin_num = pin % MUX_PINS_PER_REG;
  160. return pin_num * MUX_PINS_BITS;
  161. }
  162. static inline u32 sunxi_data_reg(u16 pin)
  163. {
  164. u8 bank = pin / PINS_PER_BANK;
  165. u32 offset = bank * BANK_MEM_SIZE;
  166. offset += DATA_REGS_OFFSET;
  167. offset += pin % PINS_PER_BANK / DATA_PINS_PER_REG * 0x04;
  168. return round_down(offset, 4);
  169. }
  170. static inline u32 sunxi_data_offset(u16 pin)
  171. {
  172. u32 pin_num = pin % DATA_PINS_PER_REG;
  173. return pin_num * DATA_PINS_BITS;
  174. }
  175. static inline u32 sunxi_dlevel_reg(u16 pin)
  176. {
  177. u8 bank = pin / PINS_PER_BANK;
  178. u32 offset = bank * BANK_MEM_SIZE;
  179. offset += DLEVEL_REGS_OFFSET;
  180. offset += pin % PINS_PER_BANK / DLEVEL_PINS_PER_REG * 0x04;
  181. return round_down(offset, 4);
  182. }
  183. static inline u32 sunxi_dlevel_offset(u16 pin)
  184. {
  185. u32 pin_num = pin % DLEVEL_PINS_PER_REG;
  186. return pin_num * DLEVEL_PINS_BITS;
  187. }
  188. static inline u32 sunxi_pull_reg(u16 pin)
  189. {
  190. u8 bank = pin / PINS_PER_BANK;
  191. u32 offset = bank * BANK_MEM_SIZE;
  192. offset += PULL_REGS_OFFSET;
  193. offset += pin % PINS_PER_BANK / PULL_PINS_PER_REG * 0x04;
  194. return round_down(offset, 4);
  195. }
  196. static inline u32 sunxi_pull_offset(u16 pin)
  197. {
  198. u32 pin_num = pin % PULL_PINS_PER_REG;
  199. return pin_num * PULL_PINS_BITS;
  200. }
  201. static inline u32 sunxi_irq_cfg_reg(u16 irq)
  202. {
  203. u8 bank = irq / IRQ_PER_BANK;
  204. u8 reg = (irq % IRQ_PER_BANK) / IRQ_CFG_IRQ_PER_REG * 0x04;
  205. return IRQ_CFG_REG + bank * IRQ_MEM_SIZE + reg;
  206. }
  207. static inline u32 sunxi_irq_cfg_offset(u16 irq)
  208. {
  209. u32 irq_num = irq % IRQ_CFG_IRQ_PER_REG;
  210. return irq_num * IRQ_CFG_IRQ_BITS;
  211. }
  212. static inline u32 sunxi_irq_ctrl_reg_from_bank(u8 bank)
  213. {
  214. return IRQ_CTRL_REG + bank * IRQ_MEM_SIZE;
  215. }
  216. static inline u32 sunxi_irq_ctrl_reg(u16 irq)
  217. {
  218. u8 bank = irq / IRQ_PER_BANK;
  219. return sunxi_irq_ctrl_reg_from_bank(bank);
  220. }
  221. static inline u32 sunxi_irq_ctrl_offset(u16 irq)
  222. {
  223. u32 irq_num = irq % IRQ_CTRL_IRQ_PER_REG;
  224. return irq_num * IRQ_CTRL_IRQ_BITS;
  225. }
  226. static inline u32 sunxi_irq_status_reg_from_bank(u8 bank)
  227. {
  228. return IRQ_STATUS_REG + bank * IRQ_MEM_SIZE;
  229. }
  230. static inline u32 sunxi_irq_status_reg(u16 irq)
  231. {
  232. u8 bank = irq / IRQ_PER_BANK;
  233. return sunxi_irq_status_reg_from_bank(bank);
  234. }
  235. static inline u32 sunxi_irq_status_offset(u16 irq)
  236. {
  237. u32 irq_num = irq % IRQ_STATUS_IRQ_PER_REG;
  238. return irq_num * IRQ_STATUS_IRQ_BITS;
  239. }
  240. int sunxi_pinctrl_init(struct platform_device *pdev,
  241. const struct sunxi_pinctrl_desc *desc);
  242. #endif /* __PINCTRL_SUNXI_H */