qla_mbx.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval;
  34. unsigned long flags = 0;
  35. device_reg_t *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. unsigned long wait_time;
  44. struct qla_hw_data *ha = vha->hw;
  45. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  46. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  47. if (ha->pdev->error_state > pci_channel_io_frozen) {
  48. ql_log(ql_log_warn, vha, 0x1001,
  49. "error_state is greater than pci_channel_io_frozen, "
  50. "exiting.\n");
  51. return QLA_FUNCTION_TIMEOUT;
  52. }
  53. if (vha->device_flags & DFLG_DEV_FAILED) {
  54. ql_log(ql_log_warn, vha, 0x1002,
  55. "Device in failed state, exiting.\n");
  56. return QLA_FUNCTION_TIMEOUT;
  57. }
  58. reg = ha->iobase;
  59. io_lock_on = base_vha->flags.init_done;
  60. rval = QLA_SUCCESS;
  61. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  62. if (ha->flags.pci_channel_io_perm_failure) {
  63. ql_log(ql_log_warn, vha, 0x1003,
  64. "Perm failure on EEH timeout MBX, exiting.\n");
  65. return QLA_FUNCTION_TIMEOUT;
  66. }
  67. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  68. /* Setting Link-Down error */
  69. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  70. ql_log(ql_log_warn, vha, 0x1004,
  71. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  72. return QLA_FUNCTION_TIMEOUT;
  73. }
  74. /*
  75. * Wait for active mailbox commands to finish by waiting at most tov
  76. * seconds. This is to serialize actual issuing of mailbox cmds during
  77. * non ISP abort time.
  78. */
  79. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  80. /* Timeout occurred. Return error. */
  81. ql_log(ql_log_warn, vha, 0x1005,
  82. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  83. mcp->mb[0]);
  84. return QLA_FUNCTION_TIMEOUT;
  85. }
  86. ha->flags.mbox_busy = 1;
  87. /* Save mailbox command for debug */
  88. ha->mcp = mcp;
  89. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  90. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  91. spin_lock_irqsave(&ha->hardware_lock, flags);
  92. /* Load mailbox registers. */
  93. if (IS_P3P_TYPE(ha))
  94. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  95. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  96. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  97. else
  98. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  99. iptr = mcp->mb;
  100. command = mcp->mb[0];
  101. mboxes = mcp->out_mb;
  102. ql_dbg(ql_dbg_mbx, vha, 0x1111,
  103. "Mailbox registers (OUT):\n");
  104. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  105. if (IS_QLA2200(ha) && cnt == 8)
  106. optr =
  107. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  108. if (mboxes & BIT_0) {
  109. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  110. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  111. WRT_REG_WORD(optr, *iptr);
  112. }
  113. mboxes >>= 1;
  114. optr++;
  115. iptr++;
  116. }
  117. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  118. "I/O Address = %p.\n", optr);
  119. /* Issue set host interrupt command to send cmd out. */
  120. ha->flags.mbox_int = 0;
  121. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  122. /* Unlock mbx registers and wait for interrupt */
  123. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  124. "Going to unlock irq & waiting for interrupts. "
  125. "jiffies=%lx.\n", jiffies);
  126. /* Wait for mbx cmd completion until timeout */
  127. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  128. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  129. if (IS_P3P_TYPE(ha)) {
  130. if (RD_REG_DWORD(&reg->isp82.hint) &
  131. HINT_MBX_INT_PENDING) {
  132. spin_unlock_irqrestore(&ha->hardware_lock,
  133. flags);
  134. ha->flags.mbox_busy = 0;
  135. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  136. "Pending mailbox timeout, exiting.\n");
  137. rval = QLA_FUNCTION_TIMEOUT;
  138. goto premature_exit;
  139. }
  140. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  141. } else if (IS_FWI2_CAPABLE(ha))
  142. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  143. else
  144. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  145. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  146. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  147. mcp->tov * HZ)) {
  148. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  149. "cmd=%x Timeout.\n", command);
  150. spin_lock_irqsave(&ha->hardware_lock, flags);
  151. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  152. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  153. }
  154. } else {
  155. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  156. "Cmd=%x Polling Mode.\n", command);
  157. if (IS_P3P_TYPE(ha)) {
  158. if (RD_REG_DWORD(&reg->isp82.hint) &
  159. HINT_MBX_INT_PENDING) {
  160. spin_unlock_irqrestore(&ha->hardware_lock,
  161. flags);
  162. ha->flags.mbox_busy = 0;
  163. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  164. "Pending mailbox timeout, exiting.\n");
  165. rval = QLA_FUNCTION_TIMEOUT;
  166. goto premature_exit;
  167. }
  168. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  169. } else if (IS_FWI2_CAPABLE(ha))
  170. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  171. else
  172. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  173. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  174. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  175. while (!ha->flags.mbox_int) {
  176. if (time_after(jiffies, wait_time))
  177. break;
  178. /* Check for pending interrupts. */
  179. qla2x00_poll(ha->rsp_q_map[0]);
  180. if (!ha->flags.mbox_int &&
  181. !(IS_QLA2200(ha) &&
  182. command == MBC_LOAD_RISC_RAM_EXTENDED))
  183. msleep(10);
  184. } /* while */
  185. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  186. "Waited %d sec.\n",
  187. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  188. }
  189. /* Check whether we timed out */
  190. if (ha->flags.mbox_int) {
  191. uint16_t *iptr2;
  192. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  193. "Cmd=%x completed.\n", command);
  194. /* Got interrupt. Clear the flag. */
  195. ha->flags.mbox_int = 0;
  196. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  197. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  198. ha->flags.mbox_busy = 0;
  199. /* Setting Link-Down error */
  200. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  201. ha->mcp = NULL;
  202. rval = QLA_FUNCTION_FAILED;
  203. ql_log(ql_log_warn, vha, 0x1015,
  204. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  205. goto premature_exit;
  206. }
  207. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  208. rval = QLA_FUNCTION_FAILED;
  209. /* Load return mailbox registers. */
  210. iptr2 = mcp->mb;
  211. iptr = (uint16_t *)&ha->mailbox_out[0];
  212. mboxes = mcp->in_mb;
  213. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  214. "Mailbox registers (IN):\n");
  215. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  216. if (mboxes & BIT_0) {
  217. *iptr2 = *iptr;
  218. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  219. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  220. }
  221. mboxes >>= 1;
  222. iptr2++;
  223. iptr++;
  224. }
  225. } else {
  226. uint16_t mb0;
  227. uint32_t ictrl;
  228. if (IS_FWI2_CAPABLE(ha)) {
  229. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  230. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  231. } else {
  232. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  233. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  234. }
  235. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  236. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  237. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  238. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  239. /*
  240. * Attempt to capture a firmware dump for further analysis
  241. * of the current firmware state. We do not need to do this
  242. * if we are intentionally generating a dump.
  243. */
  244. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  245. ha->isp_ops->fw_dump(vha, 0);
  246. rval = QLA_FUNCTION_TIMEOUT;
  247. }
  248. ha->flags.mbox_busy = 0;
  249. /* Clean up */
  250. ha->mcp = NULL;
  251. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  252. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  253. "Checking for additional resp interrupt.\n");
  254. /* polling mode for non isp_abort commands. */
  255. qla2x00_poll(ha->rsp_q_map[0]);
  256. }
  257. if (rval == QLA_FUNCTION_TIMEOUT &&
  258. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  259. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  260. ha->flags.eeh_busy) {
  261. /* not in dpc. schedule it for dpc to take over. */
  262. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  263. "Timeout, schedule isp_abort_needed.\n");
  264. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  265. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  266. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  267. if (IS_QLA82XX(ha)) {
  268. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  269. "disabling pause transmit on port "
  270. "0 & 1.\n");
  271. qla82xx_wr_32(ha,
  272. QLA82XX_CRB_NIU + 0x98,
  273. CRB_NIU_XG_PAUSE_CTL_P0|
  274. CRB_NIU_XG_PAUSE_CTL_P1);
  275. }
  276. ql_log(ql_log_info, base_vha, 0x101c,
  277. "Mailbox cmd timeout occurred, cmd=0x%x, "
  278. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  279. "abort.\n", command, mcp->mb[0],
  280. ha->flags.eeh_busy);
  281. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  282. qla2xxx_wake_dpc(vha);
  283. }
  284. } else if (!abort_active) {
  285. /* call abort directly since we are in the DPC thread */
  286. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  287. "Timeout, calling abort_isp.\n");
  288. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  289. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  290. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  291. if (IS_QLA82XX(ha)) {
  292. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  293. "disabling pause transmit on port "
  294. "0 & 1.\n");
  295. qla82xx_wr_32(ha,
  296. QLA82XX_CRB_NIU + 0x98,
  297. CRB_NIU_XG_PAUSE_CTL_P0|
  298. CRB_NIU_XG_PAUSE_CTL_P1);
  299. }
  300. ql_log(ql_log_info, base_vha, 0x101e,
  301. "Mailbox cmd timeout occurred, cmd=0x%x, "
  302. "mb[0]=0x%x. Scheduling ISP abort ",
  303. command, mcp->mb[0]);
  304. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  305. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  306. /* Allow next mbx cmd to come in. */
  307. complete(&ha->mbx_cmd_comp);
  308. if (ha->isp_ops->abort_isp(vha)) {
  309. /* Failed. retry later. */
  310. set_bit(ISP_ABORT_NEEDED,
  311. &vha->dpc_flags);
  312. }
  313. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  314. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  315. "Finished abort_isp.\n");
  316. goto mbx_done;
  317. }
  318. }
  319. }
  320. premature_exit:
  321. /* Allow next mbx cmd to come in. */
  322. complete(&ha->mbx_cmd_comp);
  323. mbx_done:
  324. if (rval) {
  325. ql_dbg(ql_dbg_disc, base_vha, 0x1020,
  326. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  327. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  328. } else {
  329. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  330. }
  331. return rval;
  332. }
  333. int
  334. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  335. uint32_t risc_code_size)
  336. {
  337. int rval;
  338. struct qla_hw_data *ha = vha->hw;
  339. mbx_cmd_t mc;
  340. mbx_cmd_t *mcp = &mc;
  341. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  342. "Entered %s.\n", __func__);
  343. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  344. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  345. mcp->mb[8] = MSW(risc_addr);
  346. mcp->out_mb = MBX_8|MBX_0;
  347. } else {
  348. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  349. mcp->out_mb = MBX_0;
  350. }
  351. mcp->mb[1] = LSW(risc_addr);
  352. mcp->mb[2] = MSW(req_dma);
  353. mcp->mb[3] = LSW(req_dma);
  354. mcp->mb[6] = MSW(MSD(req_dma));
  355. mcp->mb[7] = LSW(MSD(req_dma));
  356. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  357. if (IS_FWI2_CAPABLE(ha)) {
  358. mcp->mb[4] = MSW(risc_code_size);
  359. mcp->mb[5] = LSW(risc_code_size);
  360. mcp->out_mb |= MBX_5|MBX_4;
  361. } else {
  362. mcp->mb[4] = LSW(risc_code_size);
  363. mcp->out_mb |= MBX_4;
  364. }
  365. mcp->in_mb = MBX_0;
  366. mcp->tov = MBX_TOV_SECONDS;
  367. mcp->flags = 0;
  368. rval = qla2x00_mailbox_command(vha, mcp);
  369. if (rval != QLA_SUCCESS) {
  370. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  371. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  372. } else {
  373. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  374. "Done %s.\n", __func__);
  375. }
  376. return rval;
  377. }
  378. #define EXTENDED_BB_CREDITS BIT_0
  379. /*
  380. * qla2x00_execute_fw
  381. * Start adapter firmware.
  382. *
  383. * Input:
  384. * ha = adapter block pointer.
  385. * TARGET_QUEUE_LOCK must be released.
  386. * ADAPTER_STATE_LOCK must be released.
  387. *
  388. * Returns:
  389. * qla2x00 local function return status code.
  390. *
  391. * Context:
  392. * Kernel context.
  393. */
  394. int
  395. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  396. {
  397. int rval;
  398. struct qla_hw_data *ha = vha->hw;
  399. mbx_cmd_t mc;
  400. mbx_cmd_t *mcp = &mc;
  401. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  402. "Entered %s.\n", __func__);
  403. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  404. mcp->out_mb = MBX_0;
  405. mcp->in_mb = MBX_0;
  406. if (IS_FWI2_CAPABLE(ha)) {
  407. mcp->mb[1] = MSW(risc_addr);
  408. mcp->mb[2] = LSW(risc_addr);
  409. mcp->mb[3] = 0;
  410. if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
  411. IS_QLA27XX(ha)) {
  412. struct nvram_81xx *nv = ha->nvram;
  413. mcp->mb[4] = (nv->enhanced_features &
  414. EXTENDED_BB_CREDITS);
  415. } else
  416. mcp->mb[4] = 0;
  417. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  418. mcp->in_mb |= MBX_1;
  419. } else {
  420. mcp->mb[1] = LSW(risc_addr);
  421. mcp->out_mb |= MBX_1;
  422. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  423. mcp->mb[2] = 0;
  424. mcp->out_mb |= MBX_2;
  425. }
  426. }
  427. mcp->tov = MBX_TOV_SECONDS;
  428. mcp->flags = 0;
  429. rval = qla2x00_mailbox_command(vha, mcp);
  430. if (rval != QLA_SUCCESS) {
  431. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  432. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  433. } else {
  434. if (IS_FWI2_CAPABLE(ha)) {
  435. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  436. "Done exchanges=%x.\n", mcp->mb[1]);
  437. } else {
  438. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  439. "Done %s.\n", __func__);
  440. }
  441. }
  442. return rval;
  443. }
  444. /*
  445. * qla2x00_get_fw_version
  446. * Get firmware version.
  447. *
  448. * Input:
  449. * ha: adapter state pointer.
  450. * major: pointer for major number.
  451. * minor: pointer for minor number.
  452. * subminor: pointer for subminor number.
  453. *
  454. * Returns:
  455. * qla2x00 local function return status code.
  456. *
  457. * Context:
  458. * Kernel context.
  459. */
  460. int
  461. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  462. {
  463. int rval;
  464. mbx_cmd_t mc;
  465. mbx_cmd_t *mcp = &mc;
  466. struct qla_hw_data *ha = vha->hw;
  467. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  468. "Entered %s.\n", __func__);
  469. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  470. mcp->out_mb = MBX_0;
  471. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  472. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  473. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  474. if (IS_FWI2_CAPABLE(ha))
  475. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  476. if (IS_QLA27XX(ha))
  477. mcp->in_mb |= MBX_21|MBX_20|MBX_19|MBX_18;
  478. mcp->flags = 0;
  479. mcp->tov = MBX_TOV_SECONDS;
  480. rval = qla2x00_mailbox_command(vha, mcp);
  481. if (rval != QLA_SUCCESS)
  482. goto failed;
  483. /* Return mailbox data. */
  484. ha->fw_major_version = mcp->mb[1];
  485. ha->fw_minor_version = mcp->mb[2];
  486. ha->fw_subminor_version = mcp->mb[3];
  487. ha->fw_attributes = mcp->mb[6];
  488. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  489. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  490. else
  491. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  492. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  493. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  494. ha->mpi_version[1] = mcp->mb[11] >> 8;
  495. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  496. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  497. ha->phy_version[0] = mcp->mb[8] & 0xff;
  498. ha->phy_version[1] = mcp->mb[9] >> 8;
  499. ha->phy_version[2] = mcp->mb[9] & 0xff;
  500. }
  501. if (IS_FWI2_CAPABLE(ha)) {
  502. ha->fw_attributes_h = mcp->mb[15];
  503. ha->fw_attributes_ext[0] = mcp->mb[16];
  504. ha->fw_attributes_ext[1] = mcp->mb[17];
  505. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  506. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  507. __func__, mcp->mb[15], mcp->mb[6]);
  508. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  509. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  510. __func__, mcp->mb[17], mcp->mb[16]);
  511. }
  512. if (IS_QLA27XX(ha)) {
  513. ha->fw_shared_ram_start = (mcp->mb[19] << 16) | mcp->mb[18];
  514. ha->fw_shared_ram_end = (mcp->mb[21] << 16) | mcp->mb[20];
  515. }
  516. failed:
  517. if (rval != QLA_SUCCESS) {
  518. /*EMPTY*/
  519. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  520. } else {
  521. /*EMPTY*/
  522. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  523. "Done %s.\n", __func__);
  524. }
  525. return rval;
  526. }
  527. /*
  528. * qla2x00_get_fw_options
  529. * Set firmware options.
  530. *
  531. * Input:
  532. * ha = adapter block pointer.
  533. * fwopt = pointer for firmware options.
  534. *
  535. * Returns:
  536. * qla2x00 local function return status code.
  537. *
  538. * Context:
  539. * Kernel context.
  540. */
  541. int
  542. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  543. {
  544. int rval;
  545. mbx_cmd_t mc;
  546. mbx_cmd_t *mcp = &mc;
  547. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  548. "Entered %s.\n", __func__);
  549. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  550. mcp->out_mb = MBX_0;
  551. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  552. mcp->tov = MBX_TOV_SECONDS;
  553. mcp->flags = 0;
  554. rval = qla2x00_mailbox_command(vha, mcp);
  555. if (rval != QLA_SUCCESS) {
  556. /*EMPTY*/
  557. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  558. } else {
  559. fwopts[0] = mcp->mb[0];
  560. fwopts[1] = mcp->mb[1];
  561. fwopts[2] = mcp->mb[2];
  562. fwopts[3] = mcp->mb[3];
  563. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  564. "Done %s.\n", __func__);
  565. }
  566. return rval;
  567. }
  568. /*
  569. * qla2x00_set_fw_options
  570. * Set firmware options.
  571. *
  572. * Input:
  573. * ha = adapter block pointer.
  574. * fwopt = pointer for firmware options.
  575. *
  576. * Returns:
  577. * qla2x00 local function return status code.
  578. *
  579. * Context:
  580. * Kernel context.
  581. */
  582. int
  583. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  584. {
  585. int rval;
  586. mbx_cmd_t mc;
  587. mbx_cmd_t *mcp = &mc;
  588. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  589. "Entered %s.\n", __func__);
  590. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  591. mcp->mb[1] = fwopts[1];
  592. mcp->mb[2] = fwopts[2];
  593. mcp->mb[3] = fwopts[3];
  594. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  595. mcp->in_mb = MBX_0;
  596. if (IS_FWI2_CAPABLE(vha->hw)) {
  597. mcp->in_mb |= MBX_1;
  598. } else {
  599. mcp->mb[10] = fwopts[10];
  600. mcp->mb[11] = fwopts[11];
  601. mcp->mb[12] = 0; /* Undocumented, but used */
  602. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  603. }
  604. mcp->tov = MBX_TOV_SECONDS;
  605. mcp->flags = 0;
  606. rval = qla2x00_mailbox_command(vha, mcp);
  607. fwopts[0] = mcp->mb[0];
  608. if (rval != QLA_SUCCESS) {
  609. /*EMPTY*/
  610. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  611. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  612. } else {
  613. /*EMPTY*/
  614. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  615. "Done %s.\n", __func__);
  616. }
  617. return rval;
  618. }
  619. /*
  620. * qla2x00_mbx_reg_test
  621. * Mailbox register wrap test.
  622. *
  623. * Input:
  624. * ha = adapter block pointer.
  625. * TARGET_QUEUE_LOCK must be released.
  626. * ADAPTER_STATE_LOCK must be released.
  627. *
  628. * Returns:
  629. * qla2x00 local function return status code.
  630. *
  631. * Context:
  632. * Kernel context.
  633. */
  634. int
  635. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  636. {
  637. int rval;
  638. mbx_cmd_t mc;
  639. mbx_cmd_t *mcp = &mc;
  640. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  641. "Entered %s.\n", __func__);
  642. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  643. mcp->mb[1] = 0xAAAA;
  644. mcp->mb[2] = 0x5555;
  645. mcp->mb[3] = 0xAA55;
  646. mcp->mb[4] = 0x55AA;
  647. mcp->mb[5] = 0xA5A5;
  648. mcp->mb[6] = 0x5A5A;
  649. mcp->mb[7] = 0x2525;
  650. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  651. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  652. mcp->tov = MBX_TOV_SECONDS;
  653. mcp->flags = 0;
  654. rval = qla2x00_mailbox_command(vha, mcp);
  655. if (rval == QLA_SUCCESS) {
  656. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  657. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  658. rval = QLA_FUNCTION_FAILED;
  659. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  660. mcp->mb[7] != 0x2525)
  661. rval = QLA_FUNCTION_FAILED;
  662. }
  663. if (rval != QLA_SUCCESS) {
  664. /*EMPTY*/
  665. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  666. } else {
  667. /*EMPTY*/
  668. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  669. "Done %s.\n", __func__);
  670. }
  671. return rval;
  672. }
  673. /*
  674. * qla2x00_verify_checksum
  675. * Verify firmware checksum.
  676. *
  677. * Input:
  678. * ha = adapter block pointer.
  679. * TARGET_QUEUE_LOCK must be released.
  680. * ADAPTER_STATE_LOCK must be released.
  681. *
  682. * Returns:
  683. * qla2x00 local function return status code.
  684. *
  685. * Context:
  686. * Kernel context.
  687. */
  688. int
  689. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  690. {
  691. int rval;
  692. mbx_cmd_t mc;
  693. mbx_cmd_t *mcp = &mc;
  694. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  695. "Entered %s.\n", __func__);
  696. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  697. mcp->out_mb = MBX_0;
  698. mcp->in_mb = MBX_0;
  699. if (IS_FWI2_CAPABLE(vha->hw)) {
  700. mcp->mb[1] = MSW(risc_addr);
  701. mcp->mb[2] = LSW(risc_addr);
  702. mcp->out_mb |= MBX_2|MBX_1;
  703. mcp->in_mb |= MBX_2|MBX_1;
  704. } else {
  705. mcp->mb[1] = LSW(risc_addr);
  706. mcp->out_mb |= MBX_1;
  707. mcp->in_mb |= MBX_1;
  708. }
  709. mcp->tov = MBX_TOV_SECONDS;
  710. mcp->flags = 0;
  711. rval = qla2x00_mailbox_command(vha, mcp);
  712. if (rval != QLA_SUCCESS) {
  713. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  714. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  715. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  716. } else {
  717. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  718. "Done %s.\n", __func__);
  719. }
  720. return rval;
  721. }
  722. /*
  723. * qla2x00_issue_iocb
  724. * Issue IOCB using mailbox command
  725. *
  726. * Input:
  727. * ha = adapter state pointer.
  728. * buffer = buffer pointer.
  729. * phys_addr = physical address of buffer.
  730. * size = size of buffer.
  731. * TARGET_QUEUE_LOCK must be released.
  732. * ADAPTER_STATE_LOCK must be released.
  733. *
  734. * Returns:
  735. * qla2x00 local function return status code.
  736. *
  737. * Context:
  738. * Kernel context.
  739. */
  740. int
  741. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  742. dma_addr_t phys_addr, size_t size, uint32_t tov)
  743. {
  744. int rval;
  745. mbx_cmd_t mc;
  746. mbx_cmd_t *mcp = &mc;
  747. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  748. "Entered %s.\n", __func__);
  749. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  750. mcp->mb[1] = 0;
  751. mcp->mb[2] = MSW(phys_addr);
  752. mcp->mb[3] = LSW(phys_addr);
  753. mcp->mb[6] = MSW(MSD(phys_addr));
  754. mcp->mb[7] = LSW(MSD(phys_addr));
  755. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  756. mcp->in_mb = MBX_2|MBX_0;
  757. mcp->tov = tov;
  758. mcp->flags = 0;
  759. rval = qla2x00_mailbox_command(vha, mcp);
  760. if (rval != QLA_SUCCESS) {
  761. /*EMPTY*/
  762. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  763. } else {
  764. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  765. /* Mask reserved bits. */
  766. sts_entry->entry_status &=
  767. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  768. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  769. "Done %s.\n", __func__);
  770. }
  771. return rval;
  772. }
  773. int
  774. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  775. size_t size)
  776. {
  777. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  778. MBX_TOV_SECONDS);
  779. }
  780. /*
  781. * qla2x00_abort_command
  782. * Abort command aborts a specified IOCB.
  783. *
  784. * Input:
  785. * ha = adapter block pointer.
  786. * sp = SB structure pointer.
  787. *
  788. * Returns:
  789. * qla2x00 local function return status code.
  790. *
  791. * Context:
  792. * Kernel context.
  793. */
  794. int
  795. qla2x00_abort_command(srb_t *sp)
  796. {
  797. unsigned long flags = 0;
  798. int rval;
  799. uint32_t handle = 0;
  800. mbx_cmd_t mc;
  801. mbx_cmd_t *mcp = &mc;
  802. fc_port_t *fcport = sp->fcport;
  803. scsi_qla_host_t *vha = fcport->vha;
  804. struct qla_hw_data *ha = vha->hw;
  805. struct req_que *req = vha->req;
  806. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  807. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  808. "Entered %s.\n", __func__);
  809. spin_lock_irqsave(&ha->hardware_lock, flags);
  810. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  811. if (req->outstanding_cmds[handle] == sp)
  812. break;
  813. }
  814. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  815. if (handle == req->num_outstanding_cmds) {
  816. /* command not found */
  817. return QLA_FUNCTION_FAILED;
  818. }
  819. mcp->mb[0] = MBC_ABORT_COMMAND;
  820. if (HAS_EXTENDED_IDS(ha))
  821. mcp->mb[1] = fcport->loop_id;
  822. else
  823. mcp->mb[1] = fcport->loop_id << 8;
  824. mcp->mb[2] = (uint16_t)handle;
  825. mcp->mb[3] = (uint16_t)(handle >> 16);
  826. mcp->mb[6] = (uint16_t)cmd->device->lun;
  827. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  828. mcp->in_mb = MBX_0;
  829. mcp->tov = MBX_TOV_SECONDS;
  830. mcp->flags = 0;
  831. rval = qla2x00_mailbox_command(vha, mcp);
  832. if (rval != QLA_SUCCESS) {
  833. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  834. } else {
  835. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  836. "Done %s.\n", __func__);
  837. }
  838. return rval;
  839. }
  840. int
  841. qla2x00_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  842. {
  843. int rval, rval2;
  844. mbx_cmd_t mc;
  845. mbx_cmd_t *mcp = &mc;
  846. scsi_qla_host_t *vha;
  847. struct req_que *req;
  848. struct rsp_que *rsp;
  849. l = l;
  850. vha = fcport->vha;
  851. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  852. "Entered %s.\n", __func__);
  853. req = vha->hw->req_q_map[0];
  854. rsp = req->rsp;
  855. mcp->mb[0] = MBC_ABORT_TARGET;
  856. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  857. if (HAS_EXTENDED_IDS(vha->hw)) {
  858. mcp->mb[1] = fcport->loop_id;
  859. mcp->mb[10] = 0;
  860. mcp->out_mb |= MBX_10;
  861. } else {
  862. mcp->mb[1] = fcport->loop_id << 8;
  863. }
  864. mcp->mb[2] = vha->hw->loop_reset_delay;
  865. mcp->mb[9] = vha->vp_idx;
  866. mcp->in_mb = MBX_0;
  867. mcp->tov = MBX_TOV_SECONDS;
  868. mcp->flags = 0;
  869. rval = qla2x00_mailbox_command(vha, mcp);
  870. if (rval != QLA_SUCCESS) {
  871. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  872. "Failed=%x.\n", rval);
  873. }
  874. /* Issue marker IOCB. */
  875. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  876. MK_SYNC_ID);
  877. if (rval2 != QLA_SUCCESS) {
  878. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  879. "Failed to issue marker IOCB (%x).\n", rval2);
  880. } else {
  881. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  882. "Done %s.\n", __func__);
  883. }
  884. return rval;
  885. }
  886. int
  887. qla2x00_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  888. {
  889. int rval, rval2;
  890. mbx_cmd_t mc;
  891. mbx_cmd_t *mcp = &mc;
  892. scsi_qla_host_t *vha;
  893. struct req_que *req;
  894. struct rsp_que *rsp;
  895. vha = fcport->vha;
  896. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  897. "Entered %s.\n", __func__);
  898. req = vha->hw->req_q_map[0];
  899. rsp = req->rsp;
  900. mcp->mb[0] = MBC_LUN_RESET;
  901. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  902. if (HAS_EXTENDED_IDS(vha->hw))
  903. mcp->mb[1] = fcport->loop_id;
  904. else
  905. mcp->mb[1] = fcport->loop_id << 8;
  906. mcp->mb[2] = (u32)l;
  907. mcp->mb[3] = 0;
  908. mcp->mb[9] = vha->vp_idx;
  909. mcp->in_mb = MBX_0;
  910. mcp->tov = MBX_TOV_SECONDS;
  911. mcp->flags = 0;
  912. rval = qla2x00_mailbox_command(vha, mcp);
  913. if (rval != QLA_SUCCESS) {
  914. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  915. }
  916. /* Issue marker IOCB. */
  917. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  918. MK_SYNC_ID_LUN);
  919. if (rval2 != QLA_SUCCESS) {
  920. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  921. "Failed to issue marker IOCB (%x).\n", rval2);
  922. } else {
  923. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  924. "Done %s.\n", __func__);
  925. }
  926. return rval;
  927. }
  928. /*
  929. * qla2x00_get_adapter_id
  930. * Get adapter ID and topology.
  931. *
  932. * Input:
  933. * ha = adapter block pointer.
  934. * id = pointer for loop ID.
  935. * al_pa = pointer for AL_PA.
  936. * area = pointer for area.
  937. * domain = pointer for domain.
  938. * top = pointer for topology.
  939. * TARGET_QUEUE_LOCK must be released.
  940. * ADAPTER_STATE_LOCK must be released.
  941. *
  942. * Returns:
  943. * qla2x00 local function return status code.
  944. *
  945. * Context:
  946. * Kernel context.
  947. */
  948. int
  949. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  950. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  951. {
  952. int rval;
  953. mbx_cmd_t mc;
  954. mbx_cmd_t *mcp = &mc;
  955. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  956. "Entered %s.\n", __func__);
  957. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  958. mcp->mb[9] = vha->vp_idx;
  959. mcp->out_mb = MBX_9|MBX_0;
  960. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  961. if (IS_CNA_CAPABLE(vha->hw))
  962. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  963. if (IS_FWI2_CAPABLE(vha->hw))
  964. mcp->in_mb |= MBX_19|MBX_18|MBX_17|MBX_16;
  965. mcp->tov = MBX_TOV_SECONDS;
  966. mcp->flags = 0;
  967. rval = qla2x00_mailbox_command(vha, mcp);
  968. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  969. rval = QLA_COMMAND_ERROR;
  970. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  971. rval = QLA_INVALID_COMMAND;
  972. /* Return data. */
  973. *id = mcp->mb[1];
  974. *al_pa = LSB(mcp->mb[2]);
  975. *area = MSB(mcp->mb[2]);
  976. *domain = LSB(mcp->mb[3]);
  977. *top = mcp->mb[6];
  978. *sw_cap = mcp->mb[7];
  979. if (rval != QLA_SUCCESS) {
  980. /*EMPTY*/
  981. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  982. } else {
  983. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  984. "Done %s.\n", __func__);
  985. if (IS_CNA_CAPABLE(vha->hw)) {
  986. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  987. vha->fcoe_fcf_idx = mcp->mb[10];
  988. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  989. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  990. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  991. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  992. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  993. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  994. }
  995. /* If FA-WWN supported */
  996. if (mcp->mb[7] & BIT_14) {
  997. vha->port_name[0] = MSB(mcp->mb[16]);
  998. vha->port_name[1] = LSB(mcp->mb[16]);
  999. vha->port_name[2] = MSB(mcp->mb[17]);
  1000. vha->port_name[3] = LSB(mcp->mb[17]);
  1001. vha->port_name[4] = MSB(mcp->mb[18]);
  1002. vha->port_name[5] = LSB(mcp->mb[18]);
  1003. vha->port_name[6] = MSB(mcp->mb[19]);
  1004. vha->port_name[7] = LSB(mcp->mb[19]);
  1005. fc_host_port_name(vha->host) =
  1006. wwn_to_u64(vha->port_name);
  1007. ql_dbg(ql_dbg_mbx, vha, 0x10ca,
  1008. "FA-WWN acquired %016llx\n",
  1009. wwn_to_u64(vha->port_name));
  1010. }
  1011. }
  1012. return rval;
  1013. }
  1014. /*
  1015. * qla2x00_get_retry_cnt
  1016. * Get current firmware login retry count and delay.
  1017. *
  1018. * Input:
  1019. * ha = adapter block pointer.
  1020. * retry_cnt = pointer to login retry count.
  1021. * tov = pointer to login timeout value.
  1022. *
  1023. * Returns:
  1024. * qla2x00 local function return status code.
  1025. *
  1026. * Context:
  1027. * Kernel context.
  1028. */
  1029. int
  1030. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1031. uint16_t *r_a_tov)
  1032. {
  1033. int rval;
  1034. uint16_t ratov;
  1035. mbx_cmd_t mc;
  1036. mbx_cmd_t *mcp = &mc;
  1037. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1038. "Entered %s.\n", __func__);
  1039. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1040. mcp->out_mb = MBX_0;
  1041. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1042. mcp->tov = MBX_TOV_SECONDS;
  1043. mcp->flags = 0;
  1044. rval = qla2x00_mailbox_command(vha, mcp);
  1045. if (rval != QLA_SUCCESS) {
  1046. /*EMPTY*/
  1047. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1048. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1049. } else {
  1050. /* Convert returned data and check our values. */
  1051. *r_a_tov = mcp->mb[3] / 2;
  1052. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1053. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1054. /* Update to the larger values */
  1055. *retry_cnt = (uint8_t)mcp->mb[1];
  1056. *tov = ratov;
  1057. }
  1058. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1059. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1060. }
  1061. return rval;
  1062. }
  1063. /*
  1064. * qla2x00_init_firmware
  1065. * Initialize adapter firmware.
  1066. *
  1067. * Input:
  1068. * ha = adapter block pointer.
  1069. * dptr = Initialization control block pointer.
  1070. * size = size of initialization control block.
  1071. * TARGET_QUEUE_LOCK must be released.
  1072. * ADAPTER_STATE_LOCK must be released.
  1073. *
  1074. * Returns:
  1075. * qla2x00 local function return status code.
  1076. *
  1077. * Context:
  1078. * Kernel context.
  1079. */
  1080. int
  1081. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1082. {
  1083. int rval;
  1084. mbx_cmd_t mc;
  1085. mbx_cmd_t *mcp = &mc;
  1086. struct qla_hw_data *ha = vha->hw;
  1087. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1088. "Entered %s.\n", __func__);
  1089. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1090. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1091. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1092. if (ha->flags.npiv_supported)
  1093. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1094. else
  1095. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1096. mcp->mb[1] = 0;
  1097. mcp->mb[2] = MSW(ha->init_cb_dma);
  1098. mcp->mb[3] = LSW(ha->init_cb_dma);
  1099. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1100. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1101. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1102. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1103. mcp->mb[1] = BIT_0;
  1104. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1105. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1106. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1107. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1108. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1109. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1110. }
  1111. /* 1 and 2 should normally be captured. */
  1112. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1113. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  1114. /* mb3 is additional info about the installed SFP. */
  1115. mcp->in_mb |= MBX_3;
  1116. mcp->buf_size = size;
  1117. mcp->flags = MBX_DMA_OUT;
  1118. mcp->tov = MBX_TOV_SECONDS;
  1119. rval = qla2x00_mailbox_command(vha, mcp);
  1120. if (rval != QLA_SUCCESS) {
  1121. /*EMPTY*/
  1122. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1123. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1124. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1125. } else {
  1126. /*EMPTY*/
  1127. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1128. "Done %s.\n", __func__);
  1129. }
  1130. return rval;
  1131. }
  1132. /*
  1133. * qla2x00_get_node_name_list
  1134. * Issue get node name list mailbox command, kmalloc()
  1135. * and return the resulting list. Caller must kfree() it!
  1136. *
  1137. * Input:
  1138. * ha = adapter state pointer.
  1139. * out_data = resulting list
  1140. * out_len = length of the resulting list
  1141. *
  1142. * Returns:
  1143. * qla2x00 local function return status code.
  1144. *
  1145. * Context:
  1146. * Kernel context.
  1147. */
  1148. int
  1149. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1150. {
  1151. struct qla_hw_data *ha = vha->hw;
  1152. struct qla_port_24xx_data *list = NULL;
  1153. void *pmap;
  1154. mbx_cmd_t mc;
  1155. dma_addr_t pmap_dma;
  1156. ulong dma_size;
  1157. int rval, left;
  1158. left = 1;
  1159. while (left > 0) {
  1160. dma_size = left * sizeof(*list);
  1161. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1162. &pmap_dma, GFP_KERNEL);
  1163. if (!pmap) {
  1164. ql_log(ql_log_warn, vha, 0x113f,
  1165. "%s(%ld): DMA Alloc failed of %ld\n",
  1166. __func__, vha->host_no, dma_size);
  1167. rval = QLA_MEMORY_ALLOC_FAILED;
  1168. goto out;
  1169. }
  1170. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1171. mc.mb[1] = BIT_1 | BIT_3;
  1172. mc.mb[2] = MSW(pmap_dma);
  1173. mc.mb[3] = LSW(pmap_dma);
  1174. mc.mb[6] = MSW(MSD(pmap_dma));
  1175. mc.mb[7] = LSW(MSD(pmap_dma));
  1176. mc.mb[8] = dma_size;
  1177. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1178. mc.in_mb = MBX_0|MBX_1;
  1179. mc.tov = 30;
  1180. mc.flags = MBX_DMA_IN;
  1181. rval = qla2x00_mailbox_command(vha, &mc);
  1182. if (rval != QLA_SUCCESS) {
  1183. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1184. (mc.mb[1] == 0xA)) {
  1185. left += le16_to_cpu(mc.mb[2]) /
  1186. sizeof(struct qla_port_24xx_data);
  1187. goto restart;
  1188. }
  1189. goto out_free;
  1190. }
  1191. left = 0;
  1192. list = kmemdup(pmap, dma_size, GFP_KERNEL);
  1193. if (!list) {
  1194. ql_log(ql_log_warn, vha, 0x1140,
  1195. "%s(%ld): failed to allocate node names list "
  1196. "structure.\n", __func__, vha->host_no);
  1197. rval = QLA_MEMORY_ALLOC_FAILED;
  1198. goto out_free;
  1199. }
  1200. restart:
  1201. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1202. }
  1203. *out_data = list;
  1204. *out_len = dma_size;
  1205. out:
  1206. return rval;
  1207. out_free:
  1208. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1209. return rval;
  1210. }
  1211. /*
  1212. * qla2x00_get_port_database
  1213. * Issue normal/enhanced get port database mailbox command
  1214. * and copy device name as necessary.
  1215. *
  1216. * Input:
  1217. * ha = adapter state pointer.
  1218. * dev = structure pointer.
  1219. * opt = enhanced cmd option byte.
  1220. *
  1221. * Returns:
  1222. * qla2x00 local function return status code.
  1223. *
  1224. * Context:
  1225. * Kernel context.
  1226. */
  1227. int
  1228. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1229. {
  1230. int rval;
  1231. mbx_cmd_t mc;
  1232. mbx_cmd_t *mcp = &mc;
  1233. port_database_t *pd;
  1234. struct port_database_24xx *pd24;
  1235. dma_addr_t pd_dma;
  1236. struct qla_hw_data *ha = vha->hw;
  1237. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1238. "Entered %s.\n", __func__);
  1239. pd24 = NULL;
  1240. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1241. if (pd == NULL) {
  1242. ql_log(ql_log_warn, vha, 0x1050,
  1243. "Failed to allocate port database structure.\n");
  1244. return QLA_MEMORY_ALLOC_FAILED;
  1245. }
  1246. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1247. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1248. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1249. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1250. mcp->mb[2] = MSW(pd_dma);
  1251. mcp->mb[3] = LSW(pd_dma);
  1252. mcp->mb[6] = MSW(MSD(pd_dma));
  1253. mcp->mb[7] = LSW(MSD(pd_dma));
  1254. mcp->mb[9] = vha->vp_idx;
  1255. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1256. mcp->in_mb = MBX_0;
  1257. if (IS_FWI2_CAPABLE(ha)) {
  1258. mcp->mb[1] = fcport->loop_id;
  1259. mcp->mb[10] = opt;
  1260. mcp->out_mb |= MBX_10|MBX_1;
  1261. mcp->in_mb |= MBX_1;
  1262. } else if (HAS_EXTENDED_IDS(ha)) {
  1263. mcp->mb[1] = fcport->loop_id;
  1264. mcp->mb[10] = opt;
  1265. mcp->out_mb |= MBX_10|MBX_1;
  1266. } else {
  1267. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1268. mcp->out_mb |= MBX_1;
  1269. }
  1270. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1271. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1272. mcp->flags = MBX_DMA_IN;
  1273. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1274. rval = qla2x00_mailbox_command(vha, mcp);
  1275. if (rval != QLA_SUCCESS)
  1276. goto gpd_error_out;
  1277. if (IS_FWI2_CAPABLE(ha)) {
  1278. uint64_t zero = 0;
  1279. pd24 = (struct port_database_24xx *) pd;
  1280. /* Check for logged in state. */
  1281. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1282. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1283. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1284. "Unable to verify login-state (%x/%x) for "
  1285. "loop_id %x.\n", pd24->current_login_state,
  1286. pd24->last_login_state, fcport->loop_id);
  1287. rval = QLA_FUNCTION_FAILED;
  1288. goto gpd_error_out;
  1289. }
  1290. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1291. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1292. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1293. /* We lost the device mid way. */
  1294. rval = QLA_NOT_LOGGED_IN;
  1295. goto gpd_error_out;
  1296. }
  1297. /* Names are little-endian. */
  1298. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1299. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1300. /* Get port_id of device. */
  1301. fcport->d_id.b.domain = pd24->port_id[0];
  1302. fcport->d_id.b.area = pd24->port_id[1];
  1303. fcport->d_id.b.al_pa = pd24->port_id[2];
  1304. fcport->d_id.b.rsvd_1 = 0;
  1305. /* If not target must be initiator or unknown type. */
  1306. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1307. fcport->port_type = FCT_INITIATOR;
  1308. else
  1309. fcport->port_type = FCT_TARGET;
  1310. /* Passback COS information. */
  1311. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1312. FC_COS_CLASS2 : FC_COS_CLASS3;
  1313. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1314. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1315. } else {
  1316. uint64_t zero = 0;
  1317. /* Check for logged in state. */
  1318. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1319. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1320. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1321. "Unable to verify login-state (%x/%x) - "
  1322. "portid=%02x%02x%02x.\n", pd->master_state,
  1323. pd->slave_state, fcport->d_id.b.domain,
  1324. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1325. rval = QLA_FUNCTION_FAILED;
  1326. goto gpd_error_out;
  1327. }
  1328. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1329. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1330. memcmp(fcport->port_name, pd->port_name, 8))) {
  1331. /* We lost the device mid way. */
  1332. rval = QLA_NOT_LOGGED_IN;
  1333. goto gpd_error_out;
  1334. }
  1335. /* Names are little-endian. */
  1336. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1337. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1338. /* Get port_id of device. */
  1339. fcport->d_id.b.domain = pd->port_id[0];
  1340. fcport->d_id.b.area = pd->port_id[3];
  1341. fcport->d_id.b.al_pa = pd->port_id[2];
  1342. fcport->d_id.b.rsvd_1 = 0;
  1343. /* If not target must be initiator or unknown type. */
  1344. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1345. fcport->port_type = FCT_INITIATOR;
  1346. else
  1347. fcport->port_type = FCT_TARGET;
  1348. /* Passback COS information. */
  1349. fcport->supported_classes = (pd->options & BIT_4) ?
  1350. FC_COS_CLASS2: FC_COS_CLASS3;
  1351. }
  1352. gpd_error_out:
  1353. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1354. if (rval != QLA_SUCCESS) {
  1355. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1356. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1357. mcp->mb[0], mcp->mb[1]);
  1358. } else {
  1359. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1360. "Done %s.\n", __func__);
  1361. }
  1362. return rval;
  1363. }
  1364. /*
  1365. * qla2x00_get_firmware_state
  1366. * Get adapter firmware state.
  1367. *
  1368. * Input:
  1369. * ha = adapter block pointer.
  1370. * dptr = pointer for firmware state.
  1371. * TARGET_QUEUE_LOCK must be released.
  1372. * ADAPTER_STATE_LOCK must be released.
  1373. *
  1374. * Returns:
  1375. * qla2x00 local function return status code.
  1376. *
  1377. * Context:
  1378. * Kernel context.
  1379. */
  1380. int
  1381. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1382. {
  1383. int rval;
  1384. mbx_cmd_t mc;
  1385. mbx_cmd_t *mcp = &mc;
  1386. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1387. "Entered %s.\n", __func__);
  1388. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1389. mcp->out_mb = MBX_0;
  1390. if (IS_FWI2_CAPABLE(vha->hw))
  1391. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1392. else
  1393. mcp->in_mb = MBX_1|MBX_0;
  1394. mcp->tov = MBX_TOV_SECONDS;
  1395. mcp->flags = 0;
  1396. rval = qla2x00_mailbox_command(vha, mcp);
  1397. /* Return firmware states. */
  1398. states[0] = mcp->mb[1];
  1399. if (IS_FWI2_CAPABLE(vha->hw)) {
  1400. states[1] = mcp->mb[2];
  1401. states[2] = mcp->mb[3];
  1402. states[3] = mcp->mb[4];
  1403. states[4] = mcp->mb[5];
  1404. states[5] = mcp->mb[6]; /* DPORT status */
  1405. }
  1406. if (rval != QLA_SUCCESS) {
  1407. /*EMPTY*/
  1408. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1409. } else {
  1410. /*EMPTY*/
  1411. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1412. "Done %s.\n", __func__);
  1413. }
  1414. return rval;
  1415. }
  1416. /*
  1417. * qla2x00_get_port_name
  1418. * Issue get port name mailbox command.
  1419. * Returned name is in big endian format.
  1420. *
  1421. * Input:
  1422. * ha = adapter block pointer.
  1423. * loop_id = loop ID of device.
  1424. * name = pointer for name.
  1425. * TARGET_QUEUE_LOCK must be released.
  1426. * ADAPTER_STATE_LOCK must be released.
  1427. *
  1428. * Returns:
  1429. * qla2x00 local function return status code.
  1430. *
  1431. * Context:
  1432. * Kernel context.
  1433. */
  1434. int
  1435. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1436. uint8_t opt)
  1437. {
  1438. int rval;
  1439. mbx_cmd_t mc;
  1440. mbx_cmd_t *mcp = &mc;
  1441. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1442. "Entered %s.\n", __func__);
  1443. mcp->mb[0] = MBC_GET_PORT_NAME;
  1444. mcp->mb[9] = vha->vp_idx;
  1445. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1446. if (HAS_EXTENDED_IDS(vha->hw)) {
  1447. mcp->mb[1] = loop_id;
  1448. mcp->mb[10] = opt;
  1449. mcp->out_mb |= MBX_10;
  1450. } else {
  1451. mcp->mb[1] = loop_id << 8 | opt;
  1452. }
  1453. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1454. mcp->tov = MBX_TOV_SECONDS;
  1455. mcp->flags = 0;
  1456. rval = qla2x00_mailbox_command(vha, mcp);
  1457. if (rval != QLA_SUCCESS) {
  1458. /*EMPTY*/
  1459. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1460. } else {
  1461. if (name != NULL) {
  1462. /* This function returns name in big endian. */
  1463. name[0] = MSB(mcp->mb[2]);
  1464. name[1] = LSB(mcp->mb[2]);
  1465. name[2] = MSB(mcp->mb[3]);
  1466. name[3] = LSB(mcp->mb[3]);
  1467. name[4] = MSB(mcp->mb[6]);
  1468. name[5] = LSB(mcp->mb[6]);
  1469. name[6] = MSB(mcp->mb[7]);
  1470. name[7] = LSB(mcp->mb[7]);
  1471. }
  1472. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1473. "Done %s.\n", __func__);
  1474. }
  1475. return rval;
  1476. }
  1477. /*
  1478. * qla24xx_link_initialization
  1479. * Issue link initialization mailbox command.
  1480. *
  1481. * Input:
  1482. * ha = adapter block pointer.
  1483. * TARGET_QUEUE_LOCK must be released.
  1484. * ADAPTER_STATE_LOCK must be released.
  1485. *
  1486. * Returns:
  1487. * qla2x00 local function return status code.
  1488. *
  1489. * Context:
  1490. * Kernel context.
  1491. */
  1492. int
  1493. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1494. {
  1495. int rval;
  1496. mbx_cmd_t mc;
  1497. mbx_cmd_t *mcp = &mc;
  1498. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1499. "Entered %s.\n", __func__);
  1500. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1501. return QLA_FUNCTION_FAILED;
  1502. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1503. mcp->mb[1] = BIT_4;
  1504. if (vha->hw->operating_mode == LOOP)
  1505. mcp->mb[1] |= BIT_6;
  1506. else
  1507. mcp->mb[1] |= BIT_5;
  1508. mcp->mb[2] = 0;
  1509. mcp->mb[3] = 0;
  1510. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1511. mcp->in_mb = MBX_0;
  1512. mcp->tov = MBX_TOV_SECONDS;
  1513. mcp->flags = 0;
  1514. rval = qla2x00_mailbox_command(vha, mcp);
  1515. if (rval != QLA_SUCCESS) {
  1516. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1517. } else {
  1518. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1519. "Done %s.\n", __func__);
  1520. }
  1521. return rval;
  1522. }
  1523. /*
  1524. * qla2x00_lip_reset
  1525. * Issue LIP reset mailbox command.
  1526. *
  1527. * Input:
  1528. * ha = adapter block pointer.
  1529. * TARGET_QUEUE_LOCK must be released.
  1530. * ADAPTER_STATE_LOCK must be released.
  1531. *
  1532. * Returns:
  1533. * qla2x00 local function return status code.
  1534. *
  1535. * Context:
  1536. * Kernel context.
  1537. */
  1538. int
  1539. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1540. {
  1541. int rval;
  1542. mbx_cmd_t mc;
  1543. mbx_cmd_t *mcp = &mc;
  1544. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1545. "Entered %s.\n", __func__);
  1546. if (IS_CNA_CAPABLE(vha->hw)) {
  1547. /* Logout across all FCFs. */
  1548. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1549. mcp->mb[1] = BIT_1;
  1550. mcp->mb[2] = 0;
  1551. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1552. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1553. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1554. mcp->mb[1] = BIT_6;
  1555. mcp->mb[2] = 0;
  1556. mcp->mb[3] = vha->hw->loop_reset_delay;
  1557. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1558. } else {
  1559. mcp->mb[0] = MBC_LIP_RESET;
  1560. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1561. if (HAS_EXTENDED_IDS(vha->hw)) {
  1562. mcp->mb[1] = 0x00ff;
  1563. mcp->mb[10] = 0;
  1564. mcp->out_mb |= MBX_10;
  1565. } else {
  1566. mcp->mb[1] = 0xff00;
  1567. }
  1568. mcp->mb[2] = vha->hw->loop_reset_delay;
  1569. mcp->mb[3] = 0;
  1570. }
  1571. mcp->in_mb = MBX_0;
  1572. mcp->tov = MBX_TOV_SECONDS;
  1573. mcp->flags = 0;
  1574. rval = qla2x00_mailbox_command(vha, mcp);
  1575. if (rval != QLA_SUCCESS) {
  1576. /*EMPTY*/
  1577. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1578. } else {
  1579. /*EMPTY*/
  1580. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1581. "Done %s.\n", __func__);
  1582. }
  1583. return rval;
  1584. }
  1585. /*
  1586. * qla2x00_send_sns
  1587. * Send SNS command.
  1588. *
  1589. * Input:
  1590. * ha = adapter block pointer.
  1591. * sns = pointer for command.
  1592. * cmd_size = command size.
  1593. * buf_size = response/command size.
  1594. * TARGET_QUEUE_LOCK must be released.
  1595. * ADAPTER_STATE_LOCK must be released.
  1596. *
  1597. * Returns:
  1598. * qla2x00 local function return status code.
  1599. *
  1600. * Context:
  1601. * Kernel context.
  1602. */
  1603. int
  1604. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1605. uint16_t cmd_size, size_t buf_size)
  1606. {
  1607. int rval;
  1608. mbx_cmd_t mc;
  1609. mbx_cmd_t *mcp = &mc;
  1610. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1611. "Entered %s.\n", __func__);
  1612. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1613. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1614. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1615. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1616. mcp->mb[1] = cmd_size;
  1617. mcp->mb[2] = MSW(sns_phys_address);
  1618. mcp->mb[3] = LSW(sns_phys_address);
  1619. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1620. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1621. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1622. mcp->in_mb = MBX_0|MBX_1;
  1623. mcp->buf_size = buf_size;
  1624. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1625. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1626. rval = qla2x00_mailbox_command(vha, mcp);
  1627. if (rval != QLA_SUCCESS) {
  1628. /*EMPTY*/
  1629. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1630. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1631. rval, mcp->mb[0], mcp->mb[1]);
  1632. } else {
  1633. /*EMPTY*/
  1634. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1635. "Done %s.\n", __func__);
  1636. }
  1637. return rval;
  1638. }
  1639. int
  1640. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1641. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1642. {
  1643. int rval;
  1644. struct logio_entry_24xx *lg;
  1645. dma_addr_t lg_dma;
  1646. uint32_t iop[2];
  1647. struct qla_hw_data *ha = vha->hw;
  1648. struct req_que *req;
  1649. struct rsp_que *rsp;
  1650. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1651. "Entered %s.\n", __func__);
  1652. if (ha->flags.cpu_affinity_enabled)
  1653. req = ha->req_q_map[0];
  1654. else
  1655. req = vha->req;
  1656. rsp = req->rsp;
  1657. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1658. if (lg == NULL) {
  1659. ql_log(ql_log_warn, vha, 0x1062,
  1660. "Failed to allocate login IOCB.\n");
  1661. return QLA_MEMORY_ALLOC_FAILED;
  1662. }
  1663. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1664. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1665. lg->entry_count = 1;
  1666. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1667. lg->nport_handle = cpu_to_le16(loop_id);
  1668. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1669. if (opt & BIT_0)
  1670. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1671. if (opt & BIT_1)
  1672. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1673. lg->port_id[0] = al_pa;
  1674. lg->port_id[1] = area;
  1675. lg->port_id[2] = domain;
  1676. lg->vp_index = vha->vp_idx;
  1677. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1678. (ha->r_a_tov / 10 * 2) + 2);
  1679. if (rval != QLA_SUCCESS) {
  1680. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1681. "Failed to issue login IOCB (%x).\n", rval);
  1682. } else if (lg->entry_status != 0) {
  1683. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1684. "Failed to complete IOCB -- error status (%x).\n",
  1685. lg->entry_status);
  1686. rval = QLA_FUNCTION_FAILED;
  1687. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1688. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1689. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1690. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1691. "Failed to complete IOCB -- completion status (%x) "
  1692. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1693. iop[0], iop[1]);
  1694. switch (iop[0]) {
  1695. case LSC_SCODE_PORTID_USED:
  1696. mb[0] = MBS_PORT_ID_USED;
  1697. mb[1] = LSW(iop[1]);
  1698. break;
  1699. case LSC_SCODE_NPORT_USED:
  1700. mb[0] = MBS_LOOP_ID_USED;
  1701. break;
  1702. case LSC_SCODE_NOLINK:
  1703. case LSC_SCODE_NOIOCB:
  1704. case LSC_SCODE_NOXCB:
  1705. case LSC_SCODE_CMD_FAILED:
  1706. case LSC_SCODE_NOFABRIC:
  1707. case LSC_SCODE_FW_NOT_READY:
  1708. case LSC_SCODE_NOT_LOGGED_IN:
  1709. case LSC_SCODE_NOPCB:
  1710. case LSC_SCODE_ELS_REJECT:
  1711. case LSC_SCODE_CMD_PARAM_ERR:
  1712. case LSC_SCODE_NONPORT:
  1713. case LSC_SCODE_LOGGED_IN:
  1714. case LSC_SCODE_NOFLOGI_ACC:
  1715. default:
  1716. mb[0] = MBS_COMMAND_ERROR;
  1717. break;
  1718. }
  1719. } else {
  1720. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1721. "Done %s.\n", __func__);
  1722. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1723. mb[0] = MBS_COMMAND_COMPLETE;
  1724. mb[1] = 0;
  1725. if (iop[0] & BIT_4) {
  1726. if (iop[0] & BIT_8)
  1727. mb[1] |= BIT_1;
  1728. } else
  1729. mb[1] = BIT_0;
  1730. /* Passback COS information. */
  1731. mb[10] = 0;
  1732. if (lg->io_parameter[7] || lg->io_parameter[8])
  1733. mb[10] |= BIT_0; /* Class 2. */
  1734. if (lg->io_parameter[9] || lg->io_parameter[10])
  1735. mb[10] |= BIT_1; /* Class 3. */
  1736. if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
  1737. mb[10] |= BIT_7; /* Confirmed Completion
  1738. * Allowed
  1739. */
  1740. }
  1741. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1742. return rval;
  1743. }
  1744. /*
  1745. * qla2x00_login_fabric
  1746. * Issue login fabric port mailbox command.
  1747. *
  1748. * Input:
  1749. * ha = adapter block pointer.
  1750. * loop_id = device loop ID.
  1751. * domain = device domain.
  1752. * area = device area.
  1753. * al_pa = device AL_PA.
  1754. * status = pointer for return status.
  1755. * opt = command options.
  1756. * TARGET_QUEUE_LOCK must be released.
  1757. * ADAPTER_STATE_LOCK must be released.
  1758. *
  1759. * Returns:
  1760. * qla2x00 local function return status code.
  1761. *
  1762. * Context:
  1763. * Kernel context.
  1764. */
  1765. int
  1766. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1767. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1768. {
  1769. int rval;
  1770. mbx_cmd_t mc;
  1771. mbx_cmd_t *mcp = &mc;
  1772. struct qla_hw_data *ha = vha->hw;
  1773. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  1774. "Entered %s.\n", __func__);
  1775. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1776. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1777. if (HAS_EXTENDED_IDS(ha)) {
  1778. mcp->mb[1] = loop_id;
  1779. mcp->mb[10] = opt;
  1780. mcp->out_mb |= MBX_10;
  1781. } else {
  1782. mcp->mb[1] = (loop_id << 8) | opt;
  1783. }
  1784. mcp->mb[2] = domain;
  1785. mcp->mb[3] = area << 8 | al_pa;
  1786. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1787. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1788. mcp->flags = 0;
  1789. rval = qla2x00_mailbox_command(vha, mcp);
  1790. /* Return mailbox statuses. */
  1791. if (mb != NULL) {
  1792. mb[0] = mcp->mb[0];
  1793. mb[1] = mcp->mb[1];
  1794. mb[2] = mcp->mb[2];
  1795. mb[6] = mcp->mb[6];
  1796. mb[7] = mcp->mb[7];
  1797. /* COS retrieved from Get-Port-Database mailbox command. */
  1798. mb[10] = 0;
  1799. }
  1800. if (rval != QLA_SUCCESS) {
  1801. /* RLU tmp code: need to change main mailbox_command function to
  1802. * return ok even when the mailbox completion value is not
  1803. * SUCCESS. The caller needs to be responsible to interpret
  1804. * the return values of this mailbox command if we're not
  1805. * to change too much of the existing code.
  1806. */
  1807. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1808. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1809. mcp->mb[0] == 0x4006)
  1810. rval = QLA_SUCCESS;
  1811. /*EMPTY*/
  1812. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1813. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1814. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1815. } else {
  1816. /*EMPTY*/
  1817. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  1818. "Done %s.\n", __func__);
  1819. }
  1820. return rval;
  1821. }
  1822. /*
  1823. * qla2x00_login_local_device
  1824. * Issue login loop port mailbox command.
  1825. *
  1826. * Input:
  1827. * ha = adapter block pointer.
  1828. * loop_id = device loop ID.
  1829. * opt = command options.
  1830. *
  1831. * Returns:
  1832. * Return status code.
  1833. *
  1834. * Context:
  1835. * Kernel context.
  1836. *
  1837. */
  1838. int
  1839. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1840. uint16_t *mb_ret, uint8_t opt)
  1841. {
  1842. int rval;
  1843. mbx_cmd_t mc;
  1844. mbx_cmd_t *mcp = &mc;
  1845. struct qla_hw_data *ha = vha->hw;
  1846. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  1847. "Entered %s.\n", __func__);
  1848. if (IS_FWI2_CAPABLE(ha))
  1849. return qla24xx_login_fabric(vha, fcport->loop_id,
  1850. fcport->d_id.b.domain, fcport->d_id.b.area,
  1851. fcport->d_id.b.al_pa, mb_ret, opt);
  1852. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1853. if (HAS_EXTENDED_IDS(ha))
  1854. mcp->mb[1] = fcport->loop_id;
  1855. else
  1856. mcp->mb[1] = fcport->loop_id << 8;
  1857. mcp->mb[2] = opt;
  1858. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1859. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1860. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1861. mcp->flags = 0;
  1862. rval = qla2x00_mailbox_command(vha, mcp);
  1863. /* Return mailbox statuses. */
  1864. if (mb_ret != NULL) {
  1865. mb_ret[0] = mcp->mb[0];
  1866. mb_ret[1] = mcp->mb[1];
  1867. mb_ret[6] = mcp->mb[6];
  1868. mb_ret[7] = mcp->mb[7];
  1869. }
  1870. if (rval != QLA_SUCCESS) {
  1871. /* AV tmp code: need to change main mailbox_command function to
  1872. * return ok even when the mailbox completion value is not
  1873. * SUCCESS. The caller needs to be responsible to interpret
  1874. * the return values of this mailbox command if we're not
  1875. * to change too much of the existing code.
  1876. */
  1877. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1878. rval = QLA_SUCCESS;
  1879. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1880. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1881. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1882. } else {
  1883. /*EMPTY*/
  1884. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  1885. "Done %s.\n", __func__);
  1886. }
  1887. return (rval);
  1888. }
  1889. int
  1890. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1891. uint8_t area, uint8_t al_pa)
  1892. {
  1893. int rval;
  1894. struct logio_entry_24xx *lg;
  1895. dma_addr_t lg_dma;
  1896. struct qla_hw_data *ha = vha->hw;
  1897. struct req_que *req;
  1898. struct rsp_que *rsp;
  1899. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  1900. "Entered %s.\n", __func__);
  1901. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1902. if (lg == NULL) {
  1903. ql_log(ql_log_warn, vha, 0x106e,
  1904. "Failed to allocate logout IOCB.\n");
  1905. return QLA_MEMORY_ALLOC_FAILED;
  1906. }
  1907. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1908. if (ql2xmaxqueues > 1)
  1909. req = ha->req_q_map[0];
  1910. else
  1911. req = vha->req;
  1912. rsp = req->rsp;
  1913. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1914. lg->entry_count = 1;
  1915. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1916. lg->nport_handle = cpu_to_le16(loop_id);
  1917. lg->control_flags =
  1918. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1919. LCF_FREE_NPORT);
  1920. lg->port_id[0] = al_pa;
  1921. lg->port_id[1] = area;
  1922. lg->port_id[2] = domain;
  1923. lg->vp_index = vha->vp_idx;
  1924. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1925. (ha->r_a_tov / 10 * 2) + 2);
  1926. if (rval != QLA_SUCCESS) {
  1927. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1928. "Failed to issue logout IOCB (%x).\n", rval);
  1929. } else if (lg->entry_status != 0) {
  1930. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1931. "Failed to complete IOCB -- error status (%x).\n",
  1932. lg->entry_status);
  1933. rval = QLA_FUNCTION_FAILED;
  1934. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1935. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1936. "Failed to complete IOCB -- completion status (%x) "
  1937. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1938. le32_to_cpu(lg->io_parameter[0]),
  1939. le32_to_cpu(lg->io_parameter[1]));
  1940. } else {
  1941. /*EMPTY*/
  1942. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  1943. "Done %s.\n", __func__);
  1944. }
  1945. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1946. return rval;
  1947. }
  1948. /*
  1949. * qla2x00_fabric_logout
  1950. * Issue logout fabric port mailbox command.
  1951. *
  1952. * Input:
  1953. * ha = adapter block pointer.
  1954. * loop_id = device loop ID.
  1955. * TARGET_QUEUE_LOCK must be released.
  1956. * ADAPTER_STATE_LOCK must be released.
  1957. *
  1958. * Returns:
  1959. * qla2x00 local function return status code.
  1960. *
  1961. * Context:
  1962. * Kernel context.
  1963. */
  1964. int
  1965. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1966. uint8_t area, uint8_t al_pa)
  1967. {
  1968. int rval;
  1969. mbx_cmd_t mc;
  1970. mbx_cmd_t *mcp = &mc;
  1971. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  1972. "Entered %s.\n", __func__);
  1973. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1974. mcp->out_mb = MBX_1|MBX_0;
  1975. if (HAS_EXTENDED_IDS(vha->hw)) {
  1976. mcp->mb[1] = loop_id;
  1977. mcp->mb[10] = 0;
  1978. mcp->out_mb |= MBX_10;
  1979. } else {
  1980. mcp->mb[1] = loop_id << 8;
  1981. }
  1982. mcp->in_mb = MBX_1|MBX_0;
  1983. mcp->tov = MBX_TOV_SECONDS;
  1984. mcp->flags = 0;
  1985. rval = qla2x00_mailbox_command(vha, mcp);
  1986. if (rval != QLA_SUCCESS) {
  1987. /*EMPTY*/
  1988. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1989. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1990. } else {
  1991. /*EMPTY*/
  1992. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  1993. "Done %s.\n", __func__);
  1994. }
  1995. return rval;
  1996. }
  1997. /*
  1998. * qla2x00_full_login_lip
  1999. * Issue full login LIP mailbox command.
  2000. *
  2001. * Input:
  2002. * ha = adapter block pointer.
  2003. * TARGET_QUEUE_LOCK must be released.
  2004. * ADAPTER_STATE_LOCK must be released.
  2005. *
  2006. * Returns:
  2007. * qla2x00 local function return status code.
  2008. *
  2009. * Context:
  2010. * Kernel context.
  2011. */
  2012. int
  2013. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  2014. {
  2015. int rval;
  2016. mbx_cmd_t mc;
  2017. mbx_cmd_t *mcp = &mc;
  2018. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  2019. "Entered %s.\n", __func__);
  2020. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2021. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  2022. mcp->mb[2] = 0;
  2023. mcp->mb[3] = 0;
  2024. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2025. mcp->in_mb = MBX_0;
  2026. mcp->tov = MBX_TOV_SECONDS;
  2027. mcp->flags = 0;
  2028. rval = qla2x00_mailbox_command(vha, mcp);
  2029. if (rval != QLA_SUCCESS) {
  2030. /*EMPTY*/
  2031. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2032. } else {
  2033. /*EMPTY*/
  2034. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2035. "Done %s.\n", __func__);
  2036. }
  2037. return rval;
  2038. }
  2039. /*
  2040. * qla2x00_get_id_list
  2041. *
  2042. * Input:
  2043. * ha = adapter block pointer.
  2044. *
  2045. * Returns:
  2046. * qla2x00 local function return status code.
  2047. *
  2048. * Context:
  2049. * Kernel context.
  2050. */
  2051. int
  2052. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2053. uint16_t *entries)
  2054. {
  2055. int rval;
  2056. mbx_cmd_t mc;
  2057. mbx_cmd_t *mcp = &mc;
  2058. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2059. "Entered %s.\n", __func__);
  2060. if (id_list == NULL)
  2061. return QLA_FUNCTION_FAILED;
  2062. mcp->mb[0] = MBC_GET_ID_LIST;
  2063. mcp->out_mb = MBX_0;
  2064. if (IS_FWI2_CAPABLE(vha->hw)) {
  2065. mcp->mb[2] = MSW(id_list_dma);
  2066. mcp->mb[3] = LSW(id_list_dma);
  2067. mcp->mb[6] = MSW(MSD(id_list_dma));
  2068. mcp->mb[7] = LSW(MSD(id_list_dma));
  2069. mcp->mb[8] = 0;
  2070. mcp->mb[9] = vha->vp_idx;
  2071. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2072. } else {
  2073. mcp->mb[1] = MSW(id_list_dma);
  2074. mcp->mb[2] = LSW(id_list_dma);
  2075. mcp->mb[3] = MSW(MSD(id_list_dma));
  2076. mcp->mb[6] = LSW(MSD(id_list_dma));
  2077. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2078. }
  2079. mcp->in_mb = MBX_1|MBX_0;
  2080. mcp->tov = MBX_TOV_SECONDS;
  2081. mcp->flags = 0;
  2082. rval = qla2x00_mailbox_command(vha, mcp);
  2083. if (rval != QLA_SUCCESS) {
  2084. /*EMPTY*/
  2085. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2086. } else {
  2087. *entries = mcp->mb[1];
  2088. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2089. "Done %s.\n", __func__);
  2090. }
  2091. return rval;
  2092. }
  2093. /*
  2094. * qla2x00_get_resource_cnts
  2095. * Get current firmware resource counts.
  2096. *
  2097. * Input:
  2098. * ha = adapter block pointer.
  2099. *
  2100. * Returns:
  2101. * qla2x00 local function return status code.
  2102. *
  2103. * Context:
  2104. * Kernel context.
  2105. */
  2106. int
  2107. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  2108. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  2109. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  2110. {
  2111. int rval;
  2112. mbx_cmd_t mc;
  2113. mbx_cmd_t *mcp = &mc;
  2114. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2115. "Entered %s.\n", __func__);
  2116. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2117. mcp->out_mb = MBX_0;
  2118. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2119. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw) || IS_QLA27XX(vha->hw))
  2120. mcp->in_mb |= MBX_12;
  2121. mcp->tov = MBX_TOV_SECONDS;
  2122. mcp->flags = 0;
  2123. rval = qla2x00_mailbox_command(vha, mcp);
  2124. if (rval != QLA_SUCCESS) {
  2125. /*EMPTY*/
  2126. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2127. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2128. } else {
  2129. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2130. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2131. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2132. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2133. mcp->mb[11], mcp->mb[12]);
  2134. if (cur_xchg_cnt)
  2135. *cur_xchg_cnt = mcp->mb[3];
  2136. if (orig_xchg_cnt)
  2137. *orig_xchg_cnt = mcp->mb[6];
  2138. if (cur_iocb_cnt)
  2139. *cur_iocb_cnt = mcp->mb[7];
  2140. if (orig_iocb_cnt)
  2141. *orig_iocb_cnt = mcp->mb[10];
  2142. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  2143. *max_npiv_vports = mcp->mb[11];
  2144. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  2145. *max_fcfs = mcp->mb[12];
  2146. }
  2147. return (rval);
  2148. }
  2149. /*
  2150. * qla2x00_get_fcal_position_map
  2151. * Get FCAL (LILP) position map using mailbox command
  2152. *
  2153. * Input:
  2154. * ha = adapter state pointer.
  2155. * pos_map = buffer pointer (can be NULL).
  2156. *
  2157. * Returns:
  2158. * qla2x00 local function return status code.
  2159. *
  2160. * Context:
  2161. * Kernel context.
  2162. */
  2163. int
  2164. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2165. {
  2166. int rval;
  2167. mbx_cmd_t mc;
  2168. mbx_cmd_t *mcp = &mc;
  2169. char *pmap;
  2170. dma_addr_t pmap_dma;
  2171. struct qla_hw_data *ha = vha->hw;
  2172. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2173. "Entered %s.\n", __func__);
  2174. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2175. if (pmap == NULL) {
  2176. ql_log(ql_log_warn, vha, 0x1080,
  2177. "Memory alloc failed.\n");
  2178. return QLA_MEMORY_ALLOC_FAILED;
  2179. }
  2180. memset(pmap, 0, FCAL_MAP_SIZE);
  2181. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2182. mcp->mb[2] = MSW(pmap_dma);
  2183. mcp->mb[3] = LSW(pmap_dma);
  2184. mcp->mb[6] = MSW(MSD(pmap_dma));
  2185. mcp->mb[7] = LSW(MSD(pmap_dma));
  2186. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2187. mcp->in_mb = MBX_1|MBX_0;
  2188. mcp->buf_size = FCAL_MAP_SIZE;
  2189. mcp->flags = MBX_DMA_IN;
  2190. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2191. rval = qla2x00_mailbox_command(vha, mcp);
  2192. if (rval == QLA_SUCCESS) {
  2193. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2194. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2195. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2196. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2197. pmap, pmap[0] + 1);
  2198. if (pos_map)
  2199. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2200. }
  2201. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2202. if (rval != QLA_SUCCESS) {
  2203. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2204. } else {
  2205. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2206. "Done %s.\n", __func__);
  2207. }
  2208. return rval;
  2209. }
  2210. /*
  2211. * qla2x00_get_link_status
  2212. *
  2213. * Input:
  2214. * ha = adapter block pointer.
  2215. * loop_id = device loop ID.
  2216. * ret_buf = pointer to link status return buffer.
  2217. *
  2218. * Returns:
  2219. * 0 = success.
  2220. * BIT_0 = mem alloc error.
  2221. * BIT_1 = mailbox error.
  2222. */
  2223. int
  2224. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2225. struct link_statistics *stats, dma_addr_t stats_dma)
  2226. {
  2227. int rval;
  2228. mbx_cmd_t mc;
  2229. mbx_cmd_t *mcp = &mc;
  2230. uint32_t *siter, *diter, dwords;
  2231. struct qla_hw_data *ha = vha->hw;
  2232. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2233. "Entered %s.\n", __func__);
  2234. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2235. mcp->mb[2] = MSW(stats_dma);
  2236. mcp->mb[3] = LSW(stats_dma);
  2237. mcp->mb[6] = MSW(MSD(stats_dma));
  2238. mcp->mb[7] = LSW(MSD(stats_dma));
  2239. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2240. mcp->in_mb = MBX_0;
  2241. if (IS_FWI2_CAPABLE(ha)) {
  2242. mcp->mb[1] = loop_id;
  2243. mcp->mb[4] = 0;
  2244. mcp->mb[10] = 0;
  2245. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2246. mcp->in_mb |= MBX_1;
  2247. } else if (HAS_EXTENDED_IDS(ha)) {
  2248. mcp->mb[1] = loop_id;
  2249. mcp->mb[10] = 0;
  2250. mcp->out_mb |= MBX_10|MBX_1;
  2251. } else {
  2252. mcp->mb[1] = loop_id << 8;
  2253. mcp->out_mb |= MBX_1;
  2254. }
  2255. mcp->tov = MBX_TOV_SECONDS;
  2256. mcp->flags = IOCTL_CMD;
  2257. rval = qla2x00_mailbox_command(vha, mcp);
  2258. if (rval == QLA_SUCCESS) {
  2259. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2260. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2261. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2262. rval = QLA_FUNCTION_FAILED;
  2263. } else {
  2264. /* Copy over data -- firmware data is LE. */
  2265. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2266. "Done %s.\n", __func__);
  2267. dwords = offsetof(struct link_statistics, unused1) / 4;
  2268. siter = diter = &stats->link_fail_cnt;
  2269. while (dwords--)
  2270. *diter++ = le32_to_cpu(*siter++);
  2271. }
  2272. } else {
  2273. /* Failed. */
  2274. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2275. }
  2276. return rval;
  2277. }
  2278. int
  2279. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2280. dma_addr_t stats_dma)
  2281. {
  2282. int rval;
  2283. mbx_cmd_t mc;
  2284. mbx_cmd_t *mcp = &mc;
  2285. uint32_t *siter, *diter, dwords;
  2286. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2287. "Entered %s.\n", __func__);
  2288. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2289. mcp->mb[2] = MSW(stats_dma);
  2290. mcp->mb[3] = LSW(stats_dma);
  2291. mcp->mb[6] = MSW(MSD(stats_dma));
  2292. mcp->mb[7] = LSW(MSD(stats_dma));
  2293. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2294. mcp->mb[9] = vha->vp_idx;
  2295. mcp->mb[10] = 0;
  2296. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2297. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2298. mcp->tov = MBX_TOV_SECONDS;
  2299. mcp->flags = IOCTL_CMD;
  2300. rval = qla2x00_mailbox_command(vha, mcp);
  2301. if (rval == QLA_SUCCESS) {
  2302. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2303. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2304. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2305. rval = QLA_FUNCTION_FAILED;
  2306. } else {
  2307. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2308. "Done %s.\n", __func__);
  2309. /* Copy over data -- firmware data is LE. */
  2310. dwords = sizeof(struct link_statistics) / 4;
  2311. siter = diter = &stats->link_fail_cnt;
  2312. while (dwords--)
  2313. *diter++ = le32_to_cpu(*siter++);
  2314. }
  2315. } else {
  2316. /* Failed. */
  2317. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2318. }
  2319. return rval;
  2320. }
  2321. int
  2322. qla24xx_abort_command(srb_t *sp)
  2323. {
  2324. int rval;
  2325. unsigned long flags = 0;
  2326. struct abort_entry_24xx *abt;
  2327. dma_addr_t abt_dma;
  2328. uint32_t handle;
  2329. fc_port_t *fcport = sp->fcport;
  2330. struct scsi_qla_host *vha = fcport->vha;
  2331. struct qla_hw_data *ha = vha->hw;
  2332. struct req_que *req = vha->req;
  2333. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2334. "Entered %s.\n", __func__);
  2335. if (ql2xasynctmfenable)
  2336. return qla24xx_async_abort_command(sp);
  2337. spin_lock_irqsave(&ha->hardware_lock, flags);
  2338. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2339. if (req->outstanding_cmds[handle] == sp)
  2340. break;
  2341. }
  2342. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2343. if (handle == req->num_outstanding_cmds) {
  2344. /* Command not found. */
  2345. return QLA_FUNCTION_FAILED;
  2346. }
  2347. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2348. if (abt == NULL) {
  2349. ql_log(ql_log_warn, vha, 0x108d,
  2350. "Failed to allocate abort IOCB.\n");
  2351. return QLA_MEMORY_ALLOC_FAILED;
  2352. }
  2353. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2354. abt->entry_type = ABORT_IOCB_TYPE;
  2355. abt->entry_count = 1;
  2356. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2357. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2358. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2359. abt->port_id[0] = fcport->d_id.b.al_pa;
  2360. abt->port_id[1] = fcport->d_id.b.area;
  2361. abt->port_id[2] = fcport->d_id.b.domain;
  2362. abt->vp_index = fcport->vha->vp_idx;
  2363. abt->req_que_no = cpu_to_le16(req->id);
  2364. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2365. if (rval != QLA_SUCCESS) {
  2366. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2367. "Failed to issue IOCB (%x).\n", rval);
  2368. } else if (abt->entry_status != 0) {
  2369. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2370. "Failed to complete IOCB -- error status (%x).\n",
  2371. abt->entry_status);
  2372. rval = QLA_FUNCTION_FAILED;
  2373. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2374. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2375. "Failed to complete IOCB -- completion status (%x).\n",
  2376. le16_to_cpu(abt->nport_handle));
  2377. if (abt->nport_handle == CS_IOCB_ERROR)
  2378. rval = QLA_FUNCTION_PARAMETER_ERROR;
  2379. else
  2380. rval = QLA_FUNCTION_FAILED;
  2381. } else {
  2382. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2383. "Done %s.\n", __func__);
  2384. }
  2385. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2386. return rval;
  2387. }
  2388. struct tsk_mgmt_cmd {
  2389. union {
  2390. struct tsk_mgmt_entry tsk;
  2391. struct sts_entry_24xx sts;
  2392. } p;
  2393. };
  2394. static int
  2395. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2396. uint64_t l, int tag)
  2397. {
  2398. int rval, rval2;
  2399. struct tsk_mgmt_cmd *tsk;
  2400. struct sts_entry_24xx *sts;
  2401. dma_addr_t tsk_dma;
  2402. scsi_qla_host_t *vha;
  2403. struct qla_hw_data *ha;
  2404. struct req_que *req;
  2405. struct rsp_que *rsp;
  2406. vha = fcport->vha;
  2407. ha = vha->hw;
  2408. req = vha->req;
  2409. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2410. "Entered %s.\n", __func__);
  2411. if (ha->flags.cpu_affinity_enabled)
  2412. rsp = ha->rsp_q_map[tag + 1];
  2413. else
  2414. rsp = req->rsp;
  2415. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2416. if (tsk == NULL) {
  2417. ql_log(ql_log_warn, vha, 0x1093,
  2418. "Failed to allocate task management IOCB.\n");
  2419. return QLA_MEMORY_ALLOC_FAILED;
  2420. }
  2421. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2422. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2423. tsk->p.tsk.entry_count = 1;
  2424. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2425. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2426. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2427. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2428. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2429. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2430. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2431. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2432. if (type == TCF_LUN_RESET) {
  2433. int_to_scsilun(l, &tsk->p.tsk.lun);
  2434. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2435. sizeof(tsk->p.tsk.lun));
  2436. }
  2437. sts = &tsk->p.sts;
  2438. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2439. if (rval != QLA_SUCCESS) {
  2440. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2441. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2442. } else if (sts->entry_status != 0) {
  2443. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2444. "Failed to complete IOCB -- error status (%x).\n",
  2445. sts->entry_status);
  2446. rval = QLA_FUNCTION_FAILED;
  2447. } else if (sts->comp_status !=
  2448. __constant_cpu_to_le16(CS_COMPLETE)) {
  2449. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2450. "Failed to complete IOCB -- completion status (%x).\n",
  2451. le16_to_cpu(sts->comp_status));
  2452. rval = QLA_FUNCTION_FAILED;
  2453. } else if (le16_to_cpu(sts->scsi_status) &
  2454. SS_RESPONSE_INFO_LEN_VALID) {
  2455. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2456. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2457. "Ignoring inconsistent data length -- not enough "
  2458. "response info (%d).\n",
  2459. le32_to_cpu(sts->rsp_data_len));
  2460. } else if (sts->data[3]) {
  2461. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2462. "Failed to complete IOCB -- response (%x).\n",
  2463. sts->data[3]);
  2464. rval = QLA_FUNCTION_FAILED;
  2465. }
  2466. }
  2467. /* Issue marker IOCB. */
  2468. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2469. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2470. if (rval2 != QLA_SUCCESS) {
  2471. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2472. "Failed to issue marker IOCB (%x).\n", rval2);
  2473. } else {
  2474. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2475. "Done %s.\n", __func__);
  2476. }
  2477. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2478. return rval;
  2479. }
  2480. int
  2481. qla24xx_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  2482. {
  2483. struct qla_hw_data *ha = fcport->vha->hw;
  2484. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2485. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2486. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2487. }
  2488. int
  2489. qla24xx_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  2490. {
  2491. struct qla_hw_data *ha = fcport->vha->hw;
  2492. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2493. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2494. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2495. }
  2496. int
  2497. qla2x00_system_error(scsi_qla_host_t *vha)
  2498. {
  2499. int rval;
  2500. mbx_cmd_t mc;
  2501. mbx_cmd_t *mcp = &mc;
  2502. struct qla_hw_data *ha = vha->hw;
  2503. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2504. return QLA_FUNCTION_FAILED;
  2505. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2506. "Entered %s.\n", __func__);
  2507. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2508. mcp->out_mb = MBX_0;
  2509. mcp->in_mb = MBX_0;
  2510. mcp->tov = 5;
  2511. mcp->flags = 0;
  2512. rval = qla2x00_mailbox_command(vha, mcp);
  2513. if (rval != QLA_SUCCESS) {
  2514. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2515. } else {
  2516. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2517. "Done %s.\n", __func__);
  2518. }
  2519. return rval;
  2520. }
  2521. int
  2522. qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
  2523. {
  2524. int rval;
  2525. mbx_cmd_t mc;
  2526. mbx_cmd_t *mcp = &mc;
  2527. if (!IS_QLA2031(vha->hw))
  2528. return QLA_FUNCTION_FAILED;
  2529. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
  2530. "Entered %s.\n", __func__);
  2531. mcp->mb[0] = MBC_WRITE_SERDES;
  2532. mcp->mb[1] = addr;
  2533. mcp->mb[2] = data & 0xff;
  2534. mcp->mb[3] = 0;
  2535. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2536. mcp->in_mb = MBX_0;
  2537. mcp->tov = MBX_TOV_SECONDS;
  2538. mcp->flags = 0;
  2539. rval = qla2x00_mailbox_command(vha, mcp);
  2540. if (rval != QLA_SUCCESS) {
  2541. ql_dbg(ql_dbg_mbx, vha, 0x1183,
  2542. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2543. } else {
  2544. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
  2545. "Done %s.\n", __func__);
  2546. }
  2547. return rval;
  2548. }
  2549. int
  2550. qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
  2551. {
  2552. int rval;
  2553. mbx_cmd_t mc;
  2554. mbx_cmd_t *mcp = &mc;
  2555. if (!IS_QLA2031(vha->hw))
  2556. return QLA_FUNCTION_FAILED;
  2557. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
  2558. "Entered %s.\n", __func__);
  2559. mcp->mb[0] = MBC_READ_SERDES;
  2560. mcp->mb[1] = addr;
  2561. mcp->mb[3] = 0;
  2562. mcp->out_mb = MBX_3|MBX_1|MBX_0;
  2563. mcp->in_mb = MBX_1|MBX_0;
  2564. mcp->tov = MBX_TOV_SECONDS;
  2565. mcp->flags = 0;
  2566. rval = qla2x00_mailbox_command(vha, mcp);
  2567. *data = mcp->mb[1] & 0xff;
  2568. if (rval != QLA_SUCCESS) {
  2569. ql_dbg(ql_dbg_mbx, vha, 0x1186,
  2570. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2571. } else {
  2572. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
  2573. "Done %s.\n", __func__);
  2574. }
  2575. return rval;
  2576. }
  2577. int
  2578. qla8044_write_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  2579. {
  2580. int rval;
  2581. mbx_cmd_t mc;
  2582. mbx_cmd_t *mcp = &mc;
  2583. if (!IS_QLA8044(vha->hw))
  2584. return QLA_FUNCTION_FAILED;
  2585. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1186,
  2586. "Entered %s.\n", __func__);
  2587. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2588. mcp->mb[1] = HCS_WRITE_SERDES;
  2589. mcp->mb[3] = LSW(addr);
  2590. mcp->mb[4] = MSW(addr);
  2591. mcp->mb[5] = LSW(data);
  2592. mcp->mb[6] = MSW(data);
  2593. mcp->out_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_1|MBX_0;
  2594. mcp->in_mb = MBX_0;
  2595. mcp->tov = MBX_TOV_SECONDS;
  2596. mcp->flags = 0;
  2597. rval = qla2x00_mailbox_command(vha, mcp);
  2598. if (rval != QLA_SUCCESS) {
  2599. ql_dbg(ql_dbg_mbx, vha, 0x1187,
  2600. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2601. } else {
  2602. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1188,
  2603. "Done %s.\n", __func__);
  2604. }
  2605. return rval;
  2606. }
  2607. int
  2608. qla8044_read_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  2609. {
  2610. int rval;
  2611. mbx_cmd_t mc;
  2612. mbx_cmd_t *mcp = &mc;
  2613. if (!IS_QLA8044(vha->hw))
  2614. return QLA_FUNCTION_FAILED;
  2615. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1189,
  2616. "Entered %s.\n", __func__);
  2617. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2618. mcp->mb[1] = HCS_READ_SERDES;
  2619. mcp->mb[3] = LSW(addr);
  2620. mcp->mb[4] = MSW(addr);
  2621. mcp->out_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  2622. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2623. mcp->tov = MBX_TOV_SECONDS;
  2624. mcp->flags = 0;
  2625. rval = qla2x00_mailbox_command(vha, mcp);
  2626. *data = mcp->mb[2] << 16 | mcp->mb[1];
  2627. if (rval != QLA_SUCCESS) {
  2628. ql_dbg(ql_dbg_mbx, vha, 0x118a,
  2629. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2630. } else {
  2631. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118b,
  2632. "Done %s.\n", __func__);
  2633. }
  2634. return rval;
  2635. }
  2636. /**
  2637. * qla2x00_set_serdes_params() -
  2638. * @ha: HA context
  2639. *
  2640. * Returns
  2641. */
  2642. int
  2643. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2644. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2645. {
  2646. int rval;
  2647. mbx_cmd_t mc;
  2648. mbx_cmd_t *mcp = &mc;
  2649. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2650. "Entered %s.\n", __func__);
  2651. mcp->mb[0] = MBC_SERDES_PARAMS;
  2652. mcp->mb[1] = BIT_0;
  2653. mcp->mb[2] = sw_em_1g | BIT_15;
  2654. mcp->mb[3] = sw_em_2g | BIT_15;
  2655. mcp->mb[4] = sw_em_4g | BIT_15;
  2656. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2657. mcp->in_mb = MBX_0;
  2658. mcp->tov = MBX_TOV_SECONDS;
  2659. mcp->flags = 0;
  2660. rval = qla2x00_mailbox_command(vha, mcp);
  2661. if (rval != QLA_SUCCESS) {
  2662. /*EMPTY*/
  2663. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2664. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2665. } else {
  2666. /*EMPTY*/
  2667. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2668. "Done %s.\n", __func__);
  2669. }
  2670. return rval;
  2671. }
  2672. int
  2673. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2674. {
  2675. int rval;
  2676. mbx_cmd_t mc;
  2677. mbx_cmd_t *mcp = &mc;
  2678. if (!IS_FWI2_CAPABLE(vha->hw))
  2679. return QLA_FUNCTION_FAILED;
  2680. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2681. "Entered %s.\n", __func__);
  2682. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2683. mcp->mb[1] = 0;
  2684. mcp->out_mb = MBX_1|MBX_0;
  2685. mcp->in_mb = MBX_0;
  2686. mcp->tov = 5;
  2687. mcp->flags = 0;
  2688. rval = qla2x00_mailbox_command(vha, mcp);
  2689. if (rval != QLA_SUCCESS) {
  2690. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2691. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2692. rval = QLA_INVALID_COMMAND;
  2693. } else {
  2694. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2695. "Done %s.\n", __func__);
  2696. }
  2697. return rval;
  2698. }
  2699. int
  2700. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2701. uint16_t buffers)
  2702. {
  2703. int rval;
  2704. mbx_cmd_t mc;
  2705. mbx_cmd_t *mcp = &mc;
  2706. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2707. "Entered %s.\n", __func__);
  2708. if (!IS_FWI2_CAPABLE(vha->hw))
  2709. return QLA_FUNCTION_FAILED;
  2710. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2711. return QLA_FUNCTION_FAILED;
  2712. mcp->mb[0] = MBC_TRACE_CONTROL;
  2713. mcp->mb[1] = TC_EFT_ENABLE;
  2714. mcp->mb[2] = LSW(eft_dma);
  2715. mcp->mb[3] = MSW(eft_dma);
  2716. mcp->mb[4] = LSW(MSD(eft_dma));
  2717. mcp->mb[5] = MSW(MSD(eft_dma));
  2718. mcp->mb[6] = buffers;
  2719. mcp->mb[7] = TC_AEN_DISABLE;
  2720. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2721. mcp->in_mb = MBX_1|MBX_0;
  2722. mcp->tov = MBX_TOV_SECONDS;
  2723. mcp->flags = 0;
  2724. rval = qla2x00_mailbox_command(vha, mcp);
  2725. if (rval != QLA_SUCCESS) {
  2726. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2727. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2728. rval, mcp->mb[0], mcp->mb[1]);
  2729. } else {
  2730. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2731. "Done %s.\n", __func__);
  2732. }
  2733. return rval;
  2734. }
  2735. int
  2736. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2737. {
  2738. int rval;
  2739. mbx_cmd_t mc;
  2740. mbx_cmd_t *mcp = &mc;
  2741. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  2742. "Entered %s.\n", __func__);
  2743. if (!IS_FWI2_CAPABLE(vha->hw))
  2744. return QLA_FUNCTION_FAILED;
  2745. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2746. return QLA_FUNCTION_FAILED;
  2747. mcp->mb[0] = MBC_TRACE_CONTROL;
  2748. mcp->mb[1] = TC_EFT_DISABLE;
  2749. mcp->out_mb = MBX_1|MBX_0;
  2750. mcp->in_mb = MBX_1|MBX_0;
  2751. mcp->tov = MBX_TOV_SECONDS;
  2752. mcp->flags = 0;
  2753. rval = qla2x00_mailbox_command(vha, mcp);
  2754. if (rval != QLA_SUCCESS) {
  2755. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2756. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2757. rval, mcp->mb[0], mcp->mb[1]);
  2758. } else {
  2759. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  2760. "Done %s.\n", __func__);
  2761. }
  2762. return rval;
  2763. }
  2764. int
  2765. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2766. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2767. {
  2768. int rval;
  2769. mbx_cmd_t mc;
  2770. mbx_cmd_t *mcp = &mc;
  2771. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  2772. "Entered %s.\n", __func__);
  2773. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2774. !IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  2775. return QLA_FUNCTION_FAILED;
  2776. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2777. return QLA_FUNCTION_FAILED;
  2778. mcp->mb[0] = MBC_TRACE_CONTROL;
  2779. mcp->mb[1] = TC_FCE_ENABLE;
  2780. mcp->mb[2] = LSW(fce_dma);
  2781. mcp->mb[3] = MSW(fce_dma);
  2782. mcp->mb[4] = LSW(MSD(fce_dma));
  2783. mcp->mb[5] = MSW(MSD(fce_dma));
  2784. mcp->mb[6] = buffers;
  2785. mcp->mb[7] = TC_AEN_DISABLE;
  2786. mcp->mb[8] = 0;
  2787. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2788. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2789. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2790. MBX_1|MBX_0;
  2791. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2792. mcp->tov = MBX_TOV_SECONDS;
  2793. mcp->flags = 0;
  2794. rval = qla2x00_mailbox_command(vha, mcp);
  2795. if (rval != QLA_SUCCESS) {
  2796. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2797. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2798. rval, mcp->mb[0], mcp->mb[1]);
  2799. } else {
  2800. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  2801. "Done %s.\n", __func__);
  2802. if (mb)
  2803. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2804. if (dwords)
  2805. *dwords = buffers;
  2806. }
  2807. return rval;
  2808. }
  2809. int
  2810. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2811. {
  2812. int rval;
  2813. mbx_cmd_t mc;
  2814. mbx_cmd_t *mcp = &mc;
  2815. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  2816. "Entered %s.\n", __func__);
  2817. if (!IS_FWI2_CAPABLE(vha->hw))
  2818. return QLA_FUNCTION_FAILED;
  2819. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2820. return QLA_FUNCTION_FAILED;
  2821. mcp->mb[0] = MBC_TRACE_CONTROL;
  2822. mcp->mb[1] = TC_FCE_DISABLE;
  2823. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2824. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2825. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2826. MBX_1|MBX_0;
  2827. mcp->tov = MBX_TOV_SECONDS;
  2828. mcp->flags = 0;
  2829. rval = qla2x00_mailbox_command(vha, mcp);
  2830. if (rval != QLA_SUCCESS) {
  2831. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2832. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2833. rval, mcp->mb[0], mcp->mb[1]);
  2834. } else {
  2835. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  2836. "Done %s.\n", __func__);
  2837. if (wr)
  2838. *wr = (uint64_t) mcp->mb[5] << 48 |
  2839. (uint64_t) mcp->mb[4] << 32 |
  2840. (uint64_t) mcp->mb[3] << 16 |
  2841. (uint64_t) mcp->mb[2];
  2842. if (rd)
  2843. *rd = (uint64_t) mcp->mb[9] << 48 |
  2844. (uint64_t) mcp->mb[8] << 32 |
  2845. (uint64_t) mcp->mb[7] << 16 |
  2846. (uint64_t) mcp->mb[6];
  2847. }
  2848. return rval;
  2849. }
  2850. int
  2851. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2852. uint16_t *port_speed, uint16_t *mb)
  2853. {
  2854. int rval;
  2855. mbx_cmd_t mc;
  2856. mbx_cmd_t *mcp = &mc;
  2857. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  2858. "Entered %s.\n", __func__);
  2859. if (!IS_IIDMA_CAPABLE(vha->hw))
  2860. return QLA_FUNCTION_FAILED;
  2861. mcp->mb[0] = MBC_PORT_PARAMS;
  2862. mcp->mb[1] = loop_id;
  2863. mcp->mb[2] = mcp->mb[3] = 0;
  2864. mcp->mb[9] = vha->vp_idx;
  2865. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2866. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2867. mcp->tov = MBX_TOV_SECONDS;
  2868. mcp->flags = 0;
  2869. rval = qla2x00_mailbox_command(vha, mcp);
  2870. /* Return mailbox statuses. */
  2871. if (mb != NULL) {
  2872. mb[0] = mcp->mb[0];
  2873. mb[1] = mcp->mb[1];
  2874. mb[3] = mcp->mb[3];
  2875. }
  2876. if (rval != QLA_SUCCESS) {
  2877. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2878. } else {
  2879. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  2880. "Done %s.\n", __func__);
  2881. if (port_speed)
  2882. *port_speed = mcp->mb[3];
  2883. }
  2884. return rval;
  2885. }
  2886. int
  2887. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2888. uint16_t port_speed, uint16_t *mb)
  2889. {
  2890. int rval;
  2891. mbx_cmd_t mc;
  2892. mbx_cmd_t *mcp = &mc;
  2893. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  2894. "Entered %s.\n", __func__);
  2895. if (!IS_IIDMA_CAPABLE(vha->hw))
  2896. return QLA_FUNCTION_FAILED;
  2897. mcp->mb[0] = MBC_PORT_PARAMS;
  2898. mcp->mb[1] = loop_id;
  2899. mcp->mb[2] = BIT_0;
  2900. if (IS_CNA_CAPABLE(vha->hw))
  2901. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2902. else
  2903. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2904. mcp->mb[9] = vha->vp_idx;
  2905. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2906. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2907. mcp->tov = MBX_TOV_SECONDS;
  2908. mcp->flags = 0;
  2909. rval = qla2x00_mailbox_command(vha, mcp);
  2910. /* Return mailbox statuses. */
  2911. if (mb != NULL) {
  2912. mb[0] = mcp->mb[0];
  2913. mb[1] = mcp->mb[1];
  2914. mb[3] = mcp->mb[3];
  2915. }
  2916. if (rval != QLA_SUCCESS) {
  2917. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  2918. "Failed=%x.\n", rval);
  2919. } else {
  2920. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  2921. "Done %s.\n", __func__);
  2922. }
  2923. return rval;
  2924. }
  2925. void
  2926. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2927. struct vp_rpt_id_entry_24xx *rptid_entry)
  2928. {
  2929. uint8_t vp_idx;
  2930. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2931. struct qla_hw_data *ha = vha->hw;
  2932. scsi_qla_host_t *vp;
  2933. unsigned long flags;
  2934. int found;
  2935. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  2936. "Entered %s.\n", __func__);
  2937. if (rptid_entry->entry_status != 0)
  2938. return;
  2939. if (rptid_entry->format == 0) {
  2940. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  2941. "Format 0 : Number of VPs setup %d, number of "
  2942. "VPs acquired %d.\n",
  2943. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2944. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2945. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  2946. "Primary port id %02x%02x%02x.\n",
  2947. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2948. rptid_entry->port_id[0]);
  2949. } else if (rptid_entry->format == 1) {
  2950. vp_idx = LSB(stat);
  2951. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  2952. "Format 1: VP[%d] enabled - status %d - with "
  2953. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2954. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2955. rptid_entry->port_id[0]);
  2956. /* FA-WWN is only for physical port */
  2957. if (!vp_idx) {
  2958. void *wwpn = ha->init_cb->port_name;
  2959. if (!MSB(stat)) {
  2960. if (rptid_entry->vp_idx_map[1] & BIT_6)
  2961. wwpn = rptid_entry->reserved_4 + 8;
  2962. }
  2963. memcpy(vha->port_name, wwpn, WWN_SIZE);
  2964. fc_host_port_name(vha->host) =
  2965. wwn_to_u64(vha->port_name);
  2966. ql_dbg(ql_dbg_mbx, vha, 0x1018,
  2967. "FA-WWN portname %016llx (%x)\n",
  2968. fc_host_port_name(vha->host), MSB(stat));
  2969. }
  2970. vp = vha;
  2971. if (vp_idx == 0)
  2972. goto reg_needed;
  2973. if (MSB(stat) != 0 && MSB(stat) != 2) {
  2974. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2975. "Could not acquire ID for VP[%d].\n", vp_idx);
  2976. return;
  2977. }
  2978. found = 0;
  2979. spin_lock_irqsave(&ha->vport_slock, flags);
  2980. list_for_each_entry(vp, &ha->vp_list, list) {
  2981. if (vp_idx == vp->vp_idx) {
  2982. found = 1;
  2983. break;
  2984. }
  2985. }
  2986. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2987. if (!found)
  2988. return;
  2989. vp->d_id.b.domain = rptid_entry->port_id[2];
  2990. vp->d_id.b.area = rptid_entry->port_id[1];
  2991. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2992. /*
  2993. * Cannot configure here as we are still sitting on the
  2994. * response queue. Handle it in dpc context.
  2995. */
  2996. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2997. reg_needed:
  2998. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2999. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  3000. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  3001. qla2xxx_wake_dpc(vha);
  3002. }
  3003. }
  3004. /*
  3005. * qla24xx_modify_vp_config
  3006. * Change VP configuration for vha
  3007. *
  3008. * Input:
  3009. * vha = adapter block pointer.
  3010. *
  3011. * Returns:
  3012. * qla2xxx local function return status code.
  3013. *
  3014. * Context:
  3015. * Kernel context.
  3016. */
  3017. int
  3018. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  3019. {
  3020. int rval;
  3021. struct vp_config_entry_24xx *vpmod;
  3022. dma_addr_t vpmod_dma;
  3023. struct qla_hw_data *ha = vha->hw;
  3024. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3025. /* This can be called by the parent */
  3026. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  3027. "Entered %s.\n", __func__);
  3028. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  3029. if (!vpmod) {
  3030. ql_log(ql_log_warn, vha, 0x10bc,
  3031. "Failed to allocate modify VP IOCB.\n");
  3032. return QLA_MEMORY_ALLOC_FAILED;
  3033. }
  3034. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  3035. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  3036. vpmod->entry_count = 1;
  3037. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  3038. vpmod->vp_count = 1;
  3039. vpmod->vp_index1 = vha->vp_idx;
  3040. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  3041. qlt_modify_vp_config(vha, vpmod);
  3042. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  3043. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  3044. vpmod->entry_count = 1;
  3045. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  3046. if (rval != QLA_SUCCESS) {
  3047. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  3048. "Failed to issue VP config IOCB (%x).\n", rval);
  3049. } else if (vpmod->comp_status != 0) {
  3050. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  3051. "Failed to complete IOCB -- error status (%x).\n",
  3052. vpmod->comp_status);
  3053. rval = QLA_FUNCTION_FAILED;
  3054. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  3055. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  3056. "Failed to complete IOCB -- completion status (%x).\n",
  3057. le16_to_cpu(vpmod->comp_status));
  3058. rval = QLA_FUNCTION_FAILED;
  3059. } else {
  3060. /* EMPTY */
  3061. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  3062. "Done %s.\n", __func__);
  3063. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  3064. }
  3065. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  3066. return rval;
  3067. }
  3068. /*
  3069. * qla24xx_control_vp
  3070. * Enable a virtual port for given host
  3071. *
  3072. * Input:
  3073. * ha = adapter block pointer.
  3074. * vhba = virtual adapter (unused)
  3075. * index = index number for enabled VP
  3076. *
  3077. * Returns:
  3078. * qla2xxx local function return status code.
  3079. *
  3080. * Context:
  3081. * Kernel context.
  3082. */
  3083. int
  3084. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  3085. {
  3086. int rval;
  3087. int map, pos;
  3088. struct vp_ctrl_entry_24xx *vce;
  3089. dma_addr_t vce_dma;
  3090. struct qla_hw_data *ha = vha->hw;
  3091. int vp_index = vha->vp_idx;
  3092. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3093. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  3094. "Entered %s enabling index %d.\n", __func__, vp_index);
  3095. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  3096. return QLA_PARAMETER_ERROR;
  3097. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  3098. if (!vce) {
  3099. ql_log(ql_log_warn, vha, 0x10c2,
  3100. "Failed to allocate VP control IOCB.\n");
  3101. return QLA_MEMORY_ALLOC_FAILED;
  3102. }
  3103. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  3104. vce->entry_type = VP_CTRL_IOCB_TYPE;
  3105. vce->entry_count = 1;
  3106. vce->command = cpu_to_le16(cmd);
  3107. vce->vp_count = __constant_cpu_to_le16(1);
  3108. /* index map in firmware starts with 1; decrement index
  3109. * this is ok as we never use index 0
  3110. */
  3111. map = (vp_index - 1) / 8;
  3112. pos = (vp_index - 1) & 7;
  3113. mutex_lock(&ha->vport_lock);
  3114. vce->vp_idx_map[map] |= 1 << pos;
  3115. mutex_unlock(&ha->vport_lock);
  3116. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  3117. if (rval != QLA_SUCCESS) {
  3118. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  3119. "Failed to issue VP control IOCB (%x).\n", rval);
  3120. } else if (vce->entry_status != 0) {
  3121. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  3122. "Failed to complete IOCB -- error status (%x).\n",
  3123. vce->entry_status);
  3124. rval = QLA_FUNCTION_FAILED;
  3125. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  3126. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  3127. "Failed to complet IOCB -- completion status (%x).\n",
  3128. le16_to_cpu(vce->comp_status));
  3129. rval = QLA_FUNCTION_FAILED;
  3130. } else {
  3131. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  3132. "Done %s.\n", __func__);
  3133. }
  3134. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  3135. return rval;
  3136. }
  3137. /*
  3138. * qla2x00_send_change_request
  3139. * Receive or disable RSCN request from fabric controller
  3140. *
  3141. * Input:
  3142. * ha = adapter block pointer
  3143. * format = registration format:
  3144. * 0 - Reserved
  3145. * 1 - Fabric detected registration
  3146. * 2 - N_port detected registration
  3147. * 3 - Full registration
  3148. * FF - clear registration
  3149. * vp_idx = Virtual port index
  3150. *
  3151. * Returns:
  3152. * qla2x00 local function return status code.
  3153. *
  3154. * Context:
  3155. * Kernel Context
  3156. */
  3157. int
  3158. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3159. uint16_t vp_idx)
  3160. {
  3161. int rval;
  3162. mbx_cmd_t mc;
  3163. mbx_cmd_t *mcp = &mc;
  3164. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3165. "Entered %s.\n", __func__);
  3166. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3167. mcp->mb[1] = format;
  3168. mcp->mb[9] = vp_idx;
  3169. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3170. mcp->in_mb = MBX_0|MBX_1;
  3171. mcp->tov = MBX_TOV_SECONDS;
  3172. mcp->flags = 0;
  3173. rval = qla2x00_mailbox_command(vha, mcp);
  3174. if (rval == QLA_SUCCESS) {
  3175. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3176. rval = BIT_1;
  3177. }
  3178. } else
  3179. rval = BIT_1;
  3180. return rval;
  3181. }
  3182. int
  3183. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3184. uint32_t size)
  3185. {
  3186. int rval;
  3187. mbx_cmd_t mc;
  3188. mbx_cmd_t *mcp = &mc;
  3189. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3190. "Entered %s.\n", __func__);
  3191. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3192. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3193. mcp->mb[8] = MSW(addr);
  3194. mcp->out_mb = MBX_8|MBX_0;
  3195. } else {
  3196. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3197. mcp->out_mb = MBX_0;
  3198. }
  3199. mcp->mb[1] = LSW(addr);
  3200. mcp->mb[2] = MSW(req_dma);
  3201. mcp->mb[3] = LSW(req_dma);
  3202. mcp->mb[6] = MSW(MSD(req_dma));
  3203. mcp->mb[7] = LSW(MSD(req_dma));
  3204. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3205. if (IS_FWI2_CAPABLE(vha->hw)) {
  3206. mcp->mb[4] = MSW(size);
  3207. mcp->mb[5] = LSW(size);
  3208. mcp->out_mb |= MBX_5|MBX_4;
  3209. } else {
  3210. mcp->mb[4] = LSW(size);
  3211. mcp->out_mb |= MBX_4;
  3212. }
  3213. mcp->in_mb = MBX_0;
  3214. mcp->tov = MBX_TOV_SECONDS;
  3215. mcp->flags = 0;
  3216. rval = qla2x00_mailbox_command(vha, mcp);
  3217. if (rval != QLA_SUCCESS) {
  3218. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3219. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3220. } else {
  3221. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3222. "Done %s.\n", __func__);
  3223. }
  3224. return rval;
  3225. }
  3226. /* 84XX Support **************************************************************/
  3227. struct cs84xx_mgmt_cmd {
  3228. union {
  3229. struct verify_chip_entry_84xx req;
  3230. struct verify_chip_rsp_84xx rsp;
  3231. } p;
  3232. };
  3233. int
  3234. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3235. {
  3236. int rval, retry;
  3237. struct cs84xx_mgmt_cmd *mn;
  3238. dma_addr_t mn_dma;
  3239. uint16_t options;
  3240. unsigned long flags;
  3241. struct qla_hw_data *ha = vha->hw;
  3242. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3243. "Entered %s.\n", __func__);
  3244. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3245. if (mn == NULL) {
  3246. return QLA_MEMORY_ALLOC_FAILED;
  3247. }
  3248. /* Force Update? */
  3249. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3250. /* Diagnostic firmware? */
  3251. /* options |= MENLO_DIAG_FW; */
  3252. /* We update the firmware with only one data sequence. */
  3253. options |= VCO_END_OF_DATA;
  3254. do {
  3255. retry = 0;
  3256. memset(mn, 0, sizeof(*mn));
  3257. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3258. mn->p.req.entry_count = 1;
  3259. mn->p.req.options = cpu_to_le16(options);
  3260. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3261. "Dump of Verify Request.\n");
  3262. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3263. (uint8_t *)mn, sizeof(*mn));
  3264. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3265. if (rval != QLA_SUCCESS) {
  3266. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3267. "Failed to issue verify IOCB (%x).\n", rval);
  3268. goto verify_done;
  3269. }
  3270. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3271. "Dump of Verify Response.\n");
  3272. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3273. (uint8_t *)mn, sizeof(*mn));
  3274. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3275. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3276. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3277. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3278. "cs=%x fc=%x.\n", status[0], status[1]);
  3279. if (status[0] != CS_COMPLETE) {
  3280. rval = QLA_FUNCTION_FAILED;
  3281. if (!(options & VCO_DONT_UPDATE_FW)) {
  3282. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3283. "Firmware update failed. Retrying "
  3284. "without update firmware.\n");
  3285. options |= VCO_DONT_UPDATE_FW;
  3286. options &= ~VCO_FORCE_UPDATE;
  3287. retry = 1;
  3288. }
  3289. } else {
  3290. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3291. "Firmware updated to %x.\n",
  3292. le32_to_cpu(mn->p.rsp.fw_ver));
  3293. /* NOTE: we only update OP firmware. */
  3294. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3295. ha->cs84xx->op_fw_version =
  3296. le32_to_cpu(mn->p.rsp.fw_ver);
  3297. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3298. flags);
  3299. }
  3300. } while (retry);
  3301. verify_done:
  3302. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3303. if (rval != QLA_SUCCESS) {
  3304. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3305. "Failed=%x.\n", rval);
  3306. } else {
  3307. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3308. "Done %s.\n", __func__);
  3309. }
  3310. return rval;
  3311. }
  3312. int
  3313. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3314. {
  3315. int rval;
  3316. unsigned long flags;
  3317. mbx_cmd_t mc;
  3318. mbx_cmd_t *mcp = &mc;
  3319. struct qla_hw_data *ha = vha->hw;
  3320. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3321. "Entered %s.\n", __func__);
  3322. if (IS_SHADOW_REG_CAPABLE(ha))
  3323. req->options |= BIT_13;
  3324. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3325. mcp->mb[1] = req->options;
  3326. mcp->mb[2] = MSW(LSD(req->dma));
  3327. mcp->mb[3] = LSW(LSD(req->dma));
  3328. mcp->mb[6] = MSW(MSD(req->dma));
  3329. mcp->mb[7] = LSW(MSD(req->dma));
  3330. mcp->mb[5] = req->length;
  3331. if (req->rsp)
  3332. mcp->mb[10] = req->rsp->id;
  3333. mcp->mb[12] = req->qos;
  3334. mcp->mb[11] = req->vp_idx;
  3335. mcp->mb[13] = req->rid;
  3336. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3337. mcp->mb[15] = 0;
  3338. mcp->mb[4] = req->id;
  3339. /* que in ptr index */
  3340. mcp->mb[8] = 0;
  3341. /* que out ptr index */
  3342. mcp->mb[9] = *req->out_ptr = 0;
  3343. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3344. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3345. mcp->in_mb = MBX_0;
  3346. mcp->flags = MBX_DMA_OUT;
  3347. mcp->tov = MBX_TOV_SECONDS * 2;
  3348. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3349. mcp->in_mb |= MBX_1;
  3350. if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3351. mcp->out_mb |= MBX_15;
  3352. /* debug q create issue in SR-IOV */
  3353. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3354. }
  3355. spin_lock_irqsave(&ha->hardware_lock, flags);
  3356. if (!(req->options & BIT_0)) {
  3357. WRT_REG_DWORD(req->req_q_in, 0);
  3358. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3359. WRT_REG_DWORD(req->req_q_out, 0);
  3360. }
  3361. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3362. rval = qla2x00_mailbox_command(vha, mcp);
  3363. if (rval != QLA_SUCCESS) {
  3364. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3365. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3366. } else {
  3367. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3368. "Done %s.\n", __func__);
  3369. }
  3370. return rval;
  3371. }
  3372. int
  3373. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3374. {
  3375. int rval;
  3376. unsigned long flags;
  3377. mbx_cmd_t mc;
  3378. mbx_cmd_t *mcp = &mc;
  3379. struct qla_hw_data *ha = vha->hw;
  3380. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3381. "Entered %s.\n", __func__);
  3382. if (IS_SHADOW_REG_CAPABLE(ha))
  3383. rsp->options |= BIT_13;
  3384. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3385. mcp->mb[1] = rsp->options;
  3386. mcp->mb[2] = MSW(LSD(rsp->dma));
  3387. mcp->mb[3] = LSW(LSD(rsp->dma));
  3388. mcp->mb[6] = MSW(MSD(rsp->dma));
  3389. mcp->mb[7] = LSW(MSD(rsp->dma));
  3390. mcp->mb[5] = rsp->length;
  3391. mcp->mb[14] = rsp->msix->entry;
  3392. mcp->mb[13] = rsp->rid;
  3393. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3394. mcp->mb[15] = 0;
  3395. mcp->mb[4] = rsp->id;
  3396. /* que in ptr index */
  3397. mcp->mb[8] = *rsp->in_ptr = 0;
  3398. /* que out ptr index */
  3399. mcp->mb[9] = 0;
  3400. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3401. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3402. mcp->in_mb = MBX_0;
  3403. mcp->flags = MBX_DMA_OUT;
  3404. mcp->tov = MBX_TOV_SECONDS * 2;
  3405. if (IS_QLA81XX(ha)) {
  3406. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3407. mcp->in_mb |= MBX_1;
  3408. } else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3409. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3410. mcp->in_mb |= MBX_1;
  3411. /* debug q create issue in SR-IOV */
  3412. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3413. }
  3414. spin_lock_irqsave(&ha->hardware_lock, flags);
  3415. if (!(rsp->options & BIT_0)) {
  3416. WRT_REG_DWORD(rsp->rsp_q_out, 0);
  3417. if (!IS_QLA83XX(ha))
  3418. WRT_REG_DWORD(rsp->rsp_q_in, 0);
  3419. }
  3420. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3421. rval = qla2x00_mailbox_command(vha, mcp);
  3422. if (rval != QLA_SUCCESS) {
  3423. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3424. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3425. } else {
  3426. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3427. "Done %s.\n", __func__);
  3428. }
  3429. return rval;
  3430. }
  3431. int
  3432. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3433. {
  3434. int rval;
  3435. mbx_cmd_t mc;
  3436. mbx_cmd_t *mcp = &mc;
  3437. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3438. "Entered %s.\n", __func__);
  3439. mcp->mb[0] = MBC_IDC_ACK;
  3440. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3441. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3442. mcp->in_mb = MBX_0;
  3443. mcp->tov = MBX_TOV_SECONDS;
  3444. mcp->flags = 0;
  3445. rval = qla2x00_mailbox_command(vha, mcp);
  3446. if (rval != QLA_SUCCESS) {
  3447. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3448. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3449. } else {
  3450. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3451. "Done %s.\n", __func__);
  3452. }
  3453. return rval;
  3454. }
  3455. int
  3456. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3457. {
  3458. int rval;
  3459. mbx_cmd_t mc;
  3460. mbx_cmd_t *mcp = &mc;
  3461. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3462. "Entered %s.\n", __func__);
  3463. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3464. !IS_QLA27XX(vha->hw))
  3465. return QLA_FUNCTION_FAILED;
  3466. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3467. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3468. mcp->out_mb = MBX_1|MBX_0;
  3469. mcp->in_mb = MBX_1|MBX_0;
  3470. mcp->tov = MBX_TOV_SECONDS;
  3471. mcp->flags = 0;
  3472. rval = qla2x00_mailbox_command(vha, mcp);
  3473. if (rval != QLA_SUCCESS) {
  3474. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3475. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3476. rval, mcp->mb[0], mcp->mb[1]);
  3477. } else {
  3478. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3479. "Done %s.\n", __func__);
  3480. *sector_size = mcp->mb[1];
  3481. }
  3482. return rval;
  3483. }
  3484. int
  3485. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3486. {
  3487. int rval;
  3488. mbx_cmd_t mc;
  3489. mbx_cmd_t *mcp = &mc;
  3490. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3491. !IS_QLA27XX(vha->hw))
  3492. return QLA_FUNCTION_FAILED;
  3493. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3494. "Entered %s.\n", __func__);
  3495. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3496. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3497. FAC_OPT_CMD_WRITE_PROTECT;
  3498. mcp->out_mb = MBX_1|MBX_0;
  3499. mcp->in_mb = MBX_1|MBX_0;
  3500. mcp->tov = MBX_TOV_SECONDS;
  3501. mcp->flags = 0;
  3502. rval = qla2x00_mailbox_command(vha, mcp);
  3503. if (rval != QLA_SUCCESS) {
  3504. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3505. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3506. rval, mcp->mb[0], mcp->mb[1]);
  3507. } else {
  3508. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3509. "Done %s.\n", __func__);
  3510. }
  3511. return rval;
  3512. }
  3513. int
  3514. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3515. {
  3516. int rval;
  3517. mbx_cmd_t mc;
  3518. mbx_cmd_t *mcp = &mc;
  3519. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3520. !IS_QLA27XX(vha->hw))
  3521. return QLA_FUNCTION_FAILED;
  3522. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3523. "Entered %s.\n", __func__);
  3524. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3525. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3526. mcp->mb[2] = LSW(start);
  3527. mcp->mb[3] = MSW(start);
  3528. mcp->mb[4] = LSW(finish);
  3529. mcp->mb[5] = MSW(finish);
  3530. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3531. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3532. mcp->tov = MBX_TOV_SECONDS;
  3533. mcp->flags = 0;
  3534. rval = qla2x00_mailbox_command(vha, mcp);
  3535. if (rval != QLA_SUCCESS) {
  3536. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3537. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3538. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3539. } else {
  3540. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3541. "Done %s.\n", __func__);
  3542. }
  3543. return rval;
  3544. }
  3545. int
  3546. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3547. {
  3548. int rval = 0;
  3549. mbx_cmd_t mc;
  3550. mbx_cmd_t *mcp = &mc;
  3551. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3552. "Entered %s.\n", __func__);
  3553. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3554. mcp->out_mb = MBX_0;
  3555. mcp->in_mb = MBX_0|MBX_1;
  3556. mcp->tov = MBX_TOV_SECONDS;
  3557. mcp->flags = 0;
  3558. rval = qla2x00_mailbox_command(vha, mcp);
  3559. if (rval != QLA_SUCCESS) {
  3560. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3561. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3562. rval, mcp->mb[0], mcp->mb[1]);
  3563. } else {
  3564. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3565. "Done %s.\n", __func__);
  3566. }
  3567. return rval;
  3568. }
  3569. int
  3570. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3571. {
  3572. int rval;
  3573. mbx_cmd_t mc;
  3574. mbx_cmd_t *mcp = &mc;
  3575. int i;
  3576. int len;
  3577. uint16_t *str;
  3578. struct qla_hw_data *ha = vha->hw;
  3579. if (!IS_P3P_TYPE(ha))
  3580. return QLA_FUNCTION_FAILED;
  3581. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  3582. "Entered %s.\n", __func__);
  3583. str = (void *)version;
  3584. len = strlen(version);
  3585. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3586. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  3587. mcp->out_mb = MBX_1|MBX_0;
  3588. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  3589. mcp->mb[i] = cpu_to_le16p(str);
  3590. mcp->out_mb |= 1<<i;
  3591. }
  3592. for (; i < 16; i++) {
  3593. mcp->mb[i] = 0;
  3594. mcp->out_mb |= 1<<i;
  3595. }
  3596. mcp->in_mb = MBX_1|MBX_0;
  3597. mcp->tov = MBX_TOV_SECONDS;
  3598. mcp->flags = 0;
  3599. rval = qla2x00_mailbox_command(vha, mcp);
  3600. if (rval != QLA_SUCCESS) {
  3601. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  3602. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3603. } else {
  3604. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  3605. "Done %s.\n", __func__);
  3606. }
  3607. return rval;
  3608. }
  3609. int
  3610. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3611. {
  3612. int rval;
  3613. mbx_cmd_t mc;
  3614. mbx_cmd_t *mcp = &mc;
  3615. int len;
  3616. uint16_t dwlen;
  3617. uint8_t *str;
  3618. dma_addr_t str_dma;
  3619. struct qla_hw_data *ha = vha->hw;
  3620. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  3621. IS_P3P_TYPE(ha))
  3622. return QLA_FUNCTION_FAILED;
  3623. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  3624. "Entered %s.\n", __func__);
  3625. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  3626. if (!str) {
  3627. ql_log(ql_log_warn, vha, 0x117f,
  3628. "Failed to allocate driver version param.\n");
  3629. return QLA_MEMORY_ALLOC_FAILED;
  3630. }
  3631. memcpy(str, "\x7\x3\x11\x0", 4);
  3632. dwlen = str[0];
  3633. len = dwlen * 4 - 4;
  3634. memset(str + 4, 0, len);
  3635. if (len > strlen(version))
  3636. len = strlen(version);
  3637. memcpy(str + 4, version, len);
  3638. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3639. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  3640. mcp->mb[2] = MSW(LSD(str_dma));
  3641. mcp->mb[3] = LSW(LSD(str_dma));
  3642. mcp->mb[6] = MSW(MSD(str_dma));
  3643. mcp->mb[7] = LSW(MSD(str_dma));
  3644. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3645. mcp->in_mb = MBX_1|MBX_0;
  3646. mcp->tov = MBX_TOV_SECONDS;
  3647. mcp->flags = 0;
  3648. rval = qla2x00_mailbox_command(vha, mcp);
  3649. if (rval != QLA_SUCCESS) {
  3650. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  3651. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3652. } else {
  3653. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  3654. "Done %s.\n", __func__);
  3655. }
  3656. dma_pool_free(ha->s_dma_pool, str, str_dma);
  3657. return rval;
  3658. }
  3659. static int
  3660. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3661. {
  3662. int rval;
  3663. mbx_cmd_t mc;
  3664. mbx_cmd_t *mcp = &mc;
  3665. if (!IS_FWI2_CAPABLE(vha->hw))
  3666. return QLA_FUNCTION_FAILED;
  3667. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3668. "Entered %s.\n", __func__);
  3669. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3670. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3671. mcp->out_mb = MBX_1|MBX_0;
  3672. mcp->in_mb = MBX_1|MBX_0;
  3673. mcp->tov = MBX_TOV_SECONDS;
  3674. mcp->flags = 0;
  3675. rval = qla2x00_mailbox_command(vha, mcp);
  3676. *temp = mcp->mb[1];
  3677. if (rval != QLA_SUCCESS) {
  3678. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3679. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3680. } else {
  3681. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  3682. "Done %s.\n", __func__);
  3683. }
  3684. return rval;
  3685. }
  3686. int
  3687. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3688. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3689. {
  3690. int rval;
  3691. mbx_cmd_t mc;
  3692. mbx_cmd_t *mcp = &mc;
  3693. struct qla_hw_data *ha = vha->hw;
  3694. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3695. "Entered %s.\n", __func__);
  3696. if (!IS_FWI2_CAPABLE(ha))
  3697. return QLA_FUNCTION_FAILED;
  3698. if (len == 1)
  3699. opt |= BIT_0;
  3700. mcp->mb[0] = MBC_READ_SFP;
  3701. mcp->mb[1] = dev;
  3702. mcp->mb[2] = MSW(sfp_dma);
  3703. mcp->mb[3] = LSW(sfp_dma);
  3704. mcp->mb[6] = MSW(MSD(sfp_dma));
  3705. mcp->mb[7] = LSW(MSD(sfp_dma));
  3706. mcp->mb[8] = len;
  3707. mcp->mb[9] = off;
  3708. mcp->mb[10] = opt;
  3709. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3710. mcp->in_mb = MBX_1|MBX_0;
  3711. mcp->tov = MBX_TOV_SECONDS;
  3712. mcp->flags = 0;
  3713. rval = qla2x00_mailbox_command(vha, mcp);
  3714. if (opt & BIT_0)
  3715. *sfp = mcp->mb[1];
  3716. if (rval != QLA_SUCCESS) {
  3717. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3718. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3719. } else {
  3720. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3721. "Done %s.\n", __func__);
  3722. }
  3723. return rval;
  3724. }
  3725. int
  3726. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3727. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3728. {
  3729. int rval;
  3730. mbx_cmd_t mc;
  3731. mbx_cmd_t *mcp = &mc;
  3732. struct qla_hw_data *ha = vha->hw;
  3733. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3734. "Entered %s.\n", __func__);
  3735. if (!IS_FWI2_CAPABLE(ha))
  3736. return QLA_FUNCTION_FAILED;
  3737. if (len == 1)
  3738. opt |= BIT_0;
  3739. if (opt & BIT_0)
  3740. len = *sfp;
  3741. mcp->mb[0] = MBC_WRITE_SFP;
  3742. mcp->mb[1] = dev;
  3743. mcp->mb[2] = MSW(sfp_dma);
  3744. mcp->mb[3] = LSW(sfp_dma);
  3745. mcp->mb[6] = MSW(MSD(sfp_dma));
  3746. mcp->mb[7] = LSW(MSD(sfp_dma));
  3747. mcp->mb[8] = len;
  3748. mcp->mb[9] = off;
  3749. mcp->mb[10] = opt;
  3750. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3751. mcp->in_mb = MBX_1|MBX_0;
  3752. mcp->tov = MBX_TOV_SECONDS;
  3753. mcp->flags = 0;
  3754. rval = qla2x00_mailbox_command(vha, mcp);
  3755. if (rval != QLA_SUCCESS) {
  3756. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3757. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3758. } else {
  3759. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  3760. "Done %s.\n", __func__);
  3761. }
  3762. return rval;
  3763. }
  3764. int
  3765. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3766. uint16_t size_in_bytes, uint16_t *actual_size)
  3767. {
  3768. int rval;
  3769. mbx_cmd_t mc;
  3770. mbx_cmd_t *mcp = &mc;
  3771. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  3772. "Entered %s.\n", __func__);
  3773. if (!IS_CNA_CAPABLE(vha->hw))
  3774. return QLA_FUNCTION_FAILED;
  3775. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3776. mcp->mb[2] = MSW(stats_dma);
  3777. mcp->mb[3] = LSW(stats_dma);
  3778. mcp->mb[6] = MSW(MSD(stats_dma));
  3779. mcp->mb[7] = LSW(MSD(stats_dma));
  3780. mcp->mb[8] = size_in_bytes >> 2;
  3781. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3782. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3783. mcp->tov = MBX_TOV_SECONDS;
  3784. mcp->flags = 0;
  3785. rval = qla2x00_mailbox_command(vha, mcp);
  3786. if (rval != QLA_SUCCESS) {
  3787. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3788. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3789. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3790. } else {
  3791. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  3792. "Done %s.\n", __func__);
  3793. *actual_size = mcp->mb[2] << 2;
  3794. }
  3795. return rval;
  3796. }
  3797. int
  3798. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3799. uint16_t size)
  3800. {
  3801. int rval;
  3802. mbx_cmd_t mc;
  3803. mbx_cmd_t *mcp = &mc;
  3804. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  3805. "Entered %s.\n", __func__);
  3806. if (!IS_CNA_CAPABLE(vha->hw))
  3807. return QLA_FUNCTION_FAILED;
  3808. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3809. mcp->mb[1] = 0;
  3810. mcp->mb[2] = MSW(tlv_dma);
  3811. mcp->mb[3] = LSW(tlv_dma);
  3812. mcp->mb[6] = MSW(MSD(tlv_dma));
  3813. mcp->mb[7] = LSW(MSD(tlv_dma));
  3814. mcp->mb[8] = size;
  3815. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3816. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3817. mcp->tov = MBX_TOV_SECONDS;
  3818. mcp->flags = 0;
  3819. rval = qla2x00_mailbox_command(vha, mcp);
  3820. if (rval != QLA_SUCCESS) {
  3821. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3822. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3823. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3824. } else {
  3825. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  3826. "Done %s.\n", __func__);
  3827. }
  3828. return rval;
  3829. }
  3830. int
  3831. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3832. {
  3833. int rval;
  3834. mbx_cmd_t mc;
  3835. mbx_cmd_t *mcp = &mc;
  3836. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  3837. "Entered %s.\n", __func__);
  3838. if (!IS_FWI2_CAPABLE(vha->hw))
  3839. return QLA_FUNCTION_FAILED;
  3840. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3841. mcp->mb[1] = LSW(risc_addr);
  3842. mcp->mb[8] = MSW(risc_addr);
  3843. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3844. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3845. mcp->tov = 30;
  3846. mcp->flags = 0;
  3847. rval = qla2x00_mailbox_command(vha, mcp);
  3848. if (rval != QLA_SUCCESS) {
  3849. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3850. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3851. } else {
  3852. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  3853. "Done %s.\n", __func__);
  3854. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3855. }
  3856. return rval;
  3857. }
  3858. int
  3859. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3860. uint16_t *mresp)
  3861. {
  3862. int rval;
  3863. mbx_cmd_t mc;
  3864. mbx_cmd_t *mcp = &mc;
  3865. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  3866. "Entered %s.\n", __func__);
  3867. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3868. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3869. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3870. /* transfer count */
  3871. mcp->mb[10] = LSW(mreq->transfer_size);
  3872. mcp->mb[11] = MSW(mreq->transfer_size);
  3873. /* send data address */
  3874. mcp->mb[14] = LSW(mreq->send_dma);
  3875. mcp->mb[15] = MSW(mreq->send_dma);
  3876. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3877. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3878. /* receive data address */
  3879. mcp->mb[16] = LSW(mreq->rcv_dma);
  3880. mcp->mb[17] = MSW(mreq->rcv_dma);
  3881. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3882. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3883. /* Iteration count */
  3884. mcp->mb[18] = LSW(mreq->iteration_count);
  3885. mcp->mb[19] = MSW(mreq->iteration_count);
  3886. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3887. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3888. if (IS_CNA_CAPABLE(vha->hw))
  3889. mcp->out_mb |= MBX_2;
  3890. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3891. mcp->buf_size = mreq->transfer_size;
  3892. mcp->tov = MBX_TOV_SECONDS;
  3893. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3894. rval = qla2x00_mailbox_command(vha, mcp);
  3895. if (rval != QLA_SUCCESS) {
  3896. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3897. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3898. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3899. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3900. } else {
  3901. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  3902. "Done %s.\n", __func__);
  3903. }
  3904. /* Copy mailbox information */
  3905. memcpy( mresp, mcp->mb, 64);
  3906. return rval;
  3907. }
  3908. int
  3909. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3910. uint16_t *mresp)
  3911. {
  3912. int rval;
  3913. mbx_cmd_t mc;
  3914. mbx_cmd_t *mcp = &mc;
  3915. struct qla_hw_data *ha = vha->hw;
  3916. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  3917. "Entered %s.\n", __func__);
  3918. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3919. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3920. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3921. if (IS_CNA_CAPABLE(ha)) {
  3922. mcp->mb[1] |= BIT_15;
  3923. mcp->mb[2] = vha->fcoe_fcf_idx;
  3924. }
  3925. mcp->mb[16] = LSW(mreq->rcv_dma);
  3926. mcp->mb[17] = MSW(mreq->rcv_dma);
  3927. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3928. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3929. mcp->mb[10] = LSW(mreq->transfer_size);
  3930. mcp->mb[14] = LSW(mreq->send_dma);
  3931. mcp->mb[15] = MSW(mreq->send_dma);
  3932. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3933. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3934. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3935. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3936. if (IS_CNA_CAPABLE(ha))
  3937. mcp->out_mb |= MBX_2;
  3938. mcp->in_mb = MBX_0;
  3939. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3940. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3941. mcp->in_mb |= MBX_1;
  3942. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3943. mcp->in_mb |= MBX_3;
  3944. mcp->tov = MBX_TOV_SECONDS;
  3945. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3946. mcp->buf_size = mreq->transfer_size;
  3947. rval = qla2x00_mailbox_command(vha, mcp);
  3948. if (rval != QLA_SUCCESS) {
  3949. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3950. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3951. rval, mcp->mb[0], mcp->mb[1]);
  3952. } else {
  3953. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  3954. "Done %s.\n", __func__);
  3955. }
  3956. /* Copy mailbox information */
  3957. memcpy(mresp, mcp->mb, 64);
  3958. return rval;
  3959. }
  3960. int
  3961. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3962. {
  3963. int rval;
  3964. mbx_cmd_t mc;
  3965. mbx_cmd_t *mcp = &mc;
  3966. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  3967. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3968. mcp->mb[0] = MBC_ISP84XX_RESET;
  3969. mcp->mb[1] = enable_diagnostic;
  3970. mcp->out_mb = MBX_1|MBX_0;
  3971. mcp->in_mb = MBX_1|MBX_0;
  3972. mcp->tov = MBX_TOV_SECONDS;
  3973. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3974. rval = qla2x00_mailbox_command(vha, mcp);
  3975. if (rval != QLA_SUCCESS)
  3976. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3977. else
  3978. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  3979. "Done %s.\n", __func__);
  3980. return rval;
  3981. }
  3982. int
  3983. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3984. {
  3985. int rval;
  3986. mbx_cmd_t mc;
  3987. mbx_cmd_t *mcp = &mc;
  3988. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  3989. "Entered %s.\n", __func__);
  3990. if (!IS_FWI2_CAPABLE(vha->hw))
  3991. return QLA_FUNCTION_FAILED;
  3992. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3993. mcp->mb[1] = LSW(risc_addr);
  3994. mcp->mb[2] = LSW(data);
  3995. mcp->mb[3] = MSW(data);
  3996. mcp->mb[8] = MSW(risc_addr);
  3997. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3998. mcp->in_mb = MBX_0;
  3999. mcp->tov = 30;
  4000. mcp->flags = 0;
  4001. rval = qla2x00_mailbox_command(vha, mcp);
  4002. if (rval != QLA_SUCCESS) {
  4003. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  4004. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4005. } else {
  4006. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  4007. "Done %s.\n", __func__);
  4008. }
  4009. return rval;
  4010. }
  4011. int
  4012. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  4013. {
  4014. int rval;
  4015. uint32_t stat, timer;
  4016. uint16_t mb0 = 0;
  4017. struct qla_hw_data *ha = vha->hw;
  4018. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  4019. rval = QLA_SUCCESS;
  4020. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  4021. "Entered %s.\n", __func__);
  4022. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  4023. /* Write the MBC data to the registers */
  4024. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  4025. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  4026. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  4027. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  4028. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  4029. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  4030. /* Poll for MBC interrupt */
  4031. for (timer = 6000000; timer; timer--) {
  4032. /* Check for pending interrupts. */
  4033. stat = RD_REG_DWORD(&reg->host_status);
  4034. if (stat & HSRX_RISC_INT) {
  4035. stat &= 0xff;
  4036. if (stat == 0x1 || stat == 0x2 ||
  4037. stat == 0x10 || stat == 0x11) {
  4038. set_bit(MBX_INTERRUPT,
  4039. &ha->mbx_cmd_flags);
  4040. mb0 = RD_REG_WORD(&reg->mailbox0);
  4041. WRT_REG_DWORD(&reg->hccr,
  4042. HCCRX_CLR_RISC_INT);
  4043. RD_REG_DWORD(&reg->hccr);
  4044. break;
  4045. }
  4046. }
  4047. udelay(5);
  4048. }
  4049. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  4050. rval = mb0 & MBS_MASK;
  4051. else
  4052. rval = QLA_FUNCTION_FAILED;
  4053. if (rval != QLA_SUCCESS) {
  4054. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  4055. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  4056. } else {
  4057. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  4058. "Done %s.\n", __func__);
  4059. }
  4060. return rval;
  4061. }
  4062. int
  4063. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  4064. {
  4065. int rval;
  4066. mbx_cmd_t mc;
  4067. mbx_cmd_t *mcp = &mc;
  4068. struct qla_hw_data *ha = vha->hw;
  4069. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4070. "Entered %s.\n", __func__);
  4071. if (!IS_FWI2_CAPABLE(ha))
  4072. return QLA_FUNCTION_FAILED;
  4073. mcp->mb[0] = MBC_DATA_RATE;
  4074. mcp->mb[1] = 0;
  4075. mcp->out_mb = MBX_1|MBX_0;
  4076. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4077. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  4078. mcp->in_mb |= MBX_3;
  4079. mcp->tov = MBX_TOV_SECONDS;
  4080. mcp->flags = 0;
  4081. rval = qla2x00_mailbox_command(vha, mcp);
  4082. if (rval != QLA_SUCCESS) {
  4083. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4084. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4085. } else {
  4086. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4087. "Done %s.\n", __func__);
  4088. if (mcp->mb[1] != 0x7)
  4089. ha->link_data_rate = mcp->mb[1];
  4090. }
  4091. return rval;
  4092. }
  4093. int
  4094. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4095. {
  4096. int rval;
  4097. mbx_cmd_t mc;
  4098. mbx_cmd_t *mcp = &mc;
  4099. struct qla_hw_data *ha = vha->hw;
  4100. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  4101. "Entered %s.\n", __func__);
  4102. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha) &&
  4103. !IS_QLA27XX(ha))
  4104. return QLA_FUNCTION_FAILED;
  4105. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  4106. mcp->out_mb = MBX_0;
  4107. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4108. mcp->tov = MBX_TOV_SECONDS;
  4109. mcp->flags = 0;
  4110. rval = qla2x00_mailbox_command(vha, mcp);
  4111. if (rval != QLA_SUCCESS) {
  4112. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  4113. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4114. } else {
  4115. /* Copy all bits to preserve original value */
  4116. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  4117. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  4118. "Done %s.\n", __func__);
  4119. }
  4120. return rval;
  4121. }
  4122. int
  4123. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4124. {
  4125. int rval;
  4126. mbx_cmd_t mc;
  4127. mbx_cmd_t *mcp = &mc;
  4128. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  4129. "Entered %s.\n", __func__);
  4130. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  4131. /* Copy all bits to preserve original setting */
  4132. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  4133. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4134. mcp->in_mb = MBX_0;
  4135. mcp->tov = MBX_TOV_SECONDS;
  4136. mcp->flags = 0;
  4137. rval = qla2x00_mailbox_command(vha, mcp);
  4138. if (rval != QLA_SUCCESS) {
  4139. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  4140. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4141. } else
  4142. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  4143. "Done %s.\n", __func__);
  4144. return rval;
  4145. }
  4146. int
  4147. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  4148. uint16_t *mb)
  4149. {
  4150. int rval;
  4151. mbx_cmd_t mc;
  4152. mbx_cmd_t *mcp = &mc;
  4153. struct qla_hw_data *ha = vha->hw;
  4154. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  4155. "Entered %s.\n", __func__);
  4156. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  4157. return QLA_FUNCTION_FAILED;
  4158. mcp->mb[0] = MBC_PORT_PARAMS;
  4159. mcp->mb[1] = loop_id;
  4160. if (ha->flags.fcp_prio_enabled)
  4161. mcp->mb[2] = BIT_1;
  4162. else
  4163. mcp->mb[2] = BIT_2;
  4164. mcp->mb[4] = priority & 0xf;
  4165. mcp->mb[9] = vha->vp_idx;
  4166. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4167. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4168. mcp->tov = 30;
  4169. mcp->flags = 0;
  4170. rval = qla2x00_mailbox_command(vha, mcp);
  4171. if (mb != NULL) {
  4172. mb[0] = mcp->mb[0];
  4173. mb[1] = mcp->mb[1];
  4174. mb[3] = mcp->mb[3];
  4175. mb[4] = mcp->mb[4];
  4176. }
  4177. if (rval != QLA_SUCCESS) {
  4178. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  4179. } else {
  4180. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  4181. "Done %s.\n", __func__);
  4182. }
  4183. return rval;
  4184. }
  4185. int
  4186. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  4187. {
  4188. int rval = QLA_FUNCTION_FAILED;
  4189. struct qla_hw_data *ha = vha->hw;
  4190. uint8_t byte;
  4191. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  4192. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  4193. "Thermal not supported by this card.\n");
  4194. return rval;
  4195. }
  4196. if (IS_QLA25XX(ha)) {
  4197. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  4198. ha->pdev->subsystem_device == 0x0175) {
  4199. rval = qla2x00_read_sfp(vha, 0, &byte,
  4200. 0x98, 0x1, 1, BIT_13|BIT_0);
  4201. *temp = byte;
  4202. return rval;
  4203. }
  4204. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  4205. ha->pdev->subsystem_device == 0x338e) {
  4206. rval = qla2x00_read_sfp(vha, 0, &byte,
  4207. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  4208. *temp = byte;
  4209. return rval;
  4210. }
  4211. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  4212. "Thermal not supported by this card.\n");
  4213. return rval;
  4214. }
  4215. if (IS_QLA82XX(ha)) {
  4216. *temp = qla82xx_read_temperature(vha);
  4217. rval = QLA_SUCCESS;
  4218. return rval;
  4219. } else if (IS_QLA8044(ha)) {
  4220. *temp = qla8044_read_temperature(vha);
  4221. rval = QLA_SUCCESS;
  4222. return rval;
  4223. }
  4224. rval = qla2x00_read_asic_temperature(vha, temp);
  4225. return rval;
  4226. }
  4227. int
  4228. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  4229. {
  4230. int rval;
  4231. struct qla_hw_data *ha = vha->hw;
  4232. mbx_cmd_t mc;
  4233. mbx_cmd_t *mcp = &mc;
  4234. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  4235. "Entered %s.\n", __func__);
  4236. if (!IS_FWI2_CAPABLE(ha))
  4237. return QLA_FUNCTION_FAILED;
  4238. memset(mcp, 0, sizeof(mbx_cmd_t));
  4239. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4240. mcp->mb[1] = 1;
  4241. mcp->out_mb = MBX_1|MBX_0;
  4242. mcp->in_mb = MBX_0;
  4243. mcp->tov = 30;
  4244. mcp->flags = 0;
  4245. rval = qla2x00_mailbox_command(vha, mcp);
  4246. if (rval != QLA_SUCCESS) {
  4247. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  4248. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4249. } else {
  4250. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  4251. "Done %s.\n", __func__);
  4252. }
  4253. return rval;
  4254. }
  4255. int
  4256. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  4257. {
  4258. int rval;
  4259. struct qla_hw_data *ha = vha->hw;
  4260. mbx_cmd_t mc;
  4261. mbx_cmd_t *mcp = &mc;
  4262. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4263. "Entered %s.\n", __func__);
  4264. if (!IS_P3P_TYPE(ha))
  4265. return QLA_FUNCTION_FAILED;
  4266. memset(mcp, 0, sizeof(mbx_cmd_t));
  4267. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4268. mcp->mb[1] = 0;
  4269. mcp->out_mb = MBX_1|MBX_0;
  4270. mcp->in_mb = MBX_0;
  4271. mcp->tov = 30;
  4272. mcp->flags = 0;
  4273. rval = qla2x00_mailbox_command(vha, mcp);
  4274. if (rval != QLA_SUCCESS) {
  4275. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4276. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4277. } else {
  4278. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4279. "Done %s.\n", __func__);
  4280. }
  4281. return rval;
  4282. }
  4283. int
  4284. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4285. {
  4286. struct qla_hw_data *ha = vha->hw;
  4287. mbx_cmd_t mc;
  4288. mbx_cmd_t *mcp = &mc;
  4289. int rval = QLA_FUNCTION_FAILED;
  4290. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4291. "Entered %s.\n", __func__);
  4292. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4293. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4294. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4295. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4296. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4297. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4298. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4299. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4300. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4301. mcp->tov = MBX_TOV_SECONDS;
  4302. rval = qla2x00_mailbox_command(vha, mcp);
  4303. /* Always copy back return mailbox values. */
  4304. if (rval != QLA_SUCCESS) {
  4305. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4306. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4307. (mcp->mb[1] << 16) | mcp->mb[0],
  4308. (mcp->mb[3] << 16) | mcp->mb[2]);
  4309. } else {
  4310. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4311. "Done %s.\n", __func__);
  4312. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4313. if (!ha->md_template_size) {
  4314. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4315. "Null template size obtained.\n");
  4316. rval = QLA_FUNCTION_FAILED;
  4317. }
  4318. }
  4319. return rval;
  4320. }
  4321. int
  4322. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4323. {
  4324. struct qla_hw_data *ha = vha->hw;
  4325. mbx_cmd_t mc;
  4326. mbx_cmd_t *mcp = &mc;
  4327. int rval = QLA_FUNCTION_FAILED;
  4328. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4329. "Entered %s.\n", __func__);
  4330. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4331. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4332. if (!ha->md_tmplt_hdr) {
  4333. ql_log(ql_log_warn, vha, 0x1124,
  4334. "Unable to allocate memory for Minidump template.\n");
  4335. return rval;
  4336. }
  4337. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4338. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4339. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4340. mcp->mb[2] = LSW(RQST_TMPLT);
  4341. mcp->mb[3] = MSW(RQST_TMPLT);
  4342. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4343. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4344. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4345. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4346. mcp->mb[8] = LSW(ha->md_template_size);
  4347. mcp->mb[9] = MSW(ha->md_template_size);
  4348. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4349. mcp->tov = MBX_TOV_SECONDS;
  4350. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4351. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4352. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4353. rval = qla2x00_mailbox_command(vha, mcp);
  4354. if (rval != QLA_SUCCESS) {
  4355. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4356. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4357. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4358. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4359. } else
  4360. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4361. "Done %s.\n", __func__);
  4362. return rval;
  4363. }
  4364. int
  4365. qla8044_md_get_template(scsi_qla_host_t *vha)
  4366. {
  4367. struct qla_hw_data *ha = vha->hw;
  4368. mbx_cmd_t mc;
  4369. mbx_cmd_t *mcp = &mc;
  4370. int rval = QLA_FUNCTION_FAILED;
  4371. int offset = 0, size = MINIDUMP_SIZE_36K;
  4372. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  4373. "Entered %s.\n", __func__);
  4374. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4375. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4376. if (!ha->md_tmplt_hdr) {
  4377. ql_log(ql_log_warn, vha, 0xb11b,
  4378. "Unable to allocate memory for Minidump template.\n");
  4379. return rval;
  4380. }
  4381. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4382. while (offset < ha->md_template_size) {
  4383. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4384. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4385. mcp->mb[2] = LSW(RQST_TMPLT);
  4386. mcp->mb[3] = MSW(RQST_TMPLT);
  4387. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4388. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4389. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4390. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4391. mcp->mb[8] = LSW(size);
  4392. mcp->mb[9] = MSW(size);
  4393. mcp->mb[10] = offset & 0x0000FFFF;
  4394. mcp->mb[11] = offset & 0xFFFF0000;
  4395. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4396. mcp->tov = MBX_TOV_SECONDS;
  4397. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4398. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4399. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4400. rval = qla2x00_mailbox_command(vha, mcp);
  4401. if (rval != QLA_SUCCESS) {
  4402. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  4403. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4404. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4405. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4406. return rval;
  4407. } else
  4408. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  4409. "Done %s.\n", __func__);
  4410. offset = offset + size;
  4411. }
  4412. return rval;
  4413. }
  4414. int
  4415. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4416. {
  4417. int rval;
  4418. struct qla_hw_data *ha = vha->hw;
  4419. mbx_cmd_t mc;
  4420. mbx_cmd_t *mcp = &mc;
  4421. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4422. return QLA_FUNCTION_FAILED;
  4423. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4424. "Entered %s.\n", __func__);
  4425. memset(mcp, 0, sizeof(mbx_cmd_t));
  4426. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4427. mcp->mb[1] = led_cfg[0];
  4428. mcp->mb[2] = led_cfg[1];
  4429. if (IS_QLA8031(ha)) {
  4430. mcp->mb[3] = led_cfg[2];
  4431. mcp->mb[4] = led_cfg[3];
  4432. mcp->mb[5] = led_cfg[4];
  4433. mcp->mb[6] = led_cfg[5];
  4434. }
  4435. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4436. if (IS_QLA8031(ha))
  4437. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4438. mcp->in_mb = MBX_0;
  4439. mcp->tov = 30;
  4440. mcp->flags = 0;
  4441. rval = qla2x00_mailbox_command(vha, mcp);
  4442. if (rval != QLA_SUCCESS) {
  4443. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4444. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4445. } else {
  4446. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4447. "Done %s.\n", __func__);
  4448. }
  4449. return rval;
  4450. }
  4451. int
  4452. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4453. {
  4454. int rval;
  4455. struct qla_hw_data *ha = vha->hw;
  4456. mbx_cmd_t mc;
  4457. mbx_cmd_t *mcp = &mc;
  4458. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4459. return QLA_FUNCTION_FAILED;
  4460. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4461. "Entered %s.\n", __func__);
  4462. memset(mcp, 0, sizeof(mbx_cmd_t));
  4463. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4464. mcp->out_mb = MBX_0;
  4465. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4466. if (IS_QLA8031(ha))
  4467. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4468. mcp->tov = 30;
  4469. mcp->flags = 0;
  4470. rval = qla2x00_mailbox_command(vha, mcp);
  4471. if (rval != QLA_SUCCESS) {
  4472. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4473. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4474. } else {
  4475. led_cfg[0] = mcp->mb[1];
  4476. led_cfg[1] = mcp->mb[2];
  4477. if (IS_QLA8031(ha)) {
  4478. led_cfg[2] = mcp->mb[3];
  4479. led_cfg[3] = mcp->mb[4];
  4480. led_cfg[4] = mcp->mb[5];
  4481. led_cfg[5] = mcp->mb[6];
  4482. }
  4483. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4484. "Done %s.\n", __func__);
  4485. }
  4486. return rval;
  4487. }
  4488. int
  4489. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4490. {
  4491. int rval;
  4492. struct qla_hw_data *ha = vha->hw;
  4493. mbx_cmd_t mc;
  4494. mbx_cmd_t *mcp = &mc;
  4495. if (!IS_P3P_TYPE(ha))
  4496. return QLA_FUNCTION_FAILED;
  4497. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4498. "Entered %s.\n", __func__);
  4499. memset(mcp, 0, sizeof(mbx_cmd_t));
  4500. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4501. if (enable)
  4502. mcp->mb[7] = 0xE;
  4503. else
  4504. mcp->mb[7] = 0xD;
  4505. mcp->out_mb = MBX_7|MBX_0;
  4506. mcp->in_mb = MBX_0;
  4507. mcp->tov = MBX_TOV_SECONDS;
  4508. mcp->flags = 0;
  4509. rval = qla2x00_mailbox_command(vha, mcp);
  4510. if (rval != QLA_SUCCESS) {
  4511. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4512. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4513. } else {
  4514. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4515. "Done %s.\n", __func__);
  4516. }
  4517. return rval;
  4518. }
  4519. int
  4520. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4521. {
  4522. int rval;
  4523. struct qla_hw_data *ha = vha->hw;
  4524. mbx_cmd_t mc;
  4525. mbx_cmd_t *mcp = &mc;
  4526. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4527. return QLA_FUNCTION_FAILED;
  4528. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4529. "Entered %s.\n", __func__);
  4530. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4531. mcp->mb[1] = LSW(reg);
  4532. mcp->mb[2] = MSW(reg);
  4533. mcp->mb[3] = LSW(data);
  4534. mcp->mb[4] = MSW(data);
  4535. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4536. mcp->in_mb = MBX_1|MBX_0;
  4537. mcp->tov = MBX_TOV_SECONDS;
  4538. mcp->flags = 0;
  4539. rval = qla2x00_mailbox_command(vha, mcp);
  4540. if (rval != QLA_SUCCESS) {
  4541. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4542. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4543. } else {
  4544. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4545. "Done %s.\n", __func__);
  4546. }
  4547. return rval;
  4548. }
  4549. int
  4550. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4551. {
  4552. int rval;
  4553. struct qla_hw_data *ha = vha->hw;
  4554. mbx_cmd_t mc;
  4555. mbx_cmd_t *mcp = &mc;
  4556. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4557. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4558. "Implicit LOGO Unsupported.\n");
  4559. return QLA_FUNCTION_FAILED;
  4560. }
  4561. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4562. "Entering %s.\n", __func__);
  4563. /* Perform Implicit LOGO. */
  4564. mcp->mb[0] = MBC_PORT_LOGOUT;
  4565. mcp->mb[1] = fcport->loop_id;
  4566. mcp->mb[10] = BIT_15;
  4567. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4568. mcp->in_mb = MBX_0;
  4569. mcp->tov = MBX_TOV_SECONDS;
  4570. mcp->flags = 0;
  4571. rval = qla2x00_mailbox_command(vha, mcp);
  4572. if (rval != QLA_SUCCESS)
  4573. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4574. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4575. else
  4576. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4577. "Done %s.\n", __func__);
  4578. return rval;
  4579. }
  4580. int
  4581. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4582. {
  4583. int rval;
  4584. mbx_cmd_t mc;
  4585. mbx_cmd_t *mcp = &mc;
  4586. struct qla_hw_data *ha = vha->hw;
  4587. unsigned long retry_max_time = jiffies + (2 * HZ);
  4588. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4589. return QLA_FUNCTION_FAILED;
  4590. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4591. retry_rd_reg:
  4592. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4593. mcp->mb[1] = LSW(reg);
  4594. mcp->mb[2] = MSW(reg);
  4595. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4596. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4597. mcp->tov = MBX_TOV_SECONDS;
  4598. mcp->flags = 0;
  4599. rval = qla2x00_mailbox_command(vha, mcp);
  4600. if (rval != QLA_SUCCESS) {
  4601. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4602. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4603. rval, mcp->mb[0], mcp->mb[1]);
  4604. } else {
  4605. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4606. if (*data == QLA8XXX_BAD_VALUE) {
  4607. /*
  4608. * During soft-reset CAMRAM register reads might
  4609. * return 0xbad0bad0. So retry for MAX of 2 sec
  4610. * while reading camram registers.
  4611. */
  4612. if (time_after(jiffies, retry_max_time)) {
  4613. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4614. "Failure to read CAMRAM register. "
  4615. "data=0x%x.\n", *data);
  4616. return QLA_FUNCTION_FAILED;
  4617. }
  4618. msleep(100);
  4619. goto retry_rd_reg;
  4620. }
  4621. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4622. }
  4623. return rval;
  4624. }
  4625. int
  4626. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4627. {
  4628. int rval;
  4629. mbx_cmd_t mc;
  4630. mbx_cmd_t *mcp = &mc;
  4631. struct qla_hw_data *ha = vha->hw;
  4632. if (!IS_QLA83XX(ha))
  4633. return QLA_FUNCTION_FAILED;
  4634. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4635. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4636. mcp->out_mb = MBX_0;
  4637. mcp->in_mb = MBX_1|MBX_0;
  4638. mcp->tov = MBX_TOV_SECONDS;
  4639. mcp->flags = 0;
  4640. rval = qla2x00_mailbox_command(vha, mcp);
  4641. if (rval != QLA_SUCCESS) {
  4642. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4643. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4644. rval, mcp->mb[0], mcp->mb[1]);
  4645. ha->isp_ops->fw_dump(vha, 0);
  4646. } else {
  4647. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4648. }
  4649. return rval;
  4650. }
  4651. int
  4652. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4653. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4654. {
  4655. int rval;
  4656. mbx_cmd_t mc;
  4657. mbx_cmd_t *mcp = &mc;
  4658. uint8_t subcode = (uint8_t)options;
  4659. struct qla_hw_data *ha = vha->hw;
  4660. if (!IS_QLA8031(ha))
  4661. return QLA_FUNCTION_FAILED;
  4662. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4663. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4664. mcp->mb[1] = options;
  4665. mcp->out_mb = MBX_1|MBX_0;
  4666. if (subcode & BIT_2) {
  4667. mcp->mb[2] = LSW(start_addr);
  4668. mcp->mb[3] = MSW(start_addr);
  4669. mcp->mb[4] = LSW(end_addr);
  4670. mcp->mb[5] = MSW(end_addr);
  4671. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4672. }
  4673. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4674. if (!(subcode & (BIT_2 | BIT_5)))
  4675. mcp->in_mb |= MBX_4|MBX_3;
  4676. mcp->tov = MBX_TOV_SECONDS;
  4677. mcp->flags = 0;
  4678. rval = qla2x00_mailbox_command(vha, mcp);
  4679. if (rval != QLA_SUCCESS) {
  4680. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4681. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4682. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4683. mcp->mb[4]);
  4684. ha->isp_ops->fw_dump(vha, 0);
  4685. } else {
  4686. if (subcode & BIT_5)
  4687. *sector_size = mcp->mb[1];
  4688. else if (subcode & (BIT_6 | BIT_7)) {
  4689. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4690. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4691. } else if (subcode & (BIT_3 | BIT_4)) {
  4692. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4693. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4694. }
  4695. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4696. }
  4697. return rval;
  4698. }
  4699. int
  4700. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4701. uint32_t size)
  4702. {
  4703. int rval;
  4704. mbx_cmd_t mc;
  4705. mbx_cmd_t *mcp = &mc;
  4706. if (!IS_MCTP_CAPABLE(vha->hw))
  4707. return QLA_FUNCTION_FAILED;
  4708. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4709. "Entered %s.\n", __func__);
  4710. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4711. mcp->mb[1] = LSW(addr);
  4712. mcp->mb[2] = MSW(req_dma);
  4713. mcp->mb[3] = LSW(req_dma);
  4714. mcp->mb[4] = MSW(size);
  4715. mcp->mb[5] = LSW(size);
  4716. mcp->mb[6] = MSW(MSD(req_dma));
  4717. mcp->mb[7] = LSW(MSD(req_dma));
  4718. mcp->mb[8] = MSW(addr);
  4719. /* Setting RAM ID to valid */
  4720. mcp->mb[10] |= BIT_7;
  4721. /* For MCTP RAM ID is 0x40 */
  4722. mcp->mb[10] |= 0x40;
  4723. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4724. MBX_0;
  4725. mcp->in_mb = MBX_0;
  4726. mcp->tov = MBX_TOV_SECONDS;
  4727. mcp->flags = 0;
  4728. rval = qla2x00_mailbox_command(vha, mcp);
  4729. if (rval != QLA_SUCCESS) {
  4730. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4731. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4732. } else {
  4733. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4734. "Done %s.\n", __func__);
  4735. }
  4736. return rval;
  4737. }