mtk-pmic-wrap.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Flora Fu, MediaTek
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset.h>
  23. #define PWRAP_MT8135_BRIDGE_IORD_ARB_EN 0x4
  24. #define PWRAP_MT8135_BRIDGE_WACS3_EN 0x10
  25. #define PWRAP_MT8135_BRIDGE_INIT_DONE3 0x14
  26. #define PWRAP_MT8135_BRIDGE_WACS4_EN 0x24
  27. #define PWRAP_MT8135_BRIDGE_INIT_DONE4 0x28
  28. #define PWRAP_MT8135_BRIDGE_INT_EN 0x38
  29. #define PWRAP_MT8135_BRIDGE_TIMER_EN 0x48
  30. #define PWRAP_MT8135_BRIDGE_WDT_UNIT 0x50
  31. #define PWRAP_MT8135_BRIDGE_WDT_SRC_EN 0x54
  32. /* macro for wrapper status */
  33. #define PWRAP_GET_WACS_RDATA(x) (((x) >> 0) & 0x0000ffff)
  34. #define PWRAP_GET_WACS_FSM(x) (((x) >> 16) & 0x00000007)
  35. #define PWRAP_GET_WACS_REQ(x) (((x) >> 19) & 0x00000001)
  36. #define PWRAP_STATE_SYNC_IDLE0 (1 << 20)
  37. #define PWRAP_STATE_INIT_DONE0 (1 << 21)
  38. /* macro for WACS FSM */
  39. #define PWRAP_WACS_FSM_IDLE 0x00
  40. #define PWRAP_WACS_FSM_REQ 0x02
  41. #define PWRAP_WACS_FSM_WFDLE 0x04
  42. #define PWRAP_WACS_FSM_WFVLDCLR 0x06
  43. #define PWRAP_WACS_INIT_DONE 0x01
  44. #define PWRAP_WACS_WACS_SYNC_IDLE 0x01
  45. #define PWRAP_WACS_SYNC_BUSY 0x00
  46. /* macro for device wrapper default value */
  47. #define PWRAP_DEW_READ_TEST_VAL 0x5aa5
  48. #define PWRAP_DEW_WRITE_TEST_VAL 0xa55a
  49. /* macro for manual command */
  50. #define PWRAP_MAN_CMD_SPI_WRITE (1 << 13)
  51. #define PWRAP_MAN_CMD_SPI_WRITE_MT2701 (1 << 14)
  52. #define PWRAP_MAN_CMD_OP_PMIC_SEL (0 << 13)
  53. #define PWRAP_MAN_CMD_OP_CSH (0x0 << 8)
  54. #define PWRAP_MAN_CMD_OP_CSL (0x1 << 8)
  55. #define PWRAP_MAN_CMD_OP_CK (0x2 << 8)
  56. #define PWRAP_MAN_CMD_OP_OUTS (0x8 << 8)
  57. #define PWRAP_MAN_CMD_OP_OUTD (0x9 << 8)
  58. #define PWRAP_MAN_CMD_OP_OUTQ (0xa << 8)
  59. /* macro for slave device wrapper registers */
  60. enum dew_regs {
  61. PWRAP_DEW_BASE,
  62. PWRAP_DEW_EVENT_OUT_EN,
  63. PWRAP_DEW_DIO_EN,
  64. PWRAP_DEW_EVENT_SRC_EN,
  65. PWRAP_DEW_EVENT_SRC,
  66. PWRAP_DEW_EVENT_FLAG,
  67. PWRAP_DEW_READ_TEST,
  68. PWRAP_DEW_WRITE_TEST,
  69. PWRAP_DEW_CRC_EN,
  70. PWRAP_DEW_CRC_VAL,
  71. PWRAP_DEW_MON_GRP_SEL,
  72. PWRAP_DEW_MON_FLAG_SEL,
  73. PWRAP_DEW_EVENT_TEST,
  74. PWRAP_DEW_CIPHER_KEY_SEL,
  75. PWRAP_DEW_CIPHER_IV_SEL,
  76. PWRAP_DEW_CIPHER_LOAD,
  77. PWRAP_DEW_CIPHER_START,
  78. PWRAP_DEW_CIPHER_RDY,
  79. PWRAP_DEW_CIPHER_MODE,
  80. PWRAP_DEW_CIPHER_SWRST,
  81. PWRAP_MT8173_DEW_CIPHER_IV0,
  82. PWRAP_MT8173_DEW_CIPHER_IV1,
  83. PWRAP_MT8173_DEW_CIPHER_IV2,
  84. PWRAP_MT8173_DEW_CIPHER_IV3,
  85. PWRAP_MT8173_DEW_CIPHER_IV4,
  86. PWRAP_MT8173_DEW_CIPHER_IV5,
  87. /* MT6323 only regs */
  88. PWRAP_DEW_CRC_SWRST,
  89. PWRAP_DEW_CIPHER_EN,
  90. PWRAP_DEW_RDDMY_NO,
  91. PWRAP_DEW_RDATA_DLY_SEL,
  92. };
  93. static const u32 mt6397_regs[] = {
  94. [PWRAP_DEW_BASE] = 0xbc00,
  95. [PWRAP_DEW_EVENT_OUT_EN] = 0xbc00,
  96. [PWRAP_DEW_DIO_EN] = 0xbc02,
  97. [PWRAP_DEW_EVENT_SRC_EN] = 0xbc04,
  98. [PWRAP_DEW_EVENT_SRC] = 0xbc06,
  99. [PWRAP_DEW_EVENT_FLAG] = 0xbc08,
  100. [PWRAP_DEW_READ_TEST] = 0xbc0a,
  101. [PWRAP_DEW_WRITE_TEST] = 0xbc0c,
  102. [PWRAP_DEW_CRC_EN] = 0xbc0e,
  103. [PWRAP_DEW_CRC_VAL] = 0xbc10,
  104. [PWRAP_DEW_MON_GRP_SEL] = 0xbc12,
  105. [PWRAP_DEW_MON_FLAG_SEL] = 0xbc14,
  106. [PWRAP_DEW_EVENT_TEST] = 0xbc16,
  107. [PWRAP_DEW_CIPHER_KEY_SEL] = 0xbc18,
  108. [PWRAP_DEW_CIPHER_IV_SEL] = 0xbc1a,
  109. [PWRAP_DEW_CIPHER_LOAD] = 0xbc1c,
  110. [PWRAP_DEW_CIPHER_START] = 0xbc1e,
  111. [PWRAP_DEW_CIPHER_RDY] = 0xbc20,
  112. [PWRAP_DEW_CIPHER_MODE] = 0xbc22,
  113. [PWRAP_DEW_CIPHER_SWRST] = 0xbc24,
  114. [PWRAP_MT8173_DEW_CIPHER_IV0] = 0xbc26,
  115. [PWRAP_MT8173_DEW_CIPHER_IV1] = 0xbc28,
  116. [PWRAP_MT8173_DEW_CIPHER_IV2] = 0xbc2a,
  117. [PWRAP_MT8173_DEW_CIPHER_IV3] = 0xbc2c,
  118. [PWRAP_MT8173_DEW_CIPHER_IV4] = 0xbc2e,
  119. [PWRAP_MT8173_DEW_CIPHER_IV5] = 0xbc30,
  120. };
  121. static const u32 mt6323_regs[] = {
  122. [PWRAP_DEW_BASE] = 0x0000,
  123. [PWRAP_DEW_DIO_EN] = 0x018a,
  124. [PWRAP_DEW_READ_TEST] = 0x018c,
  125. [PWRAP_DEW_WRITE_TEST] = 0x018e,
  126. [PWRAP_DEW_CRC_SWRST] = 0x0190,
  127. [PWRAP_DEW_CRC_EN] = 0x0192,
  128. [PWRAP_DEW_CRC_VAL] = 0x0194,
  129. [PWRAP_DEW_MON_GRP_SEL] = 0x0196,
  130. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0198,
  131. [PWRAP_DEW_CIPHER_IV_SEL] = 0x019a,
  132. [PWRAP_DEW_CIPHER_EN] = 0x019c,
  133. [PWRAP_DEW_CIPHER_RDY] = 0x019e,
  134. [PWRAP_DEW_CIPHER_MODE] = 0x01a0,
  135. [PWRAP_DEW_CIPHER_SWRST] = 0x01a2,
  136. [PWRAP_DEW_RDDMY_NO] = 0x01a4,
  137. [PWRAP_DEW_RDATA_DLY_SEL] = 0x01a6,
  138. };
  139. enum pwrap_regs {
  140. PWRAP_MUX_SEL,
  141. PWRAP_WRAP_EN,
  142. PWRAP_DIO_EN,
  143. PWRAP_SIDLY,
  144. PWRAP_CSHEXT_WRITE,
  145. PWRAP_CSHEXT_READ,
  146. PWRAP_CSLEXT_START,
  147. PWRAP_CSLEXT_END,
  148. PWRAP_STAUPD_PRD,
  149. PWRAP_STAUPD_GRPEN,
  150. PWRAP_STAUPD_MAN_TRIG,
  151. PWRAP_STAUPD_STA,
  152. PWRAP_WRAP_STA,
  153. PWRAP_HARB_INIT,
  154. PWRAP_HARB_HPRIO,
  155. PWRAP_HIPRIO_ARB_EN,
  156. PWRAP_HARB_STA0,
  157. PWRAP_HARB_STA1,
  158. PWRAP_MAN_EN,
  159. PWRAP_MAN_CMD,
  160. PWRAP_MAN_RDATA,
  161. PWRAP_MAN_VLDCLR,
  162. PWRAP_WACS0_EN,
  163. PWRAP_INIT_DONE0,
  164. PWRAP_WACS0_CMD,
  165. PWRAP_WACS0_RDATA,
  166. PWRAP_WACS0_VLDCLR,
  167. PWRAP_WACS1_EN,
  168. PWRAP_INIT_DONE1,
  169. PWRAP_WACS1_CMD,
  170. PWRAP_WACS1_RDATA,
  171. PWRAP_WACS1_VLDCLR,
  172. PWRAP_WACS2_EN,
  173. PWRAP_INIT_DONE2,
  174. PWRAP_WACS2_CMD,
  175. PWRAP_WACS2_RDATA,
  176. PWRAP_WACS2_VLDCLR,
  177. PWRAP_INT_EN,
  178. PWRAP_INT_FLG_RAW,
  179. PWRAP_INT_FLG,
  180. PWRAP_INT_CLR,
  181. PWRAP_SIG_ADR,
  182. PWRAP_SIG_MODE,
  183. PWRAP_SIG_VALUE,
  184. PWRAP_SIG_ERRVAL,
  185. PWRAP_CRC_EN,
  186. PWRAP_TIMER_EN,
  187. PWRAP_TIMER_STA,
  188. PWRAP_WDT_UNIT,
  189. PWRAP_WDT_SRC_EN,
  190. PWRAP_WDT_FLG,
  191. PWRAP_DEBUG_INT_SEL,
  192. PWRAP_CIPHER_KEY_SEL,
  193. PWRAP_CIPHER_IV_SEL,
  194. PWRAP_CIPHER_RDY,
  195. PWRAP_CIPHER_MODE,
  196. PWRAP_CIPHER_SWRST,
  197. PWRAP_DCM_EN,
  198. PWRAP_DCM_DBC_PRD,
  199. /* MT8135 only regs */
  200. PWRAP_CSHEXT,
  201. PWRAP_EVENT_IN_EN,
  202. PWRAP_EVENT_DST_EN,
  203. PWRAP_RRARB_INIT,
  204. PWRAP_RRARB_EN,
  205. PWRAP_RRARB_STA0,
  206. PWRAP_RRARB_STA1,
  207. PWRAP_EVENT_STA,
  208. PWRAP_EVENT_STACLR,
  209. PWRAP_CIPHER_LOAD,
  210. PWRAP_CIPHER_START,
  211. /* MT8173 only regs */
  212. PWRAP_RDDMY,
  213. PWRAP_SI_CK_CON,
  214. PWRAP_DVFS_ADR0,
  215. PWRAP_DVFS_WDATA0,
  216. PWRAP_DVFS_ADR1,
  217. PWRAP_DVFS_WDATA1,
  218. PWRAP_DVFS_ADR2,
  219. PWRAP_DVFS_WDATA2,
  220. PWRAP_DVFS_ADR3,
  221. PWRAP_DVFS_WDATA3,
  222. PWRAP_DVFS_ADR4,
  223. PWRAP_DVFS_WDATA4,
  224. PWRAP_DVFS_ADR5,
  225. PWRAP_DVFS_WDATA5,
  226. PWRAP_DVFS_ADR6,
  227. PWRAP_DVFS_WDATA6,
  228. PWRAP_DVFS_ADR7,
  229. PWRAP_DVFS_WDATA7,
  230. PWRAP_SPMINF_STA,
  231. PWRAP_CIPHER_EN,
  232. /* MT2701 only regs */
  233. PWRAP_OP_TYPE,
  234. PWRAP_MSB_FIRST,
  235. PWRAP_GPS_STA,
  236. PWRAP_ADC_CMD_ADDR,
  237. PWRAP_PWRAP_ADC_CMD,
  238. PWRAP_ADC_RDY_ADDR,
  239. PWRAP_ADC_RDATA_ADDR1,
  240. PWRAP_ADC_RDATA_ADDR2,
  241. PWRAP_ADC_WRAP_SEL,
  242. };
  243. static int mt8173_regs[] = {
  244. [PWRAP_MUX_SEL] = 0x0,
  245. [PWRAP_WRAP_EN] = 0x4,
  246. [PWRAP_DIO_EN] = 0x8,
  247. [PWRAP_SIDLY] = 0xc,
  248. [PWRAP_RDDMY] = 0x10,
  249. [PWRAP_SI_CK_CON] = 0x14,
  250. [PWRAP_CSHEXT_WRITE] = 0x18,
  251. [PWRAP_CSHEXT_READ] = 0x1c,
  252. [PWRAP_CSLEXT_START] = 0x20,
  253. [PWRAP_CSLEXT_END] = 0x24,
  254. [PWRAP_STAUPD_PRD] = 0x28,
  255. [PWRAP_STAUPD_GRPEN] = 0x2c,
  256. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  257. [PWRAP_STAUPD_STA] = 0x44,
  258. [PWRAP_WRAP_STA] = 0x48,
  259. [PWRAP_HARB_INIT] = 0x4c,
  260. [PWRAP_HARB_HPRIO] = 0x50,
  261. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  262. [PWRAP_HARB_STA0] = 0x58,
  263. [PWRAP_HARB_STA1] = 0x5c,
  264. [PWRAP_MAN_EN] = 0x60,
  265. [PWRAP_MAN_CMD] = 0x64,
  266. [PWRAP_MAN_RDATA] = 0x68,
  267. [PWRAP_MAN_VLDCLR] = 0x6c,
  268. [PWRAP_WACS0_EN] = 0x70,
  269. [PWRAP_INIT_DONE0] = 0x74,
  270. [PWRAP_WACS0_CMD] = 0x78,
  271. [PWRAP_WACS0_RDATA] = 0x7c,
  272. [PWRAP_WACS0_VLDCLR] = 0x80,
  273. [PWRAP_WACS1_EN] = 0x84,
  274. [PWRAP_INIT_DONE1] = 0x88,
  275. [PWRAP_WACS1_CMD] = 0x8c,
  276. [PWRAP_WACS1_RDATA] = 0x90,
  277. [PWRAP_WACS1_VLDCLR] = 0x94,
  278. [PWRAP_WACS2_EN] = 0x98,
  279. [PWRAP_INIT_DONE2] = 0x9c,
  280. [PWRAP_WACS2_CMD] = 0xa0,
  281. [PWRAP_WACS2_RDATA] = 0xa4,
  282. [PWRAP_WACS2_VLDCLR] = 0xa8,
  283. [PWRAP_INT_EN] = 0xac,
  284. [PWRAP_INT_FLG_RAW] = 0xb0,
  285. [PWRAP_INT_FLG] = 0xb4,
  286. [PWRAP_INT_CLR] = 0xb8,
  287. [PWRAP_SIG_ADR] = 0xbc,
  288. [PWRAP_SIG_MODE] = 0xc0,
  289. [PWRAP_SIG_VALUE] = 0xc4,
  290. [PWRAP_SIG_ERRVAL] = 0xc8,
  291. [PWRAP_CRC_EN] = 0xcc,
  292. [PWRAP_TIMER_EN] = 0xd0,
  293. [PWRAP_TIMER_STA] = 0xd4,
  294. [PWRAP_WDT_UNIT] = 0xd8,
  295. [PWRAP_WDT_SRC_EN] = 0xdc,
  296. [PWRAP_WDT_FLG] = 0xe0,
  297. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  298. [PWRAP_DVFS_ADR0] = 0xe8,
  299. [PWRAP_DVFS_WDATA0] = 0xec,
  300. [PWRAP_DVFS_ADR1] = 0xf0,
  301. [PWRAP_DVFS_WDATA1] = 0xf4,
  302. [PWRAP_DVFS_ADR2] = 0xf8,
  303. [PWRAP_DVFS_WDATA2] = 0xfc,
  304. [PWRAP_DVFS_ADR3] = 0x100,
  305. [PWRAP_DVFS_WDATA3] = 0x104,
  306. [PWRAP_DVFS_ADR4] = 0x108,
  307. [PWRAP_DVFS_WDATA4] = 0x10c,
  308. [PWRAP_DVFS_ADR5] = 0x110,
  309. [PWRAP_DVFS_WDATA5] = 0x114,
  310. [PWRAP_DVFS_ADR6] = 0x118,
  311. [PWRAP_DVFS_WDATA6] = 0x11c,
  312. [PWRAP_DVFS_ADR7] = 0x120,
  313. [PWRAP_DVFS_WDATA7] = 0x124,
  314. [PWRAP_SPMINF_STA] = 0x128,
  315. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  316. [PWRAP_CIPHER_IV_SEL] = 0x130,
  317. [PWRAP_CIPHER_EN] = 0x134,
  318. [PWRAP_CIPHER_RDY] = 0x138,
  319. [PWRAP_CIPHER_MODE] = 0x13c,
  320. [PWRAP_CIPHER_SWRST] = 0x140,
  321. [PWRAP_DCM_EN] = 0x144,
  322. [PWRAP_DCM_DBC_PRD] = 0x148,
  323. };
  324. static int mt8135_regs[] = {
  325. [PWRAP_MUX_SEL] = 0x0,
  326. [PWRAP_WRAP_EN] = 0x4,
  327. [PWRAP_DIO_EN] = 0x8,
  328. [PWRAP_SIDLY] = 0xc,
  329. [PWRAP_CSHEXT] = 0x10,
  330. [PWRAP_CSHEXT_WRITE] = 0x14,
  331. [PWRAP_CSHEXT_READ] = 0x18,
  332. [PWRAP_CSLEXT_START] = 0x1c,
  333. [PWRAP_CSLEXT_END] = 0x20,
  334. [PWRAP_STAUPD_PRD] = 0x24,
  335. [PWRAP_STAUPD_GRPEN] = 0x28,
  336. [PWRAP_STAUPD_MAN_TRIG] = 0x2c,
  337. [PWRAP_STAUPD_STA] = 0x30,
  338. [PWRAP_EVENT_IN_EN] = 0x34,
  339. [PWRAP_EVENT_DST_EN] = 0x38,
  340. [PWRAP_WRAP_STA] = 0x3c,
  341. [PWRAP_RRARB_INIT] = 0x40,
  342. [PWRAP_RRARB_EN] = 0x44,
  343. [PWRAP_RRARB_STA0] = 0x48,
  344. [PWRAP_RRARB_STA1] = 0x4c,
  345. [PWRAP_HARB_INIT] = 0x50,
  346. [PWRAP_HARB_HPRIO] = 0x54,
  347. [PWRAP_HIPRIO_ARB_EN] = 0x58,
  348. [PWRAP_HARB_STA0] = 0x5c,
  349. [PWRAP_HARB_STA1] = 0x60,
  350. [PWRAP_MAN_EN] = 0x64,
  351. [PWRAP_MAN_CMD] = 0x68,
  352. [PWRAP_MAN_RDATA] = 0x6c,
  353. [PWRAP_MAN_VLDCLR] = 0x70,
  354. [PWRAP_WACS0_EN] = 0x74,
  355. [PWRAP_INIT_DONE0] = 0x78,
  356. [PWRAP_WACS0_CMD] = 0x7c,
  357. [PWRAP_WACS0_RDATA] = 0x80,
  358. [PWRAP_WACS0_VLDCLR] = 0x84,
  359. [PWRAP_WACS1_EN] = 0x88,
  360. [PWRAP_INIT_DONE1] = 0x8c,
  361. [PWRAP_WACS1_CMD] = 0x90,
  362. [PWRAP_WACS1_RDATA] = 0x94,
  363. [PWRAP_WACS1_VLDCLR] = 0x98,
  364. [PWRAP_WACS2_EN] = 0x9c,
  365. [PWRAP_INIT_DONE2] = 0xa0,
  366. [PWRAP_WACS2_CMD] = 0xa4,
  367. [PWRAP_WACS2_RDATA] = 0xa8,
  368. [PWRAP_WACS2_VLDCLR] = 0xac,
  369. [PWRAP_INT_EN] = 0xb0,
  370. [PWRAP_INT_FLG_RAW] = 0xb4,
  371. [PWRAP_INT_FLG] = 0xb8,
  372. [PWRAP_INT_CLR] = 0xbc,
  373. [PWRAP_SIG_ADR] = 0xc0,
  374. [PWRAP_SIG_MODE] = 0xc4,
  375. [PWRAP_SIG_VALUE] = 0xc8,
  376. [PWRAP_SIG_ERRVAL] = 0xcc,
  377. [PWRAP_CRC_EN] = 0xd0,
  378. [PWRAP_EVENT_STA] = 0xd4,
  379. [PWRAP_EVENT_STACLR] = 0xd8,
  380. [PWRAP_TIMER_EN] = 0xdc,
  381. [PWRAP_TIMER_STA] = 0xe0,
  382. [PWRAP_WDT_UNIT] = 0xe4,
  383. [PWRAP_WDT_SRC_EN] = 0xe8,
  384. [PWRAP_WDT_FLG] = 0xec,
  385. [PWRAP_DEBUG_INT_SEL] = 0xf0,
  386. [PWRAP_CIPHER_KEY_SEL] = 0x134,
  387. [PWRAP_CIPHER_IV_SEL] = 0x138,
  388. [PWRAP_CIPHER_LOAD] = 0x13c,
  389. [PWRAP_CIPHER_START] = 0x140,
  390. [PWRAP_CIPHER_RDY] = 0x144,
  391. [PWRAP_CIPHER_MODE] = 0x148,
  392. [PWRAP_CIPHER_SWRST] = 0x14c,
  393. [PWRAP_DCM_EN] = 0x15c,
  394. [PWRAP_DCM_DBC_PRD] = 0x160,
  395. };
  396. static int mt2701_regs[] = {
  397. [PWRAP_MUX_SEL] = 0x0,
  398. [PWRAP_WRAP_EN] = 0x4,
  399. [PWRAP_DIO_EN] = 0x8,
  400. [PWRAP_SIDLY] = 0xc,
  401. [PWRAP_OP_TYPE] = 0x10,
  402. [PWRAP_MSB_FIRST] = 0x14,
  403. [PWRAP_RDDMY] = 0x18,
  404. [PWRAP_SI_CK_CON] = 0x1c,
  405. [PWRAP_CSHEXT_WRITE] = 0x20,
  406. [PWRAP_CSHEXT_READ] = 0x24,
  407. [PWRAP_CSLEXT_START] = 0x28,
  408. [PWRAP_CSLEXT_END] = 0x2c,
  409. [PWRAP_STAUPD_PRD] = 0x30,
  410. [PWRAP_STAUPD_GRPEN] = 0x34,
  411. [PWRAP_STAUPD_MAN_TRIG] = 0x38,
  412. [PWRAP_STAUPD_STA] = 0x3c,
  413. [PWRAP_GPS_STA] = 0x40,
  414. [PWRAP_WRAP_STA] = 0x44,
  415. [PWRAP_HARB_INIT] = 0x48,
  416. [PWRAP_HARB_HPRIO] = 0x4c,
  417. [PWRAP_HIPRIO_ARB_EN] = 0x50,
  418. [PWRAP_HARB_STA0] = 0x54,
  419. [PWRAP_HARB_STA1] = 0x58,
  420. [PWRAP_MAN_EN] = 0x5c,
  421. [PWRAP_MAN_CMD] = 0x60,
  422. [PWRAP_MAN_RDATA] = 0x64,
  423. [PWRAP_MAN_VLDCLR] = 0x68,
  424. [PWRAP_WACS0_EN] = 0x6c,
  425. [PWRAP_INIT_DONE0] = 0x70,
  426. [PWRAP_WACS0_CMD] = 0x74,
  427. [PWRAP_WACS0_RDATA] = 0x78,
  428. [PWRAP_WACS0_VLDCLR] = 0x7c,
  429. [PWRAP_WACS1_EN] = 0x80,
  430. [PWRAP_INIT_DONE1] = 0x84,
  431. [PWRAP_WACS1_CMD] = 0x88,
  432. [PWRAP_WACS1_RDATA] = 0x8c,
  433. [PWRAP_WACS1_VLDCLR] = 0x90,
  434. [PWRAP_WACS2_EN] = 0x94,
  435. [PWRAP_INIT_DONE2] = 0x98,
  436. [PWRAP_WACS2_CMD] = 0x9c,
  437. [PWRAP_WACS2_RDATA] = 0xa0,
  438. [PWRAP_WACS2_VLDCLR] = 0xa4,
  439. [PWRAP_INT_EN] = 0xa8,
  440. [PWRAP_INT_FLG_RAW] = 0xac,
  441. [PWRAP_INT_FLG] = 0xb0,
  442. [PWRAP_INT_CLR] = 0xb4,
  443. [PWRAP_SIG_ADR] = 0xb8,
  444. [PWRAP_SIG_MODE] = 0xbc,
  445. [PWRAP_SIG_VALUE] = 0xc0,
  446. [PWRAP_SIG_ERRVAL] = 0xc4,
  447. [PWRAP_CRC_EN] = 0xc8,
  448. [PWRAP_TIMER_EN] = 0xcc,
  449. [PWRAP_TIMER_STA] = 0xd0,
  450. [PWRAP_WDT_UNIT] = 0xd4,
  451. [PWRAP_WDT_SRC_EN] = 0xd8,
  452. [PWRAP_WDT_FLG] = 0xdc,
  453. [PWRAP_DEBUG_INT_SEL] = 0xe0,
  454. [PWRAP_DVFS_ADR0] = 0xe4,
  455. [PWRAP_DVFS_WDATA0] = 0xe8,
  456. [PWRAP_DVFS_ADR1] = 0xec,
  457. [PWRAP_DVFS_WDATA1] = 0xf0,
  458. [PWRAP_DVFS_ADR2] = 0xf4,
  459. [PWRAP_DVFS_WDATA2] = 0xf8,
  460. [PWRAP_DVFS_ADR3] = 0xfc,
  461. [PWRAP_DVFS_WDATA3] = 0x100,
  462. [PWRAP_DVFS_ADR4] = 0x104,
  463. [PWRAP_DVFS_WDATA4] = 0x108,
  464. [PWRAP_DVFS_ADR5] = 0x10c,
  465. [PWRAP_DVFS_WDATA5] = 0x110,
  466. [PWRAP_DVFS_ADR6] = 0x114,
  467. [PWRAP_DVFS_WDATA6] = 0x118,
  468. [PWRAP_DVFS_ADR7] = 0x11c,
  469. [PWRAP_DVFS_WDATA7] = 0x120,
  470. [PWRAP_CIPHER_KEY_SEL] = 0x124,
  471. [PWRAP_CIPHER_IV_SEL] = 0x128,
  472. [PWRAP_CIPHER_EN] = 0x12c,
  473. [PWRAP_CIPHER_RDY] = 0x130,
  474. [PWRAP_CIPHER_MODE] = 0x134,
  475. [PWRAP_CIPHER_SWRST] = 0x138,
  476. [PWRAP_DCM_EN] = 0x13c,
  477. [PWRAP_DCM_DBC_PRD] = 0x140,
  478. [PWRAP_ADC_CMD_ADDR] = 0x144,
  479. [PWRAP_PWRAP_ADC_CMD] = 0x148,
  480. [PWRAP_ADC_RDY_ADDR] = 0x14c,
  481. [PWRAP_ADC_RDATA_ADDR1] = 0x150,
  482. [PWRAP_ADC_RDATA_ADDR2] = 0x154,
  483. [PWRAP_ADC_WRAP_SEL] = 0x184,
  484. };
  485. enum pwrap_type {
  486. PWRAP_MT8135,
  487. PWRAP_MT8173,
  488. PWRAP_MT2701,
  489. };
  490. enum pmic_type {
  491. PMIC_MT6397,
  492. PMIC_MT6323,
  493. };
  494. struct pmic_wrapper {
  495. struct device *dev;
  496. void __iomem *base;
  497. struct regmap *regmap;
  498. int *regs;
  499. enum pwrap_type type;
  500. const struct pmic_wrapper_type *pwrap_type;
  501. const u32 *dew_regs;
  502. enum pmic_type type_slv;
  503. struct clk *clk_spi;
  504. struct clk *clk_wrap;
  505. struct reset_control *rstc;
  506. struct reset_control *rstc_bridge;
  507. void __iomem *bridge_base;
  508. };
  509. struct pmic_wrapper_type {
  510. int *regs;
  511. enum pwrap_type type;
  512. u32 arb_en_all;
  513. bool slv_switch;
  514. bool bridge;
  515. u32 spi_w;
  516. int (*init_reg_clock)(struct pmic_wrapper *wrp);
  517. int (*init_special)(struct pmic_wrapper *wrp);
  518. };
  519. struct pwrap_slv_type {
  520. const u32 *dew_regs;
  521. enum pmic_type type;
  522. };
  523. static u32 pwrap_readl(struct pmic_wrapper *wrp, enum pwrap_regs reg)
  524. {
  525. return readl(wrp->base + wrp->regs[reg]);
  526. }
  527. static void pwrap_writel(struct pmic_wrapper *wrp, u32 val, enum pwrap_regs reg)
  528. {
  529. writel(val, wrp->base + wrp->regs[reg]);
  530. }
  531. static bool pwrap_is_fsm_idle(struct pmic_wrapper *wrp)
  532. {
  533. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  534. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE;
  535. }
  536. static bool pwrap_is_fsm_vldclr(struct pmic_wrapper *wrp)
  537. {
  538. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  539. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_WFVLDCLR;
  540. }
  541. static bool pwrap_is_sync_idle(struct pmic_wrapper *wrp)
  542. {
  543. return pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_SYNC_IDLE0;
  544. }
  545. static bool pwrap_is_fsm_idle_and_sync_idle(struct pmic_wrapper *wrp)
  546. {
  547. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  548. return (PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE) &&
  549. (val & PWRAP_STATE_SYNC_IDLE0);
  550. }
  551. static int pwrap_wait_for_state(struct pmic_wrapper *wrp,
  552. bool (*fp)(struct pmic_wrapper *))
  553. {
  554. unsigned long timeout;
  555. timeout = jiffies + usecs_to_jiffies(255);
  556. do {
  557. if (time_after(jiffies, timeout))
  558. return fp(wrp) ? 0 : -ETIMEDOUT;
  559. if (fp(wrp))
  560. return 0;
  561. } while (1);
  562. }
  563. static int pwrap_write(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  564. {
  565. int ret;
  566. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  567. if (ret)
  568. return ret;
  569. pwrap_writel(wrp, (1 << 31) | ((adr >> 1) << 16) | wdata,
  570. PWRAP_WACS2_CMD);
  571. return 0;
  572. }
  573. static int pwrap_read(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  574. {
  575. int ret;
  576. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  577. if (ret)
  578. return ret;
  579. pwrap_writel(wrp, (adr >> 1) << 16, PWRAP_WACS2_CMD);
  580. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  581. if (ret)
  582. return ret;
  583. *rdata = PWRAP_GET_WACS_RDATA(pwrap_readl(wrp, PWRAP_WACS2_RDATA));
  584. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  585. return 0;
  586. }
  587. static int pwrap_regmap_read(void *context, u32 adr, u32 *rdata)
  588. {
  589. return pwrap_read(context, adr, rdata);
  590. }
  591. static int pwrap_regmap_write(void *context, u32 adr, u32 wdata)
  592. {
  593. return pwrap_write(context, adr, wdata);
  594. }
  595. static int pwrap_reset_spislave(struct pmic_wrapper *wrp)
  596. {
  597. int ret, i;
  598. pwrap_writel(wrp, 0, PWRAP_HIPRIO_ARB_EN);
  599. pwrap_writel(wrp, 0, PWRAP_WRAP_EN);
  600. pwrap_writel(wrp, 1, PWRAP_MUX_SEL);
  601. pwrap_writel(wrp, 1, PWRAP_MAN_EN);
  602. pwrap_writel(wrp, 0, PWRAP_DIO_EN);
  603. pwrap_writel(wrp, wrp->pwrap_type->spi_w | PWRAP_MAN_CMD_OP_CSL, PWRAP_MAN_CMD);
  604. pwrap_writel(wrp, wrp->pwrap_type->spi_w | PWRAP_MAN_CMD_OP_OUTS, PWRAP_MAN_CMD);
  605. pwrap_writel(wrp, wrp->pwrap_type->spi_w | PWRAP_MAN_CMD_OP_CSH, PWRAP_MAN_CMD);
  606. for (i = 0; i < 4; i++)
  607. pwrap_writel(wrp, wrp->pwrap_type->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  608. PWRAP_MAN_CMD);
  609. ret = pwrap_wait_for_state(wrp, pwrap_is_sync_idle);
  610. if (ret) {
  611. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  612. return ret;
  613. }
  614. pwrap_writel(wrp, 0, PWRAP_MAN_EN);
  615. pwrap_writel(wrp, 0, PWRAP_MUX_SEL);
  616. return 0;
  617. }
  618. /*
  619. * pwrap_init_sidly - configure serial input delay
  620. *
  621. * This configures the serial input delay. We can configure 0, 2, 4 or 6ns
  622. * delay. Do a read test with all possible values and chose the best delay.
  623. */
  624. static int pwrap_init_sidly(struct pmic_wrapper *wrp)
  625. {
  626. u32 rdata;
  627. u32 i;
  628. u32 pass = 0;
  629. signed char dly[16] = {
  630. -1, 0, 1, 0, 2, -1, 1, 1, 3, -1, -1, -1, 3, -1, 2, 1
  631. };
  632. for (i = 0; i < 4; i++) {
  633. pwrap_writel(wrp, i, PWRAP_SIDLY);
  634. pwrap_read(wrp, wrp->dew_regs[PWRAP_DEW_READ_TEST], &rdata);
  635. if (rdata == PWRAP_DEW_READ_TEST_VAL) {
  636. dev_dbg(wrp->dev, "[Read Test] pass, SIDLY=%x\n", i);
  637. pass |= 1 << i;
  638. }
  639. }
  640. if (dly[pass] < 0) {
  641. dev_err(wrp->dev, "sidly pass range 0x%x not continuous\n",
  642. pass);
  643. return -EIO;
  644. }
  645. pwrap_writel(wrp, dly[pass], PWRAP_SIDLY);
  646. return 0;
  647. }
  648. static int pwrap_mt8135_init_reg_clock(struct pmic_wrapper *wrp)
  649. {
  650. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT);
  651. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_WRITE);
  652. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT_READ);
  653. pwrap_writel(wrp, 0x0, PWRAP_CSLEXT_START);
  654. pwrap_writel(wrp, 0x0, PWRAP_CSLEXT_END);
  655. return 0;
  656. }
  657. static int pwrap_mt8173_init_reg_clock(struct pmic_wrapper *wrp)
  658. {
  659. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_WRITE);
  660. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT_READ);
  661. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_START);
  662. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_END);
  663. return 0;
  664. }
  665. static int pwrap_mt2701_init_reg_clock(struct pmic_wrapper *wrp)
  666. {
  667. switch (wrp->type_slv) {
  668. case PMIC_MT6397:
  669. pwrap_writel(wrp, 0xc, PWRAP_RDDMY);
  670. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT_WRITE);
  671. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_READ);
  672. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_START);
  673. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_END);
  674. break;
  675. case PMIC_MT6323:
  676. pwrap_writel(wrp, 0x8, PWRAP_RDDMY);
  677. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_RDDMY_NO], 0x8);
  678. pwrap_writel(wrp, 0x5, PWRAP_CSHEXT_WRITE);
  679. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_READ);
  680. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_START);
  681. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_END);
  682. break;
  683. }
  684. return 0;
  685. }
  686. static bool pwrap_is_cipher_ready(struct pmic_wrapper *wrp)
  687. {
  688. return pwrap_readl(wrp, PWRAP_CIPHER_RDY) & 1;
  689. }
  690. static bool pwrap_is_pmic_cipher_ready(struct pmic_wrapper *wrp)
  691. {
  692. u32 rdata;
  693. int ret;
  694. ret = pwrap_read(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_RDY], &rdata);
  695. if (ret)
  696. return 0;
  697. return rdata == 1;
  698. }
  699. static int pwrap_init_cipher(struct pmic_wrapper *wrp)
  700. {
  701. int ret;
  702. u32 rdata;
  703. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_SWRST);
  704. pwrap_writel(wrp, 0x0, PWRAP_CIPHER_SWRST);
  705. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_KEY_SEL);
  706. pwrap_writel(wrp, 0x2, PWRAP_CIPHER_IV_SEL);
  707. switch (wrp->type) {
  708. case PWRAP_MT8135:
  709. pwrap_writel(wrp, 1, PWRAP_CIPHER_LOAD);
  710. pwrap_writel(wrp, 1, PWRAP_CIPHER_START);
  711. break;
  712. case PWRAP_MT8173:
  713. case PWRAP_MT2701:
  714. pwrap_writel(wrp, 1, PWRAP_CIPHER_EN);
  715. break;
  716. }
  717. /* Config cipher mode @PMIC */
  718. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x1);
  719. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x0);
  720. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_KEY_SEL], 0x1);
  721. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_IV_SEL], 0x2);
  722. switch (wrp->type_slv) {
  723. case PMIC_MT6397:
  724. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_LOAD], 0x1);
  725. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_START], 0x1);
  726. break;
  727. case PMIC_MT6323:
  728. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_EN], 0x1);
  729. break;
  730. }
  731. /* wait for cipher data ready@AP */
  732. ret = pwrap_wait_for_state(wrp, pwrap_is_cipher_ready);
  733. if (ret) {
  734. dev_err(wrp->dev, "cipher data ready@AP fail, ret=%d\n", ret);
  735. return ret;
  736. }
  737. /* wait for cipher data ready@PMIC */
  738. ret = pwrap_wait_for_state(wrp, pwrap_is_pmic_cipher_ready);
  739. if (ret) {
  740. dev_err(wrp->dev, "timeout waiting for cipher data ready@PMIC\n");
  741. return ret;
  742. }
  743. /* wait for cipher mode idle */
  744. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CIPHER_MODE], 0x1);
  745. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  746. if (ret) {
  747. dev_err(wrp->dev, "cipher mode idle fail, ret=%d\n", ret);
  748. return ret;
  749. }
  750. pwrap_writel(wrp, 1, PWRAP_CIPHER_MODE);
  751. /* Write Test */
  752. if (pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_WRITE_TEST], PWRAP_DEW_WRITE_TEST_VAL) ||
  753. pwrap_read(wrp, wrp->dew_regs[PWRAP_DEW_WRITE_TEST], &rdata) ||
  754. (rdata != PWRAP_DEW_WRITE_TEST_VAL)) {
  755. dev_err(wrp->dev, "rdata=0x%04X\n", rdata);
  756. return -EFAULT;
  757. }
  758. return 0;
  759. }
  760. static int pwrap_mt8135_init_special(struct pmic_wrapper *wrp)
  761. {
  762. pwrap_writel(wrp, ~((1 << 31) | (1 << 1)), PWRAP_INT_EN);
  763. /* enable pwrap events and pwrap bridge in AP side */
  764. pwrap_writel(wrp, 0x1, PWRAP_EVENT_IN_EN);
  765. pwrap_writel(wrp, 0xffff, PWRAP_EVENT_DST_EN);
  766. writel(0x7f, wrp->bridge_base + PWRAP_MT8135_BRIDGE_IORD_ARB_EN);
  767. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS3_EN);
  768. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS4_EN);
  769. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_UNIT);
  770. writel(0xffff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_SRC_EN);
  771. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_TIMER_EN);
  772. writel(0x7ff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INT_EN);
  773. /* enable PMIC event out and sources */
  774. if (pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_EVENT_OUT_EN], 0x1) ||
  775. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_EVENT_SRC_EN], 0xffff)) {
  776. dev_err(wrp->dev, "enable dewrap fail\n");
  777. return -EFAULT;
  778. }
  779. return 0;
  780. }
  781. static int pwrap_mt8173_init_special(struct pmic_wrapper *wrp)
  782. {
  783. pwrap_writel(wrp, ~((1 << 31) | (1 << 1)), PWRAP_INT_EN);
  784. /* choose DCM clock */
  785. pwrap_writel(wrp, 3, PWRAP_DCM_EN);
  786. /* PMIC_DEWRAP enables */
  787. if (pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_EVENT_OUT_EN], 0x1) ||
  788. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_EVENT_SRC_EN], 0xffff)) {
  789. dev_err(wrp->dev, "enable dewrap fail\n");
  790. return -EFAULT;
  791. }
  792. return 0;
  793. }
  794. static int pwrap_mt2701_init_special(struct pmic_wrapper *wrp)
  795. {
  796. pwrap_writel(wrp, ~((1 << 31) | (1 << 2)), PWRAP_INT_EN);
  797. /* GPS_INTF initialization */
  798. switch (wrp->type_slv) {
  799. case PMIC_MT6397:
  800. break;
  801. case PMIC_MT6323:
  802. pwrap_writel(wrp, 0x076c, PWRAP_ADC_CMD_ADDR);
  803. pwrap_writel(wrp, 0x8000, PWRAP_PWRAP_ADC_CMD);
  804. pwrap_writel(wrp, 0x072c, PWRAP_ADC_RDY_ADDR);
  805. pwrap_writel(wrp, 0x072e, PWRAP_ADC_RDATA_ADDR1);
  806. pwrap_writel(wrp, 0x0730, PWRAP_ADC_RDATA_ADDR2);
  807. break;
  808. }
  809. return 0;
  810. }
  811. static int pwrap_init(struct pmic_wrapper *wrp)
  812. {
  813. int ret;
  814. u32 rdata;
  815. reset_control_reset(wrp->rstc);
  816. if (wrp->rstc_bridge)
  817. reset_control_reset(wrp->rstc_bridge);
  818. /* Enable DCM */
  819. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  820. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  821. if (wrp->pwrap_type->slv_switch) {
  822. /* Enable Slave option if more than one slave support */
  823. switch (wrp->type_slv) {
  824. case PMIC_MT6397:
  825. pwrap_writel(wrp, 1, PWRAP_OP_TYPE);
  826. pwrap_writel(wrp, 0, PWRAP_MSB_FIRST);
  827. break;
  828. case PMIC_MT6323:
  829. pwrap_writel(wrp, 0, PWRAP_OP_TYPE);
  830. pwrap_writel(wrp, 1, PWRAP_MSB_FIRST);
  831. break;
  832. }
  833. }
  834. /* Reset SPI slave */
  835. ret = pwrap_reset_spislave(wrp);
  836. if (ret)
  837. return ret;
  838. pwrap_writel(wrp, 1, PWRAP_WRAP_EN);
  839. pwrap_writel(wrp, wrp->pwrap_type->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  840. pwrap_writel(wrp, 1, PWRAP_WACS2_EN);
  841. if (wrp->pwrap_type->init_reg_clock) {
  842. ret = wrp->pwrap_type->init_reg_clock(wrp);
  843. if (ret)
  844. return ret;
  845. }
  846. /* Setup serial input delay */
  847. ret = pwrap_init_sidly(wrp);
  848. if (ret)
  849. return ret;
  850. /* Enable dual IO mode */
  851. pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_DIO_EN], 1);
  852. /* Check IDLE & INIT_DONE in advance */
  853. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  854. if (ret) {
  855. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  856. return ret;
  857. }
  858. pwrap_writel(wrp, 1, PWRAP_DIO_EN);
  859. /* Read Test */
  860. pwrap_read(wrp, wrp->dew_regs[PWRAP_DEW_READ_TEST], &rdata);
  861. if (rdata != PWRAP_DEW_READ_TEST_VAL) {
  862. dev_err(wrp->dev, "Read test failed after switch to DIO mode: 0x%04x != 0x%04x\n",
  863. PWRAP_DEW_READ_TEST_VAL, rdata);
  864. return -EFAULT;
  865. }
  866. /* Enable encryption */
  867. ret = pwrap_init_cipher(wrp);
  868. if (ret)
  869. return ret;
  870. /* Signature checking - using CRC */
  871. if (pwrap_write(wrp, wrp->dew_regs[PWRAP_DEW_CRC_EN], 0x1))
  872. return -EFAULT;
  873. pwrap_writel(wrp, 0x1, PWRAP_CRC_EN);
  874. pwrap_writel(wrp, 0x0, PWRAP_SIG_MODE);
  875. pwrap_writel(wrp, wrp->dew_regs[PWRAP_DEW_CRC_VAL], PWRAP_SIG_ADR);
  876. pwrap_writel(wrp, wrp->pwrap_type->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  877. if (wrp->type == PWRAP_MT8135)
  878. pwrap_writel(wrp, 0x7, PWRAP_RRARB_EN);
  879. pwrap_writel(wrp, 0x1, PWRAP_WACS0_EN);
  880. pwrap_writel(wrp, 0x1, PWRAP_WACS1_EN);
  881. pwrap_writel(wrp, 0x1, PWRAP_WACS2_EN);
  882. pwrap_writel(wrp, 0x5, PWRAP_STAUPD_PRD);
  883. pwrap_writel(wrp, 0xff, PWRAP_STAUPD_GRPEN);
  884. pwrap_writel(wrp, 0xf, PWRAP_WDT_UNIT);
  885. pwrap_writel(wrp, 0xffffffff, PWRAP_WDT_SRC_EN);
  886. pwrap_writel(wrp, 0x1, PWRAP_TIMER_EN);
  887. if (wrp->pwrap_type->init_special) {
  888. ret = wrp->pwrap_type->init_special(wrp);
  889. if (ret)
  890. return ret;
  891. }
  892. /* Setup the init done registers */
  893. pwrap_writel(wrp, 1, PWRAP_INIT_DONE2);
  894. pwrap_writel(wrp, 1, PWRAP_INIT_DONE0);
  895. pwrap_writel(wrp, 1, PWRAP_INIT_DONE1);
  896. if (wrp->pwrap_type->bridge) {
  897. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE3);
  898. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE4);
  899. }
  900. return 0;
  901. }
  902. static irqreturn_t pwrap_interrupt(int irqno, void *dev_id)
  903. {
  904. u32 rdata;
  905. struct pmic_wrapper *wrp = dev_id;
  906. rdata = pwrap_readl(wrp, PWRAP_INT_FLG);
  907. dev_err(wrp->dev, "unexpected interrupt int=0x%x\n", rdata);
  908. pwrap_writel(wrp, 0xffffffff, PWRAP_INT_CLR);
  909. return IRQ_HANDLED;
  910. }
  911. static const struct regmap_config pwrap_regmap_config = {
  912. .reg_bits = 16,
  913. .val_bits = 16,
  914. .reg_stride = 2,
  915. .reg_read = pwrap_regmap_read,
  916. .reg_write = pwrap_regmap_write,
  917. .max_register = 0xffff,
  918. };
  919. static const struct pmic_wrapper_type pwrap_mt8135 = {
  920. .regs = mt8135_regs,
  921. .type = PWRAP_MT8135,
  922. .arb_en_all = 0x1ff,
  923. .slv_switch = false,
  924. .bridge = true,
  925. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  926. .init_reg_clock = pwrap_mt8135_init_reg_clock,
  927. .init_special = pwrap_mt8135_init_special,
  928. };
  929. static const struct pmic_wrapper_type pwrap_mt8173 = {
  930. .regs = mt8173_regs,
  931. .type = PWRAP_MT8173,
  932. .arb_en_all = 0x3f,
  933. .slv_switch = false,
  934. .bridge = false,
  935. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  936. .init_reg_clock = pwrap_mt8173_init_reg_clock,
  937. .init_special = pwrap_mt8173_init_special,
  938. };
  939. static const struct pmic_wrapper_type pwrap_mt2701 = {
  940. .regs = mt2701_regs,
  941. .type = PWRAP_MT2701,
  942. .arb_en_all = 0x3f,
  943. .slv_switch = true,
  944. .bridge = false,
  945. .spi_w = PWRAP_MAN_CMD_SPI_WRITE_MT2701 | PWRAP_MAN_CMD_OP_PMIC_SEL,
  946. .init_reg_clock = pwrap_mt2701_init_reg_clock,
  947. .init_special = pwrap_mt2701_init_special,
  948. };
  949. static const struct pwrap_slv_type pmic_mt6397 = {
  950. .dew_regs = mt6397_regs,
  951. .type = PMIC_MT6397,
  952. };
  953. static const struct pwrap_slv_type pmic_mt6323 = {
  954. .dew_regs = mt6323_regs,
  955. .type = PMIC_MT6323,
  956. };
  957. static struct of_device_id of_pwrap_match_tbl[] = {
  958. {
  959. .compatible = "mediatek,mt8135-pwrap",
  960. .data = &pwrap_mt8135,
  961. }, {
  962. .compatible = "mediatek,mt8173-pwrap",
  963. .data = &pwrap_mt8173,
  964. }, {
  965. .compatible = "mediatek,mt2701-pwrap",
  966. .data = &pwrap_mt2701,
  967. }, {
  968. /* sentinel */
  969. }
  970. };
  971. MODULE_DEVICE_TABLE(of, of_pwrap_match_tbl);
  972. static const struct of_device_id of_pmic_match_tbl[] = {
  973. {
  974. .compatible = "mediatek,mt6397",
  975. .data = &pmic_mt6397,
  976. }, {
  977. .compatible = "mediatek,mt6323",
  978. .data = &pmic_mt6323,
  979. }, {
  980. /* sentinel */
  981. }
  982. };
  983. MODULE_DEVICE_TABLE(of, of_pmic_match_tbl);
  984. static int pwrap_probe(struct platform_device *pdev)
  985. {
  986. int ret, irq;
  987. struct pmic_wrapper *wrp;
  988. struct device_node *np = pdev->dev.of_node;
  989. const struct of_device_id *of_id =
  990. of_match_device(of_pwrap_match_tbl, &pdev->dev);
  991. const struct of_device_id *of_pmic_id;
  992. const struct pmic_wrapper_type *type;
  993. const struct pwrap_slv_type *type_slv;
  994. struct resource *res;
  995. wrp = devm_kzalloc(&pdev->dev, sizeof(*wrp), GFP_KERNEL);
  996. if (!wrp)
  997. return -ENOMEM;
  998. platform_set_drvdata(pdev, wrp);
  999. type = of_id->data;
  1000. wrp->regs = type->regs;
  1001. wrp->type = type->type;
  1002. wrp->pwrap_type = type;
  1003. wrp->dev = &pdev->dev;
  1004. /* pwrap slave setting */
  1005. if (pdev->dev.of_node->child) {
  1006. of_pmic_id = of_match_node(of_pmic_match_tbl, pdev->dev.of_node->child);
  1007. if (!of_pmic_id)
  1008. return -EINVAL;
  1009. } else {
  1010. dev_dbg(wrp->dev, "slave pmic type should be defined in dts\n");
  1011. return -EINVAL;
  1012. }
  1013. type_slv = of_pmic_id->data;
  1014. wrp->dew_regs = type_slv->dew_regs;
  1015. wrp->type_slv = type_slv->type;
  1016. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwrap");
  1017. wrp->base = devm_ioremap_resource(wrp->dev, res);
  1018. if (IS_ERR(wrp->base))
  1019. return PTR_ERR(wrp->base);
  1020. wrp->rstc = devm_reset_control_get(wrp->dev, "pwrap");
  1021. if (IS_ERR(wrp->rstc)) {
  1022. ret = PTR_ERR(wrp->rstc);
  1023. dev_dbg(wrp->dev, "cannot get pwrap reset: %d\n", ret);
  1024. return ret;
  1025. }
  1026. if (wrp->pwrap_type->bridge) {
  1027. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1028. "pwrap-bridge");
  1029. wrp->bridge_base = devm_ioremap_resource(wrp->dev, res);
  1030. if (IS_ERR(wrp->bridge_base))
  1031. return PTR_ERR(wrp->bridge_base);
  1032. wrp->rstc_bridge = devm_reset_control_get(wrp->dev, "pwrap-bridge");
  1033. if (IS_ERR(wrp->rstc_bridge)) {
  1034. ret = PTR_ERR(wrp->rstc_bridge);
  1035. dev_dbg(wrp->dev, "cannot get pwrap-bridge reset: %d\n", ret);
  1036. return ret;
  1037. }
  1038. }
  1039. wrp->clk_spi = devm_clk_get(wrp->dev, "spi");
  1040. if (IS_ERR(wrp->clk_spi)) {
  1041. dev_dbg(wrp->dev, "failed to get clock: %ld\n", PTR_ERR(wrp->clk_spi));
  1042. return PTR_ERR(wrp->clk_spi);
  1043. }
  1044. wrp->clk_wrap = devm_clk_get(wrp->dev, "wrap");
  1045. if (IS_ERR(wrp->clk_wrap)) {
  1046. dev_dbg(wrp->dev, "failed to get clock: %ld\n", PTR_ERR(wrp->clk_wrap));
  1047. return PTR_ERR(wrp->clk_wrap);
  1048. }
  1049. ret = clk_prepare_enable(wrp->clk_spi);
  1050. if (ret)
  1051. return ret;
  1052. ret = clk_prepare_enable(wrp->clk_wrap);
  1053. if (ret)
  1054. goto err_out1;
  1055. /* Enable internal dynamic clock */
  1056. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  1057. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1058. /*
  1059. * The PMIC could already be initialized by the bootloader.
  1060. * Skip initialization here in this case.
  1061. */
  1062. if (!pwrap_readl(wrp, PWRAP_INIT_DONE2)) {
  1063. ret = pwrap_init(wrp);
  1064. if (ret) {
  1065. dev_dbg(wrp->dev, "init failed with %d\n", ret);
  1066. goto err_out2;
  1067. }
  1068. }
  1069. if (!(pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_INIT_DONE0)) {
  1070. dev_dbg(wrp->dev, "initialization isn't finished\n");
  1071. return -ENODEV;
  1072. }
  1073. irq = platform_get_irq(pdev, 0);
  1074. ret = devm_request_irq(wrp->dev, irq, pwrap_interrupt, IRQF_TRIGGER_HIGH,
  1075. "mt-pmic-pwrap", wrp);
  1076. if (ret)
  1077. goto err_out2;
  1078. wrp->regmap = devm_regmap_init(wrp->dev, NULL, wrp, &pwrap_regmap_config);
  1079. if (IS_ERR(wrp->regmap))
  1080. return PTR_ERR(wrp->regmap);
  1081. ret = of_platform_populate(np, NULL, NULL, wrp->dev);
  1082. if (ret) {
  1083. dev_dbg(wrp->dev, "failed to create child devices at %s\n",
  1084. np->full_name);
  1085. goto err_out2;
  1086. }
  1087. return 0;
  1088. err_out2:
  1089. clk_disable_unprepare(wrp->clk_wrap);
  1090. err_out1:
  1091. clk_disable_unprepare(wrp->clk_spi);
  1092. return ret;
  1093. }
  1094. static struct platform_driver pwrap_drv = {
  1095. .driver = {
  1096. .name = "mt-pmic-pwrap",
  1097. .owner = THIS_MODULE,
  1098. .of_match_table = of_match_ptr(of_pwrap_match_tbl),
  1099. },
  1100. .probe = pwrap_probe,
  1101. };
  1102. module_platform_driver(pwrap_drv);
  1103. MODULE_AUTHOR("Flora Fu, MediaTek");
  1104. MODULE_DESCRIPTION("MediaTek MT8135 PMIC Wrapper Driver");
  1105. MODULE_LICENSE("GPL v2");