mtk-scpsys.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/pm_domain.h>
  21. #include <linux/delay.h>
  22. #include <linux/soc/mediatek/infracfg.h>
  23. #include <dt-bindings/power/mt8173-power.h>
  24. #include <linux/mfd/syscon.h>
  25. #define SPM_VDE_PWR_CON 0x0210
  26. #define SPM_MFG_PWR_CON 0x0214
  27. #define SPM_VEN_PWR_CON 0x0230
  28. #define SPM_ISP_PWR_CON 0x0238
  29. #define SPM_DIS_PWR_CON 0x023c
  30. #define SPM_VEN2_PWR_CON 0x0298
  31. #define SPM_AUDIO_PWR_CON 0x029c
  32. #define SPM_MFG_2D_PWR_CON 0x02c0
  33. #define SPM_MFG_ASYNC_PWR_CON 0x02c4
  34. #define SPM_USB_PWR_CON 0x02cc
  35. #define SPM_PWR_STATUS 0x060c
  36. #define SPM_PWR_STATUS_2ND 0x0610
  37. #define PWR_RST_B_BIT BIT(0)
  38. #define PWR_ISO_BIT BIT(1)
  39. #define PWR_ON_BIT BIT(2)
  40. #define PWR_ON_2ND_BIT BIT(3)
  41. #define PWR_CLK_DIS_BIT BIT(4)
  42. #define DIS_PWR_STA_MASK BIT(3)
  43. #define MFG_PWR_STA_MASK BIT(4)
  44. #define ISP_PWR_STA_MASK BIT(5)
  45. #define VDE_PWR_STA_MASK BIT(7)
  46. #define VEN2_PWR_STA_MASK BIT(20)
  47. #define VEN_PWR_STA_MASK BIT(21)
  48. #define MFG_2D_PWR_STA_MASK BIT(22)
  49. #define MFG_ASYNC_PWR_STA_MASK BIT(23)
  50. #define AUDIO_PWR_STA_MASK BIT(24)
  51. #define USB_PWR_STA_MASK BIT(25)
  52. struct scp_domain_data {
  53. const char *name;
  54. u32 sta_mask;
  55. int ctl_offs;
  56. u32 sram_pdn_bits;
  57. u32 sram_pdn_ack_bits;
  58. u32 bus_prot_mask;
  59. int id;
  60. const char *clk_name;
  61. };
  62. static const struct scp_domain_data scp_domain_data[] = {
  63. {
  64. .id = MT8173_POWER_DOMAIN_VDEC,
  65. .name = "vde",
  66. .sta_mask = VDE_PWR_STA_MASK,
  67. .ctl_offs = SPM_VDE_PWR_CON,
  68. .sram_pdn_bits = GENMASK(11, 8),
  69. .sram_pdn_ack_bits = GENMASK(12, 12),
  70. .clk_name = "disp",
  71. }, {
  72. .id = MT8173_POWER_DOMAIN_VENC,
  73. .name = "ven",
  74. .sta_mask = VEN_PWR_STA_MASK,
  75. .ctl_offs = SPM_VEN_PWR_CON,
  76. .sram_pdn_bits = GENMASK(11, 8),
  77. .sram_pdn_ack_bits = GENMASK(15, 12),
  78. .clk_name = "disp",
  79. }, {
  80. .id = MT8173_POWER_DOMAIN_ISP,
  81. .name = "isp",
  82. .sta_mask = ISP_PWR_STA_MASK,
  83. .ctl_offs = SPM_ISP_PWR_CON,
  84. .sram_pdn_bits = GENMASK(11, 8),
  85. .sram_pdn_ack_bits = GENMASK(13, 12),
  86. .clk_name = "disp",
  87. }, {
  88. .id = MT8173_POWER_DOMAIN_DISP,
  89. .name = "disp",
  90. .sta_mask = DIS_PWR_STA_MASK,
  91. .ctl_offs = SPM_DIS_PWR_CON,
  92. .sram_pdn_bits = GENMASK(11, 8),
  93. .sram_pdn_ack_bits = GENMASK(12, 12),
  94. .clk_name = "disp",
  95. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
  96. MT8173_TOP_AXI_PROT_EN_MM_M1,
  97. }, {
  98. .id = MT8173_POWER_DOMAIN_VENC_LT,
  99. .name = "ven2",
  100. .sta_mask = VEN2_PWR_STA_MASK,
  101. .ctl_offs = SPM_VEN2_PWR_CON,
  102. .sram_pdn_bits = GENMASK(11, 8),
  103. .sram_pdn_ack_bits = GENMASK(15, 12),
  104. .clk_name = "disp",
  105. }, {
  106. .id = MT8173_POWER_DOMAIN_AUDIO,
  107. .name = "audio",
  108. .sta_mask = AUDIO_PWR_STA_MASK,
  109. .ctl_offs = SPM_AUDIO_PWR_CON,
  110. .sram_pdn_bits = GENMASK(11, 8),
  111. .sram_pdn_ack_bits = GENMASK(15, 12),
  112. }, {
  113. .id = MT8173_POWER_DOMAIN_MFG_ASYNC,
  114. .name = "mfg_async",
  115. .sta_mask = MFG_ASYNC_PWR_STA_MASK,
  116. .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
  117. .sram_pdn_bits = GENMASK(11, 8),
  118. .sram_pdn_ack_bits = 0,
  119. }, {
  120. .id = MT8173_POWER_DOMAIN_MFG_2D,
  121. .name = "mfg_2d",
  122. .sta_mask = MFG_2D_PWR_STA_MASK,
  123. .ctl_offs = SPM_MFG_2D_PWR_CON,
  124. .sram_pdn_bits = GENMASK(11, 8),
  125. .sram_pdn_ack_bits = GENMASK(13, 12),
  126. }, {
  127. .id = MT8173_POWER_DOMAIN_MFG,
  128. .name = "mfg",
  129. .sta_mask = MFG_PWR_STA_MASK,
  130. .ctl_offs = SPM_MFG_PWR_CON,
  131. .sram_pdn_bits = GENMASK(13, 8),
  132. .sram_pdn_ack_bits = GENMASK(21, 16),
  133. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
  134. MT8173_TOP_AXI_PROT_EN_MFG_M0 |
  135. MT8173_TOP_AXI_PROT_EN_MFG_M1 |
  136. MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
  137. }, {
  138. .id = MT8173_POWER_DOMAIN_USB,
  139. .name = "usb",
  140. .sta_mask = USB_PWR_STA_MASK,
  141. .ctl_offs = SPM_USB_PWR_CON,
  142. .sram_pdn_bits = GENMASK(11, 8),
  143. .sram_pdn_ack_bits = GENMASK(15, 12),
  144. },
  145. };
  146. #define NUM_DOMAINS ARRAY_SIZE(scp_domain_data)
  147. struct scp;
  148. struct scp_domain {
  149. struct generic_pm_domain pmd;
  150. const struct scp_domain_data *data;
  151. struct scp *scp;
  152. struct clk *clk;
  153. };
  154. struct scp {
  155. struct scp_domain domains[NUM_DOMAINS];
  156. struct genpd_onecell_data pd_data;
  157. struct device *dev;
  158. void __iomem *base;
  159. struct regmap *infracfg;
  160. };
  161. static int scpsys_power_on(struct generic_pm_domain *genpd)
  162. {
  163. struct scp_domain *scpd = container_of(genpd, struct scp_domain, pmd);
  164. struct scp *scp = scpd->scp;
  165. const struct scp_domain_data *data = scpd->data;
  166. unsigned long expired;
  167. void __iomem *ctl_addr = scpd->scp->base + data->ctl_offs;
  168. u32 sram_pdn_ack = data->sram_pdn_ack_bits;
  169. u32 val;
  170. int ret;
  171. if (scpd->clk) {
  172. ret = clk_prepare_enable(scpd->clk);
  173. if (ret)
  174. return ret;
  175. }
  176. val = readl(ctl_addr);
  177. val |= PWR_ON_BIT;
  178. writel(val, ctl_addr);
  179. val |= PWR_ON_2ND_BIT;
  180. writel(val, ctl_addr);
  181. /* wait until PWR_ACK = 1 */
  182. expired = jiffies + HZ;
  183. while (!(readl(scp->base + SPM_PWR_STATUS) & data->sta_mask) ||
  184. !(readl(scp->base + SPM_PWR_STATUS_2ND) &
  185. data->sta_mask)) {
  186. cpu_relax();
  187. if (time_after(jiffies, expired)) {
  188. ret = -EIO;
  189. goto out;
  190. }
  191. }
  192. val &= ~PWR_CLK_DIS_BIT;
  193. writel(val, ctl_addr);
  194. val &= ~PWR_ISO_BIT;
  195. writel(val, ctl_addr);
  196. val |= PWR_RST_B_BIT;
  197. writel(val, ctl_addr);
  198. val &= ~data->sram_pdn_bits;
  199. writel(val, ctl_addr);
  200. /* wait until SRAM_PDN_ACK all 0 */
  201. expired = jiffies + HZ;
  202. while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
  203. cpu_relax();
  204. if (time_after(jiffies, expired)) {
  205. ret = -EIO;
  206. goto out;
  207. }
  208. }
  209. if (data->bus_prot_mask) {
  210. ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
  211. data->bus_prot_mask);
  212. if (ret)
  213. return ret;
  214. }
  215. return 0;
  216. out:
  217. dev_err(scp->dev, "Failed to power on domain %s\n", scpd->data->name);
  218. return ret;
  219. }
  220. static int scpsys_power_off(struct generic_pm_domain *genpd)
  221. {
  222. struct scp_domain *scpd = container_of(genpd, struct scp_domain, pmd);
  223. struct scp *scp = scpd->scp;
  224. const struct scp_domain_data *data = scpd->data;
  225. unsigned long expired;
  226. void __iomem *ctl_addr = scpd->scp->base + data->ctl_offs;
  227. u32 sram_pdn_ack = data->sram_pdn_ack_bits;
  228. u32 val;
  229. int ret;
  230. if (data->bus_prot_mask) {
  231. ret = mtk_infracfg_set_bus_protection(scp->infracfg,
  232. data->bus_prot_mask);
  233. if (ret)
  234. return ret;
  235. }
  236. val = readl(ctl_addr);
  237. val |= data->sram_pdn_bits;
  238. writel(val, ctl_addr);
  239. /* wait until SRAM_PDN_ACK all 1 */
  240. expired = jiffies + HZ;
  241. while ((readl(ctl_addr) & sram_pdn_ack) != sram_pdn_ack) {
  242. cpu_relax();
  243. if (time_after(jiffies, expired)) {
  244. ret = -EIO;
  245. goto out;
  246. }
  247. }
  248. val |= PWR_ISO_BIT;
  249. writel(val, ctl_addr);
  250. val &= ~PWR_RST_B_BIT;
  251. writel(val, ctl_addr);
  252. val |= PWR_CLK_DIS_BIT;
  253. writel(val, ctl_addr);
  254. val &= ~PWR_ON_BIT;
  255. writel(val, ctl_addr);
  256. val &= ~PWR_ON_2ND_BIT;
  257. writel(val, ctl_addr);
  258. /* wait until PWR_ACK = 0 */
  259. expired = jiffies + HZ;
  260. while ((readl(scp->base + SPM_PWR_STATUS) & data->sta_mask) ||
  261. (readl(scp->base + SPM_PWR_STATUS_2ND) &
  262. data->sta_mask)) {
  263. cpu_relax();
  264. if (time_after(jiffies, expired)) {
  265. ret = -EIO;
  266. goto out;
  267. }
  268. }
  269. if (scpd->clk)
  270. clk_disable_unprepare(scpd->clk);
  271. return 0;
  272. out:
  273. dev_err(scp->dev, "Failed to power off domain %s\n", scpd->data->name);
  274. return ret;
  275. }
  276. static int scpsys_probe(struct platform_device *pdev)
  277. {
  278. struct genpd_onecell_data *pd_data;
  279. struct resource *res;
  280. int i;
  281. struct scp *scp;
  282. scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
  283. if (!scp)
  284. return -ENOMEM;
  285. scp->dev = &pdev->dev;
  286. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  287. scp->base = devm_ioremap_resource(&pdev->dev, res);
  288. if (IS_ERR(scp->base))
  289. return PTR_ERR(scp->base);
  290. pd_data = &scp->pd_data;
  291. pd_data->domains = devm_kzalloc(&pdev->dev,
  292. sizeof(*pd_data->domains) * NUM_DOMAINS, GFP_KERNEL);
  293. if (!pd_data->domains)
  294. return -ENOMEM;
  295. scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  296. "infracfg");
  297. if (IS_ERR(scp->infracfg)) {
  298. dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
  299. PTR_ERR(scp->infracfg));
  300. return PTR_ERR(scp->infracfg);
  301. }
  302. pd_data->num_domains = NUM_DOMAINS;
  303. for (i = 0; i < NUM_DOMAINS; i++) {
  304. struct scp_domain *scpd = &scp->domains[i];
  305. struct generic_pm_domain *pmd = &scpd->pmd;
  306. if (scp_domain_data[i].clk_name) {
  307. const char *name = scp_domain_data[i].clk_name;
  308. scpd->clk = devm_clk_get(&pdev->dev, name);
  309. if (IS_ERR(scpd->clk)) {
  310. dev_err(&pdev->dev, "Failed to get %s clk: %ld\n",
  311. name, PTR_ERR(scpd->clk));
  312. return PTR_ERR(scpd->clk);
  313. }
  314. }
  315. pd_data->domains[scp_domain_data[i].id] = pmd;
  316. scpd->data = &scp_domain_data[i];
  317. scpd->scp = scp;
  318. pmd->name = scp_domain_data[i].name;
  319. pmd->power_off = scpsys_power_off;
  320. pmd->power_on = scpsys_power_on;
  321. pmd->power_off_latency_ns = 20000;
  322. pmd->power_on_latency_ns = 20000;
  323. pm_genpd_init(pmd, NULL, true);
  324. /*
  325. * If PM is disabled turn on all domains by default so that
  326. * consumers can work.
  327. */
  328. if (!IS_ENABLED(CONFIG_PM))
  329. pmd->power_on(pmd);
  330. }
  331. pm_genpd_add_subdomain(pd_data->domains[MT8173_POWER_DOMAIN_MFG_ASYNC],
  332. pd_data->domains[MT8173_POWER_DOMAIN_MFG_2D]);
  333. pm_genpd_add_subdomain(pd_data->domains[MT8173_POWER_DOMAIN_MFG_2D],
  334. pd_data->domains[MT8173_POWER_DOMAIN_MFG]);
  335. return of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
  336. }
  337. static const struct of_device_id of_scpsys_match_tbl[] = {
  338. {
  339. .compatible = "mediatek,mt8173-scpsys",
  340. }, {
  341. /* sentinel */
  342. }
  343. };
  344. MODULE_DEVICE_TABLE(of, of_scpsys_match_tbl);
  345. static struct platform_driver scpsys_drv = {
  346. .driver = {
  347. .name = "mtk-scpsys",
  348. .owner = THIS_MODULE,
  349. .of_match_table = of_match_ptr(of_scpsys_match_tbl),
  350. },
  351. .probe = scpsys_probe,
  352. };
  353. module_platform_driver(scpsys_drv);
  354. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  355. MODULE_DESCRIPTION("MediaTek MT8173 scpsys driver");
  356. MODULE_LICENSE("GPL v2");