ft1000.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Common structures and definitions for FT1000 Flarion Flash OFDM PCMCIA and
  3. * USB devices.
  4. *
  5. * Originally copyright (c) 2002 Flarion Technologies
  6. *
  7. */
  8. #define DSPVERSZ 4
  9. #define HWSERNUMSZ 16
  10. #define SKUSZ 20
  11. #define EUISZ 8
  12. #define MODESZ 2
  13. #define CALVERSZ 2
  14. #define CALDATESZ 6
  15. #define ELECTRABUZZ_ID 0 /* ASIC ID for Electrabuzz */
  16. #define MAGNEMITE_ID 0x1a01 /* ASIC ID for Magnemite */
  17. /* MEMORY MAP common to both ELECTRABUZZ and MAGNEMITE */
  18. #define FT1000_REG_DPRAM_ADDR 0x000E /* DPADR - Dual Port Ram Indirect
  19. * Address Register
  20. */
  21. #define FT1000_REG_SUP_CTRL 0x0020 /* HCTR - Host Control Register */
  22. #define FT1000_REG_SUP_STAT 0x0022 /* HSTAT - Host Status Register */
  23. #define FT1000_REG_RESET 0x0024 /* HCTR - Host Control Register */
  24. #define FT1000_REG_SUP_ISR 0x0026 /* HISR - Host Interrupt Status
  25. * Register
  26. */
  27. #define FT1000_REG_SUP_IMASK 0x0028 /* HIMASK - Host Interrupt Mask */
  28. #define FT1000_REG_DOORBELL 0x002a /* DBELL - Door Bell Register */
  29. #define FT1000_REG_ASIC_ID 0x002e /* ASICID - ASIC Identification
  30. * Number
  31. */
  32. /* MEMORY MAP FOR ELECTRABUZZ ASIC */
  33. #define FT1000_REG_UFIFO_STAT 0x0000 /* UFSR - Uplink FIFO status register */
  34. #define FT1000_REG_UFIFO_BEG 0x0002 /* UFBR - Uplink FIFO beginning
  35. * register
  36. */
  37. #define FT1000_REG_UFIFO_MID 0x0004 /* UFMR - Uplink FIFO middle register */
  38. #define FT1000_REG_UFIFO_END 0x0006 /* UFER - Uplink FIFO end register */
  39. #define FT1000_REG_DFIFO_STAT 0x0008 /* DFSR - Downlink FIFO status
  40. * register
  41. */
  42. #define FT1000_REG_DFIFO 0x000A /* DFR - Downlink FIFO Register */
  43. #define FT1000_REG_DPRAM_DATA 0x000C /* DPRAM - Dual Port Indirect
  44. * Data Register
  45. */
  46. #define FT1000_REG_WATERMARK 0x0010 /* WMARK - Watermark Register */
  47. /* MEMORY MAP FOR MAGNEMITE */
  48. #define FT1000_REG_MAG_UFDR 0x0000 /* UFDR - Uplink FIFO Data
  49. * Register (32-bits)
  50. */
  51. #define FT1000_REG_MAG_UFDRL 0x0000 /* UFDRL - Uplink FIFO Data
  52. * Register low-word (16-bits)
  53. */
  54. #define FT1000_REG_MAG_UFDRH 0x0002 /* UFDRH - Uplink FIFO Data Register
  55. * high-word (16-bits)
  56. */
  57. #define FT1000_REG_MAG_UFER 0x0004 /* UFER - Uplink FIFO End Register */
  58. #define FT1000_REG_MAG_UFSR 0x0006 /* UFSR - Uplink FIFO Status Register */
  59. #define FT1000_REG_MAG_DFR 0x0008 /* DFR - Downlink FIFO Register
  60. * (32-bits)
  61. */
  62. #define FT1000_REG_MAG_DFRL 0x0008 /* DFRL - Downlink FIFO Register
  63. * low-word (16-bits)
  64. */
  65. #define FT1000_REG_MAG_DFRH 0x000a /* DFRH - Downlink FIFO Register
  66. * high-word (16-bits)
  67. */
  68. #define FT1000_REG_MAG_DFSR 0x000c /* DFSR - Downlink FIFO Status
  69. * Register
  70. */
  71. #define FT1000_REG_MAG_DPDATA 0x0010 /* DPDATA - Dual Port RAM Indirect
  72. * Data Register (32-bits)
  73. */
  74. #define FT1000_REG_MAG_DPDATAL 0x0010 /* DPDATAL - Dual Port RAM Indirect
  75. * Data Register low-word (16-bits)
  76. */
  77. #define FT1000_REG_MAG_DPDATAH 0x0012 /* DPDATAH - Dual Port RAM Indirect Data
  78. * Register high-word (16-bits)
  79. */
  80. #define FT1000_REG_MAG_WATERMARK 0x002c /* WMARK - Watermark Register */
  81. #define FT1000_REG_MAG_VERSION 0x0030 /* LLC Version */
  82. /* Reserved Dual Port RAM offsets for Electrabuzz */
  83. #define FT1000_DPRAM_TX_BASE 0x0002 /* Host to PC Card Messaging Area */
  84. #define FT1000_DPRAM_RX_BASE 0x0800 /* PC Card to Host Messaging Area */
  85. #define FT1000_FIFO_LEN 0x07FC /* total length for DSP FIFO tracking */
  86. #define FT1000_HI_HO 0x07FE /* heartbeat with HI/HO */
  87. #define FT1000_DSP_STATUS 0x0FFE /* dsp status - non-zero is a request
  88. * to reset dsp
  89. */
  90. #define FT1000_DSP_LED 0x0FFA /* dsp led status for PAD device */
  91. #define FT1000_DSP_CON_STATE 0x0FF8 /* DSP Connection Status Info */
  92. #define FT1000_DPRAM_FEFE 0x0002 /* location for dsp ready indicator */
  93. #define FT1000_DSP_TIMER0 0x1FF0 /* Timer Field from Basestation */
  94. #define FT1000_DSP_TIMER1 0x1FF2 /* Timer Field from Basestation */
  95. #define FT1000_DSP_TIMER2 0x1FF4 /* Timer Field from Basestation */
  96. #define FT1000_DSP_TIMER3 0x1FF6 /* Timer Field from Basestation */
  97. /* Reserved Dual Port RAM offsets for Magnemite */
  98. #define FT1000_DPRAM_MAG_TX_BASE 0x0000 /* Host to PC Card
  99. * Messaging Area
  100. */
  101. #define FT1000_DPRAM_MAG_RX_BASE 0x0200 /* PC Card to Host
  102. * Messaging Area
  103. */
  104. #define FT1000_MAG_FIFO_LEN 0x1FF /* total length for DSP
  105. * FIFO tracking
  106. */
  107. #define FT1000_MAG_FIFO_LEN_INDX 0x1 /* low-word index */
  108. #define FT1000_MAG_HI_HO 0x1FF /* heartbeat with HI/HO */
  109. #define FT1000_MAG_HI_HO_INDX 0x0 /* high-word index */
  110. #define FT1000_MAG_DSP_LED 0x3FE /* dsp led status for
  111. * PAD device
  112. */
  113. #define FT1000_MAG_DSP_LED_INDX 0x0 /* dsp led status for
  114. * PAD device
  115. */
  116. #define FT1000_MAG_DSP_CON_STATE 0x3FE /* DSP Connection Status Info */
  117. #define FT1000_MAG_DSP_CON_STATE_INDX 0x1 /* DSP Connection Status Info */
  118. #define FT1000_MAG_DPRAM_FEFE 0x000 /* location for dsp ready
  119. * indicator
  120. */
  121. #define FT1000_MAG_DPRAM_FEFE_INDX 0x0 /* location for dsp ready
  122. * indicator
  123. */
  124. #define FT1000_MAG_DSP_TIMER0 0x3FC /* Timer Field from
  125. * Basestation
  126. */
  127. #define FT1000_MAG_DSP_TIMER0_INDX 0x1
  128. #define FT1000_MAG_DSP_TIMER1 0x3FC /* Timer Field from
  129. * Basestation
  130. */
  131. #define FT1000_MAG_DSP_TIMER1_INDX 0x0
  132. #define FT1000_MAG_DSP_TIMER2 0x3FD /* Timer Field from
  133. * Basestation
  134. */
  135. #define FT1000_MAG_DSP_TIMER2_INDX 0x1
  136. #define FT1000_MAG_DSP_TIMER3 0x3FD /* Timer Field from
  137. * Basestation
  138. */
  139. #define FT1000_MAG_DSP_TIMER3_INDX 0x0
  140. #define FT1000_MAG_TOTAL_LEN 0x200
  141. #define FT1000_MAG_TOTAL_LEN_INDX 0x1
  142. #define FT1000_MAG_PH_LEN 0x200
  143. #define FT1000_MAG_PH_LEN_INDX 0x0
  144. #define FT1000_MAG_PORT_ID 0x201
  145. #define FT1000_MAG_PORT_ID_INDX 0x0
  146. #define HOST_INTF_LE 0x0 /* Host interface little endian mode */
  147. #define HOST_INTF_BE 0x1 /* Host interface big endian mode */
  148. /* FT1000 to Host Doorbell assignments */
  149. #define FT1000_DB_DPRAM_RX 0x0001 /* this value indicates that DSP
  150. * has data for host in DPRAM
  151. */
  152. #define FT1000_DB_DNLD_RX 0x0002 /* Downloader handshake doorbell */
  153. #define FT1000_ASIC_RESET_REQ 0x0004 /* DSP requesting host to
  154. * reset the ASIC
  155. */
  156. #define FT1000_DSP_ASIC_RESET 0x0008 /* DSP indicating host that
  157. * it will reset the ASIC
  158. */
  159. #define FT1000_DB_COND_RESET 0x0010 /* DSP request for a card reset. */
  160. /* Host to FT1000 Doorbell assignments */
  161. #define FT1000_DB_DPRAM_TX 0x0100 /* this value indicates that host
  162. * has data for DSP in DPRAM.
  163. */
  164. #define FT1000_DB_DNLD_TX 0x0200 /* Downloader handshake doorbell */
  165. #define FT1000_ASIC_RESET_DSP 0x0400 /* Responds to FT1000_ASIC_RESET_REQ */
  166. #define FT1000_DB_HB 0x1000 /* Indicates that supervisor has a
  167. * heartbeat message for DSP.
  168. */
  169. #define hi 0x6869 /* PC Card heartbeat values */
  170. #define ho 0x686f /* PC Card heartbeat values */
  171. /* Magnemite specific defines */
  172. #define hi_mag 0x6968 /* Byte swap hi to avoid
  173. * additional system call
  174. */
  175. #define ho_mag 0x6f68 /* Byte swap ho to avoid
  176. * additional system call
  177. */
  178. /* Bit field definitions for Host Interrupt Status Register */
  179. /* Indicate the cause of an interrupt. */
  180. #define ISR_EMPTY 0x00 /* no bits set */
  181. #define ISR_DOORBELL_ACK 0x01 /* Doorbell acknowledge from DSP */
  182. #define ISR_DOORBELL_PEND 0x02 /* Doorbell pending from DSP */
  183. #define ISR_RCV 0x04 /* Packet available in Downlink FIFO */
  184. #define ISR_WATERMARK 0x08 /* Watermark requirements satisfied */
  185. /* Bit field definition for Host Interrupt Mask */
  186. #define ISR_MASK_NONE 0x0000 /* no bits set */
  187. #define ISR_MASK_DOORBELL_ACK 0x0001 /* Doorbell acknowledge mask */
  188. #define ISR_MASK_DOORBELL_PEND 0x0002 /* Doorbell pending mask */
  189. #define ISR_MASK_RCV 0x0004 /* Downlink Packet available mask */
  190. #define ISR_MASK_WATERMARK 0x0008 /* Watermark interrupt mask */
  191. #define ISR_MASK_ALL 0xffff /* Mask all interrupts */
  192. /* Default interrupt mask
  193. * (Enable Doorbell pending and Packet available interrupts)
  194. */
  195. #define ISR_DEFAULT_MASK 0x7ff9
  196. /* Bit field definition for Host Control Register */
  197. #define DSP_RESET_BIT 0x0001 /* Bit field to control
  198. * dsp reset state
  199. */
  200. /* (0 = out of reset 1 = reset) */
  201. #define ASIC_RESET_BIT 0x0002 /* Bit field to control
  202. * ASIC reset state
  203. */
  204. /* (0 = out of reset 1 = reset) */
  205. #define DSP_UNENCRYPTED 0x0004
  206. #define DSP_ENCRYPTED 0x0008
  207. #define EFUSE_MEM_DISABLE 0x0040
  208. /* Application specific IDs */
  209. #define DSPID 0x20
  210. #define HOSTID 0x10
  211. #define DSPAIRID 0x90
  212. #define DRIVERID 0x00
  213. #define NETWORKID 0x20
  214. /* Size of DPRAM Message */
  215. #define MAX_CMD_SQSIZE 1780
  216. #define ENET_MAX_SIZE 1514
  217. #define ENET_HEADER_SIZE 14
  218. #define SLOWQ_TYPE 0
  219. #define FASTQ_TYPE 1
  220. #define MAX_DSP_SESS_REC 1024
  221. #define DSP_QID_OFFSET 4
  222. /* Driver message types */
  223. #define MEDIA_STATE 0x0010
  224. #define TIME_UPDATE 0x0020
  225. #define DSP_PROVISION 0x0030
  226. #define DSP_INIT_MSG 0x0050
  227. #define DSP_HIBERNATE 0x0060
  228. #define DSP_STORE_INFO 0x0070
  229. #define DSP_GET_INFO 0x0071
  230. #define GET_DRV_ERR_RPT_MSG 0x0073
  231. #define RSP_DRV_ERR_RPT_MSG 0x0074
  232. /* Driver Error Messages for DSP */
  233. #define DSP_HB_INFO 0x7ef0
  234. #define DSP_FIFO_INFO 0x7ef1
  235. #define DSP_CONDRESET_INFO 0x7ef2
  236. #define DSP_CMDLEN_INFO 0x7ef3
  237. #define DSP_CMDPHCKSUM_INFO 0x7ef4
  238. #define DSP_PKTPHCKSUM_INFO 0x7ef5
  239. #define DSP_PKTLEN_INFO 0x7ef6
  240. #define DSP_USER_RESET 0x7ef7
  241. #define FIFO_FLUSH_MAXLIMIT 0x7ef8
  242. #define FIFO_FLUSH_BADCNT 0x7ef9
  243. #define FIFO_ZERO_LEN 0x7efa
  244. /* Pseudo Header structure */
  245. struct pseudo_hdr {
  246. unsigned short length; /* length of msg body */
  247. unsigned char source; /* hardware source id */
  248. /* Host = 0x10 */
  249. /* Dsp = 0x20 */
  250. unsigned char destination; /* hardware destination id
  251. * (refer to source)
  252. */
  253. unsigned char portdest; /* software destination port id */
  254. /* Host = 0x00 */
  255. /* Applicaton Broadcast = 0x10 */
  256. /* Network Stack = 0x20 */
  257. /* Dsp OAM = 0x80 */
  258. /* Dsp Airlink = 0x90 */
  259. /* Dsp Loader = 0xa0 */
  260. /* Dsp MIP = 0xb0 */
  261. unsigned char portsrc; /* software source port id
  262. * (refer to portdest)
  263. */
  264. unsigned short sh_str_id; /* not used */
  265. unsigned char control; /* not used */
  266. unsigned char rsvd1;
  267. unsigned char seq_num; /* message sequence number */
  268. unsigned char rsvd2;
  269. unsigned short qos_class; /* not used */
  270. unsigned short checksum; /* pseudo header checksum */
  271. } __packed;
  272. struct drv_msg {
  273. struct pseudo_hdr pseudo;
  274. u16 type;
  275. u16 length;
  276. u8 data[0];
  277. } __packed;
  278. struct media_msg {
  279. struct pseudo_hdr pseudo;
  280. u16 type;
  281. u16 length;
  282. u16 state;
  283. u32 ip_addr;
  284. u32 net_mask;
  285. u32 gateway;
  286. u32 dns_1;
  287. u32 dns_2;
  288. } __packed;
  289. struct dsp_init_msg {
  290. struct pseudo_hdr pseudo;
  291. u16 type;
  292. u16 length;
  293. u8 DspVer[DSPVERSZ]; /* DSP version number */
  294. u8 HwSerNum[HWSERNUMSZ]; /* Hardware Serial Number */
  295. u8 Sku[SKUSZ]; /* SKU */
  296. u8 eui64[EUISZ]; /* EUI64 */
  297. u8 ProductMode[MODESZ]; /* Product Mode (Market/Production) */
  298. u8 RfCalVer[CALVERSZ]; /* Rf Calibration version */
  299. u8 RfCalDate[CALDATESZ]; /* Rf Calibration date */
  300. } __packed;
  301. struct prov_record {
  302. struct list_head list;
  303. u8 *pprov_data;
  304. };
  305. struct ft1000_info {
  306. void *priv;
  307. struct net_device_stats stats;
  308. u16 DrvErrNum;
  309. u16 AsicID;
  310. int CardReady;
  311. int registered;
  312. int mediastate;
  313. u8 squeseqnum; /* sequence number on slow queue */
  314. spinlock_t dpram_lock;
  315. u16 fifo_cnt;
  316. u8 DspVer[DSPVERSZ]; /* DSP version number */
  317. u8 HwSerNum[HWSERNUMSZ]; /* Hardware Serial Number */
  318. u8 Sku[SKUSZ]; /* SKU */
  319. u8 eui64[EUISZ]; /* EUI64 */
  320. time_t ConTm; /* Connection Time */
  321. u8 ProductMode[MODESZ];
  322. u8 RfCalVer[CALVERSZ];
  323. u8 RfCalDate[CALDATESZ];
  324. u16 DSP_TIME[4];
  325. u16 LedStat;
  326. u16 ConStat;
  327. u16 ProgConStat;
  328. struct list_head prov_list;
  329. u16 DSPInfoBlklen;
  330. int (*ft1000_reset)(void *);
  331. u16 DSPInfoBlk[MAX_DSP_SESS_REC];
  332. union {
  333. u16 Rec[MAX_DSP_SESS_REC];
  334. u32 MagRec[MAX_DSP_SESS_REC/2];
  335. } DSPSess;
  336. };