imx-tve.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * i.MX drm driver - Television Encoder (TVEv2)
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  18. * MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/component.h>
  23. #include <linux/module.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/videodev2.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_fb_helper.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <video/imx-ipu-v3.h>
  33. #include "imx-drm.h"
  34. #define TVE_COM_CONF_REG 0x00
  35. #define TVE_TVDAC0_CONT_REG 0x28
  36. #define TVE_TVDAC1_CONT_REG 0x2c
  37. #define TVE_TVDAC2_CONT_REG 0x30
  38. #define TVE_CD_CONT_REG 0x34
  39. #define TVE_INT_CONT_REG 0x64
  40. #define TVE_STAT_REG 0x68
  41. #define TVE_TST_MODE_REG 0x6c
  42. #define TVE_MV_CONT_REG 0xdc
  43. /* TVE_COM_CONF_REG */
  44. #define TVE_SYNC_CH_2_EN BIT(22)
  45. #define TVE_SYNC_CH_1_EN BIT(21)
  46. #define TVE_SYNC_CH_0_EN BIT(20)
  47. #define TVE_TV_OUT_MODE_MASK (0x7 << 12)
  48. #define TVE_TV_OUT_DISABLE (0x0 << 12)
  49. #define TVE_TV_OUT_CVBS_0 (0x1 << 12)
  50. #define TVE_TV_OUT_CVBS_2 (0x2 << 12)
  51. #define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
  52. #define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
  53. #define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
  54. #define TVE_TV_OUT_YPBPR (0x6 << 12)
  55. #define TVE_TV_OUT_RGB (0x7 << 12)
  56. #define TVE_TV_STAND_MASK (0xf << 8)
  57. #define TVE_TV_STAND_HD_1080P30 (0xc << 8)
  58. #define TVE_P2I_CONV_EN BIT(7)
  59. #define TVE_INP_VIDEO_FORM BIT(6)
  60. #define TVE_INP_YCBCR_422 (0x0 << 6)
  61. #define TVE_INP_YCBCR_444 (0x1 << 6)
  62. #define TVE_DATA_SOURCE_MASK (0x3 << 4)
  63. #define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
  64. #define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
  65. #define TVE_DATA_SOURCE_EXT (0x2 << 4)
  66. #define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
  67. #define TVE_IPU_CLK_EN_OFS 3
  68. #define TVE_IPU_CLK_EN BIT(3)
  69. #define TVE_DAC_SAMP_RATE_OFS 1
  70. #define TVE_DAC_SAMP_RATE_WIDTH 2
  71. #define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
  72. #define TVE_DAC_FULL_RATE (0x0 << 1)
  73. #define TVE_DAC_DIV2_RATE (0x1 << 1)
  74. #define TVE_DAC_DIV4_RATE (0x2 << 1)
  75. #define TVE_EN BIT(0)
  76. /* TVE_TVDACx_CONT_REG */
  77. #define TVE_TVDAC_GAIN_MASK (0x3f << 0)
  78. /* TVE_CD_CONT_REG */
  79. #define TVE_CD_CH_2_SM_EN BIT(22)
  80. #define TVE_CD_CH_1_SM_EN BIT(21)
  81. #define TVE_CD_CH_0_SM_EN BIT(20)
  82. #define TVE_CD_CH_2_LM_EN BIT(18)
  83. #define TVE_CD_CH_1_LM_EN BIT(17)
  84. #define TVE_CD_CH_0_LM_EN BIT(16)
  85. #define TVE_CD_CH_2_REF_LVL BIT(10)
  86. #define TVE_CD_CH_1_REF_LVL BIT(9)
  87. #define TVE_CD_CH_0_REF_LVL BIT(8)
  88. #define TVE_CD_EN BIT(0)
  89. /* TVE_INT_CONT_REG */
  90. #define TVE_FRAME_END_IEN BIT(13)
  91. #define TVE_CD_MON_END_IEN BIT(2)
  92. #define TVE_CD_SM_IEN BIT(1)
  93. #define TVE_CD_LM_IEN BIT(0)
  94. /* TVE_TST_MODE_REG */
  95. #define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
  96. #define con_to_tve(x) container_of(x, struct imx_tve, connector)
  97. #define enc_to_tve(x) container_of(x, struct imx_tve, encoder)
  98. enum {
  99. TVE_MODE_TVOUT,
  100. TVE_MODE_VGA,
  101. };
  102. struct imx_tve {
  103. struct drm_connector connector;
  104. struct drm_encoder encoder;
  105. struct device *dev;
  106. spinlock_t lock; /* register lock */
  107. bool enabled;
  108. int mode;
  109. struct regmap *regmap;
  110. struct regulator *dac_reg;
  111. struct i2c_adapter *ddc;
  112. struct clk *clk;
  113. struct clk *di_sel_clk;
  114. struct clk_hw clk_hw_di;
  115. struct clk *di_clk;
  116. int vsync_pin;
  117. int hsync_pin;
  118. };
  119. static void tve_lock(void *__tve)
  120. __acquires(&tve->lock)
  121. {
  122. struct imx_tve *tve = __tve;
  123. spin_lock(&tve->lock);
  124. }
  125. static void tve_unlock(void *__tve)
  126. __releases(&tve->lock)
  127. {
  128. struct imx_tve *tve = __tve;
  129. spin_unlock(&tve->lock);
  130. }
  131. static void tve_enable(struct imx_tve *tve)
  132. {
  133. int ret;
  134. if (!tve->enabled) {
  135. tve->enabled = true;
  136. clk_prepare_enable(tve->clk);
  137. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  138. TVE_IPU_CLK_EN | TVE_EN,
  139. TVE_IPU_CLK_EN | TVE_EN);
  140. }
  141. /* clear interrupt status register */
  142. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  143. /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
  144. if (tve->mode == TVE_MODE_VGA)
  145. regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
  146. else
  147. regmap_write(tve->regmap, TVE_INT_CONT_REG,
  148. TVE_CD_SM_IEN |
  149. TVE_CD_LM_IEN |
  150. TVE_CD_MON_END_IEN);
  151. }
  152. static void tve_disable(struct imx_tve *tve)
  153. {
  154. int ret;
  155. if (tve->enabled) {
  156. tve->enabled = false;
  157. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  158. TVE_IPU_CLK_EN | TVE_EN, 0);
  159. clk_disable_unprepare(tve->clk);
  160. }
  161. }
  162. static int tve_setup_tvout(struct imx_tve *tve)
  163. {
  164. return -ENOTSUPP;
  165. }
  166. static int tve_setup_vga(struct imx_tve *tve)
  167. {
  168. unsigned int mask;
  169. unsigned int val;
  170. int ret;
  171. /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
  172. ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
  173. TVE_TVDAC_GAIN_MASK, 0x0a);
  174. ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
  175. TVE_TVDAC_GAIN_MASK, 0x0a);
  176. ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
  177. TVE_TVDAC_GAIN_MASK, 0x0a);
  178. /* set configuration register */
  179. mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
  180. val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
  181. mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
  182. val |= TVE_TV_STAND_HD_1080P30 | 0;
  183. mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
  184. val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
  185. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
  186. if (ret < 0) {
  187. dev_err(tve->dev, "failed to set configuration: %d\n", ret);
  188. return ret;
  189. }
  190. /* set test mode (as documented) */
  191. ret = regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
  192. TVE_TVDAC_TEST_MODE_MASK, 1);
  193. return 0;
  194. }
  195. static enum drm_connector_status imx_tve_connector_detect(
  196. struct drm_connector *connector, bool force)
  197. {
  198. return connector_status_connected;
  199. }
  200. static int imx_tve_connector_get_modes(struct drm_connector *connector)
  201. {
  202. struct imx_tve *tve = con_to_tve(connector);
  203. struct edid *edid;
  204. int ret = 0;
  205. if (!tve->ddc)
  206. return 0;
  207. edid = drm_get_edid(connector, tve->ddc);
  208. if (edid) {
  209. drm_mode_connector_update_edid_property(connector, edid);
  210. ret = drm_add_edid_modes(connector, edid);
  211. kfree(edid);
  212. }
  213. return ret;
  214. }
  215. static int imx_tve_connector_mode_valid(struct drm_connector *connector,
  216. struct drm_display_mode *mode)
  217. {
  218. struct imx_tve *tve = con_to_tve(connector);
  219. unsigned long rate;
  220. /* pixel clock with 2x oversampling */
  221. rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
  222. if (rate == mode->clock)
  223. return MODE_OK;
  224. /* pixel clock without oversampling */
  225. rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
  226. if (rate == mode->clock)
  227. return MODE_OK;
  228. dev_warn(tve->dev, "ignoring mode %dx%d\n",
  229. mode->hdisplay, mode->vdisplay);
  230. return MODE_BAD;
  231. }
  232. static struct drm_encoder *imx_tve_connector_best_encoder(
  233. struct drm_connector *connector)
  234. {
  235. struct imx_tve *tve = con_to_tve(connector);
  236. return &tve->encoder;
  237. }
  238. static void imx_tve_encoder_dpms(struct drm_encoder *encoder, int mode)
  239. {
  240. struct imx_tve *tve = enc_to_tve(encoder);
  241. int ret;
  242. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  243. TVE_TV_OUT_MODE_MASK, TVE_TV_OUT_DISABLE);
  244. if (ret < 0)
  245. dev_err(tve->dev, "failed to disable TVOUT: %d\n", ret);
  246. }
  247. static bool imx_tve_encoder_mode_fixup(struct drm_encoder *encoder,
  248. const struct drm_display_mode *mode,
  249. struct drm_display_mode *adjusted_mode)
  250. {
  251. return true;
  252. }
  253. static void imx_tve_encoder_prepare(struct drm_encoder *encoder)
  254. {
  255. struct imx_tve *tve = enc_to_tve(encoder);
  256. tve_disable(tve);
  257. switch (tve->mode) {
  258. case TVE_MODE_VGA:
  259. imx_drm_panel_format_pins(encoder, IPU_PIX_FMT_GBR24,
  260. tve->hsync_pin, tve->vsync_pin);
  261. break;
  262. case TVE_MODE_TVOUT:
  263. imx_drm_panel_format(encoder, V4L2_PIX_FMT_YUV444);
  264. break;
  265. }
  266. }
  267. static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
  268. struct drm_display_mode *mode,
  269. struct drm_display_mode *adjusted_mode)
  270. {
  271. struct imx_tve *tve = enc_to_tve(encoder);
  272. unsigned long rounded_rate;
  273. unsigned long rate;
  274. int div = 1;
  275. int ret;
  276. /*
  277. * FIXME
  278. * we should try 4k * mode->clock first,
  279. * and enable 4x oversampling for lower resolutions
  280. */
  281. rate = 2000UL * mode->clock;
  282. clk_set_rate(tve->clk, rate);
  283. rounded_rate = clk_get_rate(tve->clk);
  284. if (rounded_rate >= rate)
  285. div = 2;
  286. clk_set_rate(tve->di_clk, rounded_rate / div);
  287. ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
  288. if (ret < 0) {
  289. dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
  290. ret);
  291. }
  292. if (tve->mode == TVE_MODE_VGA)
  293. tve_setup_vga(tve);
  294. else
  295. tve_setup_tvout(tve);
  296. }
  297. static void imx_tve_encoder_commit(struct drm_encoder *encoder)
  298. {
  299. struct imx_tve *tve = enc_to_tve(encoder);
  300. tve_enable(tve);
  301. }
  302. static void imx_tve_encoder_disable(struct drm_encoder *encoder)
  303. {
  304. struct imx_tve *tve = enc_to_tve(encoder);
  305. tve_disable(tve);
  306. }
  307. static struct drm_connector_funcs imx_tve_connector_funcs = {
  308. .dpms = drm_helper_connector_dpms,
  309. .fill_modes = drm_helper_probe_single_connector_modes,
  310. .detect = imx_tve_connector_detect,
  311. .destroy = imx_drm_connector_destroy,
  312. };
  313. static struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
  314. .get_modes = imx_tve_connector_get_modes,
  315. .best_encoder = imx_tve_connector_best_encoder,
  316. .mode_valid = imx_tve_connector_mode_valid,
  317. };
  318. static struct drm_encoder_funcs imx_tve_encoder_funcs = {
  319. .destroy = imx_drm_encoder_destroy,
  320. };
  321. static struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
  322. .dpms = imx_tve_encoder_dpms,
  323. .mode_fixup = imx_tve_encoder_mode_fixup,
  324. .prepare = imx_tve_encoder_prepare,
  325. .mode_set = imx_tve_encoder_mode_set,
  326. .commit = imx_tve_encoder_commit,
  327. .disable = imx_tve_encoder_disable,
  328. };
  329. static irqreturn_t imx_tve_irq_handler(int irq, void *data)
  330. {
  331. struct imx_tve *tve = data;
  332. unsigned int val;
  333. regmap_read(tve->regmap, TVE_STAT_REG, &val);
  334. /* clear interrupt status register */
  335. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  336. return IRQ_HANDLED;
  337. }
  338. static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
  339. unsigned long parent_rate)
  340. {
  341. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  342. unsigned int val;
  343. int ret;
  344. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  345. if (ret < 0)
  346. return 0;
  347. switch (val & TVE_DAC_SAMP_RATE_MASK) {
  348. case TVE_DAC_DIV4_RATE:
  349. return parent_rate / 4;
  350. case TVE_DAC_DIV2_RATE:
  351. return parent_rate / 2;
  352. case TVE_DAC_FULL_RATE:
  353. default:
  354. return parent_rate;
  355. }
  356. return 0;
  357. }
  358. static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
  359. unsigned long *prate)
  360. {
  361. unsigned long div;
  362. div = *prate / rate;
  363. if (div >= 4)
  364. return *prate / 4;
  365. else if (div >= 2)
  366. return *prate / 2;
  367. return *prate;
  368. }
  369. static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
  370. unsigned long parent_rate)
  371. {
  372. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  373. unsigned long div;
  374. u32 val;
  375. int ret;
  376. div = parent_rate / rate;
  377. if (div >= 4)
  378. val = TVE_DAC_DIV4_RATE;
  379. else if (div >= 2)
  380. val = TVE_DAC_DIV2_RATE;
  381. else
  382. val = TVE_DAC_FULL_RATE;
  383. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  384. TVE_DAC_SAMP_RATE_MASK, val);
  385. if (ret < 0) {
  386. dev_err(tve->dev, "failed to set divider: %d\n", ret);
  387. return ret;
  388. }
  389. return 0;
  390. }
  391. static struct clk_ops clk_tve_di_ops = {
  392. .round_rate = clk_tve_di_round_rate,
  393. .set_rate = clk_tve_di_set_rate,
  394. .recalc_rate = clk_tve_di_recalc_rate,
  395. };
  396. static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
  397. {
  398. const char *tve_di_parent[1];
  399. struct clk_init_data init = {
  400. .name = "tve_di",
  401. .ops = &clk_tve_di_ops,
  402. .num_parents = 1,
  403. .flags = 0,
  404. };
  405. tve_di_parent[0] = __clk_get_name(tve->clk);
  406. init.parent_names = (const char **)&tve_di_parent;
  407. tve->clk_hw_di.init = &init;
  408. tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
  409. if (IS_ERR(tve->di_clk)) {
  410. dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
  411. PTR_ERR(tve->di_clk));
  412. return PTR_ERR(tve->di_clk);
  413. }
  414. return 0;
  415. }
  416. static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
  417. {
  418. int encoder_type;
  419. int ret;
  420. encoder_type = tve->mode == TVE_MODE_VGA ?
  421. DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
  422. ret = imx_drm_encoder_parse_of(drm, &tve->encoder,
  423. tve->dev->of_node);
  424. if (ret)
  425. return ret;
  426. drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
  427. drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
  428. encoder_type);
  429. drm_connector_helper_add(&tve->connector,
  430. &imx_tve_connector_helper_funcs);
  431. drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
  432. DRM_MODE_CONNECTOR_VGA);
  433. drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
  434. return 0;
  435. }
  436. static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
  437. {
  438. return (reg % 4 == 0) && (reg <= 0xdc);
  439. }
  440. static struct regmap_config tve_regmap_config = {
  441. .reg_bits = 32,
  442. .val_bits = 32,
  443. .reg_stride = 4,
  444. .readable_reg = imx_tve_readable_reg,
  445. .lock = tve_lock,
  446. .unlock = tve_unlock,
  447. .max_register = 0xdc,
  448. };
  449. static const char * const imx_tve_modes[] = {
  450. [TVE_MODE_TVOUT] = "tvout",
  451. [TVE_MODE_VGA] = "vga",
  452. };
  453. static const int of_get_tve_mode(struct device_node *np)
  454. {
  455. const char *bm;
  456. int ret, i;
  457. ret = of_property_read_string(np, "fsl,tve-mode", &bm);
  458. if (ret < 0)
  459. return ret;
  460. for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
  461. if (!strcasecmp(bm, imx_tve_modes[i]))
  462. return i;
  463. return -EINVAL;
  464. }
  465. static int imx_tve_bind(struct device *dev, struct device *master, void *data)
  466. {
  467. struct platform_device *pdev = to_platform_device(dev);
  468. struct drm_device *drm = data;
  469. struct device_node *np = dev->of_node;
  470. struct device_node *ddc_node;
  471. struct imx_tve *tve;
  472. struct resource *res;
  473. void __iomem *base;
  474. unsigned int val;
  475. int irq;
  476. int ret;
  477. tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
  478. if (!tve)
  479. return -ENOMEM;
  480. tve->dev = dev;
  481. spin_lock_init(&tve->lock);
  482. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  483. if (ddc_node) {
  484. tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
  485. of_node_put(ddc_node);
  486. }
  487. tve->mode = of_get_tve_mode(np);
  488. if (tve->mode != TVE_MODE_VGA) {
  489. dev_err(dev, "only VGA mode supported, currently\n");
  490. return -EINVAL;
  491. }
  492. if (tve->mode == TVE_MODE_VGA) {
  493. ret = of_property_read_u32(np, "fsl,hsync-pin",
  494. &tve->hsync_pin);
  495. if (ret < 0) {
  496. dev_err(dev, "failed to get vsync pin\n");
  497. return ret;
  498. }
  499. ret |= of_property_read_u32(np, "fsl,vsync-pin",
  500. &tve->vsync_pin);
  501. if (ret < 0) {
  502. dev_err(dev, "failed to get vsync pin\n");
  503. return ret;
  504. }
  505. }
  506. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  507. base = devm_ioremap_resource(dev, res);
  508. if (IS_ERR(base))
  509. return PTR_ERR(base);
  510. tve_regmap_config.lock_arg = tve;
  511. tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
  512. &tve_regmap_config);
  513. if (IS_ERR(tve->regmap)) {
  514. dev_err(dev, "failed to init regmap: %ld\n",
  515. PTR_ERR(tve->regmap));
  516. return PTR_ERR(tve->regmap);
  517. }
  518. irq = platform_get_irq(pdev, 0);
  519. if (irq < 0) {
  520. dev_err(dev, "failed to get irq\n");
  521. return irq;
  522. }
  523. ret = devm_request_threaded_irq(dev, irq, NULL,
  524. imx_tve_irq_handler, IRQF_ONESHOT,
  525. "imx-tve", tve);
  526. if (ret < 0) {
  527. dev_err(dev, "failed to request irq: %d\n", ret);
  528. return ret;
  529. }
  530. tve->dac_reg = devm_regulator_get(dev, "dac");
  531. if (!IS_ERR(tve->dac_reg)) {
  532. regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
  533. ret = regulator_enable(tve->dac_reg);
  534. if (ret)
  535. return ret;
  536. }
  537. tve->clk = devm_clk_get(dev, "tve");
  538. if (IS_ERR(tve->clk)) {
  539. dev_err(dev, "failed to get high speed tve clock: %ld\n",
  540. PTR_ERR(tve->clk));
  541. return PTR_ERR(tve->clk);
  542. }
  543. /* this is the IPU DI clock input selector, can be parented to tve_di */
  544. tve->di_sel_clk = devm_clk_get(dev, "di_sel");
  545. if (IS_ERR(tve->di_sel_clk)) {
  546. dev_err(dev, "failed to get ipu di mux clock: %ld\n",
  547. PTR_ERR(tve->di_sel_clk));
  548. return PTR_ERR(tve->di_sel_clk);
  549. }
  550. ret = tve_clk_init(tve, base);
  551. if (ret < 0)
  552. return ret;
  553. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  554. if (ret < 0) {
  555. dev_err(dev, "failed to read configuration register: %d\n", ret);
  556. return ret;
  557. }
  558. if (val != 0x00100000) {
  559. dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
  560. return -ENODEV;
  561. }
  562. /* disable cable detection for VGA mode */
  563. ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
  564. ret = imx_tve_register(drm, tve);
  565. if (ret)
  566. return ret;
  567. dev_set_drvdata(dev, tve);
  568. return 0;
  569. }
  570. static void imx_tve_unbind(struct device *dev, struct device *master,
  571. void *data)
  572. {
  573. struct imx_tve *tve = dev_get_drvdata(dev);
  574. tve->connector.funcs->destroy(&tve->connector);
  575. tve->encoder.funcs->destroy(&tve->encoder);
  576. if (!IS_ERR(tve->dac_reg))
  577. regulator_disable(tve->dac_reg);
  578. }
  579. static const struct component_ops imx_tve_ops = {
  580. .bind = imx_tve_bind,
  581. .unbind = imx_tve_unbind,
  582. };
  583. static int imx_tve_probe(struct platform_device *pdev)
  584. {
  585. return component_add(&pdev->dev, &imx_tve_ops);
  586. }
  587. static int imx_tve_remove(struct platform_device *pdev)
  588. {
  589. component_del(&pdev->dev, &imx_tve_ops);
  590. return 0;
  591. }
  592. static const struct of_device_id imx_tve_dt_ids[] = {
  593. { .compatible = "fsl,imx53-tve", },
  594. { /* sentinel */ }
  595. };
  596. static struct platform_driver imx_tve_driver = {
  597. .probe = imx_tve_probe,
  598. .remove = imx_tve_remove,
  599. .driver = {
  600. .of_match_table = imx_tve_dt_ids,
  601. .name = "imx-tve",
  602. .owner = THIS_MODULE,
  603. },
  604. };
  605. module_platform_driver(imx_tve_driver);
  606. MODULE_DESCRIPTION("i.MX Television Encoder driver");
  607. MODULE_AUTHOR("Philipp Zabel, Pengutronix");
  608. MODULE_LICENSE("GPL");
  609. MODULE_ALIAS("platform:imx-tve");