mac.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. *
  20. * File: mac.h
  21. *
  22. * Purpose: MAC routines
  23. *
  24. * Author: Tevin Chen
  25. *
  26. * Date: May 21, 1996
  27. *
  28. * Revision History:
  29. * 07-01-2003 Bryan YC Fan: Re-write codes to support VT3253 spec.
  30. * 08-25-2003 Kyle Hsu: Porting MAC functions from sim53.
  31. * 09-03-2003 Bryan YC Fan: Add MACvDisableProtectMD & MACvEnableProtectMD
  32. */
  33. #ifndef __MAC_H__
  34. #define __MAC_H__
  35. #include "ttype.h"
  36. #include "tmacro.h"
  37. #include "upc.h"
  38. /*--------------------- Export Definitions -------------------------*/
  39. //
  40. // Registers in the MAC
  41. //
  42. #define MAC_MAX_CONTEXT_SIZE_PAGE0 256
  43. #define MAC_MAX_CONTEXT_SIZE_PAGE1 128
  44. // Registers not related to 802.11b
  45. #define MAC_REG_BCFG0 0x00
  46. #define MAC_REG_BCFG1 0x01
  47. #define MAC_REG_FCR0 0x02
  48. #define MAC_REG_FCR1 0x03
  49. #define MAC_REG_BISTCMD 0x04
  50. #define MAC_REG_BISTSR0 0x05
  51. #define MAC_REG_BISTSR1 0x06
  52. #define MAC_REG_BISTSR2 0x07
  53. #define MAC_REG_I2MCSR 0x08
  54. #define MAC_REG_I2MTGID 0x09
  55. #define MAC_REG_I2MTGAD 0x0A
  56. #define MAC_REG_I2MCFG 0x0B
  57. #define MAC_REG_I2MDIPT 0x0C
  58. #define MAC_REG_I2MDOPT 0x0E
  59. #define MAC_REG_PMC0 0x10
  60. #define MAC_REG_PMC1 0x11
  61. #define MAC_REG_STICKHW 0x12
  62. #define MAC_REG_LOCALID 0x14
  63. #define MAC_REG_TESTCFG 0x15
  64. #define MAC_REG_JUMPER0 0x16
  65. #define MAC_REG_JUMPER1 0x17
  66. #define MAC_REG_TMCTL0 0x18
  67. #define MAC_REG_TMCTL1 0x19
  68. #define MAC_REG_TMDATA0 0x1C
  69. // MAC Parameter related
  70. #define MAC_REG_LRT 0x20 //
  71. #define MAC_REG_SRT 0x21 //
  72. #define MAC_REG_SIFS 0x22 //
  73. #define MAC_REG_DIFS 0x23 //
  74. #define MAC_REG_EIFS 0x24 //
  75. #define MAC_REG_SLOT 0x25 //
  76. #define MAC_REG_BI 0x26 //
  77. #define MAC_REG_CWMAXMIN0 0x28 //
  78. #define MAC_REG_LINKOFFTOTM 0x2A
  79. #define MAC_REG_SWTMOT 0x2B
  80. #define MAC_REG_MIBCNTR 0x2C
  81. #define MAC_REG_RTSOKCNT 0x2C
  82. #define MAC_REG_RTSFAILCNT 0x2D
  83. #define MAC_REG_ACKFAILCNT 0x2E
  84. #define MAC_REG_FCSERRCNT 0x2F
  85. // TSF Related
  86. #define MAC_REG_TSFCNTR 0x30 //
  87. #define MAC_REG_NEXTTBTT 0x38 //
  88. #define MAC_REG_TSFOFST 0x40 //
  89. #define MAC_REG_TFTCTL 0x48 //
  90. // WMAC Control/Status Related
  91. #define MAC_REG_ENCFG 0x4C //
  92. #define MAC_REG_PAGE1SEL 0x4F //
  93. #define MAC_REG_CFG 0x50 //
  94. #define MAC_REG_TEST 0x52 //
  95. #define MAC_REG_HOSTCR 0x54 //
  96. #define MAC_REG_MACCR 0x55 //
  97. #define MAC_REG_RCR 0x56 //
  98. #define MAC_REG_TCR 0x57 //
  99. #define MAC_REG_IMR 0x58 //
  100. #define MAC_REG_ISR 0x5C
  101. // Power Saving Related
  102. #define MAC_REG_PSCFG 0x60 //
  103. #define MAC_REG_PSCTL 0x61 //
  104. #define MAC_REG_PSPWRSIG 0x62 //
  105. #define MAC_REG_BBCR13 0x63
  106. #define MAC_REG_AIDATIM 0x64
  107. #define MAC_REG_PWBT 0x66
  108. #define MAC_REG_WAKEOKTMR 0x68
  109. #define MAC_REG_CALTMR 0x69
  110. #define MAC_REG_SYNSPACCNT 0x6A
  111. #define MAC_REG_WAKSYNOPT 0x6B
  112. // Baseband/IF Control Group
  113. #define MAC_REG_BBREGCTL 0x6C //
  114. #define MAC_REG_CHANNEL 0x6D
  115. #define MAC_REG_BBREGADR 0x6E
  116. #define MAC_REG_BBREGDATA 0x6F
  117. #define MAC_REG_IFREGCTL 0x70 //
  118. #define MAC_REG_IFDATA 0x71 //
  119. #define MAC_REG_ITRTMSET 0x74 //
  120. #define MAC_REG_PAPEDELAY 0x77
  121. #define MAC_REG_SOFTPWRCTL 0x78 //
  122. #define MAC_REG_GPIOCTL0 0x7A //
  123. #define MAC_REG_GPIOCTL1 0x7B //
  124. // MAC DMA Related Group
  125. #define MAC_REG_TXDMACTL0 0x7C //
  126. #define MAC_REG_TXDMAPTR0 0x80 //
  127. #define MAC_REG_AC0DMACTL 0x84 //
  128. #define MAC_REG_AC0DMAPTR 0x88 //
  129. #define MAC_REG_BCNDMACTL 0x8C //
  130. #define MAC_REG_BCNDMAPTR 0x90 //
  131. #define MAC_REG_RXDMACTL0 0x94 //
  132. #define MAC_REG_RXDMAPTR0 0x98 //
  133. #define MAC_REG_RXDMACTL1 0x9C //
  134. #define MAC_REG_RXDMAPTR1 0xA0 //
  135. #define MAC_REG_SYNCDMACTL 0xA4 //
  136. #define MAC_REG_SYNCDMAPTR 0xA8
  137. #define MAC_REG_ATIMDMACTL 0xAC
  138. #define MAC_REG_ATIMDMAPTR 0xB0
  139. // MiscFF PIO related
  140. #define MAC_REG_MISCFFNDEX 0xB4
  141. #define MAC_REG_MISCFFCTL 0xB6
  142. #define MAC_REG_MISCFFDATA 0xB8
  143. // Extend SW Timer
  144. #define MAC_REG_TMDATA1 0xBC
  145. // WOW Related Group
  146. #define MAC_REG_WAKEUPEN0 0xC0
  147. #define MAC_REG_WAKEUPEN1 0xC1
  148. #define MAC_REG_WAKEUPSR0 0xC2
  149. #define MAC_REG_WAKEUPSR1 0xC3
  150. #define MAC_REG_WAKE128_0 0xC4
  151. #define MAC_REG_WAKE128_1 0xD4
  152. #define MAC_REG_WAKE128_2 0xE4
  153. #define MAC_REG_WAKE128_3 0xF4
  154. /////////////// Page 1 ///////////////////
  155. #define MAC_REG_CRC_128_0 0x04
  156. #define MAC_REG_CRC_128_1 0x06
  157. #define MAC_REG_CRC_128_2 0x08
  158. #define MAC_REG_CRC_128_3 0x0A
  159. // MAC Configuration Group
  160. #define MAC_REG_PAR0 0x0C
  161. #define MAC_REG_PAR4 0x10
  162. #define MAC_REG_BSSID0 0x14
  163. #define MAC_REG_BSSID4 0x18
  164. #define MAC_REG_MAR0 0x1C
  165. #define MAC_REG_MAR4 0x20
  166. // MAC RSPPKT INFO Group
  167. #define MAC_REG_RSPINF_B_1 0x24
  168. #define MAC_REG_RSPINF_B_2 0x28
  169. #define MAC_REG_RSPINF_B_5 0x2C
  170. #define MAC_REG_RSPINF_B_11 0x30
  171. #define MAC_REG_RSPINF_A_6 0x34
  172. #define MAC_REG_RSPINF_A_9 0x36
  173. #define MAC_REG_RSPINF_A_12 0x38
  174. #define MAC_REG_RSPINF_A_18 0x3A
  175. #define MAC_REG_RSPINF_A_24 0x3C
  176. #define MAC_REG_RSPINF_A_36 0x3E
  177. #define MAC_REG_RSPINF_A_48 0x40
  178. #define MAC_REG_RSPINF_A_54 0x42
  179. #define MAC_REG_RSPINF_A_72 0x44
  180. // 802.11h relative
  181. #define MAC_REG_QUIETINIT 0x60
  182. #define MAC_REG_QUIETGAP 0x62
  183. #define MAC_REG_QUIETDUR 0x64
  184. #define MAC_REG_MSRCTL 0x66
  185. #define MAC_REG_MSRBBSTS 0x67
  186. #define MAC_REG_MSRSTART 0x68
  187. #define MAC_REG_MSRDURATION 0x70
  188. #define MAC_REG_CCAFRACTION 0x72
  189. #define MAC_REG_PWRCCK 0x73
  190. #define MAC_REG_PWROFDM 0x7C
  191. //
  192. // Bits in the BCFG0 register
  193. //
  194. #define BCFG0_PERROFF 0x40
  195. #define BCFG0_MRDMDIS 0x20
  196. #define BCFG0_MRDLDIS 0x10
  197. #define BCFG0_MWMEN 0x08
  198. #define BCFG0_VSERREN 0x02
  199. #define BCFG0_LATMEN 0x01
  200. //
  201. // Bits in the BCFG1 register
  202. //
  203. #define BCFG1_CFUNOPT 0x80
  204. #define BCFG1_CREQOPT 0x40
  205. #define BCFG1_DMA8 0x10
  206. #define BCFG1_ARBITOPT 0x08
  207. #define BCFG1_PCIMEN 0x04
  208. #define BCFG1_MIOEN 0x02
  209. #define BCFG1_CISDLYEN 0x01
  210. // Bits in RAMBIST registers
  211. #define BISTCMD_TSTPAT5 0x00 //
  212. #define BISTCMD_TSTPATA 0x80 //
  213. #define BISTCMD_TSTERR 0x20 //
  214. #define BISTCMD_TSTPATF 0x18 //
  215. #define BISTCMD_TSTPAT0 0x10 //
  216. #define BISTCMD_TSTMODE 0x04 //
  217. #define BISTCMD_TSTITTX 0x03 //
  218. #define BISTCMD_TSTATRX 0x02 //
  219. #define BISTCMD_TSTATTX 0x01 //
  220. #define BISTCMD_TSTRX 0x00 //
  221. #define BISTSR0_BISTGO 0x01 //
  222. #define BISTSR1_TSTSR 0x01 //
  223. #define BISTSR2_CMDPRTEN 0x02 //
  224. #define BISTSR2_RAMTSTEN 0x01 //
  225. //
  226. // Bits in the I2MCFG EEPROM register
  227. //
  228. #define I2MCFG_BOUNDCTL 0x80
  229. #define I2MCFG_WAITCTL 0x20
  230. #define I2MCFG_SCLOECTL 0x10
  231. #define I2MCFG_WBUSYCTL 0x08
  232. #define I2MCFG_NORETRY 0x04
  233. #define I2MCFG_I2MLDSEQ 0x02
  234. #define I2MCFG_I2CMFAST 0x01
  235. //
  236. // Bits in the I2MCSR EEPROM register
  237. //
  238. #define I2MCSR_EEMW 0x80
  239. #define I2MCSR_EEMR 0x40
  240. #define I2MCSR_AUTOLD 0x08
  241. #define I2MCSR_NACK 0x02
  242. #define I2MCSR_DONE 0x01
  243. //
  244. // Bits in the PMC1 register
  245. //
  246. #define SPS_RST 0x80
  247. #define PCISTIKY 0x40
  248. #define PME_OVR 0x02
  249. //
  250. // Bits in the STICKYHW register
  251. //
  252. #define STICKHW_DS1_SHADOW 0x02
  253. #define STICKHW_DS0_SHADOW 0x01
  254. //
  255. // Bits in the TMCTL register
  256. //
  257. #define TMCTL_TSUSP 0x04
  258. #define TMCTL_TMD 0x02
  259. #define TMCTL_TE 0x01
  260. //
  261. // Bits in the TFTCTL register
  262. //
  263. #define TFTCTL_HWUTSF 0x80 //
  264. #define TFTCTL_TBTTSYNC 0x40
  265. #define TFTCTL_HWUTSFEN 0x20
  266. #define TFTCTL_TSFCNTRRD 0x10 //
  267. #define TFTCTL_TBTTSYNCEN 0x08 //
  268. #define TFTCTL_TSFSYNCEN 0x04 //
  269. #define TFTCTL_TSFCNTRST 0x02 //
  270. #define TFTCTL_TSFCNTREN 0x01 //
  271. //
  272. // Bits in the EnhanceCFG register
  273. //
  274. #define EnCFG_BarkerPream 0x00020000
  275. #define EnCFG_NXTBTTCFPSTR 0x00010000
  276. #define EnCFG_BcnSusClr 0x00000200
  277. #define EnCFG_BcnSusInd 0x00000100
  278. #define EnCFG_CFP_ProtectEn 0x00000040
  279. #define EnCFG_ProtectMd 0x00000020
  280. #define EnCFG_HwParCFP 0x00000010
  281. #define EnCFG_CFNULRSP 0x00000004
  282. #define EnCFG_BBType_MASK 0x00000003
  283. #define EnCFG_BBType_g 0x00000002
  284. #define EnCFG_BBType_b 0x00000001
  285. #define EnCFG_BBType_a 0x00000000
  286. //
  287. // Bits in the Page1Sel register
  288. //
  289. #define PAGE1_SEL 0x01
  290. //
  291. // Bits in the CFG register
  292. //
  293. #define CFG_TKIPOPT 0x80
  294. #define CFG_RXDMAOPT 0x40
  295. #define CFG_TMOT_SW 0x20
  296. #define CFG_TMOT_HWLONG 0x10
  297. #define CFG_TMOT_HW 0x00
  298. #define CFG_CFPENDOPT 0x08
  299. #define CFG_BCNSUSEN 0x04
  300. #define CFG_NOTXTIMEOUT 0x02
  301. #define CFG_NOBUFOPT 0x01
  302. //
  303. // Bits in the TEST register
  304. //
  305. #define TEST_LBEXT 0x80 //
  306. #define TEST_LBINT 0x40 //
  307. #define TEST_LBNONE 0x00 //
  308. #define TEST_SOFTINT 0x20 //
  309. #define TEST_CONTTX 0x10 //
  310. #define TEST_TXPE 0x08 //
  311. #define TEST_NAVDIS 0x04 //
  312. #define TEST_NOCTS 0x02 //
  313. #define TEST_NOACK 0x01 //
  314. //
  315. // Bits in the HOSTCR register
  316. //
  317. #define HOSTCR_TXONST 0x80 //
  318. #define HOSTCR_RXONST 0x40 //
  319. #define HOSTCR_ADHOC 0x20 // Network Type 1 = Ad-hoc
  320. #define HOSTCR_AP 0x10 // Port Type 1 = AP
  321. #define HOSTCR_TXON 0x08 //0000 1000
  322. #define HOSTCR_RXON 0x04 //0000 0100
  323. #define HOSTCR_MACEN 0x02 //0000 0010
  324. #define HOSTCR_SOFTRST 0x01 //0000 0001
  325. //
  326. // Bits in the MACCR register
  327. //
  328. #define MACCR_SYNCFLUSHOK 0x04 //
  329. #define MACCR_SYNCFLUSH 0x02 //
  330. #define MACCR_CLRNAV 0x01 //
  331. // Bits in the MAC_REG_GPIOCTL0 register
  332. //
  333. #define LED_ACTSET 0x01 //
  334. #define LED_RFOFF 0x02 //
  335. #define LED_NOCONNECT 0x04 //
  336. //
  337. // Bits in the RCR register
  338. //
  339. #define RCR_SSID 0x80
  340. #define RCR_RXALLTYPE 0x40 //
  341. #define RCR_UNICAST 0x20 //
  342. #define RCR_BROADCAST 0x10 //
  343. #define RCR_MULTICAST 0x08 //
  344. #define RCR_WPAERR 0x04 //
  345. #define RCR_ERRCRC 0x02 //
  346. #define RCR_BSSID 0x01 //
  347. //
  348. // Bits in the TCR register
  349. //
  350. #define TCR_SYNCDCFOPT 0x02 //
  351. #define TCR_AUTOBCNTX 0x01 // Beacon automatically transmit enable
  352. //
  353. // Bits in the IMR register
  354. //
  355. #define IMR_MEASURESTART 0x80000000 //
  356. #define IMR_QUIETSTART 0x20000000 //
  357. #define IMR_RADARDETECT 0x10000000 //
  358. #define IMR_MEASUREEND 0x08000000 //
  359. #define IMR_SOFTTIMER1 0x00200000 //
  360. #define IMR_RXDMA1 0x00001000 //0000 0000 0001 0000 0000 0000
  361. #define IMR_RXNOBUF 0x00000800 //
  362. #define IMR_MIBNEARFULL 0x00000400 //
  363. #define IMR_SOFTINT 0x00000200 //
  364. #define IMR_FETALERR 0x00000100 //
  365. #define IMR_WATCHDOG 0x00000080 //
  366. #define IMR_SOFTTIMER 0x00000040 //
  367. #define IMR_GPIO 0x00000020 //
  368. #define IMR_TBTT 0x00000010 //
  369. #define IMR_RXDMA0 0x00000008 //
  370. #define IMR_BNTX 0x00000004 //
  371. #define IMR_AC0DMA 0x00000002 //
  372. #define IMR_TXDMA0 0x00000001 //
  373. //
  374. // Bits in the ISR register
  375. //
  376. #define ISR_MEASURESTART 0x80000000 //
  377. #define ISR_QUIETSTART 0x20000000 //
  378. #define ISR_RADARDETECT 0x10000000 //
  379. #define ISR_MEASUREEND 0x08000000 //
  380. #define ISR_SOFTTIMER1 0x00200000 //
  381. #define ISR_RXDMA1 0x00001000 //0000 0000 0001 0000 0000 0000
  382. #define ISR_RXNOBUF 0x00000800 //0000 0000 0000 1000 0000 0000
  383. #define ISR_MIBNEARFULL 0x00000400 //0000 0000 0000 0100 0000 0000
  384. #define ISR_SOFTINT 0x00000200 //
  385. #define ISR_FETALERR 0x00000100 //
  386. #define ISR_WATCHDOG 0x00000080 //
  387. #define ISR_SOFTTIMER 0x00000040 //
  388. #define ISR_GPIO 0x00000020 //
  389. #define ISR_TBTT 0x00000010 //
  390. #define ISR_RXDMA0 0x00000008 //
  391. #define ISR_BNTX 0x00000004 //
  392. #define ISR_AC0DMA 0x00000002 //
  393. #define ISR_TXDMA0 0x00000001 //
  394. //
  395. // Bits in the PSCFG register
  396. //
  397. #define PSCFG_PHILIPMD 0x40 //
  398. #define PSCFG_WAKECALEN 0x20 //
  399. #define PSCFG_WAKETMREN 0x10 //
  400. #define PSCFG_BBPSPROG 0x08 //
  401. #define PSCFG_WAKESYN 0x04 //
  402. #define PSCFG_SLEEPSYN 0x02 //
  403. #define PSCFG_AUTOSLEEP 0x01 //
  404. //
  405. // Bits in the PSCTL register
  406. //
  407. #define PSCTL_WAKEDONE 0x20 //
  408. #define PSCTL_PS 0x10 //
  409. #define PSCTL_GO2DOZE 0x08 //
  410. #define PSCTL_LNBCN 0x04 //
  411. #define PSCTL_ALBCN 0x02 //
  412. #define PSCTL_PSEN 0x01 //
  413. //
  414. // Bits in the PSPWSIG register
  415. //
  416. #define PSSIG_WPE3 0x80 //
  417. #define PSSIG_WPE2 0x40 //
  418. #define PSSIG_WPE1 0x20 //
  419. #define PSSIG_WRADIOPE 0x10 //
  420. #define PSSIG_SPE3 0x08 //
  421. #define PSSIG_SPE2 0x04 //
  422. #define PSSIG_SPE1 0x02 //
  423. #define PSSIG_SRADIOPE 0x01 //
  424. //
  425. // Bits in the BBREGCTL register
  426. //
  427. #define BBREGCTL_DONE 0x04 //
  428. #define BBREGCTL_REGR 0x02 //
  429. #define BBREGCTL_REGW 0x01 //
  430. //
  431. // Bits in the IFREGCTL register
  432. //
  433. #define IFREGCTL_DONE 0x04 //
  434. #define IFREGCTL_IFRF 0x02 //
  435. #define IFREGCTL_REGW 0x01 //
  436. //
  437. // Bits in the SOFTPWRCTL register
  438. //
  439. #define SOFTPWRCTL_RFLEOPT 0x0800 //
  440. #define SOFTPWRCTL_TXPEINV 0x0200 //
  441. #define SOFTPWRCTL_SWPECTI 0x0100 //
  442. #define SOFTPWRCTL_SWPAPE 0x0020 //
  443. #define SOFTPWRCTL_SWCALEN 0x0010 //
  444. #define SOFTPWRCTL_SWRADIO_PE 0x0008 //
  445. #define SOFTPWRCTL_SWPE2 0x0004 //
  446. #define SOFTPWRCTL_SWPE1 0x0002 //
  447. #define SOFTPWRCTL_SWPE3 0x0001 //
  448. //
  449. // Bits in the GPIOCTL1 register
  450. //
  451. #define GPIO1_DATA1 0x20 //
  452. #define GPIO1_MD1 0x10 //
  453. #define GPIO1_DATA0 0x02 //
  454. #define GPIO1_MD0 0x01 //
  455. //
  456. // Bits in the DMACTL register
  457. //
  458. #define DMACTL_CLRRUN 0x00080000 //
  459. #define DMACTL_RUN 0x00000008 //
  460. #define DMACTL_WAKE 0x00000004 //
  461. #define DMACTL_DEAD 0x00000002 //
  462. #define DMACTL_ACTIVE 0x00000001 //
  463. //
  464. // Bits in the RXDMACTL0 register
  465. //
  466. #define RX_PERPKT 0x00000100 //
  467. #define RX_PERPKTCLR 0x01000000 //
  468. //
  469. // Bits in the BCNDMACTL register
  470. //
  471. #define BEACON_READY 0x01 //
  472. //
  473. // Bits in the MISCFFCTL register
  474. //
  475. #define MISCFFCTL_WRITE 0x0001 //
  476. //
  477. // Bits in WAKEUPEN0
  478. //
  479. #define WAKEUPEN0_DIRPKT 0x10
  480. #define WAKEUPEN0_LINKOFF 0x08
  481. #define WAKEUPEN0_ATIMEN 0x04
  482. #define WAKEUPEN0_TIMEN 0x02
  483. #define WAKEUPEN0_MAGICEN 0x01
  484. //
  485. // Bits in WAKEUPEN1
  486. //
  487. #define WAKEUPEN1_128_3 0x08
  488. #define WAKEUPEN1_128_2 0x04
  489. #define WAKEUPEN1_128_1 0x02
  490. #define WAKEUPEN1_128_0 0x01
  491. //
  492. // Bits in WAKEUPSR0
  493. //
  494. #define WAKEUPSR0_DIRPKT 0x10
  495. #define WAKEUPSR0_LINKOFF 0x08
  496. #define WAKEUPSR0_ATIMEN 0x04
  497. #define WAKEUPSR0_TIMEN 0x02
  498. #define WAKEUPSR0_MAGICEN 0x01
  499. //
  500. // Bits in WAKEUPSR1
  501. //
  502. #define WAKEUPSR1_128_3 0x08
  503. #define WAKEUPSR1_128_2 0x04
  504. #define WAKEUPSR1_128_1 0x02
  505. #define WAKEUPSR1_128_0 0x01
  506. //
  507. // Bits in the MAC_REG_GPIOCTL register
  508. //
  509. #define GPIO0_MD 0x01 //
  510. #define GPIO0_DATA 0x02 //
  511. #define GPIO0_INTMD 0x04 //
  512. #define GPIO1_MD 0x10 //
  513. #define GPIO1_DATA 0x20 //
  514. //
  515. // Bits in the MSRCTL register
  516. //
  517. #define MSRCTL_FINISH 0x80
  518. #define MSRCTL_READY 0x40
  519. #define MSRCTL_RADARDETECT 0x20
  520. #define MSRCTL_EN 0x10
  521. #define MSRCTL_QUIETTXCHK 0x08
  522. #define MSRCTL_QUIETRPT 0x04
  523. #define MSRCTL_QUIETINT 0x02
  524. #define MSRCTL_QUIETEN 0x01
  525. //
  526. // Bits in the MSRCTL1 register
  527. //
  528. #define MSRCTL1_TXPWR 0x08
  529. #define MSRCTL1_CSAPAREN 0x04
  530. #define MSRCTL1_TXPAUSE 0x01
  531. // Loopback mode
  532. #define MAC_LB_EXT 0x02 //
  533. #define MAC_LB_INTERNAL 0x01 //
  534. #define MAC_LB_NONE 0x00 //
  535. // Ethernet address filter type
  536. #define PKT_TYPE_NONE 0x00 // turn off receiver
  537. #define PKT_TYPE_ALL_MULTICAST 0x80
  538. #define PKT_TYPE_PROMISCUOUS 0x40
  539. #define PKT_TYPE_DIRECTED 0x20 // obsolete, directed address is always accepted
  540. #define PKT_TYPE_BROADCAST 0x10
  541. #define PKT_TYPE_MULTICAST 0x08
  542. #define PKT_TYPE_ERROR_WPA 0x04
  543. #define PKT_TYPE_ERROR_CRC 0x02
  544. #define PKT_TYPE_BSSID 0x01
  545. #define Default_BI 0x200
  546. // MiscFIFO Offset
  547. #define MISCFIFO_KEYETRY0 32
  548. #define MISCFIFO_KEYENTRYSIZE 22
  549. #define MISCFIFO_SYNINFO_IDX 10
  550. #define MISCFIFO_SYNDATA_IDX 11
  551. #define MISCFIFO_SYNDATASIZE 21
  552. // enabled mask value of irq
  553. #define IMR_MASK_VALUE (IMR_SOFTTIMER1 | \
  554. IMR_RXDMA1 | \
  555. IMR_RXNOBUF | \
  556. IMR_MIBNEARFULL | \
  557. IMR_SOFTINT | \
  558. IMR_FETALERR | \
  559. IMR_WATCHDOG | \
  560. IMR_SOFTTIMER | \
  561. IMR_GPIO | \
  562. IMR_TBTT | \
  563. IMR_RXDMA0 | \
  564. IMR_BNTX | \
  565. IMR_AC0DMA | \
  566. IMR_TXDMA0)
  567. // max time out delay time
  568. #define W_MAX_TIMEOUT 0xFFF0U //
  569. // wait time within loop
  570. #define CB_DELAY_LOOP_WAIT 10 // 10ms
  571. //
  572. // revision id
  573. //
  574. #define REV_ID_VT3253_A0 0x00
  575. #define REV_ID_VT3253_A1 0x01
  576. #define REV_ID_VT3253_B0 0x08
  577. #define REV_ID_VT3253_B1 0x09
  578. /*--------------------- Export Types ------------------------------*/
  579. /*--------------------- Export Macros ------------------------------*/
  580. #define MACvRegBitsOn(dwIoBase, byRegOfs, byBits) \
  581. do { \
  582. unsigned char byData; \
  583. VNSvInPortB(dwIoBase + byRegOfs, &byData); \
  584. VNSvOutPortB(dwIoBase + byRegOfs, byData | (byBits)); \
  585. } while (0)
  586. #define MACvWordRegBitsOn(dwIoBase, byRegOfs, wBits) \
  587. do { \
  588. unsigned short wData; \
  589. VNSvInPortW(dwIoBase + byRegOfs, &wData); \
  590. VNSvOutPortW(dwIoBase + byRegOfs, wData | (wBits)); \
  591. } while (0)
  592. #define MACvDWordRegBitsOn(dwIoBase, byRegOfs, dwBits) \
  593. do { \
  594. unsigned long dwData; \
  595. VNSvInPortD(dwIoBase + byRegOfs, &dwData); \
  596. VNSvOutPortD(dwIoBase + byRegOfs, dwData | (dwBits)); \
  597. } while (0)
  598. #define MACvRegBitsOnEx(dwIoBase, byRegOfs, byMask, byBits) \
  599. do { \
  600. unsigned char byData; \
  601. VNSvInPortB(dwIoBase + byRegOfs, &byData); \
  602. byData &= byMask; \
  603. VNSvOutPortB(dwIoBase + byRegOfs, byData | (byBits)); \
  604. } while (0)
  605. #define MACvRegBitsOff(dwIoBase, byRegOfs, byBits) \
  606. do { \
  607. unsigned char byData; \
  608. VNSvInPortB(dwIoBase + byRegOfs, &byData); \
  609. VNSvOutPortB(dwIoBase + byRegOfs, byData & ~(byBits)); \
  610. } while (0)
  611. #define MACvWordRegBitsOff(dwIoBase, byRegOfs, wBits) \
  612. do { \
  613. unsigned short wData; \
  614. VNSvInPortW(dwIoBase + byRegOfs, &wData); \
  615. VNSvOutPortW(dwIoBase + byRegOfs, wData & ~(wBits)); \
  616. } while (0)
  617. #define MACvDWordRegBitsOff(dwIoBase, byRegOfs, dwBits) \
  618. do { \
  619. unsigned long dwData; \
  620. VNSvInPortD(dwIoBase + byRegOfs, &dwData); \
  621. VNSvOutPortD(dwIoBase + byRegOfs, dwData & ~(dwBits)); \
  622. } while (0)
  623. #define MACvGetCurrRx0DescAddr(dwIoBase, pdwCurrDescAddr) \
  624. VNSvInPortD(dwIoBase + MAC_REG_RXDMAPTR0, \
  625. (unsigned long *)pdwCurrDescAddr)
  626. #define MACvGetCurrRx1DescAddr(dwIoBase, pdwCurrDescAddr) \
  627. VNSvInPortD(dwIoBase + MAC_REG_RXDMAPTR1, \
  628. (unsigned long *)pdwCurrDescAddr)
  629. #define MACvGetCurrTx0DescAddr(dwIoBase, pdwCurrDescAddr) \
  630. VNSvInPortD(dwIoBase + MAC_REG_TXDMAPTR0, \
  631. (unsigned long *)pdwCurrDescAddr)
  632. #define MACvGetCurrAC0DescAddr(dwIoBase, pdwCurrDescAddr) \
  633. VNSvInPortD(dwIoBase + MAC_REG_AC0DMAPTR, \
  634. (unsigned long *)pdwCurrDescAddr)
  635. #define MACvGetCurrSyncDescAddr(dwIoBase, pdwCurrDescAddr) \
  636. VNSvInPortD(dwIoBase + MAC_REG_SYNCDMAPTR, \
  637. (unsigned long *)pdwCurrDescAddr)
  638. #define MACvGetCurrATIMDescAddr(dwIoBase, pdwCurrDescAddr) \
  639. VNSvInPortD(dwIoBase + MAC_REG_ATIMDMAPTR, \
  640. (unsigned long *)pdwCurrDescAddr)
  641. // set the chip with current BCN tx descriptor address
  642. #define MACvSetCurrBCNTxDescAddr(dwIoBase, dwCurrDescAddr) \
  643. VNSvOutPortD(dwIoBase + MAC_REG_BCNDMAPTR, \
  644. dwCurrDescAddr)
  645. // set the chip with current BCN length
  646. #define MACvSetCurrBCNLength(dwIoBase, wCurrBCNLength) \
  647. VNSvOutPortW(dwIoBase + MAC_REG_BCNDMACTL+2, \
  648. wCurrBCNLength)
  649. #define MACvReadBSSIDAddress(dwIoBase, pbyEtherAddr) \
  650. do { \
  651. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1); \
  652. VNSvInPortB(dwIoBase + MAC_REG_BSSID0, \
  653. (unsigned char *)pbyEtherAddr); \
  654. VNSvInPortB(dwIoBase + MAC_REG_BSSID0 + 1, \
  655. pbyEtherAddr + 1); \
  656. VNSvInPortB(dwIoBase + MAC_REG_BSSID0 + 2, \
  657. pbyEtherAddr + 2); \
  658. VNSvInPortB(dwIoBase + MAC_REG_BSSID0 + 3, \
  659. pbyEtherAddr + 3); \
  660. VNSvInPortB(dwIoBase + MAC_REG_BSSID0 + 4, \
  661. pbyEtherAddr + 4); \
  662. VNSvInPortB(dwIoBase + MAC_REG_BSSID0 + 5, \
  663. pbyEtherAddr + 5); \
  664. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0); \
  665. } while (0)
  666. #define MACvWriteBSSIDAddress(dwIoBase, pbyEtherAddr) \
  667. do { \
  668. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1); \
  669. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0, \
  670. *(pbyEtherAddr)); \
  671. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0 + 1, \
  672. *(pbyEtherAddr + 1)); \
  673. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0 + 2, \
  674. *(pbyEtherAddr + 2)); \
  675. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0 + 3, \
  676. *(pbyEtherAddr + 3)); \
  677. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0 + 4, \
  678. *(pbyEtherAddr + 4)); \
  679. VNSvOutPortB(dwIoBase + MAC_REG_BSSID0 + 5, \
  680. *(pbyEtherAddr + 5)); \
  681. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0); \
  682. } while (0)
  683. #define MACvReadEtherAddress(dwIoBase, pbyEtherAddr) \
  684. do { \
  685. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1); \
  686. VNSvInPortB(dwIoBase + MAC_REG_PAR0, \
  687. (unsigned char *)pbyEtherAddr); \
  688. VNSvInPortB(dwIoBase + MAC_REG_PAR0 + 1, \
  689. pbyEtherAddr + 1); \
  690. VNSvInPortB(dwIoBase + MAC_REG_PAR0 + 2, \
  691. pbyEtherAddr + 2); \
  692. VNSvInPortB(dwIoBase + MAC_REG_PAR0 + 3, \
  693. pbyEtherAddr + 3); \
  694. VNSvInPortB(dwIoBase + MAC_REG_PAR0 + 4, \
  695. pbyEtherAddr + 4); \
  696. VNSvInPortB(dwIoBase + MAC_REG_PAR0 + 5, \
  697. pbyEtherAddr + 5); \
  698. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0); \
  699. } while (0)
  700. #define MACvWriteEtherAddress(dwIoBase, pbyEtherAddr) \
  701. do { \
  702. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1); \
  703. VNSvOutPortB(dwIoBase + MAC_REG_PAR0, \
  704. *pbyEtherAddr); \
  705. VNSvOutPortB(dwIoBase + MAC_REG_PAR0 + 1, \
  706. *(pbyEtherAddr + 1)); \
  707. VNSvOutPortB(dwIoBase + MAC_REG_PAR0 + 2, \
  708. *(pbyEtherAddr + 2)); \
  709. VNSvOutPortB(dwIoBase + MAC_REG_PAR0 + 3, \
  710. *(pbyEtherAddr + 3)); \
  711. VNSvOutPortB(dwIoBase + MAC_REG_PAR0 + 4, \
  712. *(pbyEtherAddr + 4)); \
  713. VNSvOutPortB(dwIoBase + MAC_REG_PAR0 + 5, \
  714. *(pbyEtherAddr + 5)); \
  715. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0); \
  716. } while (0)
  717. #define MACvClearISR(dwIoBase) \
  718. VNSvOutPortD(dwIoBase + MAC_REG_ISR, IMR_MASK_VALUE)
  719. #define MACvStart(dwIoBase) \
  720. VNSvOutPortB(dwIoBase + MAC_REG_HOSTCR, \
  721. (HOSTCR_MACEN | HOSTCR_RXON | HOSTCR_TXON))
  722. #define MACvRx0PerPktMode(dwIoBase) \
  723. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL0, RX_PERPKT)
  724. #define MACvRx0BufferFillMode(dwIoBase) \
  725. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL0, RX_PERPKTCLR)
  726. #define MACvRx1PerPktMode(dwIoBase) \
  727. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL1, RX_PERPKT)
  728. #define MACvRx1BufferFillMode(dwIoBase) \
  729. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL1, RX_PERPKTCLR)
  730. #define MACvRxOn(dwIoBase) \
  731. MACvRegBitsOn(dwIoBase, MAC_REG_HOSTCR, HOSTCR_RXON)
  732. #define MACvReceive0(dwIoBase) \
  733. do { \
  734. unsigned long dwData; \
  735. VNSvInPortD(dwIoBase + MAC_REG_RXDMACTL0, &dwData); \
  736. if (dwData & DMACTL_RUN) \
  737. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL0, DMACTL_WAKE); \
  738. else \
  739. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL0, DMACTL_RUN); \
  740. } while (0)
  741. #define MACvReceive1(dwIoBase) \
  742. do { \
  743. unsigned long dwData; \
  744. VNSvInPortD(dwIoBase + MAC_REG_RXDMACTL1, &dwData); \
  745. if (dwData & DMACTL_RUN) \
  746. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL1, DMACTL_WAKE); \
  747. else \
  748. VNSvOutPortD(dwIoBase + MAC_REG_RXDMACTL1, DMACTL_RUN); \
  749. } while (0)
  750. #define MACvTxOn(dwIoBase) \
  751. MACvRegBitsOn(dwIoBase, MAC_REG_HOSTCR, HOSTCR_TXON)
  752. #define MACvTransmit0(dwIoBase) \
  753. do { \
  754. unsigned long dwData; \
  755. VNSvInPortD(dwIoBase + MAC_REG_TXDMACTL0, &dwData); \
  756. if (dwData & DMACTL_RUN) \
  757. VNSvOutPortD(dwIoBase + MAC_REG_TXDMACTL0, DMACTL_WAKE); \
  758. else \
  759. VNSvOutPortD(dwIoBase + MAC_REG_TXDMACTL0, DMACTL_RUN); \
  760. } while (0)
  761. #define MACvTransmitAC0(dwIoBase) \
  762. do { \
  763. unsigned long dwData; \
  764. VNSvInPortD(dwIoBase + MAC_REG_AC0DMACTL, &dwData); \
  765. if (dwData & DMACTL_RUN) \
  766. VNSvOutPortD(dwIoBase + MAC_REG_AC0DMACTL, DMACTL_WAKE); \
  767. else \
  768. VNSvOutPortD(dwIoBase + MAC_REG_AC0DMACTL, DMACTL_RUN); \
  769. } while (0)
  770. #define MACvTransmitSYNC(dwIoBase) \
  771. do { \
  772. unsigned long dwData; \
  773. VNSvInPortD(dwIoBase + MAC_REG_SYNCDMACTL, &dwData); \
  774. if (dwData & DMACTL_RUN) \
  775. VNSvOutPortD(dwIoBase + MAC_REG_SYNCDMACTL, DMACTL_WAKE); \
  776. else \
  777. VNSvOutPortD(dwIoBase + MAC_REG_SYNCDMACTL, DMACTL_RUN); \
  778. } while (0)
  779. #define MACvTransmitATIM(dwIoBase) \
  780. do { \
  781. unsigned long dwData; \
  782. VNSvInPortD(dwIoBase + MAC_REG_ATIMDMACTL, &dwData); \
  783. if (dwData & DMACTL_RUN) \
  784. VNSvOutPortD(dwIoBase + MAC_REG_ATIMDMACTL, DMACTL_WAKE); \
  785. else \
  786. VNSvOutPortD(dwIoBase + MAC_REG_ATIMDMACTL, DMACTL_RUN); \
  787. } while (0)
  788. #define MACvTransmitBCN(dwIoBase) \
  789. VNSvOutPortB(dwIoBase + MAC_REG_BCNDMACTL, BEACON_READY)
  790. #define MACvClearStckDS(dwIoBase) \
  791. do { \
  792. unsigned char byOrgValue; \
  793. VNSvInPortB(dwIoBase + MAC_REG_STICKHW, &byOrgValue); \
  794. byOrgValue = byOrgValue & 0xFC; \
  795. VNSvOutPortB(dwIoBase + MAC_REG_STICKHW, byOrgValue); \
  796. } while (0)
  797. #define MACvReadISR(dwIoBase, pdwValue) \
  798. VNSvInPortD(dwIoBase + MAC_REG_ISR, pdwValue)
  799. #define MACvWriteISR(dwIoBase, dwValue) \
  800. VNSvOutPortD(dwIoBase + MAC_REG_ISR, dwValue)
  801. #define MACvIntEnable(dwIoBase, dwMask) \
  802. VNSvOutPortD(dwIoBase + MAC_REG_IMR, dwMask)
  803. #define MACvIntDisable(dwIoBase) \
  804. VNSvOutPortD(dwIoBase + MAC_REG_IMR, 0)
  805. #define MACvSelectPage0(dwIoBase) \
  806. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0)
  807. #define MACvSelectPage1(dwIoBase) \
  808. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1)
  809. #define MACvReadMIBCounter(dwIoBase, pdwCounter) \
  810. VNSvInPortD(dwIoBase + MAC_REG_MIBCNTR , pdwCounter)
  811. #define MACvPwrEvntDisable(dwIoBase) \
  812. VNSvOutPortW(dwIoBase + MAC_REG_WAKEUPEN0, 0x0000)
  813. #define MACvEnableProtectMD(dwIoBase) \
  814. do { \
  815. unsigned long dwOrgValue; \
  816. VNSvInPortD(dwIoBase + MAC_REG_ENCFG , &dwOrgValue); \
  817. dwOrgValue = dwOrgValue | EnCFG_ProtectMd; \
  818. VNSvOutPortD(dwIoBase + MAC_REG_ENCFG, dwOrgValue); \
  819. } while (0)
  820. #define MACvDisableProtectMD(dwIoBase) \
  821. do { \
  822. unsigned long dwOrgValue; \
  823. VNSvInPortD(dwIoBase + MAC_REG_ENCFG , &dwOrgValue); \
  824. dwOrgValue = dwOrgValue & ~EnCFG_ProtectMd; \
  825. VNSvOutPortD(dwIoBase + MAC_REG_ENCFG, dwOrgValue); \
  826. } while (0)
  827. #define MACvEnableBarkerPreambleMd(dwIoBase) \
  828. do { \
  829. unsigned long dwOrgValue; \
  830. VNSvInPortD(dwIoBase + MAC_REG_ENCFG , &dwOrgValue); \
  831. dwOrgValue = dwOrgValue | EnCFG_BarkerPream; \
  832. VNSvOutPortD(dwIoBase + MAC_REG_ENCFG, dwOrgValue); \
  833. } while (0)
  834. #define MACvDisableBarkerPreambleMd(dwIoBase) \
  835. do { \
  836. unsigned long dwOrgValue; \
  837. VNSvInPortD(dwIoBase + MAC_REG_ENCFG , &dwOrgValue); \
  838. dwOrgValue = dwOrgValue & ~EnCFG_BarkerPream; \
  839. VNSvOutPortD(dwIoBase + MAC_REG_ENCFG, dwOrgValue); \
  840. } while (0)
  841. #define MACvSetBBType(dwIoBase, byTyp) \
  842. do { \
  843. unsigned long dwOrgValue; \
  844. VNSvInPortD(dwIoBase + MAC_REG_ENCFG , &dwOrgValue); \
  845. dwOrgValue = dwOrgValue & ~EnCFG_BBType_MASK; \
  846. dwOrgValue = dwOrgValue | (unsigned long)byTyp; \
  847. VNSvOutPortD(dwIoBase + MAC_REG_ENCFG, dwOrgValue); \
  848. } while (0)
  849. #define MACvReadATIMW(dwIoBase, pwCounter) \
  850. VNSvInPortW(dwIoBase + MAC_REG_AIDATIM, pwCounter)
  851. #define MACvWriteATIMW(dwIoBase, wCounter) \
  852. VNSvOutPortW(dwIoBase + MAC_REG_AIDATIM, wCounter)
  853. #define MACvWriteCRC16_128(dwIoBase, byRegOfs, wCRC) \
  854. do { \
  855. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 1); \
  856. VNSvOutPortW(dwIoBase + byRegOfs, wCRC); \
  857. VNSvOutPortB(dwIoBase + MAC_REG_PAGE1SEL, 0); \
  858. } while (0)
  859. #define MACvGPIOIn(dwIoBase, pbyValue) \
  860. VNSvInPortB(dwIoBase + MAC_REG_GPIOCTL1, pbyValue)
  861. #define MACvSetRFLE_LatchBase(dwIoBase) \
  862. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_RFLEOPT)
  863. /*--------------------- Export Classes ----------------------------*/
  864. /*--------------------- Export Variables --------------------------*/
  865. /*--------------------- Export Functions --------------------------*/
  866. extern unsigned short TxRate_iwconfig;//2008-5-8 <add> by chester
  867. void MACvReadAllRegs(void __iomem *dwIoBase, unsigned char *pbyMacRegs);
  868. bool MACbIsRegBitsOn(void __iomem *dwIoBase, unsigned char byRegOfs, unsigned char byTestBits);
  869. bool MACbIsRegBitsOff(void __iomem *dwIoBase, unsigned char byRegOfs, unsigned char byTestBits);
  870. bool MACbIsIntDisable(void __iomem *dwIoBase);
  871. unsigned char MACbyReadMultiAddr(void __iomem *dwIoBase, unsigned int uByteIdx);
  872. void MACvWriteMultiAddr(void __iomem *dwIoBase, unsigned int uByteIdx, unsigned char byData);
  873. void MACvSetMultiAddrByHash(void __iomem *dwIoBase, unsigned char byHashIdx);
  874. void MACvResetMultiAddrByHash(void __iomem *dwIoBase, unsigned char byHashIdx);
  875. void MACvSetRxThreshold(void __iomem *dwIoBase, unsigned char byThreshold);
  876. void MACvGetRxThreshold(void __iomem *dwIoBase, unsigned char *pbyThreshold);
  877. void MACvSetTxThreshold(void __iomem *dwIoBase, unsigned char byThreshold);
  878. void MACvGetTxThreshold(void __iomem *dwIoBase, unsigned char *pbyThreshold);
  879. void MACvSetDmaLength(void __iomem *dwIoBase, unsigned char byDmaLength);
  880. void MACvGetDmaLength(void __iomem *dwIoBase, unsigned char *pbyDmaLength);
  881. void MACvSetShortRetryLimit(void __iomem *dwIoBase, unsigned char byRetryLimit);
  882. void MACvGetShortRetryLimit(void __iomem *dwIoBase, unsigned char *pbyRetryLimit);
  883. void MACvSetLongRetryLimit(void __iomem *dwIoBase, unsigned char byRetryLimit);
  884. void MACvGetLongRetryLimit(void __iomem *dwIoBase, unsigned char *pbyRetryLimit);
  885. void MACvSetLoopbackMode(void __iomem *dwIoBase, unsigned char byLoopbackMode);
  886. bool MACbIsInLoopbackMode(void __iomem *dwIoBase);
  887. void MACvSetPacketFilter(void __iomem *dwIoBase, unsigned short wFilterType);
  888. void MACvSaveContext(void __iomem *dwIoBase, unsigned char *pbyCxtBuf);
  889. void MACvRestoreContext(void __iomem *dwIoBase, unsigned char *pbyCxtBuf);
  890. bool MACbCompareContext(void __iomem *dwIoBase, unsigned char *pbyCxtBuf);
  891. bool MACbSoftwareReset(void __iomem *dwIoBase);
  892. bool MACbSafeSoftwareReset(void __iomem *dwIoBase);
  893. bool MACbSafeRxOff(void __iomem *dwIoBase);
  894. bool MACbSafeTxOff(void __iomem *dwIoBase);
  895. bool MACbSafeStop(void __iomem *dwIoBase);
  896. bool MACbShutdown(void __iomem *dwIoBase);
  897. void MACvInitialize(void __iomem *dwIoBase);
  898. void MACvSetCurrRx0DescAddr(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  899. void MACvSetCurrRx1DescAddr(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  900. void MACvSetCurrTXDescAddr(int iTxType, void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  901. void MACvSetCurrTx0DescAddrEx(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  902. void MACvSetCurrAC0DescAddrEx(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  903. void MACvSetCurrSyncDescAddrEx(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  904. void MACvSetCurrATIMDescAddrEx(void __iomem *dwIoBase, unsigned long dwCurrDescAddr);
  905. void MACvTimer0MicroSDelay(void __iomem *dwIoBase, unsigned int uDelay);
  906. void MACvOneShotTimer0MicroSec(void __iomem *dwIoBase, unsigned int uDelayTime);
  907. void MACvOneShotTimer1MicroSec(void __iomem *dwIoBase, unsigned int uDelayTime);
  908. void MACvSetMISCFifo(void __iomem *dwIoBase, unsigned short wOffset, unsigned long dwData);
  909. bool MACbTxDMAOff(void __iomem *dwIoBase, unsigned int idx);
  910. void MACvClearBusSusInd(void __iomem *dwIoBase);
  911. void MACvEnableBusSusEn(void __iomem *dwIoBase);
  912. bool MACbFlushSYNCFifo(void __iomem *dwIoBase);
  913. bool MACbPSWakeup(void __iomem *dwIoBase);
  914. void MACvSetKeyEntry(void __iomem *dwIoBase, unsigned short wKeyCtl, unsigned int uEntryIdx,
  915. unsigned int uKeyIdx, unsigned char *pbyAddr, u32 *pdwKey, unsigned char byLocalID);
  916. void MACvDisableKeyEntry(void __iomem *dwIoBase, unsigned int uEntryIdx);
  917. void MACvSetDefaultKeyEntry(void __iomem *dwIoBase, unsigned int uKeyLen,
  918. unsigned int uKeyIdx, unsigned long *pdwKey, unsigned char byLocalID);
  919. void MACvDisableDefaultKey(void __iomem *dwIoBase);
  920. void MACvSetDefaultTKIPKeyEntry(void __iomem *dwIoBase, unsigned int uKeyLen,
  921. unsigned int uKeyIdx, unsigned long *pdwKey, unsigned char byLocalID);
  922. void MACvSetDefaultKeyCtl(void __iomem *dwIoBase, unsigned short wKeyCtl, unsigned int uEntryIdx, unsigned char byLocalID);
  923. #endif // __MAC_H__