8250_dw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial_reg.h>
  22. #include <linux/of.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/acpi.h>
  28. #include <linux/clk.h>
  29. #include <linux/reset.h>
  30. #include <linux/pm_runtime.h>
  31. #include <asm/byteorder.h>
  32. #include "8250.h"
  33. /* Offsets for the DesignWare specific registers */
  34. #define DW_UART_USR 0x1f /* UART Status Register */
  35. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  36. #define DW_UART_UCV 0xf8 /* UART Component Version */
  37. /* Component Parameter Register bits */
  38. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  39. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  40. #define DW_UART_CPR_THRE_MODE (1 << 5)
  41. #define DW_UART_CPR_SIR_MODE (1 << 6)
  42. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  43. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  44. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  45. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  46. #define DW_UART_CPR_SHADOW (1 << 11)
  47. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  48. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  49. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  50. /* Helper for fifo size calculation */
  51. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  52. struct dw8250_data {
  53. u8 usr_reg;
  54. int last_mcr;
  55. int line;
  56. struct clk *clk;
  57. struct clk *pclk;
  58. struct reset_control *rst;
  59. struct uart_8250_dma dma;
  60. };
  61. #define BYT_PRV_CLK 0x800
  62. #define BYT_PRV_CLK_EN (1 << 0)
  63. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  64. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  65. #define BYT_PRV_CLK_UPDATE (1 << 31)
  66. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  67. {
  68. struct dw8250_data *d = p->private_data;
  69. /* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
  70. if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
  71. value |= UART_MSR_CTS;
  72. value &= ~UART_MSR_DCTS;
  73. }
  74. return value;
  75. }
  76. static void dw8250_force_idle(struct uart_port *p)
  77. {
  78. struct uart_8250_port *up = up_to_u8250p(p);
  79. serial8250_clear_and_reinit_fifos(up);
  80. (void)p->serial_in(p, UART_RX);
  81. }
  82. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  83. {
  84. struct dw8250_data *d = p->private_data;
  85. if (offset == UART_MCR)
  86. d->last_mcr = value;
  87. writeb(value, p->membase + (offset << p->regshift));
  88. /* Make sure LCR write wasn't ignored */
  89. if (offset == UART_LCR) {
  90. int tries = 1000;
  91. while (tries--) {
  92. unsigned int lcr = p->serial_in(p, UART_LCR);
  93. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  94. return;
  95. dw8250_force_idle(p);
  96. writeb(value, p->membase + (UART_LCR << p->regshift));
  97. }
  98. /*
  99. * FIXME: this deadlocks if port->lock is already held
  100. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  101. */
  102. }
  103. }
  104. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  105. {
  106. unsigned int value = readb(p->membase + (offset << p->regshift));
  107. return dw8250_modify_msr(p, offset, value);
  108. }
  109. /* Read Back (rb) version to ensure register access ording. */
  110. static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
  111. {
  112. dw8250_serial_out(p, offset, value);
  113. dw8250_serial_in(p, UART_LCR);
  114. }
  115. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  116. {
  117. struct dw8250_data *d = p->private_data;
  118. if (offset == UART_MCR)
  119. d->last_mcr = value;
  120. writel(value, p->membase + (offset << p->regshift));
  121. /* Make sure LCR write wasn't ignored */
  122. if (offset == UART_LCR) {
  123. int tries = 1000;
  124. while (tries--) {
  125. unsigned int lcr = p->serial_in(p, UART_LCR);
  126. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  127. return;
  128. dw8250_force_idle(p);
  129. writel(value, p->membase + (UART_LCR << p->regshift));
  130. }
  131. /*
  132. * FIXME: this deadlocks if port->lock is already held
  133. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  134. */
  135. }
  136. }
  137. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  138. {
  139. unsigned int value = readl(p->membase + (offset << p->regshift));
  140. return dw8250_modify_msr(p, offset, value);
  141. }
  142. static int dw8250_handle_irq(struct uart_port *p)
  143. {
  144. struct dw8250_data *d = p->private_data;
  145. unsigned int iir = p->serial_in(p, UART_IIR);
  146. if (serial8250_handle_irq(p, iir)) {
  147. return 1;
  148. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  149. /* Clear the USR */
  150. (void)p->serial_in(p, d->usr_reg);
  151. return 1;
  152. }
  153. return 0;
  154. }
  155. static void
  156. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  157. {
  158. if (!state)
  159. pm_runtime_get_sync(port->dev);
  160. serial8250_do_pm(port, state, old);
  161. if (state)
  162. pm_runtime_put_sync_suspend(port->dev);
  163. }
  164. static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
  165. struct ktermios *old)
  166. {
  167. unsigned int baud = tty_termios_baud_rate(termios);
  168. struct dw8250_data *d = p->private_data;
  169. unsigned int rate;
  170. int ret;
  171. if (IS_ERR(d->clk) || !old)
  172. goto out;
  173. /* Not requesting clock rates below 1.8432Mhz */
  174. if (baud < 115200)
  175. baud = 115200;
  176. clk_disable_unprepare(d->clk);
  177. rate = clk_round_rate(d->clk, baud * 16);
  178. ret = clk_set_rate(d->clk, rate);
  179. clk_prepare_enable(d->clk);
  180. if (!ret)
  181. p->uartclk = rate;
  182. out:
  183. serial8250_do_set_termios(p, termios, old);
  184. }
  185. static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
  186. {
  187. return false;
  188. }
  189. static void dw8250_setup_port(struct uart_8250_port *up)
  190. {
  191. struct uart_port *p = &up->port;
  192. u32 reg = readl(p->membase + DW_UART_UCV);
  193. /*
  194. * If the Component Version Register returns zero, we know that
  195. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  196. */
  197. if (!reg)
  198. return;
  199. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  200. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  201. reg = readl(p->membase + DW_UART_CPR);
  202. if (!reg)
  203. return;
  204. /* Select the type based on fifo */
  205. if (reg & DW_UART_CPR_FIFO_MODE) {
  206. p->type = PORT_16550A;
  207. p->flags |= UPF_FIXED_TYPE;
  208. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  209. up->tx_loadsz = p->fifosize;
  210. up->capabilities = UART_CAP_FIFO;
  211. }
  212. if (reg & DW_UART_CPR_AFCE_MODE)
  213. up->capabilities |= UART_CAP_AFE;
  214. }
  215. static int dw8250_probe_of(struct uart_port *p,
  216. struct dw8250_data *data)
  217. {
  218. struct device_node *np = p->dev->of_node;
  219. struct uart_8250_port *up = up_to_u8250p(p);
  220. u32 val;
  221. bool has_ucv = true;
  222. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  223. #ifdef __BIG_ENDIAN
  224. /*
  225. * Low order bits of these 64-bit registers, when
  226. * accessed as a byte, are 7 bytes further down in the
  227. * address space in big endian mode.
  228. */
  229. p->membase += 7;
  230. #endif
  231. p->serial_out = dw8250_serial_out_rb;
  232. p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  233. p->type = PORT_OCTEON;
  234. data->usr_reg = 0x27;
  235. has_ucv = false;
  236. } else if (!of_property_read_u32(np, "reg-io-width", &val)) {
  237. switch (val) {
  238. case 1:
  239. break;
  240. case 4:
  241. p->iotype = UPIO_MEM32;
  242. p->serial_in = dw8250_serial_in32;
  243. p->serial_out = dw8250_serial_out32;
  244. break;
  245. default:
  246. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  247. return -EINVAL;
  248. }
  249. }
  250. if (has_ucv)
  251. dw8250_setup_port(up);
  252. if (!of_property_read_u32(np, "reg-shift", &val))
  253. p->regshift = val;
  254. /* clock got configured through clk api, all done */
  255. if (p->uartclk)
  256. return 0;
  257. /* try to find out clock frequency from DT as fallback */
  258. if (of_property_read_u32(np, "clock-frequency", &val)) {
  259. dev_err(p->dev, "clk or clock-frequency not defined\n");
  260. return -EINVAL;
  261. }
  262. p->uartclk = val;
  263. return 0;
  264. }
  265. static int dw8250_probe_acpi(struct uart_8250_port *up,
  266. struct dw8250_data *data)
  267. {
  268. const struct acpi_device_id *id;
  269. struct uart_port *p = &up->port;
  270. dw8250_setup_port(up);
  271. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  272. if (!id)
  273. return -ENODEV;
  274. if (!p->uartclk)
  275. if (device_property_read_u32(p->dev, "clock-frequency",
  276. &p->uartclk))
  277. return -EINVAL;
  278. p->iotype = UPIO_MEM32;
  279. p->serial_in = dw8250_serial_in32;
  280. p->serial_out = dw8250_serial_out32;
  281. p->regshift = 2;
  282. up->dma = &data->dma;
  283. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  284. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  285. up->port.set_termios = dw8250_set_termios;
  286. return 0;
  287. }
  288. static int dw8250_probe(struct platform_device *pdev)
  289. {
  290. struct uart_8250_port uart = {};
  291. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  292. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  293. struct dw8250_data *data;
  294. int err;
  295. if (!regs || !irq) {
  296. dev_err(&pdev->dev, "no registers/irq defined\n");
  297. return -EINVAL;
  298. }
  299. spin_lock_init(&uart.port.lock);
  300. uart.port.mapbase = regs->start;
  301. uart.port.irq = irq->start;
  302. uart.port.handle_irq = dw8250_handle_irq;
  303. uart.port.pm = dw8250_do_pm;
  304. uart.port.type = PORT_8250;
  305. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  306. uart.port.dev = &pdev->dev;
  307. uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
  308. resource_size(regs));
  309. if (!uart.port.membase)
  310. return -ENOMEM;
  311. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  312. if (!data)
  313. return -ENOMEM;
  314. data->usr_reg = DW_UART_USR;
  315. data->clk = devm_clk_get(&pdev->dev, "baudclk");
  316. if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
  317. data->clk = devm_clk_get(&pdev->dev, NULL);
  318. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
  319. return -EPROBE_DEFER;
  320. if (!IS_ERR(data->clk)) {
  321. err = clk_prepare_enable(data->clk);
  322. if (err)
  323. dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
  324. err);
  325. else
  326. uart.port.uartclk = clk_get_rate(data->clk);
  327. }
  328. data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  329. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) {
  330. err = -EPROBE_DEFER;
  331. goto err_clk;
  332. }
  333. if (!IS_ERR(data->pclk)) {
  334. err = clk_prepare_enable(data->pclk);
  335. if (err) {
  336. dev_err(&pdev->dev, "could not enable apb_pclk\n");
  337. goto err_clk;
  338. }
  339. }
  340. data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
  341. if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
  342. err = -EPROBE_DEFER;
  343. goto err_pclk;
  344. }
  345. if (!IS_ERR(data->rst))
  346. reset_control_deassert(data->rst);
  347. data->dma.rx_param = data;
  348. data->dma.tx_param = data;
  349. data->dma.fn = dw8250_dma_filter;
  350. uart.port.iotype = UPIO_MEM;
  351. uart.port.serial_in = dw8250_serial_in;
  352. uart.port.serial_out = dw8250_serial_out;
  353. uart.port.private_data = data;
  354. if (pdev->dev.of_node) {
  355. err = dw8250_probe_of(&uart.port, data);
  356. if (err)
  357. goto err_reset;
  358. } else if (ACPI_HANDLE(&pdev->dev)) {
  359. err = dw8250_probe_acpi(&uart, data);
  360. if (err)
  361. goto err_reset;
  362. } else {
  363. err = -ENODEV;
  364. goto err_reset;
  365. }
  366. data->line = serial8250_register_8250_port(&uart);
  367. if (data->line < 0) {
  368. err = data->line;
  369. goto err_reset;
  370. }
  371. platform_set_drvdata(pdev, data);
  372. pm_runtime_set_active(&pdev->dev);
  373. pm_runtime_enable(&pdev->dev);
  374. return 0;
  375. err_reset:
  376. if (!IS_ERR(data->rst))
  377. reset_control_assert(data->rst);
  378. err_pclk:
  379. if (!IS_ERR(data->pclk))
  380. clk_disable_unprepare(data->pclk);
  381. err_clk:
  382. if (!IS_ERR(data->clk))
  383. clk_disable_unprepare(data->clk);
  384. return err;
  385. }
  386. static int dw8250_remove(struct platform_device *pdev)
  387. {
  388. struct dw8250_data *data = platform_get_drvdata(pdev);
  389. pm_runtime_get_sync(&pdev->dev);
  390. serial8250_unregister_port(data->line);
  391. if (!IS_ERR(data->rst))
  392. reset_control_assert(data->rst);
  393. if (!IS_ERR(data->pclk))
  394. clk_disable_unprepare(data->pclk);
  395. if (!IS_ERR(data->clk))
  396. clk_disable_unprepare(data->clk);
  397. pm_runtime_disable(&pdev->dev);
  398. pm_runtime_put_noidle(&pdev->dev);
  399. return 0;
  400. }
  401. #ifdef CONFIG_PM_SLEEP
  402. static int dw8250_suspend(struct device *dev)
  403. {
  404. struct dw8250_data *data = dev_get_drvdata(dev);
  405. serial8250_suspend_port(data->line);
  406. return 0;
  407. }
  408. static int dw8250_resume(struct device *dev)
  409. {
  410. struct dw8250_data *data = dev_get_drvdata(dev);
  411. serial8250_resume_port(data->line);
  412. return 0;
  413. }
  414. #endif /* CONFIG_PM_SLEEP */
  415. #ifdef CONFIG_PM_RUNTIME
  416. static int dw8250_runtime_suspend(struct device *dev)
  417. {
  418. struct dw8250_data *data = dev_get_drvdata(dev);
  419. if (!IS_ERR(data->clk))
  420. clk_disable_unprepare(data->clk);
  421. if (!IS_ERR(data->pclk))
  422. clk_disable_unprepare(data->pclk);
  423. return 0;
  424. }
  425. static int dw8250_runtime_resume(struct device *dev)
  426. {
  427. struct dw8250_data *data = dev_get_drvdata(dev);
  428. if (!IS_ERR(data->pclk))
  429. clk_prepare_enable(data->pclk);
  430. if (!IS_ERR(data->clk))
  431. clk_prepare_enable(data->clk);
  432. return 0;
  433. }
  434. #endif
  435. static const struct dev_pm_ops dw8250_pm_ops = {
  436. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  437. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  438. };
  439. static const struct of_device_id dw8250_of_match[] = {
  440. { .compatible = "snps,dw-apb-uart" },
  441. { .compatible = "cavium,octeon-3860-uart" },
  442. { /* Sentinel */ }
  443. };
  444. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  445. static const struct acpi_device_id dw8250_acpi_match[] = {
  446. { "INT33C4", 0 },
  447. { "INT33C5", 0 },
  448. { "INT3434", 0 },
  449. { "INT3435", 0 },
  450. { "80860F0A", 0 },
  451. { "8086228A", 0 },
  452. { "APMC0D08", 0},
  453. { "AMD0020", 0 },
  454. { },
  455. };
  456. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  457. static struct platform_driver dw8250_platform_driver = {
  458. .driver = {
  459. .name = "dw-apb-uart",
  460. .owner = THIS_MODULE,
  461. .pm = &dw8250_pm_ops,
  462. .of_match_table = dw8250_of_match,
  463. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  464. },
  465. .probe = dw8250_probe,
  466. .remove = dw8250_remove,
  467. };
  468. module_platform_driver(dw8250_platform_driver);
  469. MODULE_AUTHOR("Jamie Iles");
  470. MODULE_LICENSE("GPL");
  471. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");